x86.c 95 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * derived from drivers/kvm/kvm_main.c
  5. *
  6. * Copyright (C) 2006 Qumranet, Inc.
  7. *
  8. * Authors:
  9. * Avi Kivity <avi@qumranet.com>
  10. * Yaniv Kamay <yaniv@qumranet.com>
  11. *
  12. * This work is licensed under the terms of the GNU GPL, version 2. See
  13. * the COPYING file in the top-level directory.
  14. *
  15. */
  16. #include <linux/kvm_host.h>
  17. #include "irq.h"
  18. #include "mmu.h"
  19. #include "i8254.h"
  20. #include "tss.h"
  21. #include <linux/clocksource.h>
  22. #include <linux/kvm.h>
  23. #include <linux/fs.h>
  24. #include <linux/vmalloc.h>
  25. #include <linux/module.h>
  26. #include <linux/mman.h>
  27. #include <linux/highmem.h>
  28. #include <asm/uaccess.h>
  29. #include <asm/msr.h>
  30. #include <asm/desc.h>
  31. #define MAX_IO_MSRS 256
  32. #define CR0_RESERVED_BITS \
  33. (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
  34. | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
  35. | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
  36. #define CR4_RESERVED_BITS \
  37. (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
  38. | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
  39. | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR \
  40. | X86_CR4_OSXMMEXCPT | X86_CR4_VMXE))
  41. #define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
  42. /* EFER defaults:
  43. * - enable syscall per default because its emulated by KVM
  44. * - enable LME and LMA per default on 64 bit KVM
  45. */
  46. #ifdef CONFIG_X86_64
  47. static u64 __read_mostly efer_reserved_bits = 0xfffffffffffffafeULL;
  48. #else
  49. static u64 __read_mostly efer_reserved_bits = 0xfffffffffffffffeULL;
  50. #endif
  51. #define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM
  52. #define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU
  53. static int kvm_dev_ioctl_get_supported_cpuid(struct kvm_cpuid2 *cpuid,
  54. struct kvm_cpuid_entry2 __user *entries);
  55. struct kvm_x86_ops *kvm_x86_ops;
  56. struct kvm_stats_debugfs_item debugfs_entries[] = {
  57. { "pf_fixed", VCPU_STAT(pf_fixed) },
  58. { "pf_guest", VCPU_STAT(pf_guest) },
  59. { "tlb_flush", VCPU_STAT(tlb_flush) },
  60. { "invlpg", VCPU_STAT(invlpg) },
  61. { "exits", VCPU_STAT(exits) },
  62. { "io_exits", VCPU_STAT(io_exits) },
  63. { "mmio_exits", VCPU_STAT(mmio_exits) },
  64. { "signal_exits", VCPU_STAT(signal_exits) },
  65. { "irq_window", VCPU_STAT(irq_window_exits) },
  66. { "halt_exits", VCPU_STAT(halt_exits) },
  67. { "halt_wakeup", VCPU_STAT(halt_wakeup) },
  68. { "hypercalls", VCPU_STAT(hypercalls) },
  69. { "request_irq", VCPU_STAT(request_irq_exits) },
  70. { "irq_exits", VCPU_STAT(irq_exits) },
  71. { "host_state_reload", VCPU_STAT(host_state_reload) },
  72. { "efer_reload", VCPU_STAT(efer_reload) },
  73. { "fpu_reload", VCPU_STAT(fpu_reload) },
  74. { "insn_emulation", VCPU_STAT(insn_emulation) },
  75. { "insn_emulation_fail", VCPU_STAT(insn_emulation_fail) },
  76. { "mmu_shadow_zapped", VM_STAT(mmu_shadow_zapped) },
  77. { "mmu_pte_write", VM_STAT(mmu_pte_write) },
  78. { "mmu_pte_updated", VM_STAT(mmu_pte_updated) },
  79. { "mmu_pde_zapped", VM_STAT(mmu_pde_zapped) },
  80. { "mmu_flooded", VM_STAT(mmu_flooded) },
  81. { "mmu_recycled", VM_STAT(mmu_recycled) },
  82. { "mmu_cache_miss", VM_STAT(mmu_cache_miss) },
  83. { "remote_tlb_flush", VM_STAT(remote_tlb_flush) },
  84. { "largepages", VM_STAT(lpages) },
  85. { NULL }
  86. };
  87. unsigned long segment_base(u16 selector)
  88. {
  89. struct descriptor_table gdt;
  90. struct desc_struct *d;
  91. unsigned long table_base;
  92. unsigned long v;
  93. if (selector == 0)
  94. return 0;
  95. asm("sgdt %0" : "=m"(gdt));
  96. table_base = gdt.base;
  97. if (selector & 4) { /* from ldt */
  98. u16 ldt_selector;
  99. asm("sldt %0" : "=g"(ldt_selector));
  100. table_base = segment_base(ldt_selector);
  101. }
  102. d = (struct desc_struct *)(table_base + (selector & ~7));
  103. v = d->base0 | ((unsigned long)d->base1 << 16) |
  104. ((unsigned long)d->base2 << 24);
  105. #ifdef CONFIG_X86_64
  106. if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
  107. v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
  108. #endif
  109. return v;
  110. }
  111. EXPORT_SYMBOL_GPL(segment_base);
  112. u64 kvm_get_apic_base(struct kvm_vcpu *vcpu)
  113. {
  114. if (irqchip_in_kernel(vcpu->kvm))
  115. return vcpu->arch.apic_base;
  116. else
  117. return vcpu->arch.apic_base;
  118. }
  119. EXPORT_SYMBOL_GPL(kvm_get_apic_base);
  120. void kvm_set_apic_base(struct kvm_vcpu *vcpu, u64 data)
  121. {
  122. /* TODO: reserve bits check */
  123. if (irqchip_in_kernel(vcpu->kvm))
  124. kvm_lapic_set_base(vcpu, data);
  125. else
  126. vcpu->arch.apic_base = data;
  127. }
  128. EXPORT_SYMBOL_GPL(kvm_set_apic_base);
  129. void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr)
  130. {
  131. WARN_ON(vcpu->arch.exception.pending);
  132. vcpu->arch.exception.pending = true;
  133. vcpu->arch.exception.has_error_code = false;
  134. vcpu->arch.exception.nr = nr;
  135. }
  136. EXPORT_SYMBOL_GPL(kvm_queue_exception);
  137. void kvm_inject_page_fault(struct kvm_vcpu *vcpu, unsigned long addr,
  138. u32 error_code)
  139. {
  140. ++vcpu->stat.pf_guest;
  141. if (vcpu->arch.exception.pending) {
  142. if (vcpu->arch.exception.nr == PF_VECTOR) {
  143. printk(KERN_DEBUG "kvm: inject_page_fault:"
  144. " double fault 0x%lx\n", addr);
  145. vcpu->arch.exception.nr = DF_VECTOR;
  146. vcpu->arch.exception.error_code = 0;
  147. } else if (vcpu->arch.exception.nr == DF_VECTOR) {
  148. /* triple fault -> shutdown */
  149. set_bit(KVM_REQ_TRIPLE_FAULT, &vcpu->requests);
  150. }
  151. return;
  152. }
  153. vcpu->arch.cr2 = addr;
  154. kvm_queue_exception_e(vcpu, PF_VECTOR, error_code);
  155. }
  156. void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
  157. {
  158. WARN_ON(vcpu->arch.exception.pending);
  159. vcpu->arch.exception.pending = true;
  160. vcpu->arch.exception.has_error_code = true;
  161. vcpu->arch.exception.nr = nr;
  162. vcpu->arch.exception.error_code = error_code;
  163. }
  164. EXPORT_SYMBOL_GPL(kvm_queue_exception_e);
  165. static void __queue_exception(struct kvm_vcpu *vcpu)
  166. {
  167. kvm_x86_ops->queue_exception(vcpu, vcpu->arch.exception.nr,
  168. vcpu->arch.exception.has_error_code,
  169. vcpu->arch.exception.error_code);
  170. }
  171. /*
  172. * Load the pae pdptrs. Return true is they are all valid.
  173. */
  174. int load_pdptrs(struct kvm_vcpu *vcpu, unsigned long cr3)
  175. {
  176. gfn_t pdpt_gfn = cr3 >> PAGE_SHIFT;
  177. unsigned offset = ((cr3 & (PAGE_SIZE-1)) >> 5) << 2;
  178. int i;
  179. int ret;
  180. u64 pdpte[ARRAY_SIZE(vcpu->arch.pdptrs)];
  181. ret = kvm_read_guest_page(vcpu->kvm, pdpt_gfn, pdpte,
  182. offset * sizeof(u64), sizeof(pdpte));
  183. if (ret < 0) {
  184. ret = 0;
  185. goto out;
  186. }
  187. for (i = 0; i < ARRAY_SIZE(pdpte); ++i) {
  188. if ((pdpte[i] & 1) && (pdpte[i] & 0xfffffff0000001e6ull)) {
  189. ret = 0;
  190. goto out;
  191. }
  192. }
  193. ret = 1;
  194. memcpy(vcpu->arch.pdptrs, pdpte, sizeof(vcpu->arch.pdptrs));
  195. out:
  196. return ret;
  197. }
  198. EXPORT_SYMBOL_GPL(load_pdptrs);
  199. static bool pdptrs_changed(struct kvm_vcpu *vcpu)
  200. {
  201. u64 pdpte[ARRAY_SIZE(vcpu->arch.pdptrs)];
  202. bool changed = true;
  203. int r;
  204. if (is_long_mode(vcpu) || !is_pae(vcpu))
  205. return false;
  206. r = kvm_read_guest(vcpu->kvm, vcpu->arch.cr3 & ~31u, pdpte, sizeof(pdpte));
  207. if (r < 0)
  208. goto out;
  209. changed = memcmp(pdpte, vcpu->arch.pdptrs, sizeof(pdpte)) != 0;
  210. out:
  211. return changed;
  212. }
  213. void kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  214. {
  215. if (cr0 & CR0_RESERVED_BITS) {
  216. printk(KERN_DEBUG "set_cr0: 0x%lx #GP, reserved bits 0x%lx\n",
  217. cr0, vcpu->arch.cr0);
  218. kvm_inject_gp(vcpu, 0);
  219. return;
  220. }
  221. if ((cr0 & X86_CR0_NW) && !(cr0 & X86_CR0_CD)) {
  222. printk(KERN_DEBUG "set_cr0: #GP, CD == 0 && NW == 1\n");
  223. kvm_inject_gp(vcpu, 0);
  224. return;
  225. }
  226. if ((cr0 & X86_CR0_PG) && !(cr0 & X86_CR0_PE)) {
  227. printk(KERN_DEBUG "set_cr0: #GP, set PG flag "
  228. "and a clear PE flag\n");
  229. kvm_inject_gp(vcpu, 0);
  230. return;
  231. }
  232. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
  233. #ifdef CONFIG_X86_64
  234. if ((vcpu->arch.shadow_efer & EFER_LME)) {
  235. int cs_db, cs_l;
  236. if (!is_pae(vcpu)) {
  237. printk(KERN_DEBUG "set_cr0: #GP, start paging "
  238. "in long mode while PAE is disabled\n");
  239. kvm_inject_gp(vcpu, 0);
  240. return;
  241. }
  242. kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
  243. if (cs_l) {
  244. printk(KERN_DEBUG "set_cr0: #GP, start paging "
  245. "in long mode while CS.L == 1\n");
  246. kvm_inject_gp(vcpu, 0);
  247. return;
  248. }
  249. } else
  250. #endif
  251. if (is_pae(vcpu) && !load_pdptrs(vcpu, vcpu->arch.cr3)) {
  252. printk(KERN_DEBUG "set_cr0: #GP, pdptrs "
  253. "reserved bits\n");
  254. kvm_inject_gp(vcpu, 0);
  255. return;
  256. }
  257. }
  258. kvm_x86_ops->set_cr0(vcpu, cr0);
  259. vcpu->arch.cr0 = cr0;
  260. kvm_mmu_reset_context(vcpu);
  261. return;
  262. }
  263. EXPORT_SYMBOL_GPL(kvm_set_cr0);
  264. void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw)
  265. {
  266. kvm_set_cr0(vcpu, (vcpu->arch.cr0 & ~0x0ful) | (msw & 0x0f));
  267. KVMTRACE_1D(LMSW, vcpu,
  268. (u32)((vcpu->arch.cr0 & ~0x0ful) | (msw & 0x0f)),
  269. handler);
  270. }
  271. EXPORT_SYMBOL_GPL(kvm_lmsw);
  272. void kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  273. {
  274. if (cr4 & CR4_RESERVED_BITS) {
  275. printk(KERN_DEBUG "set_cr4: #GP, reserved bits\n");
  276. kvm_inject_gp(vcpu, 0);
  277. return;
  278. }
  279. if (is_long_mode(vcpu)) {
  280. if (!(cr4 & X86_CR4_PAE)) {
  281. printk(KERN_DEBUG "set_cr4: #GP, clearing PAE while "
  282. "in long mode\n");
  283. kvm_inject_gp(vcpu, 0);
  284. return;
  285. }
  286. } else if (is_paging(vcpu) && !is_pae(vcpu) && (cr4 & X86_CR4_PAE)
  287. && !load_pdptrs(vcpu, vcpu->arch.cr3)) {
  288. printk(KERN_DEBUG "set_cr4: #GP, pdptrs reserved bits\n");
  289. kvm_inject_gp(vcpu, 0);
  290. return;
  291. }
  292. if (cr4 & X86_CR4_VMXE) {
  293. printk(KERN_DEBUG "set_cr4: #GP, setting VMXE\n");
  294. kvm_inject_gp(vcpu, 0);
  295. return;
  296. }
  297. kvm_x86_ops->set_cr4(vcpu, cr4);
  298. vcpu->arch.cr4 = cr4;
  299. kvm_mmu_reset_context(vcpu);
  300. }
  301. EXPORT_SYMBOL_GPL(kvm_set_cr4);
  302. void kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
  303. {
  304. if (cr3 == vcpu->arch.cr3 && !pdptrs_changed(vcpu)) {
  305. kvm_mmu_flush_tlb(vcpu);
  306. return;
  307. }
  308. if (is_long_mode(vcpu)) {
  309. if (cr3 & CR3_L_MODE_RESERVED_BITS) {
  310. printk(KERN_DEBUG "set_cr3: #GP, reserved bits\n");
  311. kvm_inject_gp(vcpu, 0);
  312. return;
  313. }
  314. } else {
  315. if (is_pae(vcpu)) {
  316. if (cr3 & CR3_PAE_RESERVED_BITS) {
  317. printk(KERN_DEBUG
  318. "set_cr3: #GP, reserved bits\n");
  319. kvm_inject_gp(vcpu, 0);
  320. return;
  321. }
  322. if (is_paging(vcpu) && !load_pdptrs(vcpu, cr3)) {
  323. printk(KERN_DEBUG "set_cr3: #GP, pdptrs "
  324. "reserved bits\n");
  325. kvm_inject_gp(vcpu, 0);
  326. return;
  327. }
  328. }
  329. /*
  330. * We don't check reserved bits in nonpae mode, because
  331. * this isn't enforced, and VMware depends on this.
  332. */
  333. }
  334. /*
  335. * Does the new cr3 value map to physical memory? (Note, we
  336. * catch an invalid cr3 even in real-mode, because it would
  337. * cause trouble later on when we turn on paging anyway.)
  338. *
  339. * A real CPU would silently accept an invalid cr3 and would
  340. * attempt to use it - with largely undefined (and often hard
  341. * to debug) behavior on the guest side.
  342. */
  343. if (unlikely(!gfn_to_memslot(vcpu->kvm, cr3 >> PAGE_SHIFT)))
  344. kvm_inject_gp(vcpu, 0);
  345. else {
  346. vcpu->arch.cr3 = cr3;
  347. vcpu->arch.mmu.new_cr3(vcpu);
  348. }
  349. }
  350. EXPORT_SYMBOL_GPL(kvm_set_cr3);
  351. void kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8)
  352. {
  353. if (cr8 & CR8_RESERVED_BITS) {
  354. printk(KERN_DEBUG "set_cr8: #GP, reserved bits 0x%lx\n", cr8);
  355. kvm_inject_gp(vcpu, 0);
  356. return;
  357. }
  358. if (irqchip_in_kernel(vcpu->kvm))
  359. kvm_lapic_set_tpr(vcpu, cr8);
  360. else
  361. vcpu->arch.cr8 = cr8;
  362. }
  363. EXPORT_SYMBOL_GPL(kvm_set_cr8);
  364. unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu)
  365. {
  366. if (irqchip_in_kernel(vcpu->kvm))
  367. return kvm_lapic_get_cr8(vcpu);
  368. else
  369. return vcpu->arch.cr8;
  370. }
  371. EXPORT_SYMBOL_GPL(kvm_get_cr8);
  372. /*
  373. * List of msr numbers which we expose to userspace through KVM_GET_MSRS
  374. * and KVM_SET_MSRS, and KVM_GET_MSR_INDEX_LIST.
  375. *
  376. * This list is modified at module load time to reflect the
  377. * capabilities of the host cpu.
  378. */
  379. static u32 msrs_to_save[] = {
  380. MSR_IA32_SYSENTER_CS, MSR_IA32_SYSENTER_ESP, MSR_IA32_SYSENTER_EIP,
  381. MSR_K6_STAR,
  382. #ifdef CONFIG_X86_64
  383. MSR_CSTAR, MSR_KERNEL_GS_BASE, MSR_SYSCALL_MASK, MSR_LSTAR,
  384. #endif
  385. MSR_IA32_TIME_STAMP_COUNTER, MSR_KVM_SYSTEM_TIME, MSR_KVM_WALL_CLOCK,
  386. MSR_IA32_PERF_STATUS,
  387. };
  388. static unsigned num_msrs_to_save;
  389. static u32 emulated_msrs[] = {
  390. MSR_IA32_MISC_ENABLE,
  391. };
  392. static void set_efer(struct kvm_vcpu *vcpu, u64 efer)
  393. {
  394. if (efer & efer_reserved_bits) {
  395. printk(KERN_DEBUG "set_efer: 0x%llx #GP, reserved bits\n",
  396. efer);
  397. kvm_inject_gp(vcpu, 0);
  398. return;
  399. }
  400. if (is_paging(vcpu)
  401. && (vcpu->arch.shadow_efer & EFER_LME) != (efer & EFER_LME)) {
  402. printk(KERN_DEBUG "set_efer: #GP, change LME while paging\n");
  403. kvm_inject_gp(vcpu, 0);
  404. return;
  405. }
  406. kvm_x86_ops->set_efer(vcpu, efer);
  407. efer &= ~EFER_LMA;
  408. efer |= vcpu->arch.shadow_efer & EFER_LMA;
  409. vcpu->arch.shadow_efer = efer;
  410. }
  411. void kvm_enable_efer_bits(u64 mask)
  412. {
  413. efer_reserved_bits &= ~mask;
  414. }
  415. EXPORT_SYMBOL_GPL(kvm_enable_efer_bits);
  416. /*
  417. * Writes msr value into into the appropriate "register".
  418. * Returns 0 on success, non-0 otherwise.
  419. * Assumes vcpu_load() was already called.
  420. */
  421. int kvm_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
  422. {
  423. return kvm_x86_ops->set_msr(vcpu, msr_index, data);
  424. }
  425. /*
  426. * Adapt set_msr() to msr_io()'s calling convention
  427. */
  428. static int do_set_msr(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
  429. {
  430. return kvm_set_msr(vcpu, index, *data);
  431. }
  432. static void kvm_write_wall_clock(struct kvm *kvm, gpa_t wall_clock)
  433. {
  434. static int version;
  435. struct pvclock_wall_clock wc;
  436. struct timespec now, sys, boot;
  437. if (!wall_clock)
  438. return;
  439. version++;
  440. kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
  441. /*
  442. * The guest calculates current wall clock time by adding
  443. * system time (updated by kvm_write_guest_time below) to the
  444. * wall clock specified here. guest system time equals host
  445. * system time for us, thus we must fill in host boot time here.
  446. */
  447. now = current_kernel_time();
  448. ktime_get_ts(&sys);
  449. boot = ns_to_timespec(timespec_to_ns(&now) - timespec_to_ns(&sys));
  450. wc.sec = boot.tv_sec;
  451. wc.nsec = boot.tv_nsec;
  452. wc.version = version;
  453. kvm_write_guest(kvm, wall_clock, &wc, sizeof(wc));
  454. version++;
  455. kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
  456. }
  457. static uint32_t div_frac(uint32_t dividend, uint32_t divisor)
  458. {
  459. uint32_t quotient, remainder;
  460. /* Don't try to replace with do_div(), this one calculates
  461. * "(dividend << 32) / divisor" */
  462. __asm__ ( "divl %4"
  463. : "=a" (quotient), "=d" (remainder)
  464. : "0" (0), "1" (dividend), "r" (divisor) );
  465. return quotient;
  466. }
  467. static void kvm_set_time_scale(uint32_t tsc_khz, struct pvclock_vcpu_time_info *hv_clock)
  468. {
  469. uint64_t nsecs = 1000000000LL;
  470. int32_t shift = 0;
  471. uint64_t tps64;
  472. uint32_t tps32;
  473. tps64 = tsc_khz * 1000LL;
  474. while (tps64 > nsecs*2) {
  475. tps64 >>= 1;
  476. shift--;
  477. }
  478. tps32 = (uint32_t)tps64;
  479. while (tps32 <= (uint32_t)nsecs) {
  480. tps32 <<= 1;
  481. shift++;
  482. }
  483. hv_clock->tsc_shift = shift;
  484. hv_clock->tsc_to_system_mul = div_frac(nsecs, tps32);
  485. pr_debug("%s: tsc_khz %u, tsc_shift %d, tsc_mul %u\n",
  486. __FUNCTION__, tsc_khz, hv_clock->tsc_shift,
  487. hv_clock->tsc_to_system_mul);
  488. }
  489. static void kvm_write_guest_time(struct kvm_vcpu *v)
  490. {
  491. struct timespec ts;
  492. unsigned long flags;
  493. struct kvm_vcpu_arch *vcpu = &v->arch;
  494. void *shared_kaddr;
  495. if ((!vcpu->time_page))
  496. return;
  497. if (unlikely(vcpu->hv_clock_tsc_khz != tsc_khz)) {
  498. kvm_set_time_scale(tsc_khz, &vcpu->hv_clock);
  499. vcpu->hv_clock_tsc_khz = tsc_khz;
  500. }
  501. /* Keep irq disabled to prevent changes to the clock */
  502. local_irq_save(flags);
  503. kvm_get_msr(v, MSR_IA32_TIME_STAMP_COUNTER,
  504. &vcpu->hv_clock.tsc_timestamp);
  505. ktime_get_ts(&ts);
  506. local_irq_restore(flags);
  507. /* With all the info we got, fill in the values */
  508. vcpu->hv_clock.system_time = ts.tv_nsec +
  509. (NSEC_PER_SEC * (u64)ts.tv_sec);
  510. /*
  511. * The interface expects us to write an even number signaling that the
  512. * update is finished. Since the guest won't see the intermediate
  513. * state, we just increase by 2 at the end.
  514. */
  515. vcpu->hv_clock.version += 2;
  516. shared_kaddr = kmap_atomic(vcpu->time_page, KM_USER0);
  517. memcpy(shared_kaddr + vcpu->time_offset, &vcpu->hv_clock,
  518. sizeof(vcpu->hv_clock));
  519. kunmap_atomic(shared_kaddr, KM_USER0);
  520. mark_page_dirty(v->kvm, vcpu->time >> PAGE_SHIFT);
  521. }
  522. int kvm_set_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  523. {
  524. switch (msr) {
  525. case MSR_EFER:
  526. set_efer(vcpu, data);
  527. break;
  528. case MSR_IA32_MC0_STATUS:
  529. pr_unimpl(vcpu, "%s: MSR_IA32_MC0_STATUS 0x%llx, nop\n",
  530. __func__, data);
  531. break;
  532. case MSR_IA32_MCG_STATUS:
  533. pr_unimpl(vcpu, "%s: MSR_IA32_MCG_STATUS 0x%llx, nop\n",
  534. __func__, data);
  535. break;
  536. case MSR_IA32_MCG_CTL:
  537. pr_unimpl(vcpu, "%s: MSR_IA32_MCG_CTL 0x%llx, nop\n",
  538. __func__, data);
  539. break;
  540. case MSR_IA32_UCODE_REV:
  541. case MSR_IA32_UCODE_WRITE:
  542. case 0x200 ... 0x2ff: /* MTRRs */
  543. break;
  544. case MSR_IA32_APICBASE:
  545. kvm_set_apic_base(vcpu, data);
  546. break;
  547. case MSR_IA32_MISC_ENABLE:
  548. vcpu->arch.ia32_misc_enable_msr = data;
  549. break;
  550. case MSR_KVM_WALL_CLOCK:
  551. vcpu->kvm->arch.wall_clock = data;
  552. kvm_write_wall_clock(vcpu->kvm, data);
  553. break;
  554. case MSR_KVM_SYSTEM_TIME: {
  555. if (vcpu->arch.time_page) {
  556. kvm_release_page_dirty(vcpu->arch.time_page);
  557. vcpu->arch.time_page = NULL;
  558. }
  559. vcpu->arch.time = data;
  560. /* we verify if the enable bit is set... */
  561. if (!(data & 1))
  562. break;
  563. /* ...but clean it before doing the actual write */
  564. vcpu->arch.time_offset = data & ~(PAGE_MASK | 1);
  565. down_read(&current->mm->mmap_sem);
  566. vcpu->arch.time_page =
  567. gfn_to_page(vcpu->kvm, data >> PAGE_SHIFT);
  568. up_read(&current->mm->mmap_sem);
  569. if (is_error_page(vcpu->arch.time_page)) {
  570. kvm_release_page_clean(vcpu->arch.time_page);
  571. vcpu->arch.time_page = NULL;
  572. }
  573. kvm_write_guest_time(vcpu);
  574. break;
  575. }
  576. default:
  577. pr_unimpl(vcpu, "unhandled wrmsr: 0x%x data %llx\n", msr, data);
  578. return 1;
  579. }
  580. return 0;
  581. }
  582. EXPORT_SYMBOL_GPL(kvm_set_msr_common);
  583. /*
  584. * Reads an msr value (of 'msr_index') into 'pdata'.
  585. * Returns 0 on success, non-0 otherwise.
  586. * Assumes vcpu_load() was already called.
  587. */
  588. int kvm_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  589. {
  590. return kvm_x86_ops->get_msr(vcpu, msr_index, pdata);
  591. }
  592. int kvm_get_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
  593. {
  594. u64 data;
  595. switch (msr) {
  596. case 0xc0010010: /* SYSCFG */
  597. case 0xc0010015: /* HWCR */
  598. case MSR_IA32_PLATFORM_ID:
  599. case MSR_IA32_P5_MC_ADDR:
  600. case MSR_IA32_P5_MC_TYPE:
  601. case MSR_IA32_MC0_CTL:
  602. case MSR_IA32_MCG_STATUS:
  603. case MSR_IA32_MCG_CAP:
  604. case MSR_IA32_MCG_CTL:
  605. case MSR_IA32_MC0_MISC:
  606. case MSR_IA32_MC0_MISC+4:
  607. case MSR_IA32_MC0_MISC+8:
  608. case MSR_IA32_MC0_MISC+12:
  609. case MSR_IA32_MC0_MISC+16:
  610. case MSR_IA32_UCODE_REV:
  611. case MSR_IA32_EBL_CR_POWERON:
  612. /* MTRR registers */
  613. case 0xfe:
  614. case 0x200 ... 0x2ff:
  615. data = 0;
  616. break;
  617. case 0xcd: /* fsb frequency */
  618. data = 3;
  619. break;
  620. case MSR_IA32_APICBASE:
  621. data = kvm_get_apic_base(vcpu);
  622. break;
  623. case MSR_IA32_MISC_ENABLE:
  624. data = vcpu->arch.ia32_misc_enable_msr;
  625. break;
  626. case MSR_IA32_PERF_STATUS:
  627. /* TSC increment by tick */
  628. data = 1000ULL;
  629. /* CPU multiplier */
  630. data |= (((uint64_t)4ULL) << 40);
  631. break;
  632. case MSR_EFER:
  633. data = vcpu->arch.shadow_efer;
  634. break;
  635. case MSR_KVM_WALL_CLOCK:
  636. data = vcpu->kvm->arch.wall_clock;
  637. break;
  638. case MSR_KVM_SYSTEM_TIME:
  639. data = vcpu->arch.time;
  640. break;
  641. default:
  642. pr_unimpl(vcpu, "unhandled rdmsr: 0x%x\n", msr);
  643. return 1;
  644. }
  645. *pdata = data;
  646. return 0;
  647. }
  648. EXPORT_SYMBOL_GPL(kvm_get_msr_common);
  649. /*
  650. * Read or write a bunch of msrs. All parameters are kernel addresses.
  651. *
  652. * @return number of msrs set successfully.
  653. */
  654. static int __msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs *msrs,
  655. struct kvm_msr_entry *entries,
  656. int (*do_msr)(struct kvm_vcpu *vcpu,
  657. unsigned index, u64 *data))
  658. {
  659. int i;
  660. vcpu_load(vcpu);
  661. down_read(&vcpu->kvm->slots_lock);
  662. for (i = 0; i < msrs->nmsrs; ++i)
  663. if (do_msr(vcpu, entries[i].index, &entries[i].data))
  664. break;
  665. up_read(&vcpu->kvm->slots_lock);
  666. vcpu_put(vcpu);
  667. return i;
  668. }
  669. /*
  670. * Read or write a bunch of msrs. Parameters are user addresses.
  671. *
  672. * @return number of msrs set successfully.
  673. */
  674. static int msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs __user *user_msrs,
  675. int (*do_msr)(struct kvm_vcpu *vcpu,
  676. unsigned index, u64 *data),
  677. int writeback)
  678. {
  679. struct kvm_msrs msrs;
  680. struct kvm_msr_entry *entries;
  681. int r, n;
  682. unsigned size;
  683. r = -EFAULT;
  684. if (copy_from_user(&msrs, user_msrs, sizeof msrs))
  685. goto out;
  686. r = -E2BIG;
  687. if (msrs.nmsrs >= MAX_IO_MSRS)
  688. goto out;
  689. r = -ENOMEM;
  690. size = sizeof(struct kvm_msr_entry) * msrs.nmsrs;
  691. entries = vmalloc(size);
  692. if (!entries)
  693. goto out;
  694. r = -EFAULT;
  695. if (copy_from_user(entries, user_msrs->entries, size))
  696. goto out_free;
  697. r = n = __msr_io(vcpu, &msrs, entries, do_msr);
  698. if (r < 0)
  699. goto out_free;
  700. r = -EFAULT;
  701. if (writeback && copy_to_user(user_msrs->entries, entries, size))
  702. goto out_free;
  703. r = n;
  704. out_free:
  705. vfree(entries);
  706. out:
  707. return r;
  708. }
  709. int kvm_dev_ioctl_check_extension(long ext)
  710. {
  711. int r;
  712. switch (ext) {
  713. case KVM_CAP_IRQCHIP:
  714. case KVM_CAP_HLT:
  715. case KVM_CAP_MMU_SHADOW_CACHE_CONTROL:
  716. case KVM_CAP_USER_MEMORY:
  717. case KVM_CAP_SET_TSS_ADDR:
  718. case KVM_CAP_EXT_CPUID:
  719. case KVM_CAP_CLOCKSOURCE:
  720. case KVM_CAP_PIT:
  721. case KVM_CAP_NOP_IO_DELAY:
  722. case KVM_CAP_MP_STATE:
  723. r = 1;
  724. break;
  725. case KVM_CAP_VAPIC:
  726. r = !kvm_x86_ops->cpu_has_accelerated_tpr();
  727. break;
  728. case KVM_CAP_NR_VCPUS:
  729. r = KVM_MAX_VCPUS;
  730. break;
  731. case KVM_CAP_NR_MEMSLOTS:
  732. r = KVM_MEMORY_SLOTS;
  733. break;
  734. case KVM_CAP_PV_MMU:
  735. r = !tdp_enabled;
  736. break;
  737. default:
  738. r = 0;
  739. break;
  740. }
  741. return r;
  742. }
  743. long kvm_arch_dev_ioctl(struct file *filp,
  744. unsigned int ioctl, unsigned long arg)
  745. {
  746. void __user *argp = (void __user *)arg;
  747. long r;
  748. switch (ioctl) {
  749. case KVM_GET_MSR_INDEX_LIST: {
  750. struct kvm_msr_list __user *user_msr_list = argp;
  751. struct kvm_msr_list msr_list;
  752. unsigned n;
  753. r = -EFAULT;
  754. if (copy_from_user(&msr_list, user_msr_list, sizeof msr_list))
  755. goto out;
  756. n = msr_list.nmsrs;
  757. msr_list.nmsrs = num_msrs_to_save + ARRAY_SIZE(emulated_msrs);
  758. if (copy_to_user(user_msr_list, &msr_list, sizeof msr_list))
  759. goto out;
  760. r = -E2BIG;
  761. if (n < num_msrs_to_save)
  762. goto out;
  763. r = -EFAULT;
  764. if (copy_to_user(user_msr_list->indices, &msrs_to_save,
  765. num_msrs_to_save * sizeof(u32)))
  766. goto out;
  767. if (copy_to_user(user_msr_list->indices
  768. + num_msrs_to_save * sizeof(u32),
  769. &emulated_msrs,
  770. ARRAY_SIZE(emulated_msrs) * sizeof(u32)))
  771. goto out;
  772. r = 0;
  773. break;
  774. }
  775. case KVM_GET_SUPPORTED_CPUID: {
  776. struct kvm_cpuid2 __user *cpuid_arg = argp;
  777. struct kvm_cpuid2 cpuid;
  778. r = -EFAULT;
  779. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  780. goto out;
  781. r = kvm_dev_ioctl_get_supported_cpuid(&cpuid,
  782. cpuid_arg->entries);
  783. if (r)
  784. goto out;
  785. r = -EFAULT;
  786. if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
  787. goto out;
  788. r = 0;
  789. break;
  790. }
  791. default:
  792. r = -EINVAL;
  793. }
  794. out:
  795. return r;
  796. }
  797. void kvm_arch_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  798. {
  799. kvm_x86_ops->vcpu_load(vcpu, cpu);
  800. kvm_write_guest_time(vcpu);
  801. }
  802. void kvm_arch_vcpu_put(struct kvm_vcpu *vcpu)
  803. {
  804. kvm_x86_ops->vcpu_put(vcpu);
  805. kvm_put_guest_fpu(vcpu);
  806. }
  807. static int is_efer_nx(void)
  808. {
  809. u64 efer;
  810. rdmsrl(MSR_EFER, efer);
  811. return efer & EFER_NX;
  812. }
  813. static void cpuid_fix_nx_cap(struct kvm_vcpu *vcpu)
  814. {
  815. int i;
  816. struct kvm_cpuid_entry2 *e, *entry;
  817. entry = NULL;
  818. for (i = 0; i < vcpu->arch.cpuid_nent; ++i) {
  819. e = &vcpu->arch.cpuid_entries[i];
  820. if (e->function == 0x80000001) {
  821. entry = e;
  822. break;
  823. }
  824. }
  825. if (entry && (entry->edx & (1 << 20)) && !is_efer_nx()) {
  826. entry->edx &= ~(1 << 20);
  827. printk(KERN_INFO "kvm: guest NX capability removed\n");
  828. }
  829. }
  830. /* when an old userspace process fills a new kernel module */
  831. static int kvm_vcpu_ioctl_set_cpuid(struct kvm_vcpu *vcpu,
  832. struct kvm_cpuid *cpuid,
  833. struct kvm_cpuid_entry __user *entries)
  834. {
  835. int r, i;
  836. struct kvm_cpuid_entry *cpuid_entries;
  837. r = -E2BIG;
  838. if (cpuid->nent > KVM_MAX_CPUID_ENTRIES)
  839. goto out;
  840. r = -ENOMEM;
  841. cpuid_entries = vmalloc(sizeof(struct kvm_cpuid_entry) * cpuid->nent);
  842. if (!cpuid_entries)
  843. goto out;
  844. r = -EFAULT;
  845. if (copy_from_user(cpuid_entries, entries,
  846. cpuid->nent * sizeof(struct kvm_cpuid_entry)))
  847. goto out_free;
  848. for (i = 0; i < cpuid->nent; i++) {
  849. vcpu->arch.cpuid_entries[i].function = cpuid_entries[i].function;
  850. vcpu->arch.cpuid_entries[i].eax = cpuid_entries[i].eax;
  851. vcpu->arch.cpuid_entries[i].ebx = cpuid_entries[i].ebx;
  852. vcpu->arch.cpuid_entries[i].ecx = cpuid_entries[i].ecx;
  853. vcpu->arch.cpuid_entries[i].edx = cpuid_entries[i].edx;
  854. vcpu->arch.cpuid_entries[i].index = 0;
  855. vcpu->arch.cpuid_entries[i].flags = 0;
  856. vcpu->arch.cpuid_entries[i].padding[0] = 0;
  857. vcpu->arch.cpuid_entries[i].padding[1] = 0;
  858. vcpu->arch.cpuid_entries[i].padding[2] = 0;
  859. }
  860. vcpu->arch.cpuid_nent = cpuid->nent;
  861. cpuid_fix_nx_cap(vcpu);
  862. r = 0;
  863. out_free:
  864. vfree(cpuid_entries);
  865. out:
  866. return r;
  867. }
  868. static int kvm_vcpu_ioctl_set_cpuid2(struct kvm_vcpu *vcpu,
  869. struct kvm_cpuid2 *cpuid,
  870. struct kvm_cpuid_entry2 __user *entries)
  871. {
  872. int r;
  873. r = -E2BIG;
  874. if (cpuid->nent > KVM_MAX_CPUID_ENTRIES)
  875. goto out;
  876. r = -EFAULT;
  877. if (copy_from_user(&vcpu->arch.cpuid_entries, entries,
  878. cpuid->nent * sizeof(struct kvm_cpuid_entry2)))
  879. goto out;
  880. vcpu->arch.cpuid_nent = cpuid->nent;
  881. return 0;
  882. out:
  883. return r;
  884. }
  885. static int kvm_vcpu_ioctl_get_cpuid2(struct kvm_vcpu *vcpu,
  886. struct kvm_cpuid2 *cpuid,
  887. struct kvm_cpuid_entry2 __user *entries)
  888. {
  889. int r;
  890. r = -E2BIG;
  891. if (cpuid->nent < vcpu->arch.cpuid_nent)
  892. goto out;
  893. r = -EFAULT;
  894. if (copy_to_user(entries, &vcpu->arch.cpuid_entries,
  895. vcpu->arch.cpuid_nent * sizeof(struct kvm_cpuid_entry2)))
  896. goto out;
  897. return 0;
  898. out:
  899. cpuid->nent = vcpu->arch.cpuid_nent;
  900. return r;
  901. }
  902. static inline u32 bit(int bitno)
  903. {
  904. return 1 << (bitno & 31);
  905. }
  906. static void do_cpuid_1_ent(struct kvm_cpuid_entry2 *entry, u32 function,
  907. u32 index)
  908. {
  909. entry->function = function;
  910. entry->index = index;
  911. cpuid_count(entry->function, entry->index,
  912. &entry->eax, &entry->ebx, &entry->ecx, &entry->edx);
  913. entry->flags = 0;
  914. }
  915. static void do_cpuid_ent(struct kvm_cpuid_entry2 *entry, u32 function,
  916. u32 index, int *nent, int maxnent)
  917. {
  918. const u32 kvm_supported_word0_x86_features = bit(X86_FEATURE_FPU) |
  919. bit(X86_FEATURE_VME) | bit(X86_FEATURE_DE) |
  920. bit(X86_FEATURE_PSE) | bit(X86_FEATURE_TSC) |
  921. bit(X86_FEATURE_MSR) | bit(X86_FEATURE_PAE) |
  922. bit(X86_FEATURE_CX8) | bit(X86_FEATURE_APIC) |
  923. bit(X86_FEATURE_SEP) | bit(X86_FEATURE_PGE) |
  924. bit(X86_FEATURE_CMOV) | bit(X86_FEATURE_PSE36) |
  925. bit(X86_FEATURE_CLFLSH) | bit(X86_FEATURE_MMX) |
  926. bit(X86_FEATURE_FXSR) | bit(X86_FEATURE_XMM) |
  927. bit(X86_FEATURE_XMM2) | bit(X86_FEATURE_SELFSNOOP);
  928. const u32 kvm_supported_word1_x86_features = bit(X86_FEATURE_FPU) |
  929. bit(X86_FEATURE_VME) | bit(X86_FEATURE_DE) |
  930. bit(X86_FEATURE_PSE) | bit(X86_FEATURE_TSC) |
  931. bit(X86_FEATURE_MSR) | bit(X86_FEATURE_PAE) |
  932. bit(X86_FEATURE_CX8) | bit(X86_FEATURE_APIC) |
  933. bit(X86_FEATURE_PGE) |
  934. bit(X86_FEATURE_CMOV) | bit(X86_FEATURE_PSE36) |
  935. bit(X86_FEATURE_MMX) | bit(X86_FEATURE_FXSR) |
  936. bit(X86_FEATURE_SYSCALL) |
  937. (bit(X86_FEATURE_NX) && is_efer_nx()) |
  938. #ifdef CONFIG_X86_64
  939. bit(X86_FEATURE_LM) |
  940. #endif
  941. bit(X86_FEATURE_MMXEXT) |
  942. bit(X86_FEATURE_3DNOWEXT) |
  943. bit(X86_FEATURE_3DNOW);
  944. const u32 kvm_supported_word3_x86_features =
  945. bit(X86_FEATURE_XMM3) | bit(X86_FEATURE_CX16);
  946. const u32 kvm_supported_word6_x86_features =
  947. bit(X86_FEATURE_LAHF_LM) | bit(X86_FEATURE_CMP_LEGACY);
  948. /* all func 2 cpuid_count() should be called on the same cpu */
  949. get_cpu();
  950. do_cpuid_1_ent(entry, function, index);
  951. ++*nent;
  952. switch (function) {
  953. case 0:
  954. entry->eax = min(entry->eax, (u32)0xb);
  955. break;
  956. case 1:
  957. entry->edx &= kvm_supported_word0_x86_features;
  958. entry->ecx &= kvm_supported_word3_x86_features;
  959. break;
  960. /* function 2 entries are STATEFUL. That is, repeated cpuid commands
  961. * may return different values. This forces us to get_cpu() before
  962. * issuing the first command, and also to emulate this annoying behavior
  963. * in kvm_emulate_cpuid() using KVM_CPUID_FLAG_STATE_READ_NEXT */
  964. case 2: {
  965. int t, times = entry->eax & 0xff;
  966. entry->flags |= KVM_CPUID_FLAG_STATEFUL_FUNC;
  967. for (t = 1; t < times && *nent < maxnent; ++t) {
  968. do_cpuid_1_ent(&entry[t], function, 0);
  969. entry[t].flags |= KVM_CPUID_FLAG_STATEFUL_FUNC;
  970. ++*nent;
  971. }
  972. break;
  973. }
  974. /* function 4 and 0xb have additional index. */
  975. case 4: {
  976. int i, cache_type;
  977. entry->flags |= KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  978. /* read more entries until cache_type is zero */
  979. for (i = 1; *nent < maxnent; ++i) {
  980. cache_type = entry[i - 1].eax & 0x1f;
  981. if (!cache_type)
  982. break;
  983. do_cpuid_1_ent(&entry[i], function, i);
  984. entry[i].flags |=
  985. KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  986. ++*nent;
  987. }
  988. break;
  989. }
  990. case 0xb: {
  991. int i, level_type;
  992. entry->flags |= KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  993. /* read more entries until level_type is zero */
  994. for (i = 1; *nent < maxnent; ++i) {
  995. level_type = entry[i - 1].ecx & 0xff;
  996. if (!level_type)
  997. break;
  998. do_cpuid_1_ent(&entry[i], function, i);
  999. entry[i].flags |=
  1000. KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  1001. ++*nent;
  1002. }
  1003. break;
  1004. }
  1005. case 0x80000000:
  1006. entry->eax = min(entry->eax, 0x8000001a);
  1007. break;
  1008. case 0x80000001:
  1009. entry->edx &= kvm_supported_word1_x86_features;
  1010. entry->ecx &= kvm_supported_word6_x86_features;
  1011. break;
  1012. }
  1013. put_cpu();
  1014. }
  1015. static int kvm_dev_ioctl_get_supported_cpuid(struct kvm_cpuid2 *cpuid,
  1016. struct kvm_cpuid_entry2 __user *entries)
  1017. {
  1018. struct kvm_cpuid_entry2 *cpuid_entries;
  1019. int limit, nent = 0, r = -E2BIG;
  1020. u32 func;
  1021. if (cpuid->nent < 1)
  1022. goto out;
  1023. r = -ENOMEM;
  1024. cpuid_entries = vmalloc(sizeof(struct kvm_cpuid_entry2) * cpuid->nent);
  1025. if (!cpuid_entries)
  1026. goto out;
  1027. do_cpuid_ent(&cpuid_entries[0], 0, 0, &nent, cpuid->nent);
  1028. limit = cpuid_entries[0].eax;
  1029. for (func = 1; func <= limit && nent < cpuid->nent; ++func)
  1030. do_cpuid_ent(&cpuid_entries[nent], func, 0,
  1031. &nent, cpuid->nent);
  1032. r = -E2BIG;
  1033. if (nent >= cpuid->nent)
  1034. goto out_free;
  1035. do_cpuid_ent(&cpuid_entries[nent], 0x80000000, 0, &nent, cpuid->nent);
  1036. limit = cpuid_entries[nent - 1].eax;
  1037. for (func = 0x80000001; func <= limit && nent < cpuid->nent; ++func)
  1038. do_cpuid_ent(&cpuid_entries[nent], func, 0,
  1039. &nent, cpuid->nent);
  1040. r = -EFAULT;
  1041. if (copy_to_user(entries, cpuid_entries,
  1042. nent * sizeof(struct kvm_cpuid_entry2)))
  1043. goto out_free;
  1044. cpuid->nent = nent;
  1045. r = 0;
  1046. out_free:
  1047. vfree(cpuid_entries);
  1048. out:
  1049. return r;
  1050. }
  1051. static int kvm_vcpu_ioctl_get_lapic(struct kvm_vcpu *vcpu,
  1052. struct kvm_lapic_state *s)
  1053. {
  1054. vcpu_load(vcpu);
  1055. memcpy(s->regs, vcpu->arch.apic->regs, sizeof *s);
  1056. vcpu_put(vcpu);
  1057. return 0;
  1058. }
  1059. static int kvm_vcpu_ioctl_set_lapic(struct kvm_vcpu *vcpu,
  1060. struct kvm_lapic_state *s)
  1061. {
  1062. vcpu_load(vcpu);
  1063. memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
  1064. kvm_apic_post_state_restore(vcpu);
  1065. vcpu_put(vcpu);
  1066. return 0;
  1067. }
  1068. static int kvm_vcpu_ioctl_interrupt(struct kvm_vcpu *vcpu,
  1069. struct kvm_interrupt *irq)
  1070. {
  1071. if (irq->irq < 0 || irq->irq >= 256)
  1072. return -EINVAL;
  1073. if (irqchip_in_kernel(vcpu->kvm))
  1074. return -ENXIO;
  1075. vcpu_load(vcpu);
  1076. set_bit(irq->irq, vcpu->arch.irq_pending);
  1077. set_bit(irq->irq / BITS_PER_LONG, &vcpu->arch.irq_summary);
  1078. vcpu_put(vcpu);
  1079. return 0;
  1080. }
  1081. static int vcpu_ioctl_tpr_access_reporting(struct kvm_vcpu *vcpu,
  1082. struct kvm_tpr_access_ctl *tac)
  1083. {
  1084. if (tac->flags)
  1085. return -EINVAL;
  1086. vcpu->arch.tpr_access_reporting = !!tac->enabled;
  1087. return 0;
  1088. }
  1089. long kvm_arch_vcpu_ioctl(struct file *filp,
  1090. unsigned int ioctl, unsigned long arg)
  1091. {
  1092. struct kvm_vcpu *vcpu = filp->private_data;
  1093. void __user *argp = (void __user *)arg;
  1094. int r;
  1095. switch (ioctl) {
  1096. case KVM_GET_LAPIC: {
  1097. struct kvm_lapic_state lapic;
  1098. memset(&lapic, 0, sizeof lapic);
  1099. r = kvm_vcpu_ioctl_get_lapic(vcpu, &lapic);
  1100. if (r)
  1101. goto out;
  1102. r = -EFAULT;
  1103. if (copy_to_user(argp, &lapic, sizeof lapic))
  1104. goto out;
  1105. r = 0;
  1106. break;
  1107. }
  1108. case KVM_SET_LAPIC: {
  1109. struct kvm_lapic_state lapic;
  1110. r = -EFAULT;
  1111. if (copy_from_user(&lapic, argp, sizeof lapic))
  1112. goto out;
  1113. r = kvm_vcpu_ioctl_set_lapic(vcpu, &lapic);;
  1114. if (r)
  1115. goto out;
  1116. r = 0;
  1117. break;
  1118. }
  1119. case KVM_INTERRUPT: {
  1120. struct kvm_interrupt irq;
  1121. r = -EFAULT;
  1122. if (copy_from_user(&irq, argp, sizeof irq))
  1123. goto out;
  1124. r = kvm_vcpu_ioctl_interrupt(vcpu, &irq);
  1125. if (r)
  1126. goto out;
  1127. r = 0;
  1128. break;
  1129. }
  1130. case KVM_SET_CPUID: {
  1131. struct kvm_cpuid __user *cpuid_arg = argp;
  1132. struct kvm_cpuid cpuid;
  1133. r = -EFAULT;
  1134. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  1135. goto out;
  1136. r = kvm_vcpu_ioctl_set_cpuid(vcpu, &cpuid, cpuid_arg->entries);
  1137. if (r)
  1138. goto out;
  1139. break;
  1140. }
  1141. case KVM_SET_CPUID2: {
  1142. struct kvm_cpuid2 __user *cpuid_arg = argp;
  1143. struct kvm_cpuid2 cpuid;
  1144. r = -EFAULT;
  1145. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  1146. goto out;
  1147. r = kvm_vcpu_ioctl_set_cpuid2(vcpu, &cpuid,
  1148. cpuid_arg->entries);
  1149. if (r)
  1150. goto out;
  1151. break;
  1152. }
  1153. case KVM_GET_CPUID2: {
  1154. struct kvm_cpuid2 __user *cpuid_arg = argp;
  1155. struct kvm_cpuid2 cpuid;
  1156. r = -EFAULT;
  1157. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  1158. goto out;
  1159. r = kvm_vcpu_ioctl_get_cpuid2(vcpu, &cpuid,
  1160. cpuid_arg->entries);
  1161. if (r)
  1162. goto out;
  1163. r = -EFAULT;
  1164. if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
  1165. goto out;
  1166. r = 0;
  1167. break;
  1168. }
  1169. case KVM_GET_MSRS:
  1170. r = msr_io(vcpu, argp, kvm_get_msr, 1);
  1171. break;
  1172. case KVM_SET_MSRS:
  1173. r = msr_io(vcpu, argp, do_set_msr, 0);
  1174. break;
  1175. case KVM_TPR_ACCESS_REPORTING: {
  1176. struct kvm_tpr_access_ctl tac;
  1177. r = -EFAULT;
  1178. if (copy_from_user(&tac, argp, sizeof tac))
  1179. goto out;
  1180. r = vcpu_ioctl_tpr_access_reporting(vcpu, &tac);
  1181. if (r)
  1182. goto out;
  1183. r = -EFAULT;
  1184. if (copy_to_user(argp, &tac, sizeof tac))
  1185. goto out;
  1186. r = 0;
  1187. break;
  1188. };
  1189. case KVM_SET_VAPIC_ADDR: {
  1190. struct kvm_vapic_addr va;
  1191. r = -EINVAL;
  1192. if (!irqchip_in_kernel(vcpu->kvm))
  1193. goto out;
  1194. r = -EFAULT;
  1195. if (copy_from_user(&va, argp, sizeof va))
  1196. goto out;
  1197. r = 0;
  1198. kvm_lapic_set_vapic_addr(vcpu, va.vapic_addr);
  1199. break;
  1200. }
  1201. default:
  1202. r = -EINVAL;
  1203. }
  1204. out:
  1205. return r;
  1206. }
  1207. static int kvm_vm_ioctl_set_tss_addr(struct kvm *kvm, unsigned long addr)
  1208. {
  1209. int ret;
  1210. if (addr > (unsigned int)(-3 * PAGE_SIZE))
  1211. return -1;
  1212. ret = kvm_x86_ops->set_tss_addr(kvm, addr);
  1213. return ret;
  1214. }
  1215. static int kvm_vm_ioctl_set_nr_mmu_pages(struct kvm *kvm,
  1216. u32 kvm_nr_mmu_pages)
  1217. {
  1218. if (kvm_nr_mmu_pages < KVM_MIN_ALLOC_MMU_PAGES)
  1219. return -EINVAL;
  1220. down_write(&kvm->slots_lock);
  1221. kvm_mmu_change_mmu_pages(kvm, kvm_nr_mmu_pages);
  1222. kvm->arch.n_requested_mmu_pages = kvm_nr_mmu_pages;
  1223. up_write(&kvm->slots_lock);
  1224. return 0;
  1225. }
  1226. static int kvm_vm_ioctl_get_nr_mmu_pages(struct kvm *kvm)
  1227. {
  1228. return kvm->arch.n_alloc_mmu_pages;
  1229. }
  1230. gfn_t unalias_gfn(struct kvm *kvm, gfn_t gfn)
  1231. {
  1232. int i;
  1233. struct kvm_mem_alias *alias;
  1234. for (i = 0; i < kvm->arch.naliases; ++i) {
  1235. alias = &kvm->arch.aliases[i];
  1236. if (gfn >= alias->base_gfn
  1237. && gfn < alias->base_gfn + alias->npages)
  1238. return alias->target_gfn + gfn - alias->base_gfn;
  1239. }
  1240. return gfn;
  1241. }
  1242. /*
  1243. * Set a new alias region. Aliases map a portion of physical memory into
  1244. * another portion. This is useful for memory windows, for example the PC
  1245. * VGA region.
  1246. */
  1247. static int kvm_vm_ioctl_set_memory_alias(struct kvm *kvm,
  1248. struct kvm_memory_alias *alias)
  1249. {
  1250. int r, n;
  1251. struct kvm_mem_alias *p;
  1252. r = -EINVAL;
  1253. /* General sanity checks */
  1254. if (alias->memory_size & (PAGE_SIZE - 1))
  1255. goto out;
  1256. if (alias->guest_phys_addr & (PAGE_SIZE - 1))
  1257. goto out;
  1258. if (alias->slot >= KVM_ALIAS_SLOTS)
  1259. goto out;
  1260. if (alias->guest_phys_addr + alias->memory_size
  1261. < alias->guest_phys_addr)
  1262. goto out;
  1263. if (alias->target_phys_addr + alias->memory_size
  1264. < alias->target_phys_addr)
  1265. goto out;
  1266. down_write(&kvm->slots_lock);
  1267. p = &kvm->arch.aliases[alias->slot];
  1268. p->base_gfn = alias->guest_phys_addr >> PAGE_SHIFT;
  1269. p->npages = alias->memory_size >> PAGE_SHIFT;
  1270. p->target_gfn = alias->target_phys_addr >> PAGE_SHIFT;
  1271. for (n = KVM_ALIAS_SLOTS; n > 0; --n)
  1272. if (kvm->arch.aliases[n - 1].npages)
  1273. break;
  1274. kvm->arch.naliases = n;
  1275. kvm_mmu_zap_all(kvm);
  1276. up_write(&kvm->slots_lock);
  1277. return 0;
  1278. out:
  1279. return r;
  1280. }
  1281. static int kvm_vm_ioctl_get_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
  1282. {
  1283. int r;
  1284. r = 0;
  1285. switch (chip->chip_id) {
  1286. case KVM_IRQCHIP_PIC_MASTER:
  1287. memcpy(&chip->chip.pic,
  1288. &pic_irqchip(kvm)->pics[0],
  1289. sizeof(struct kvm_pic_state));
  1290. break;
  1291. case KVM_IRQCHIP_PIC_SLAVE:
  1292. memcpy(&chip->chip.pic,
  1293. &pic_irqchip(kvm)->pics[1],
  1294. sizeof(struct kvm_pic_state));
  1295. break;
  1296. case KVM_IRQCHIP_IOAPIC:
  1297. memcpy(&chip->chip.ioapic,
  1298. ioapic_irqchip(kvm),
  1299. sizeof(struct kvm_ioapic_state));
  1300. break;
  1301. default:
  1302. r = -EINVAL;
  1303. break;
  1304. }
  1305. return r;
  1306. }
  1307. static int kvm_vm_ioctl_set_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
  1308. {
  1309. int r;
  1310. r = 0;
  1311. switch (chip->chip_id) {
  1312. case KVM_IRQCHIP_PIC_MASTER:
  1313. memcpy(&pic_irqchip(kvm)->pics[0],
  1314. &chip->chip.pic,
  1315. sizeof(struct kvm_pic_state));
  1316. break;
  1317. case KVM_IRQCHIP_PIC_SLAVE:
  1318. memcpy(&pic_irqchip(kvm)->pics[1],
  1319. &chip->chip.pic,
  1320. sizeof(struct kvm_pic_state));
  1321. break;
  1322. case KVM_IRQCHIP_IOAPIC:
  1323. memcpy(ioapic_irqchip(kvm),
  1324. &chip->chip.ioapic,
  1325. sizeof(struct kvm_ioapic_state));
  1326. break;
  1327. default:
  1328. r = -EINVAL;
  1329. break;
  1330. }
  1331. kvm_pic_update_irq(pic_irqchip(kvm));
  1332. return r;
  1333. }
  1334. static int kvm_vm_ioctl_get_pit(struct kvm *kvm, struct kvm_pit_state *ps)
  1335. {
  1336. int r = 0;
  1337. memcpy(ps, &kvm->arch.vpit->pit_state, sizeof(struct kvm_pit_state));
  1338. return r;
  1339. }
  1340. static int kvm_vm_ioctl_set_pit(struct kvm *kvm, struct kvm_pit_state *ps)
  1341. {
  1342. int r = 0;
  1343. memcpy(&kvm->arch.vpit->pit_state, ps, sizeof(struct kvm_pit_state));
  1344. kvm_pit_load_count(kvm, 0, ps->channels[0].count);
  1345. return r;
  1346. }
  1347. /*
  1348. * Get (and clear) the dirty memory log for a memory slot.
  1349. */
  1350. int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm,
  1351. struct kvm_dirty_log *log)
  1352. {
  1353. int r;
  1354. int n;
  1355. struct kvm_memory_slot *memslot;
  1356. int is_dirty = 0;
  1357. down_write(&kvm->slots_lock);
  1358. r = kvm_get_dirty_log(kvm, log, &is_dirty);
  1359. if (r)
  1360. goto out;
  1361. /* If nothing is dirty, don't bother messing with page tables. */
  1362. if (is_dirty) {
  1363. kvm_mmu_slot_remove_write_access(kvm, log->slot);
  1364. kvm_flush_remote_tlbs(kvm);
  1365. memslot = &kvm->memslots[log->slot];
  1366. n = ALIGN(memslot->npages, BITS_PER_LONG) / 8;
  1367. memset(memslot->dirty_bitmap, 0, n);
  1368. }
  1369. r = 0;
  1370. out:
  1371. up_write(&kvm->slots_lock);
  1372. return r;
  1373. }
  1374. long kvm_arch_vm_ioctl(struct file *filp,
  1375. unsigned int ioctl, unsigned long arg)
  1376. {
  1377. struct kvm *kvm = filp->private_data;
  1378. void __user *argp = (void __user *)arg;
  1379. int r = -EINVAL;
  1380. switch (ioctl) {
  1381. case KVM_SET_TSS_ADDR:
  1382. r = kvm_vm_ioctl_set_tss_addr(kvm, arg);
  1383. if (r < 0)
  1384. goto out;
  1385. break;
  1386. case KVM_SET_MEMORY_REGION: {
  1387. struct kvm_memory_region kvm_mem;
  1388. struct kvm_userspace_memory_region kvm_userspace_mem;
  1389. r = -EFAULT;
  1390. if (copy_from_user(&kvm_mem, argp, sizeof kvm_mem))
  1391. goto out;
  1392. kvm_userspace_mem.slot = kvm_mem.slot;
  1393. kvm_userspace_mem.flags = kvm_mem.flags;
  1394. kvm_userspace_mem.guest_phys_addr = kvm_mem.guest_phys_addr;
  1395. kvm_userspace_mem.memory_size = kvm_mem.memory_size;
  1396. r = kvm_vm_ioctl_set_memory_region(kvm, &kvm_userspace_mem, 0);
  1397. if (r)
  1398. goto out;
  1399. break;
  1400. }
  1401. case KVM_SET_NR_MMU_PAGES:
  1402. r = kvm_vm_ioctl_set_nr_mmu_pages(kvm, arg);
  1403. if (r)
  1404. goto out;
  1405. break;
  1406. case KVM_GET_NR_MMU_PAGES:
  1407. r = kvm_vm_ioctl_get_nr_mmu_pages(kvm);
  1408. break;
  1409. case KVM_SET_MEMORY_ALIAS: {
  1410. struct kvm_memory_alias alias;
  1411. r = -EFAULT;
  1412. if (copy_from_user(&alias, argp, sizeof alias))
  1413. goto out;
  1414. r = kvm_vm_ioctl_set_memory_alias(kvm, &alias);
  1415. if (r)
  1416. goto out;
  1417. break;
  1418. }
  1419. case KVM_CREATE_IRQCHIP:
  1420. r = -ENOMEM;
  1421. kvm->arch.vpic = kvm_create_pic(kvm);
  1422. if (kvm->arch.vpic) {
  1423. r = kvm_ioapic_init(kvm);
  1424. if (r) {
  1425. kfree(kvm->arch.vpic);
  1426. kvm->arch.vpic = NULL;
  1427. goto out;
  1428. }
  1429. } else
  1430. goto out;
  1431. break;
  1432. case KVM_CREATE_PIT:
  1433. r = -ENOMEM;
  1434. kvm->arch.vpit = kvm_create_pit(kvm);
  1435. if (kvm->arch.vpit)
  1436. r = 0;
  1437. break;
  1438. case KVM_IRQ_LINE: {
  1439. struct kvm_irq_level irq_event;
  1440. r = -EFAULT;
  1441. if (copy_from_user(&irq_event, argp, sizeof irq_event))
  1442. goto out;
  1443. if (irqchip_in_kernel(kvm)) {
  1444. mutex_lock(&kvm->lock);
  1445. if (irq_event.irq < 16)
  1446. kvm_pic_set_irq(pic_irqchip(kvm),
  1447. irq_event.irq,
  1448. irq_event.level);
  1449. kvm_ioapic_set_irq(kvm->arch.vioapic,
  1450. irq_event.irq,
  1451. irq_event.level);
  1452. mutex_unlock(&kvm->lock);
  1453. r = 0;
  1454. }
  1455. break;
  1456. }
  1457. case KVM_GET_IRQCHIP: {
  1458. /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
  1459. struct kvm_irqchip chip;
  1460. r = -EFAULT;
  1461. if (copy_from_user(&chip, argp, sizeof chip))
  1462. goto out;
  1463. r = -ENXIO;
  1464. if (!irqchip_in_kernel(kvm))
  1465. goto out;
  1466. r = kvm_vm_ioctl_get_irqchip(kvm, &chip);
  1467. if (r)
  1468. goto out;
  1469. r = -EFAULT;
  1470. if (copy_to_user(argp, &chip, sizeof chip))
  1471. goto out;
  1472. r = 0;
  1473. break;
  1474. }
  1475. case KVM_SET_IRQCHIP: {
  1476. /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
  1477. struct kvm_irqchip chip;
  1478. r = -EFAULT;
  1479. if (copy_from_user(&chip, argp, sizeof chip))
  1480. goto out;
  1481. r = -ENXIO;
  1482. if (!irqchip_in_kernel(kvm))
  1483. goto out;
  1484. r = kvm_vm_ioctl_set_irqchip(kvm, &chip);
  1485. if (r)
  1486. goto out;
  1487. r = 0;
  1488. break;
  1489. }
  1490. case KVM_GET_PIT: {
  1491. struct kvm_pit_state ps;
  1492. r = -EFAULT;
  1493. if (copy_from_user(&ps, argp, sizeof ps))
  1494. goto out;
  1495. r = -ENXIO;
  1496. if (!kvm->arch.vpit)
  1497. goto out;
  1498. r = kvm_vm_ioctl_get_pit(kvm, &ps);
  1499. if (r)
  1500. goto out;
  1501. r = -EFAULT;
  1502. if (copy_to_user(argp, &ps, sizeof ps))
  1503. goto out;
  1504. r = 0;
  1505. break;
  1506. }
  1507. case KVM_SET_PIT: {
  1508. struct kvm_pit_state ps;
  1509. r = -EFAULT;
  1510. if (copy_from_user(&ps, argp, sizeof ps))
  1511. goto out;
  1512. r = -ENXIO;
  1513. if (!kvm->arch.vpit)
  1514. goto out;
  1515. r = kvm_vm_ioctl_set_pit(kvm, &ps);
  1516. if (r)
  1517. goto out;
  1518. r = 0;
  1519. break;
  1520. }
  1521. default:
  1522. ;
  1523. }
  1524. out:
  1525. return r;
  1526. }
  1527. static void kvm_init_msr_list(void)
  1528. {
  1529. u32 dummy[2];
  1530. unsigned i, j;
  1531. for (i = j = 0; i < ARRAY_SIZE(msrs_to_save); i++) {
  1532. if (rdmsr_safe(msrs_to_save[i], &dummy[0], &dummy[1]) < 0)
  1533. continue;
  1534. if (j < i)
  1535. msrs_to_save[j] = msrs_to_save[i];
  1536. j++;
  1537. }
  1538. num_msrs_to_save = j;
  1539. }
  1540. /*
  1541. * Only apic need an MMIO device hook, so shortcut now..
  1542. */
  1543. static struct kvm_io_device *vcpu_find_pervcpu_dev(struct kvm_vcpu *vcpu,
  1544. gpa_t addr)
  1545. {
  1546. struct kvm_io_device *dev;
  1547. if (vcpu->arch.apic) {
  1548. dev = &vcpu->arch.apic->dev;
  1549. if (dev->in_range(dev, addr))
  1550. return dev;
  1551. }
  1552. return NULL;
  1553. }
  1554. static struct kvm_io_device *vcpu_find_mmio_dev(struct kvm_vcpu *vcpu,
  1555. gpa_t addr)
  1556. {
  1557. struct kvm_io_device *dev;
  1558. dev = vcpu_find_pervcpu_dev(vcpu, addr);
  1559. if (dev == NULL)
  1560. dev = kvm_io_bus_find_dev(&vcpu->kvm->mmio_bus, addr);
  1561. return dev;
  1562. }
  1563. int emulator_read_std(unsigned long addr,
  1564. void *val,
  1565. unsigned int bytes,
  1566. struct kvm_vcpu *vcpu)
  1567. {
  1568. void *data = val;
  1569. int r = X86EMUL_CONTINUE;
  1570. while (bytes) {
  1571. gpa_t gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  1572. unsigned offset = addr & (PAGE_SIZE-1);
  1573. unsigned tocopy = min(bytes, (unsigned)PAGE_SIZE - offset);
  1574. int ret;
  1575. if (gpa == UNMAPPED_GVA) {
  1576. r = X86EMUL_PROPAGATE_FAULT;
  1577. goto out;
  1578. }
  1579. ret = kvm_read_guest(vcpu->kvm, gpa, data, tocopy);
  1580. if (ret < 0) {
  1581. r = X86EMUL_UNHANDLEABLE;
  1582. goto out;
  1583. }
  1584. bytes -= tocopy;
  1585. data += tocopy;
  1586. addr += tocopy;
  1587. }
  1588. out:
  1589. return r;
  1590. }
  1591. EXPORT_SYMBOL_GPL(emulator_read_std);
  1592. static int emulator_read_emulated(unsigned long addr,
  1593. void *val,
  1594. unsigned int bytes,
  1595. struct kvm_vcpu *vcpu)
  1596. {
  1597. struct kvm_io_device *mmio_dev;
  1598. gpa_t gpa;
  1599. if (vcpu->mmio_read_completed) {
  1600. memcpy(val, vcpu->mmio_data, bytes);
  1601. vcpu->mmio_read_completed = 0;
  1602. return X86EMUL_CONTINUE;
  1603. }
  1604. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  1605. /* For APIC access vmexit */
  1606. if ((gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
  1607. goto mmio;
  1608. if (emulator_read_std(addr, val, bytes, vcpu)
  1609. == X86EMUL_CONTINUE)
  1610. return X86EMUL_CONTINUE;
  1611. if (gpa == UNMAPPED_GVA)
  1612. return X86EMUL_PROPAGATE_FAULT;
  1613. mmio:
  1614. /*
  1615. * Is this MMIO handled locally?
  1616. */
  1617. mutex_lock(&vcpu->kvm->lock);
  1618. mmio_dev = vcpu_find_mmio_dev(vcpu, gpa);
  1619. if (mmio_dev) {
  1620. kvm_iodevice_read(mmio_dev, gpa, bytes, val);
  1621. mutex_unlock(&vcpu->kvm->lock);
  1622. return X86EMUL_CONTINUE;
  1623. }
  1624. mutex_unlock(&vcpu->kvm->lock);
  1625. vcpu->mmio_needed = 1;
  1626. vcpu->mmio_phys_addr = gpa;
  1627. vcpu->mmio_size = bytes;
  1628. vcpu->mmio_is_write = 0;
  1629. return X86EMUL_UNHANDLEABLE;
  1630. }
  1631. int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
  1632. const void *val, int bytes)
  1633. {
  1634. int ret;
  1635. ret = kvm_write_guest(vcpu->kvm, gpa, val, bytes);
  1636. if (ret < 0)
  1637. return 0;
  1638. kvm_mmu_pte_write(vcpu, gpa, val, bytes);
  1639. return 1;
  1640. }
  1641. static int emulator_write_emulated_onepage(unsigned long addr,
  1642. const void *val,
  1643. unsigned int bytes,
  1644. struct kvm_vcpu *vcpu)
  1645. {
  1646. struct kvm_io_device *mmio_dev;
  1647. gpa_t gpa;
  1648. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  1649. if (gpa == UNMAPPED_GVA) {
  1650. kvm_inject_page_fault(vcpu, addr, 2);
  1651. return X86EMUL_PROPAGATE_FAULT;
  1652. }
  1653. /* For APIC access vmexit */
  1654. if ((gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
  1655. goto mmio;
  1656. if (emulator_write_phys(vcpu, gpa, val, bytes))
  1657. return X86EMUL_CONTINUE;
  1658. mmio:
  1659. /*
  1660. * Is this MMIO handled locally?
  1661. */
  1662. mutex_lock(&vcpu->kvm->lock);
  1663. mmio_dev = vcpu_find_mmio_dev(vcpu, gpa);
  1664. if (mmio_dev) {
  1665. kvm_iodevice_write(mmio_dev, gpa, bytes, val);
  1666. mutex_unlock(&vcpu->kvm->lock);
  1667. return X86EMUL_CONTINUE;
  1668. }
  1669. mutex_unlock(&vcpu->kvm->lock);
  1670. vcpu->mmio_needed = 1;
  1671. vcpu->mmio_phys_addr = gpa;
  1672. vcpu->mmio_size = bytes;
  1673. vcpu->mmio_is_write = 1;
  1674. memcpy(vcpu->mmio_data, val, bytes);
  1675. return X86EMUL_CONTINUE;
  1676. }
  1677. int emulator_write_emulated(unsigned long addr,
  1678. const void *val,
  1679. unsigned int bytes,
  1680. struct kvm_vcpu *vcpu)
  1681. {
  1682. /* Crossing a page boundary? */
  1683. if (((addr + bytes - 1) ^ addr) & PAGE_MASK) {
  1684. int rc, now;
  1685. now = -addr & ~PAGE_MASK;
  1686. rc = emulator_write_emulated_onepage(addr, val, now, vcpu);
  1687. if (rc != X86EMUL_CONTINUE)
  1688. return rc;
  1689. addr += now;
  1690. val += now;
  1691. bytes -= now;
  1692. }
  1693. return emulator_write_emulated_onepage(addr, val, bytes, vcpu);
  1694. }
  1695. EXPORT_SYMBOL_GPL(emulator_write_emulated);
  1696. static int emulator_cmpxchg_emulated(unsigned long addr,
  1697. const void *old,
  1698. const void *new,
  1699. unsigned int bytes,
  1700. struct kvm_vcpu *vcpu)
  1701. {
  1702. static int reported;
  1703. if (!reported) {
  1704. reported = 1;
  1705. printk(KERN_WARNING "kvm: emulating exchange as write\n");
  1706. }
  1707. #ifndef CONFIG_X86_64
  1708. /* guests cmpxchg8b have to be emulated atomically */
  1709. if (bytes == 8) {
  1710. gpa_t gpa;
  1711. struct page *page;
  1712. char *kaddr;
  1713. u64 val;
  1714. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  1715. if (gpa == UNMAPPED_GVA ||
  1716. (gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
  1717. goto emul_write;
  1718. if (((gpa + bytes - 1) & PAGE_MASK) != (gpa & PAGE_MASK))
  1719. goto emul_write;
  1720. val = *(u64 *)new;
  1721. down_read(&current->mm->mmap_sem);
  1722. page = gfn_to_page(vcpu->kvm, gpa >> PAGE_SHIFT);
  1723. up_read(&current->mm->mmap_sem);
  1724. kaddr = kmap_atomic(page, KM_USER0);
  1725. set_64bit((u64 *)(kaddr + offset_in_page(gpa)), val);
  1726. kunmap_atomic(kaddr, KM_USER0);
  1727. kvm_release_page_dirty(page);
  1728. }
  1729. emul_write:
  1730. #endif
  1731. return emulator_write_emulated(addr, new, bytes, vcpu);
  1732. }
  1733. static unsigned long get_segment_base(struct kvm_vcpu *vcpu, int seg)
  1734. {
  1735. return kvm_x86_ops->get_segment_base(vcpu, seg);
  1736. }
  1737. int emulate_invlpg(struct kvm_vcpu *vcpu, gva_t address)
  1738. {
  1739. return X86EMUL_CONTINUE;
  1740. }
  1741. int emulate_clts(struct kvm_vcpu *vcpu)
  1742. {
  1743. KVMTRACE_0D(CLTS, vcpu, handler);
  1744. kvm_x86_ops->set_cr0(vcpu, vcpu->arch.cr0 & ~X86_CR0_TS);
  1745. return X86EMUL_CONTINUE;
  1746. }
  1747. int emulator_get_dr(struct x86_emulate_ctxt *ctxt, int dr, unsigned long *dest)
  1748. {
  1749. struct kvm_vcpu *vcpu = ctxt->vcpu;
  1750. switch (dr) {
  1751. case 0 ... 3:
  1752. *dest = kvm_x86_ops->get_dr(vcpu, dr);
  1753. return X86EMUL_CONTINUE;
  1754. default:
  1755. pr_unimpl(vcpu, "%s: unexpected dr %u\n", __func__, dr);
  1756. return X86EMUL_UNHANDLEABLE;
  1757. }
  1758. }
  1759. int emulator_set_dr(struct x86_emulate_ctxt *ctxt, int dr, unsigned long value)
  1760. {
  1761. unsigned long mask = (ctxt->mode == X86EMUL_MODE_PROT64) ? ~0ULL : ~0U;
  1762. int exception;
  1763. kvm_x86_ops->set_dr(ctxt->vcpu, dr, value & mask, &exception);
  1764. if (exception) {
  1765. /* FIXME: better handling */
  1766. return X86EMUL_UNHANDLEABLE;
  1767. }
  1768. return X86EMUL_CONTINUE;
  1769. }
  1770. void kvm_report_emulation_failure(struct kvm_vcpu *vcpu, const char *context)
  1771. {
  1772. static int reported;
  1773. u8 opcodes[4];
  1774. unsigned long rip = vcpu->arch.rip;
  1775. unsigned long rip_linear;
  1776. rip_linear = rip + get_segment_base(vcpu, VCPU_SREG_CS);
  1777. if (reported)
  1778. return;
  1779. emulator_read_std(rip_linear, (void *)opcodes, 4, vcpu);
  1780. printk(KERN_ERR "emulation failed (%s) rip %lx %02x %02x %02x %02x\n",
  1781. context, rip, opcodes[0], opcodes[1], opcodes[2], opcodes[3]);
  1782. reported = 1;
  1783. }
  1784. EXPORT_SYMBOL_GPL(kvm_report_emulation_failure);
  1785. static struct x86_emulate_ops emulate_ops = {
  1786. .read_std = emulator_read_std,
  1787. .read_emulated = emulator_read_emulated,
  1788. .write_emulated = emulator_write_emulated,
  1789. .cmpxchg_emulated = emulator_cmpxchg_emulated,
  1790. };
  1791. int emulate_instruction(struct kvm_vcpu *vcpu,
  1792. struct kvm_run *run,
  1793. unsigned long cr2,
  1794. u16 error_code,
  1795. int emulation_type)
  1796. {
  1797. int r;
  1798. struct decode_cache *c;
  1799. vcpu->arch.mmio_fault_cr2 = cr2;
  1800. kvm_x86_ops->cache_regs(vcpu);
  1801. vcpu->mmio_is_write = 0;
  1802. vcpu->arch.pio.string = 0;
  1803. if (!(emulation_type & EMULTYPE_NO_DECODE)) {
  1804. int cs_db, cs_l;
  1805. kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
  1806. vcpu->arch.emulate_ctxt.vcpu = vcpu;
  1807. vcpu->arch.emulate_ctxt.eflags = kvm_x86_ops->get_rflags(vcpu);
  1808. vcpu->arch.emulate_ctxt.mode =
  1809. (vcpu->arch.emulate_ctxt.eflags & X86_EFLAGS_VM)
  1810. ? X86EMUL_MODE_REAL : cs_l
  1811. ? X86EMUL_MODE_PROT64 : cs_db
  1812. ? X86EMUL_MODE_PROT32 : X86EMUL_MODE_PROT16;
  1813. if (vcpu->arch.emulate_ctxt.mode == X86EMUL_MODE_PROT64) {
  1814. vcpu->arch.emulate_ctxt.cs_base = 0;
  1815. vcpu->arch.emulate_ctxt.ds_base = 0;
  1816. vcpu->arch.emulate_ctxt.es_base = 0;
  1817. vcpu->arch.emulate_ctxt.ss_base = 0;
  1818. } else {
  1819. vcpu->arch.emulate_ctxt.cs_base =
  1820. get_segment_base(vcpu, VCPU_SREG_CS);
  1821. vcpu->arch.emulate_ctxt.ds_base =
  1822. get_segment_base(vcpu, VCPU_SREG_DS);
  1823. vcpu->arch.emulate_ctxt.es_base =
  1824. get_segment_base(vcpu, VCPU_SREG_ES);
  1825. vcpu->arch.emulate_ctxt.ss_base =
  1826. get_segment_base(vcpu, VCPU_SREG_SS);
  1827. }
  1828. vcpu->arch.emulate_ctxt.gs_base =
  1829. get_segment_base(vcpu, VCPU_SREG_GS);
  1830. vcpu->arch.emulate_ctxt.fs_base =
  1831. get_segment_base(vcpu, VCPU_SREG_FS);
  1832. r = x86_decode_insn(&vcpu->arch.emulate_ctxt, &emulate_ops);
  1833. /* Reject the instructions other than VMCALL/VMMCALL when
  1834. * try to emulate invalid opcode */
  1835. c = &vcpu->arch.emulate_ctxt.decode;
  1836. if ((emulation_type & EMULTYPE_TRAP_UD) &&
  1837. (!(c->twobyte && c->b == 0x01 &&
  1838. (c->modrm_reg == 0 || c->modrm_reg == 3) &&
  1839. c->modrm_mod == 3 && c->modrm_rm == 1)))
  1840. return EMULATE_FAIL;
  1841. ++vcpu->stat.insn_emulation;
  1842. if (r) {
  1843. ++vcpu->stat.insn_emulation_fail;
  1844. if (kvm_mmu_unprotect_page_virt(vcpu, cr2))
  1845. return EMULATE_DONE;
  1846. return EMULATE_FAIL;
  1847. }
  1848. }
  1849. r = x86_emulate_insn(&vcpu->arch.emulate_ctxt, &emulate_ops);
  1850. if (vcpu->arch.pio.string)
  1851. return EMULATE_DO_MMIO;
  1852. if ((r || vcpu->mmio_is_write) && run) {
  1853. run->exit_reason = KVM_EXIT_MMIO;
  1854. run->mmio.phys_addr = vcpu->mmio_phys_addr;
  1855. memcpy(run->mmio.data, vcpu->mmio_data, 8);
  1856. run->mmio.len = vcpu->mmio_size;
  1857. run->mmio.is_write = vcpu->mmio_is_write;
  1858. }
  1859. if (r) {
  1860. if (kvm_mmu_unprotect_page_virt(vcpu, cr2))
  1861. return EMULATE_DONE;
  1862. if (!vcpu->mmio_needed) {
  1863. kvm_report_emulation_failure(vcpu, "mmio");
  1864. return EMULATE_FAIL;
  1865. }
  1866. return EMULATE_DO_MMIO;
  1867. }
  1868. kvm_x86_ops->decache_regs(vcpu);
  1869. kvm_x86_ops->set_rflags(vcpu, vcpu->arch.emulate_ctxt.eflags);
  1870. if (vcpu->mmio_is_write) {
  1871. vcpu->mmio_needed = 0;
  1872. return EMULATE_DO_MMIO;
  1873. }
  1874. return EMULATE_DONE;
  1875. }
  1876. EXPORT_SYMBOL_GPL(emulate_instruction);
  1877. static void free_pio_guest_pages(struct kvm_vcpu *vcpu)
  1878. {
  1879. int i;
  1880. for (i = 0; i < ARRAY_SIZE(vcpu->arch.pio.guest_pages); ++i)
  1881. if (vcpu->arch.pio.guest_pages[i]) {
  1882. kvm_release_page_dirty(vcpu->arch.pio.guest_pages[i]);
  1883. vcpu->arch.pio.guest_pages[i] = NULL;
  1884. }
  1885. }
  1886. static int pio_copy_data(struct kvm_vcpu *vcpu)
  1887. {
  1888. void *p = vcpu->arch.pio_data;
  1889. void *q;
  1890. unsigned bytes;
  1891. int nr_pages = vcpu->arch.pio.guest_pages[1] ? 2 : 1;
  1892. q = vmap(vcpu->arch.pio.guest_pages, nr_pages, VM_READ|VM_WRITE,
  1893. PAGE_KERNEL);
  1894. if (!q) {
  1895. free_pio_guest_pages(vcpu);
  1896. return -ENOMEM;
  1897. }
  1898. q += vcpu->arch.pio.guest_page_offset;
  1899. bytes = vcpu->arch.pio.size * vcpu->arch.pio.cur_count;
  1900. if (vcpu->arch.pio.in)
  1901. memcpy(q, p, bytes);
  1902. else
  1903. memcpy(p, q, bytes);
  1904. q -= vcpu->arch.pio.guest_page_offset;
  1905. vunmap(q);
  1906. free_pio_guest_pages(vcpu);
  1907. return 0;
  1908. }
  1909. int complete_pio(struct kvm_vcpu *vcpu)
  1910. {
  1911. struct kvm_pio_request *io = &vcpu->arch.pio;
  1912. long delta;
  1913. int r;
  1914. kvm_x86_ops->cache_regs(vcpu);
  1915. if (!io->string) {
  1916. if (io->in)
  1917. memcpy(&vcpu->arch.regs[VCPU_REGS_RAX], vcpu->arch.pio_data,
  1918. io->size);
  1919. } else {
  1920. if (io->in) {
  1921. r = pio_copy_data(vcpu);
  1922. if (r) {
  1923. kvm_x86_ops->cache_regs(vcpu);
  1924. return r;
  1925. }
  1926. }
  1927. delta = 1;
  1928. if (io->rep) {
  1929. delta *= io->cur_count;
  1930. /*
  1931. * The size of the register should really depend on
  1932. * current address size.
  1933. */
  1934. vcpu->arch.regs[VCPU_REGS_RCX] -= delta;
  1935. }
  1936. if (io->down)
  1937. delta = -delta;
  1938. delta *= io->size;
  1939. if (io->in)
  1940. vcpu->arch.regs[VCPU_REGS_RDI] += delta;
  1941. else
  1942. vcpu->arch.regs[VCPU_REGS_RSI] += delta;
  1943. }
  1944. kvm_x86_ops->decache_regs(vcpu);
  1945. io->count -= io->cur_count;
  1946. io->cur_count = 0;
  1947. return 0;
  1948. }
  1949. static void kernel_pio(struct kvm_io_device *pio_dev,
  1950. struct kvm_vcpu *vcpu,
  1951. void *pd)
  1952. {
  1953. /* TODO: String I/O for in kernel device */
  1954. mutex_lock(&vcpu->kvm->lock);
  1955. if (vcpu->arch.pio.in)
  1956. kvm_iodevice_read(pio_dev, vcpu->arch.pio.port,
  1957. vcpu->arch.pio.size,
  1958. pd);
  1959. else
  1960. kvm_iodevice_write(pio_dev, vcpu->arch.pio.port,
  1961. vcpu->arch.pio.size,
  1962. pd);
  1963. mutex_unlock(&vcpu->kvm->lock);
  1964. }
  1965. static void pio_string_write(struct kvm_io_device *pio_dev,
  1966. struct kvm_vcpu *vcpu)
  1967. {
  1968. struct kvm_pio_request *io = &vcpu->arch.pio;
  1969. void *pd = vcpu->arch.pio_data;
  1970. int i;
  1971. mutex_lock(&vcpu->kvm->lock);
  1972. for (i = 0; i < io->cur_count; i++) {
  1973. kvm_iodevice_write(pio_dev, io->port,
  1974. io->size,
  1975. pd);
  1976. pd += io->size;
  1977. }
  1978. mutex_unlock(&vcpu->kvm->lock);
  1979. }
  1980. static struct kvm_io_device *vcpu_find_pio_dev(struct kvm_vcpu *vcpu,
  1981. gpa_t addr)
  1982. {
  1983. return kvm_io_bus_find_dev(&vcpu->kvm->pio_bus, addr);
  1984. }
  1985. int kvm_emulate_pio(struct kvm_vcpu *vcpu, struct kvm_run *run, int in,
  1986. int size, unsigned port)
  1987. {
  1988. struct kvm_io_device *pio_dev;
  1989. vcpu->run->exit_reason = KVM_EXIT_IO;
  1990. vcpu->run->io.direction = in ? KVM_EXIT_IO_IN : KVM_EXIT_IO_OUT;
  1991. vcpu->run->io.size = vcpu->arch.pio.size = size;
  1992. vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
  1993. vcpu->run->io.count = vcpu->arch.pio.count = vcpu->arch.pio.cur_count = 1;
  1994. vcpu->run->io.port = vcpu->arch.pio.port = port;
  1995. vcpu->arch.pio.in = in;
  1996. vcpu->arch.pio.string = 0;
  1997. vcpu->arch.pio.down = 0;
  1998. vcpu->arch.pio.guest_page_offset = 0;
  1999. vcpu->arch.pio.rep = 0;
  2000. if (vcpu->run->io.direction == KVM_EXIT_IO_IN)
  2001. KVMTRACE_2D(IO_READ, vcpu, vcpu->run->io.port, (u32)size,
  2002. handler);
  2003. else
  2004. KVMTRACE_2D(IO_WRITE, vcpu, vcpu->run->io.port, (u32)size,
  2005. handler);
  2006. kvm_x86_ops->cache_regs(vcpu);
  2007. memcpy(vcpu->arch.pio_data, &vcpu->arch.regs[VCPU_REGS_RAX], 4);
  2008. kvm_x86_ops->skip_emulated_instruction(vcpu);
  2009. pio_dev = vcpu_find_pio_dev(vcpu, port);
  2010. if (pio_dev) {
  2011. kernel_pio(pio_dev, vcpu, vcpu->arch.pio_data);
  2012. complete_pio(vcpu);
  2013. return 1;
  2014. }
  2015. return 0;
  2016. }
  2017. EXPORT_SYMBOL_GPL(kvm_emulate_pio);
  2018. int kvm_emulate_pio_string(struct kvm_vcpu *vcpu, struct kvm_run *run, int in,
  2019. int size, unsigned long count, int down,
  2020. gva_t address, int rep, unsigned port)
  2021. {
  2022. unsigned now, in_page;
  2023. int i, ret = 0;
  2024. int nr_pages = 1;
  2025. struct page *page;
  2026. struct kvm_io_device *pio_dev;
  2027. vcpu->run->exit_reason = KVM_EXIT_IO;
  2028. vcpu->run->io.direction = in ? KVM_EXIT_IO_IN : KVM_EXIT_IO_OUT;
  2029. vcpu->run->io.size = vcpu->arch.pio.size = size;
  2030. vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
  2031. vcpu->run->io.count = vcpu->arch.pio.count = vcpu->arch.pio.cur_count = count;
  2032. vcpu->run->io.port = vcpu->arch.pio.port = port;
  2033. vcpu->arch.pio.in = in;
  2034. vcpu->arch.pio.string = 1;
  2035. vcpu->arch.pio.down = down;
  2036. vcpu->arch.pio.guest_page_offset = offset_in_page(address);
  2037. vcpu->arch.pio.rep = rep;
  2038. if (vcpu->run->io.direction == KVM_EXIT_IO_IN)
  2039. KVMTRACE_2D(IO_READ, vcpu, vcpu->run->io.port, (u32)size,
  2040. handler);
  2041. else
  2042. KVMTRACE_2D(IO_WRITE, vcpu, vcpu->run->io.port, (u32)size,
  2043. handler);
  2044. if (!count) {
  2045. kvm_x86_ops->skip_emulated_instruction(vcpu);
  2046. return 1;
  2047. }
  2048. if (!down)
  2049. in_page = PAGE_SIZE - offset_in_page(address);
  2050. else
  2051. in_page = offset_in_page(address) + size;
  2052. now = min(count, (unsigned long)in_page / size);
  2053. if (!now) {
  2054. /*
  2055. * String I/O straddles page boundary. Pin two guest pages
  2056. * so that we satisfy atomicity constraints. Do just one
  2057. * transaction to avoid complexity.
  2058. */
  2059. nr_pages = 2;
  2060. now = 1;
  2061. }
  2062. if (down) {
  2063. /*
  2064. * String I/O in reverse. Yuck. Kill the guest, fix later.
  2065. */
  2066. pr_unimpl(vcpu, "guest string pio down\n");
  2067. kvm_inject_gp(vcpu, 0);
  2068. return 1;
  2069. }
  2070. vcpu->run->io.count = now;
  2071. vcpu->arch.pio.cur_count = now;
  2072. if (vcpu->arch.pio.cur_count == vcpu->arch.pio.count)
  2073. kvm_x86_ops->skip_emulated_instruction(vcpu);
  2074. for (i = 0; i < nr_pages; ++i) {
  2075. page = gva_to_page(vcpu, address + i * PAGE_SIZE);
  2076. vcpu->arch.pio.guest_pages[i] = page;
  2077. if (!page) {
  2078. kvm_inject_gp(vcpu, 0);
  2079. free_pio_guest_pages(vcpu);
  2080. return 1;
  2081. }
  2082. }
  2083. pio_dev = vcpu_find_pio_dev(vcpu, port);
  2084. if (!vcpu->arch.pio.in) {
  2085. /* string PIO write */
  2086. ret = pio_copy_data(vcpu);
  2087. if (ret >= 0 && pio_dev) {
  2088. pio_string_write(pio_dev, vcpu);
  2089. complete_pio(vcpu);
  2090. if (vcpu->arch.pio.count == 0)
  2091. ret = 1;
  2092. }
  2093. } else if (pio_dev)
  2094. pr_unimpl(vcpu, "no string pio read support yet, "
  2095. "port %x size %d count %ld\n",
  2096. port, size, count);
  2097. return ret;
  2098. }
  2099. EXPORT_SYMBOL_GPL(kvm_emulate_pio_string);
  2100. int kvm_arch_init(void *opaque)
  2101. {
  2102. int r;
  2103. struct kvm_x86_ops *ops = (struct kvm_x86_ops *)opaque;
  2104. if (kvm_x86_ops) {
  2105. printk(KERN_ERR "kvm: already loaded the other module\n");
  2106. r = -EEXIST;
  2107. goto out;
  2108. }
  2109. if (!ops->cpu_has_kvm_support()) {
  2110. printk(KERN_ERR "kvm: no hardware support\n");
  2111. r = -EOPNOTSUPP;
  2112. goto out;
  2113. }
  2114. if (ops->disabled_by_bios()) {
  2115. printk(KERN_ERR "kvm: disabled by bios\n");
  2116. r = -EOPNOTSUPP;
  2117. goto out;
  2118. }
  2119. r = kvm_mmu_module_init();
  2120. if (r)
  2121. goto out;
  2122. kvm_init_msr_list();
  2123. kvm_x86_ops = ops;
  2124. kvm_mmu_set_nonpresent_ptes(0ull, 0ull);
  2125. kvm_mmu_set_base_ptes(PT_PRESENT_MASK);
  2126. kvm_mmu_set_mask_ptes(PT_USER_MASK, PT_ACCESSED_MASK,
  2127. PT_DIRTY_MASK, PT64_NX_MASK, 0);
  2128. return 0;
  2129. out:
  2130. return r;
  2131. }
  2132. void kvm_arch_exit(void)
  2133. {
  2134. kvm_x86_ops = NULL;
  2135. kvm_mmu_module_exit();
  2136. }
  2137. int kvm_emulate_halt(struct kvm_vcpu *vcpu)
  2138. {
  2139. ++vcpu->stat.halt_exits;
  2140. KVMTRACE_0D(HLT, vcpu, handler);
  2141. if (irqchip_in_kernel(vcpu->kvm)) {
  2142. vcpu->arch.mp_state = KVM_MP_STATE_HALTED;
  2143. up_read(&vcpu->kvm->slots_lock);
  2144. kvm_vcpu_block(vcpu);
  2145. down_read(&vcpu->kvm->slots_lock);
  2146. if (vcpu->arch.mp_state != KVM_MP_STATE_RUNNABLE)
  2147. return -EINTR;
  2148. return 1;
  2149. } else {
  2150. vcpu->run->exit_reason = KVM_EXIT_HLT;
  2151. return 0;
  2152. }
  2153. }
  2154. EXPORT_SYMBOL_GPL(kvm_emulate_halt);
  2155. static inline gpa_t hc_gpa(struct kvm_vcpu *vcpu, unsigned long a0,
  2156. unsigned long a1)
  2157. {
  2158. if (is_long_mode(vcpu))
  2159. return a0;
  2160. else
  2161. return a0 | ((gpa_t)a1 << 32);
  2162. }
  2163. int kvm_emulate_hypercall(struct kvm_vcpu *vcpu)
  2164. {
  2165. unsigned long nr, a0, a1, a2, a3, ret;
  2166. int r = 1;
  2167. kvm_x86_ops->cache_regs(vcpu);
  2168. nr = vcpu->arch.regs[VCPU_REGS_RAX];
  2169. a0 = vcpu->arch.regs[VCPU_REGS_RBX];
  2170. a1 = vcpu->arch.regs[VCPU_REGS_RCX];
  2171. a2 = vcpu->arch.regs[VCPU_REGS_RDX];
  2172. a3 = vcpu->arch.regs[VCPU_REGS_RSI];
  2173. KVMTRACE_1D(VMMCALL, vcpu, (u32)nr, handler);
  2174. if (!is_long_mode(vcpu)) {
  2175. nr &= 0xFFFFFFFF;
  2176. a0 &= 0xFFFFFFFF;
  2177. a1 &= 0xFFFFFFFF;
  2178. a2 &= 0xFFFFFFFF;
  2179. a3 &= 0xFFFFFFFF;
  2180. }
  2181. switch (nr) {
  2182. case KVM_HC_VAPIC_POLL_IRQ:
  2183. ret = 0;
  2184. break;
  2185. case KVM_HC_MMU_OP:
  2186. r = kvm_pv_mmu_op(vcpu, a0, hc_gpa(vcpu, a1, a2), &ret);
  2187. break;
  2188. default:
  2189. ret = -KVM_ENOSYS;
  2190. break;
  2191. }
  2192. vcpu->arch.regs[VCPU_REGS_RAX] = ret;
  2193. kvm_x86_ops->decache_regs(vcpu);
  2194. ++vcpu->stat.hypercalls;
  2195. return r;
  2196. }
  2197. EXPORT_SYMBOL_GPL(kvm_emulate_hypercall);
  2198. int kvm_fix_hypercall(struct kvm_vcpu *vcpu)
  2199. {
  2200. char instruction[3];
  2201. int ret = 0;
  2202. /*
  2203. * Blow out the MMU to ensure that no other VCPU has an active mapping
  2204. * to ensure that the updated hypercall appears atomically across all
  2205. * VCPUs.
  2206. */
  2207. kvm_mmu_zap_all(vcpu->kvm);
  2208. kvm_x86_ops->cache_regs(vcpu);
  2209. kvm_x86_ops->patch_hypercall(vcpu, instruction);
  2210. if (emulator_write_emulated(vcpu->arch.rip, instruction, 3, vcpu)
  2211. != X86EMUL_CONTINUE)
  2212. ret = -EFAULT;
  2213. return ret;
  2214. }
  2215. static u64 mk_cr_64(u64 curr_cr, u32 new_val)
  2216. {
  2217. return (curr_cr & ~((1ULL << 32) - 1)) | new_val;
  2218. }
  2219. void realmode_lgdt(struct kvm_vcpu *vcpu, u16 limit, unsigned long base)
  2220. {
  2221. struct descriptor_table dt = { limit, base };
  2222. kvm_x86_ops->set_gdt(vcpu, &dt);
  2223. }
  2224. void realmode_lidt(struct kvm_vcpu *vcpu, u16 limit, unsigned long base)
  2225. {
  2226. struct descriptor_table dt = { limit, base };
  2227. kvm_x86_ops->set_idt(vcpu, &dt);
  2228. }
  2229. void realmode_lmsw(struct kvm_vcpu *vcpu, unsigned long msw,
  2230. unsigned long *rflags)
  2231. {
  2232. kvm_lmsw(vcpu, msw);
  2233. *rflags = kvm_x86_ops->get_rflags(vcpu);
  2234. }
  2235. unsigned long realmode_get_cr(struct kvm_vcpu *vcpu, int cr)
  2236. {
  2237. unsigned long value;
  2238. kvm_x86_ops->decache_cr4_guest_bits(vcpu);
  2239. switch (cr) {
  2240. case 0:
  2241. value = vcpu->arch.cr0;
  2242. break;
  2243. case 2:
  2244. value = vcpu->arch.cr2;
  2245. break;
  2246. case 3:
  2247. value = vcpu->arch.cr3;
  2248. break;
  2249. case 4:
  2250. value = vcpu->arch.cr4;
  2251. break;
  2252. case 8:
  2253. value = kvm_get_cr8(vcpu);
  2254. break;
  2255. default:
  2256. vcpu_printf(vcpu, "%s: unexpected cr %u\n", __func__, cr);
  2257. return 0;
  2258. }
  2259. KVMTRACE_3D(CR_READ, vcpu, (u32)cr, (u32)value,
  2260. (u32)((u64)value >> 32), handler);
  2261. return value;
  2262. }
  2263. void realmode_set_cr(struct kvm_vcpu *vcpu, int cr, unsigned long val,
  2264. unsigned long *rflags)
  2265. {
  2266. KVMTRACE_3D(CR_WRITE, vcpu, (u32)cr, (u32)val,
  2267. (u32)((u64)val >> 32), handler);
  2268. switch (cr) {
  2269. case 0:
  2270. kvm_set_cr0(vcpu, mk_cr_64(vcpu->arch.cr0, val));
  2271. *rflags = kvm_x86_ops->get_rflags(vcpu);
  2272. break;
  2273. case 2:
  2274. vcpu->arch.cr2 = val;
  2275. break;
  2276. case 3:
  2277. kvm_set_cr3(vcpu, val);
  2278. break;
  2279. case 4:
  2280. kvm_set_cr4(vcpu, mk_cr_64(vcpu->arch.cr4, val));
  2281. break;
  2282. case 8:
  2283. kvm_set_cr8(vcpu, val & 0xfUL);
  2284. break;
  2285. default:
  2286. vcpu_printf(vcpu, "%s: unexpected cr %u\n", __func__, cr);
  2287. }
  2288. }
  2289. static int move_to_next_stateful_cpuid_entry(struct kvm_vcpu *vcpu, int i)
  2290. {
  2291. struct kvm_cpuid_entry2 *e = &vcpu->arch.cpuid_entries[i];
  2292. int j, nent = vcpu->arch.cpuid_nent;
  2293. e->flags &= ~KVM_CPUID_FLAG_STATE_READ_NEXT;
  2294. /* when no next entry is found, the current entry[i] is reselected */
  2295. for (j = i + 1; j == i; j = (j + 1) % nent) {
  2296. struct kvm_cpuid_entry2 *ej = &vcpu->arch.cpuid_entries[j];
  2297. if (ej->function == e->function) {
  2298. ej->flags |= KVM_CPUID_FLAG_STATE_READ_NEXT;
  2299. return j;
  2300. }
  2301. }
  2302. return 0; /* silence gcc, even though control never reaches here */
  2303. }
  2304. /* find an entry with matching function, matching index (if needed), and that
  2305. * should be read next (if it's stateful) */
  2306. static int is_matching_cpuid_entry(struct kvm_cpuid_entry2 *e,
  2307. u32 function, u32 index)
  2308. {
  2309. if (e->function != function)
  2310. return 0;
  2311. if ((e->flags & KVM_CPUID_FLAG_SIGNIFCANT_INDEX) && e->index != index)
  2312. return 0;
  2313. if ((e->flags & KVM_CPUID_FLAG_STATEFUL_FUNC) &&
  2314. !(e->flags & KVM_CPUID_FLAG_STATE_READ_NEXT))
  2315. return 0;
  2316. return 1;
  2317. }
  2318. void kvm_emulate_cpuid(struct kvm_vcpu *vcpu)
  2319. {
  2320. int i;
  2321. u32 function, index;
  2322. struct kvm_cpuid_entry2 *e, *best;
  2323. kvm_x86_ops->cache_regs(vcpu);
  2324. function = vcpu->arch.regs[VCPU_REGS_RAX];
  2325. index = vcpu->arch.regs[VCPU_REGS_RCX];
  2326. vcpu->arch.regs[VCPU_REGS_RAX] = 0;
  2327. vcpu->arch.regs[VCPU_REGS_RBX] = 0;
  2328. vcpu->arch.regs[VCPU_REGS_RCX] = 0;
  2329. vcpu->arch.regs[VCPU_REGS_RDX] = 0;
  2330. best = NULL;
  2331. for (i = 0; i < vcpu->arch.cpuid_nent; ++i) {
  2332. e = &vcpu->arch.cpuid_entries[i];
  2333. if (is_matching_cpuid_entry(e, function, index)) {
  2334. if (e->flags & KVM_CPUID_FLAG_STATEFUL_FUNC)
  2335. move_to_next_stateful_cpuid_entry(vcpu, i);
  2336. best = e;
  2337. break;
  2338. }
  2339. /*
  2340. * Both basic or both extended?
  2341. */
  2342. if (((e->function ^ function) & 0x80000000) == 0)
  2343. if (!best || e->function > best->function)
  2344. best = e;
  2345. }
  2346. if (best) {
  2347. vcpu->arch.regs[VCPU_REGS_RAX] = best->eax;
  2348. vcpu->arch.regs[VCPU_REGS_RBX] = best->ebx;
  2349. vcpu->arch.regs[VCPU_REGS_RCX] = best->ecx;
  2350. vcpu->arch.regs[VCPU_REGS_RDX] = best->edx;
  2351. }
  2352. kvm_x86_ops->decache_regs(vcpu);
  2353. kvm_x86_ops->skip_emulated_instruction(vcpu);
  2354. KVMTRACE_5D(CPUID, vcpu, function,
  2355. (u32)vcpu->arch.regs[VCPU_REGS_RAX],
  2356. (u32)vcpu->arch.regs[VCPU_REGS_RBX],
  2357. (u32)vcpu->arch.regs[VCPU_REGS_RCX],
  2358. (u32)vcpu->arch.regs[VCPU_REGS_RDX], handler);
  2359. }
  2360. EXPORT_SYMBOL_GPL(kvm_emulate_cpuid);
  2361. /*
  2362. * Check if userspace requested an interrupt window, and that the
  2363. * interrupt window is open.
  2364. *
  2365. * No need to exit to userspace if we already have an interrupt queued.
  2366. */
  2367. static int dm_request_for_irq_injection(struct kvm_vcpu *vcpu,
  2368. struct kvm_run *kvm_run)
  2369. {
  2370. return (!vcpu->arch.irq_summary &&
  2371. kvm_run->request_interrupt_window &&
  2372. vcpu->arch.interrupt_window_open &&
  2373. (kvm_x86_ops->get_rflags(vcpu) & X86_EFLAGS_IF));
  2374. }
  2375. static void post_kvm_run_save(struct kvm_vcpu *vcpu,
  2376. struct kvm_run *kvm_run)
  2377. {
  2378. kvm_run->if_flag = (kvm_x86_ops->get_rflags(vcpu) & X86_EFLAGS_IF) != 0;
  2379. kvm_run->cr8 = kvm_get_cr8(vcpu);
  2380. kvm_run->apic_base = kvm_get_apic_base(vcpu);
  2381. if (irqchip_in_kernel(vcpu->kvm))
  2382. kvm_run->ready_for_interrupt_injection = 1;
  2383. else
  2384. kvm_run->ready_for_interrupt_injection =
  2385. (vcpu->arch.interrupt_window_open &&
  2386. vcpu->arch.irq_summary == 0);
  2387. }
  2388. static void vapic_enter(struct kvm_vcpu *vcpu)
  2389. {
  2390. struct kvm_lapic *apic = vcpu->arch.apic;
  2391. struct page *page;
  2392. if (!apic || !apic->vapic_addr)
  2393. return;
  2394. down_read(&current->mm->mmap_sem);
  2395. page = gfn_to_page(vcpu->kvm, apic->vapic_addr >> PAGE_SHIFT);
  2396. up_read(&current->mm->mmap_sem);
  2397. vcpu->arch.apic->vapic_page = page;
  2398. }
  2399. static void vapic_exit(struct kvm_vcpu *vcpu)
  2400. {
  2401. struct kvm_lapic *apic = vcpu->arch.apic;
  2402. if (!apic || !apic->vapic_addr)
  2403. return;
  2404. kvm_release_page_dirty(apic->vapic_page);
  2405. mark_page_dirty(vcpu->kvm, apic->vapic_addr >> PAGE_SHIFT);
  2406. }
  2407. static int __vcpu_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2408. {
  2409. int r;
  2410. if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_SIPI_RECEIVED)) {
  2411. pr_debug("vcpu %d received sipi with vector # %x\n",
  2412. vcpu->vcpu_id, vcpu->arch.sipi_vector);
  2413. kvm_lapic_reset(vcpu);
  2414. r = kvm_x86_ops->vcpu_reset(vcpu);
  2415. if (r)
  2416. return r;
  2417. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  2418. }
  2419. down_read(&vcpu->kvm->slots_lock);
  2420. vapic_enter(vcpu);
  2421. preempted:
  2422. if (vcpu->guest_debug.enabled)
  2423. kvm_x86_ops->guest_debug_pre(vcpu);
  2424. again:
  2425. if (vcpu->requests)
  2426. if (test_and_clear_bit(KVM_REQ_MMU_RELOAD, &vcpu->requests))
  2427. kvm_mmu_unload(vcpu);
  2428. r = kvm_mmu_reload(vcpu);
  2429. if (unlikely(r))
  2430. goto out;
  2431. if (vcpu->requests) {
  2432. if (test_and_clear_bit(KVM_REQ_MIGRATE_TIMER, &vcpu->requests))
  2433. __kvm_migrate_timers(vcpu);
  2434. if (test_and_clear_bit(KVM_REQ_TLB_FLUSH, &vcpu->requests))
  2435. kvm_x86_ops->tlb_flush(vcpu);
  2436. if (test_and_clear_bit(KVM_REQ_REPORT_TPR_ACCESS,
  2437. &vcpu->requests)) {
  2438. kvm_run->exit_reason = KVM_EXIT_TPR_ACCESS;
  2439. r = 0;
  2440. goto out;
  2441. }
  2442. if (test_and_clear_bit(KVM_REQ_TRIPLE_FAULT, &vcpu->requests)) {
  2443. kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
  2444. r = 0;
  2445. goto out;
  2446. }
  2447. }
  2448. clear_bit(KVM_REQ_PENDING_TIMER, &vcpu->requests);
  2449. kvm_inject_pending_timer_irqs(vcpu);
  2450. preempt_disable();
  2451. kvm_x86_ops->prepare_guest_switch(vcpu);
  2452. kvm_load_guest_fpu(vcpu);
  2453. local_irq_disable();
  2454. if (vcpu->requests || need_resched()) {
  2455. local_irq_enable();
  2456. preempt_enable();
  2457. r = 1;
  2458. goto out;
  2459. }
  2460. if (signal_pending(current)) {
  2461. local_irq_enable();
  2462. preempt_enable();
  2463. r = -EINTR;
  2464. kvm_run->exit_reason = KVM_EXIT_INTR;
  2465. ++vcpu->stat.signal_exits;
  2466. goto out;
  2467. }
  2468. vcpu->guest_mode = 1;
  2469. /*
  2470. * Make sure that guest_mode assignment won't happen after
  2471. * testing the pending IRQ vector bitmap.
  2472. */
  2473. smp_wmb();
  2474. if (vcpu->arch.exception.pending)
  2475. __queue_exception(vcpu);
  2476. else if (irqchip_in_kernel(vcpu->kvm))
  2477. kvm_x86_ops->inject_pending_irq(vcpu);
  2478. else
  2479. kvm_x86_ops->inject_pending_vectors(vcpu, kvm_run);
  2480. kvm_lapic_sync_to_vapic(vcpu);
  2481. up_read(&vcpu->kvm->slots_lock);
  2482. kvm_guest_enter();
  2483. KVMTRACE_0D(VMENTRY, vcpu, entryexit);
  2484. kvm_x86_ops->run(vcpu, kvm_run);
  2485. vcpu->guest_mode = 0;
  2486. local_irq_enable();
  2487. ++vcpu->stat.exits;
  2488. /*
  2489. * We must have an instruction between local_irq_enable() and
  2490. * kvm_guest_exit(), so the timer interrupt isn't delayed by
  2491. * the interrupt shadow. The stat.exits increment will do nicely.
  2492. * But we need to prevent reordering, hence this barrier():
  2493. */
  2494. barrier();
  2495. kvm_guest_exit();
  2496. preempt_enable();
  2497. down_read(&vcpu->kvm->slots_lock);
  2498. /*
  2499. * Profile KVM exit RIPs:
  2500. */
  2501. if (unlikely(prof_on == KVM_PROFILING)) {
  2502. kvm_x86_ops->cache_regs(vcpu);
  2503. profile_hit(KVM_PROFILING, (void *)vcpu->arch.rip);
  2504. }
  2505. if (vcpu->arch.exception.pending && kvm_x86_ops->exception_injected(vcpu))
  2506. vcpu->arch.exception.pending = false;
  2507. kvm_lapic_sync_from_vapic(vcpu);
  2508. r = kvm_x86_ops->handle_exit(kvm_run, vcpu);
  2509. if (r > 0) {
  2510. if (dm_request_for_irq_injection(vcpu, kvm_run)) {
  2511. r = -EINTR;
  2512. kvm_run->exit_reason = KVM_EXIT_INTR;
  2513. ++vcpu->stat.request_irq_exits;
  2514. goto out;
  2515. }
  2516. if (!need_resched())
  2517. goto again;
  2518. }
  2519. out:
  2520. up_read(&vcpu->kvm->slots_lock);
  2521. if (r > 0) {
  2522. kvm_resched(vcpu);
  2523. down_read(&vcpu->kvm->slots_lock);
  2524. goto preempted;
  2525. }
  2526. post_kvm_run_save(vcpu, kvm_run);
  2527. down_read(&vcpu->kvm->slots_lock);
  2528. vapic_exit(vcpu);
  2529. up_read(&vcpu->kvm->slots_lock);
  2530. return r;
  2531. }
  2532. int kvm_arch_vcpu_ioctl_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2533. {
  2534. int r;
  2535. sigset_t sigsaved;
  2536. vcpu_load(vcpu);
  2537. if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_UNINITIALIZED)) {
  2538. kvm_vcpu_block(vcpu);
  2539. vcpu_put(vcpu);
  2540. return -EAGAIN;
  2541. }
  2542. if (vcpu->sigset_active)
  2543. sigprocmask(SIG_SETMASK, &vcpu->sigset, &sigsaved);
  2544. /* re-sync apic's tpr */
  2545. if (!irqchip_in_kernel(vcpu->kvm))
  2546. kvm_set_cr8(vcpu, kvm_run->cr8);
  2547. if (vcpu->arch.pio.cur_count) {
  2548. r = complete_pio(vcpu);
  2549. if (r)
  2550. goto out;
  2551. }
  2552. #if CONFIG_HAS_IOMEM
  2553. if (vcpu->mmio_needed) {
  2554. memcpy(vcpu->mmio_data, kvm_run->mmio.data, 8);
  2555. vcpu->mmio_read_completed = 1;
  2556. vcpu->mmio_needed = 0;
  2557. down_read(&vcpu->kvm->slots_lock);
  2558. r = emulate_instruction(vcpu, kvm_run,
  2559. vcpu->arch.mmio_fault_cr2, 0,
  2560. EMULTYPE_NO_DECODE);
  2561. up_read(&vcpu->kvm->slots_lock);
  2562. if (r == EMULATE_DO_MMIO) {
  2563. /*
  2564. * Read-modify-write. Back to userspace.
  2565. */
  2566. r = 0;
  2567. goto out;
  2568. }
  2569. }
  2570. #endif
  2571. if (kvm_run->exit_reason == KVM_EXIT_HYPERCALL) {
  2572. kvm_x86_ops->cache_regs(vcpu);
  2573. vcpu->arch.regs[VCPU_REGS_RAX] = kvm_run->hypercall.ret;
  2574. kvm_x86_ops->decache_regs(vcpu);
  2575. }
  2576. r = __vcpu_run(vcpu, kvm_run);
  2577. out:
  2578. if (vcpu->sigset_active)
  2579. sigprocmask(SIG_SETMASK, &sigsaved, NULL);
  2580. vcpu_put(vcpu);
  2581. return r;
  2582. }
  2583. int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
  2584. {
  2585. vcpu_load(vcpu);
  2586. kvm_x86_ops->cache_regs(vcpu);
  2587. regs->rax = vcpu->arch.regs[VCPU_REGS_RAX];
  2588. regs->rbx = vcpu->arch.regs[VCPU_REGS_RBX];
  2589. regs->rcx = vcpu->arch.regs[VCPU_REGS_RCX];
  2590. regs->rdx = vcpu->arch.regs[VCPU_REGS_RDX];
  2591. regs->rsi = vcpu->arch.regs[VCPU_REGS_RSI];
  2592. regs->rdi = vcpu->arch.regs[VCPU_REGS_RDI];
  2593. regs->rsp = vcpu->arch.regs[VCPU_REGS_RSP];
  2594. regs->rbp = vcpu->arch.regs[VCPU_REGS_RBP];
  2595. #ifdef CONFIG_X86_64
  2596. regs->r8 = vcpu->arch.regs[VCPU_REGS_R8];
  2597. regs->r9 = vcpu->arch.regs[VCPU_REGS_R9];
  2598. regs->r10 = vcpu->arch.regs[VCPU_REGS_R10];
  2599. regs->r11 = vcpu->arch.regs[VCPU_REGS_R11];
  2600. regs->r12 = vcpu->arch.regs[VCPU_REGS_R12];
  2601. regs->r13 = vcpu->arch.regs[VCPU_REGS_R13];
  2602. regs->r14 = vcpu->arch.regs[VCPU_REGS_R14];
  2603. regs->r15 = vcpu->arch.regs[VCPU_REGS_R15];
  2604. #endif
  2605. regs->rip = vcpu->arch.rip;
  2606. regs->rflags = kvm_x86_ops->get_rflags(vcpu);
  2607. /*
  2608. * Don't leak debug flags in case they were set for guest debugging
  2609. */
  2610. if (vcpu->guest_debug.enabled && vcpu->guest_debug.singlestep)
  2611. regs->rflags &= ~(X86_EFLAGS_TF | X86_EFLAGS_RF);
  2612. vcpu_put(vcpu);
  2613. return 0;
  2614. }
  2615. int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
  2616. {
  2617. vcpu_load(vcpu);
  2618. vcpu->arch.regs[VCPU_REGS_RAX] = regs->rax;
  2619. vcpu->arch.regs[VCPU_REGS_RBX] = regs->rbx;
  2620. vcpu->arch.regs[VCPU_REGS_RCX] = regs->rcx;
  2621. vcpu->arch.regs[VCPU_REGS_RDX] = regs->rdx;
  2622. vcpu->arch.regs[VCPU_REGS_RSI] = regs->rsi;
  2623. vcpu->arch.regs[VCPU_REGS_RDI] = regs->rdi;
  2624. vcpu->arch.regs[VCPU_REGS_RSP] = regs->rsp;
  2625. vcpu->arch.regs[VCPU_REGS_RBP] = regs->rbp;
  2626. #ifdef CONFIG_X86_64
  2627. vcpu->arch.regs[VCPU_REGS_R8] = regs->r8;
  2628. vcpu->arch.regs[VCPU_REGS_R9] = regs->r9;
  2629. vcpu->arch.regs[VCPU_REGS_R10] = regs->r10;
  2630. vcpu->arch.regs[VCPU_REGS_R11] = regs->r11;
  2631. vcpu->arch.regs[VCPU_REGS_R12] = regs->r12;
  2632. vcpu->arch.regs[VCPU_REGS_R13] = regs->r13;
  2633. vcpu->arch.regs[VCPU_REGS_R14] = regs->r14;
  2634. vcpu->arch.regs[VCPU_REGS_R15] = regs->r15;
  2635. #endif
  2636. vcpu->arch.rip = regs->rip;
  2637. kvm_x86_ops->set_rflags(vcpu, regs->rflags);
  2638. kvm_x86_ops->decache_regs(vcpu);
  2639. vcpu->arch.exception.pending = false;
  2640. vcpu_put(vcpu);
  2641. return 0;
  2642. }
  2643. static void get_segment(struct kvm_vcpu *vcpu,
  2644. struct kvm_segment *var, int seg)
  2645. {
  2646. kvm_x86_ops->get_segment(vcpu, var, seg);
  2647. }
  2648. void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
  2649. {
  2650. struct kvm_segment cs;
  2651. get_segment(vcpu, &cs, VCPU_SREG_CS);
  2652. *db = cs.db;
  2653. *l = cs.l;
  2654. }
  2655. EXPORT_SYMBOL_GPL(kvm_get_cs_db_l_bits);
  2656. int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
  2657. struct kvm_sregs *sregs)
  2658. {
  2659. struct descriptor_table dt;
  2660. int pending_vec;
  2661. vcpu_load(vcpu);
  2662. get_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
  2663. get_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
  2664. get_segment(vcpu, &sregs->es, VCPU_SREG_ES);
  2665. get_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
  2666. get_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
  2667. get_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
  2668. get_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
  2669. get_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
  2670. kvm_x86_ops->get_idt(vcpu, &dt);
  2671. sregs->idt.limit = dt.limit;
  2672. sregs->idt.base = dt.base;
  2673. kvm_x86_ops->get_gdt(vcpu, &dt);
  2674. sregs->gdt.limit = dt.limit;
  2675. sregs->gdt.base = dt.base;
  2676. kvm_x86_ops->decache_cr4_guest_bits(vcpu);
  2677. sregs->cr0 = vcpu->arch.cr0;
  2678. sregs->cr2 = vcpu->arch.cr2;
  2679. sregs->cr3 = vcpu->arch.cr3;
  2680. sregs->cr4 = vcpu->arch.cr4;
  2681. sregs->cr8 = kvm_get_cr8(vcpu);
  2682. sregs->efer = vcpu->arch.shadow_efer;
  2683. sregs->apic_base = kvm_get_apic_base(vcpu);
  2684. if (irqchip_in_kernel(vcpu->kvm)) {
  2685. memset(sregs->interrupt_bitmap, 0,
  2686. sizeof sregs->interrupt_bitmap);
  2687. pending_vec = kvm_x86_ops->get_irq(vcpu);
  2688. if (pending_vec >= 0)
  2689. set_bit(pending_vec,
  2690. (unsigned long *)sregs->interrupt_bitmap);
  2691. } else
  2692. memcpy(sregs->interrupt_bitmap, vcpu->arch.irq_pending,
  2693. sizeof sregs->interrupt_bitmap);
  2694. vcpu_put(vcpu);
  2695. return 0;
  2696. }
  2697. int kvm_arch_vcpu_ioctl_get_mpstate(struct kvm_vcpu *vcpu,
  2698. struct kvm_mp_state *mp_state)
  2699. {
  2700. vcpu_load(vcpu);
  2701. mp_state->mp_state = vcpu->arch.mp_state;
  2702. vcpu_put(vcpu);
  2703. return 0;
  2704. }
  2705. int kvm_arch_vcpu_ioctl_set_mpstate(struct kvm_vcpu *vcpu,
  2706. struct kvm_mp_state *mp_state)
  2707. {
  2708. vcpu_load(vcpu);
  2709. vcpu->arch.mp_state = mp_state->mp_state;
  2710. vcpu_put(vcpu);
  2711. return 0;
  2712. }
  2713. static void set_segment(struct kvm_vcpu *vcpu,
  2714. struct kvm_segment *var, int seg)
  2715. {
  2716. kvm_x86_ops->set_segment(vcpu, var, seg);
  2717. }
  2718. static void seg_desct_to_kvm_desct(struct desc_struct *seg_desc, u16 selector,
  2719. struct kvm_segment *kvm_desct)
  2720. {
  2721. kvm_desct->base = seg_desc->base0;
  2722. kvm_desct->base |= seg_desc->base1 << 16;
  2723. kvm_desct->base |= seg_desc->base2 << 24;
  2724. kvm_desct->limit = seg_desc->limit0;
  2725. kvm_desct->limit |= seg_desc->limit << 16;
  2726. kvm_desct->selector = selector;
  2727. kvm_desct->type = seg_desc->type;
  2728. kvm_desct->present = seg_desc->p;
  2729. kvm_desct->dpl = seg_desc->dpl;
  2730. kvm_desct->db = seg_desc->d;
  2731. kvm_desct->s = seg_desc->s;
  2732. kvm_desct->l = seg_desc->l;
  2733. kvm_desct->g = seg_desc->g;
  2734. kvm_desct->avl = seg_desc->avl;
  2735. if (!selector)
  2736. kvm_desct->unusable = 1;
  2737. else
  2738. kvm_desct->unusable = 0;
  2739. kvm_desct->padding = 0;
  2740. }
  2741. static void get_segment_descritptor_dtable(struct kvm_vcpu *vcpu,
  2742. u16 selector,
  2743. struct descriptor_table *dtable)
  2744. {
  2745. if (selector & 1 << 2) {
  2746. struct kvm_segment kvm_seg;
  2747. get_segment(vcpu, &kvm_seg, VCPU_SREG_LDTR);
  2748. if (kvm_seg.unusable)
  2749. dtable->limit = 0;
  2750. else
  2751. dtable->limit = kvm_seg.limit;
  2752. dtable->base = kvm_seg.base;
  2753. }
  2754. else
  2755. kvm_x86_ops->get_gdt(vcpu, dtable);
  2756. }
  2757. /* allowed just for 8 bytes segments */
  2758. static int load_guest_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector,
  2759. struct desc_struct *seg_desc)
  2760. {
  2761. struct descriptor_table dtable;
  2762. u16 index = selector >> 3;
  2763. get_segment_descritptor_dtable(vcpu, selector, &dtable);
  2764. if (dtable.limit < index * 8 + 7) {
  2765. kvm_queue_exception_e(vcpu, GP_VECTOR, selector & 0xfffc);
  2766. return 1;
  2767. }
  2768. return kvm_read_guest(vcpu->kvm, dtable.base + index * 8, seg_desc, 8);
  2769. }
  2770. /* allowed just for 8 bytes segments */
  2771. static int save_guest_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector,
  2772. struct desc_struct *seg_desc)
  2773. {
  2774. struct descriptor_table dtable;
  2775. u16 index = selector >> 3;
  2776. get_segment_descritptor_dtable(vcpu, selector, &dtable);
  2777. if (dtable.limit < index * 8 + 7)
  2778. return 1;
  2779. return kvm_write_guest(vcpu->kvm, dtable.base + index * 8, seg_desc, 8);
  2780. }
  2781. static u32 get_tss_base_addr(struct kvm_vcpu *vcpu,
  2782. struct desc_struct *seg_desc)
  2783. {
  2784. u32 base_addr;
  2785. base_addr = seg_desc->base0;
  2786. base_addr |= (seg_desc->base1 << 16);
  2787. base_addr |= (seg_desc->base2 << 24);
  2788. return base_addr;
  2789. }
  2790. static int load_tss_segment32(struct kvm_vcpu *vcpu,
  2791. struct desc_struct *seg_desc,
  2792. struct tss_segment_32 *tss)
  2793. {
  2794. u32 base_addr;
  2795. base_addr = get_tss_base_addr(vcpu, seg_desc);
  2796. return kvm_read_guest(vcpu->kvm, base_addr, tss,
  2797. sizeof(struct tss_segment_32));
  2798. }
  2799. static int save_tss_segment32(struct kvm_vcpu *vcpu,
  2800. struct desc_struct *seg_desc,
  2801. struct tss_segment_32 *tss)
  2802. {
  2803. u32 base_addr;
  2804. base_addr = get_tss_base_addr(vcpu, seg_desc);
  2805. return kvm_write_guest(vcpu->kvm, base_addr, tss,
  2806. sizeof(struct tss_segment_32));
  2807. }
  2808. static int load_tss_segment16(struct kvm_vcpu *vcpu,
  2809. struct desc_struct *seg_desc,
  2810. struct tss_segment_16 *tss)
  2811. {
  2812. u32 base_addr;
  2813. base_addr = get_tss_base_addr(vcpu, seg_desc);
  2814. return kvm_read_guest(vcpu->kvm, base_addr, tss,
  2815. sizeof(struct tss_segment_16));
  2816. }
  2817. static int save_tss_segment16(struct kvm_vcpu *vcpu,
  2818. struct desc_struct *seg_desc,
  2819. struct tss_segment_16 *tss)
  2820. {
  2821. u32 base_addr;
  2822. base_addr = get_tss_base_addr(vcpu, seg_desc);
  2823. return kvm_write_guest(vcpu->kvm, base_addr, tss,
  2824. sizeof(struct tss_segment_16));
  2825. }
  2826. static u16 get_segment_selector(struct kvm_vcpu *vcpu, int seg)
  2827. {
  2828. struct kvm_segment kvm_seg;
  2829. get_segment(vcpu, &kvm_seg, seg);
  2830. return kvm_seg.selector;
  2831. }
  2832. static int load_segment_descriptor_to_kvm_desct(struct kvm_vcpu *vcpu,
  2833. u16 selector,
  2834. struct kvm_segment *kvm_seg)
  2835. {
  2836. struct desc_struct seg_desc;
  2837. if (load_guest_segment_descriptor(vcpu, selector, &seg_desc))
  2838. return 1;
  2839. seg_desct_to_kvm_desct(&seg_desc, selector, kvm_seg);
  2840. return 0;
  2841. }
  2842. static int load_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector,
  2843. int type_bits, int seg)
  2844. {
  2845. struct kvm_segment kvm_seg;
  2846. if (load_segment_descriptor_to_kvm_desct(vcpu, selector, &kvm_seg))
  2847. return 1;
  2848. kvm_seg.type |= type_bits;
  2849. if (seg != VCPU_SREG_SS && seg != VCPU_SREG_CS &&
  2850. seg != VCPU_SREG_LDTR)
  2851. if (!kvm_seg.s)
  2852. kvm_seg.unusable = 1;
  2853. set_segment(vcpu, &kvm_seg, seg);
  2854. return 0;
  2855. }
  2856. static void save_state_to_tss32(struct kvm_vcpu *vcpu,
  2857. struct tss_segment_32 *tss)
  2858. {
  2859. tss->cr3 = vcpu->arch.cr3;
  2860. tss->eip = vcpu->arch.rip;
  2861. tss->eflags = kvm_x86_ops->get_rflags(vcpu);
  2862. tss->eax = vcpu->arch.regs[VCPU_REGS_RAX];
  2863. tss->ecx = vcpu->arch.regs[VCPU_REGS_RCX];
  2864. tss->edx = vcpu->arch.regs[VCPU_REGS_RDX];
  2865. tss->ebx = vcpu->arch.regs[VCPU_REGS_RBX];
  2866. tss->esp = vcpu->arch.regs[VCPU_REGS_RSP];
  2867. tss->ebp = vcpu->arch.regs[VCPU_REGS_RBP];
  2868. tss->esi = vcpu->arch.regs[VCPU_REGS_RSI];
  2869. tss->edi = vcpu->arch.regs[VCPU_REGS_RDI];
  2870. tss->es = get_segment_selector(vcpu, VCPU_SREG_ES);
  2871. tss->cs = get_segment_selector(vcpu, VCPU_SREG_CS);
  2872. tss->ss = get_segment_selector(vcpu, VCPU_SREG_SS);
  2873. tss->ds = get_segment_selector(vcpu, VCPU_SREG_DS);
  2874. tss->fs = get_segment_selector(vcpu, VCPU_SREG_FS);
  2875. tss->gs = get_segment_selector(vcpu, VCPU_SREG_GS);
  2876. tss->ldt_selector = get_segment_selector(vcpu, VCPU_SREG_LDTR);
  2877. tss->prev_task_link = get_segment_selector(vcpu, VCPU_SREG_TR);
  2878. }
  2879. static int load_state_from_tss32(struct kvm_vcpu *vcpu,
  2880. struct tss_segment_32 *tss)
  2881. {
  2882. kvm_set_cr3(vcpu, tss->cr3);
  2883. vcpu->arch.rip = tss->eip;
  2884. kvm_x86_ops->set_rflags(vcpu, tss->eflags | 2);
  2885. vcpu->arch.regs[VCPU_REGS_RAX] = tss->eax;
  2886. vcpu->arch.regs[VCPU_REGS_RCX] = tss->ecx;
  2887. vcpu->arch.regs[VCPU_REGS_RDX] = tss->edx;
  2888. vcpu->arch.regs[VCPU_REGS_RBX] = tss->ebx;
  2889. vcpu->arch.regs[VCPU_REGS_RSP] = tss->esp;
  2890. vcpu->arch.regs[VCPU_REGS_RBP] = tss->ebp;
  2891. vcpu->arch.regs[VCPU_REGS_RSI] = tss->esi;
  2892. vcpu->arch.regs[VCPU_REGS_RDI] = tss->edi;
  2893. if (load_segment_descriptor(vcpu, tss->ldt_selector, 0, VCPU_SREG_LDTR))
  2894. return 1;
  2895. if (load_segment_descriptor(vcpu, tss->es, 1, VCPU_SREG_ES))
  2896. return 1;
  2897. if (load_segment_descriptor(vcpu, tss->cs, 9, VCPU_SREG_CS))
  2898. return 1;
  2899. if (load_segment_descriptor(vcpu, tss->ss, 1, VCPU_SREG_SS))
  2900. return 1;
  2901. if (load_segment_descriptor(vcpu, tss->ds, 1, VCPU_SREG_DS))
  2902. return 1;
  2903. if (load_segment_descriptor(vcpu, tss->fs, 1, VCPU_SREG_FS))
  2904. return 1;
  2905. if (load_segment_descriptor(vcpu, tss->gs, 1, VCPU_SREG_GS))
  2906. return 1;
  2907. return 0;
  2908. }
  2909. static void save_state_to_tss16(struct kvm_vcpu *vcpu,
  2910. struct tss_segment_16 *tss)
  2911. {
  2912. tss->ip = vcpu->arch.rip;
  2913. tss->flag = kvm_x86_ops->get_rflags(vcpu);
  2914. tss->ax = vcpu->arch.regs[VCPU_REGS_RAX];
  2915. tss->cx = vcpu->arch.regs[VCPU_REGS_RCX];
  2916. tss->dx = vcpu->arch.regs[VCPU_REGS_RDX];
  2917. tss->bx = vcpu->arch.regs[VCPU_REGS_RBX];
  2918. tss->sp = vcpu->arch.regs[VCPU_REGS_RSP];
  2919. tss->bp = vcpu->arch.regs[VCPU_REGS_RBP];
  2920. tss->si = vcpu->arch.regs[VCPU_REGS_RSI];
  2921. tss->di = vcpu->arch.regs[VCPU_REGS_RDI];
  2922. tss->es = get_segment_selector(vcpu, VCPU_SREG_ES);
  2923. tss->cs = get_segment_selector(vcpu, VCPU_SREG_CS);
  2924. tss->ss = get_segment_selector(vcpu, VCPU_SREG_SS);
  2925. tss->ds = get_segment_selector(vcpu, VCPU_SREG_DS);
  2926. tss->ldt = get_segment_selector(vcpu, VCPU_SREG_LDTR);
  2927. tss->prev_task_link = get_segment_selector(vcpu, VCPU_SREG_TR);
  2928. }
  2929. static int load_state_from_tss16(struct kvm_vcpu *vcpu,
  2930. struct tss_segment_16 *tss)
  2931. {
  2932. vcpu->arch.rip = tss->ip;
  2933. kvm_x86_ops->set_rflags(vcpu, tss->flag | 2);
  2934. vcpu->arch.regs[VCPU_REGS_RAX] = tss->ax;
  2935. vcpu->arch.regs[VCPU_REGS_RCX] = tss->cx;
  2936. vcpu->arch.regs[VCPU_REGS_RDX] = tss->dx;
  2937. vcpu->arch.regs[VCPU_REGS_RBX] = tss->bx;
  2938. vcpu->arch.regs[VCPU_REGS_RSP] = tss->sp;
  2939. vcpu->arch.regs[VCPU_REGS_RBP] = tss->bp;
  2940. vcpu->arch.regs[VCPU_REGS_RSI] = tss->si;
  2941. vcpu->arch.regs[VCPU_REGS_RDI] = tss->di;
  2942. if (load_segment_descriptor(vcpu, tss->ldt, 0, VCPU_SREG_LDTR))
  2943. return 1;
  2944. if (load_segment_descriptor(vcpu, tss->es, 1, VCPU_SREG_ES))
  2945. return 1;
  2946. if (load_segment_descriptor(vcpu, tss->cs, 9, VCPU_SREG_CS))
  2947. return 1;
  2948. if (load_segment_descriptor(vcpu, tss->ss, 1, VCPU_SREG_SS))
  2949. return 1;
  2950. if (load_segment_descriptor(vcpu, tss->ds, 1, VCPU_SREG_DS))
  2951. return 1;
  2952. return 0;
  2953. }
  2954. static int kvm_task_switch_16(struct kvm_vcpu *vcpu, u16 tss_selector,
  2955. struct desc_struct *cseg_desc,
  2956. struct desc_struct *nseg_desc)
  2957. {
  2958. struct tss_segment_16 tss_segment_16;
  2959. int ret = 0;
  2960. if (load_tss_segment16(vcpu, cseg_desc, &tss_segment_16))
  2961. goto out;
  2962. save_state_to_tss16(vcpu, &tss_segment_16);
  2963. save_tss_segment16(vcpu, cseg_desc, &tss_segment_16);
  2964. if (load_tss_segment16(vcpu, nseg_desc, &tss_segment_16))
  2965. goto out;
  2966. if (load_state_from_tss16(vcpu, &tss_segment_16))
  2967. goto out;
  2968. ret = 1;
  2969. out:
  2970. return ret;
  2971. }
  2972. static int kvm_task_switch_32(struct kvm_vcpu *vcpu, u16 tss_selector,
  2973. struct desc_struct *cseg_desc,
  2974. struct desc_struct *nseg_desc)
  2975. {
  2976. struct tss_segment_32 tss_segment_32;
  2977. int ret = 0;
  2978. if (load_tss_segment32(vcpu, cseg_desc, &tss_segment_32))
  2979. goto out;
  2980. save_state_to_tss32(vcpu, &tss_segment_32);
  2981. save_tss_segment32(vcpu, cseg_desc, &tss_segment_32);
  2982. if (load_tss_segment32(vcpu, nseg_desc, &tss_segment_32))
  2983. goto out;
  2984. if (load_state_from_tss32(vcpu, &tss_segment_32))
  2985. goto out;
  2986. ret = 1;
  2987. out:
  2988. return ret;
  2989. }
  2990. int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int reason)
  2991. {
  2992. struct kvm_segment tr_seg;
  2993. struct desc_struct cseg_desc;
  2994. struct desc_struct nseg_desc;
  2995. int ret = 0;
  2996. get_segment(vcpu, &tr_seg, VCPU_SREG_TR);
  2997. if (load_guest_segment_descriptor(vcpu, tss_selector, &nseg_desc))
  2998. goto out;
  2999. if (load_guest_segment_descriptor(vcpu, tr_seg.selector, &cseg_desc))
  3000. goto out;
  3001. if (reason != TASK_SWITCH_IRET) {
  3002. int cpl;
  3003. cpl = kvm_x86_ops->get_cpl(vcpu);
  3004. if ((tss_selector & 3) > nseg_desc.dpl || cpl > nseg_desc.dpl) {
  3005. kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
  3006. return 1;
  3007. }
  3008. }
  3009. if (!nseg_desc.p || (nseg_desc.limit0 | nseg_desc.limit << 16) < 0x67) {
  3010. kvm_queue_exception_e(vcpu, TS_VECTOR, tss_selector & 0xfffc);
  3011. return 1;
  3012. }
  3013. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  3014. cseg_desc.type &= ~(1 << 1); //clear the B flag
  3015. save_guest_segment_descriptor(vcpu, tr_seg.selector,
  3016. &cseg_desc);
  3017. }
  3018. if (reason == TASK_SWITCH_IRET) {
  3019. u32 eflags = kvm_x86_ops->get_rflags(vcpu);
  3020. kvm_x86_ops->set_rflags(vcpu, eflags & ~X86_EFLAGS_NT);
  3021. }
  3022. kvm_x86_ops->skip_emulated_instruction(vcpu);
  3023. kvm_x86_ops->cache_regs(vcpu);
  3024. if (nseg_desc.type & 8)
  3025. ret = kvm_task_switch_32(vcpu, tss_selector, &cseg_desc,
  3026. &nseg_desc);
  3027. else
  3028. ret = kvm_task_switch_16(vcpu, tss_selector, &cseg_desc,
  3029. &nseg_desc);
  3030. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE) {
  3031. u32 eflags = kvm_x86_ops->get_rflags(vcpu);
  3032. kvm_x86_ops->set_rflags(vcpu, eflags | X86_EFLAGS_NT);
  3033. }
  3034. if (reason != TASK_SWITCH_IRET) {
  3035. nseg_desc.type |= (1 << 1);
  3036. save_guest_segment_descriptor(vcpu, tss_selector,
  3037. &nseg_desc);
  3038. }
  3039. kvm_x86_ops->set_cr0(vcpu, vcpu->arch.cr0 | X86_CR0_TS);
  3040. seg_desct_to_kvm_desct(&nseg_desc, tss_selector, &tr_seg);
  3041. tr_seg.type = 11;
  3042. set_segment(vcpu, &tr_seg, VCPU_SREG_TR);
  3043. out:
  3044. kvm_x86_ops->decache_regs(vcpu);
  3045. return ret;
  3046. }
  3047. EXPORT_SYMBOL_GPL(kvm_task_switch);
  3048. int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
  3049. struct kvm_sregs *sregs)
  3050. {
  3051. int mmu_reset_needed = 0;
  3052. int i, pending_vec, max_bits;
  3053. struct descriptor_table dt;
  3054. vcpu_load(vcpu);
  3055. dt.limit = sregs->idt.limit;
  3056. dt.base = sregs->idt.base;
  3057. kvm_x86_ops->set_idt(vcpu, &dt);
  3058. dt.limit = sregs->gdt.limit;
  3059. dt.base = sregs->gdt.base;
  3060. kvm_x86_ops->set_gdt(vcpu, &dt);
  3061. vcpu->arch.cr2 = sregs->cr2;
  3062. mmu_reset_needed |= vcpu->arch.cr3 != sregs->cr3;
  3063. vcpu->arch.cr3 = sregs->cr3;
  3064. kvm_set_cr8(vcpu, sregs->cr8);
  3065. mmu_reset_needed |= vcpu->arch.shadow_efer != sregs->efer;
  3066. kvm_x86_ops->set_efer(vcpu, sregs->efer);
  3067. kvm_set_apic_base(vcpu, sregs->apic_base);
  3068. kvm_x86_ops->decache_cr4_guest_bits(vcpu);
  3069. mmu_reset_needed |= vcpu->arch.cr0 != sregs->cr0;
  3070. kvm_x86_ops->set_cr0(vcpu, sregs->cr0);
  3071. vcpu->arch.cr0 = sregs->cr0;
  3072. mmu_reset_needed |= vcpu->arch.cr4 != sregs->cr4;
  3073. kvm_x86_ops->set_cr4(vcpu, sregs->cr4);
  3074. if (!is_long_mode(vcpu) && is_pae(vcpu))
  3075. load_pdptrs(vcpu, vcpu->arch.cr3);
  3076. if (mmu_reset_needed)
  3077. kvm_mmu_reset_context(vcpu);
  3078. if (!irqchip_in_kernel(vcpu->kvm)) {
  3079. memcpy(vcpu->arch.irq_pending, sregs->interrupt_bitmap,
  3080. sizeof vcpu->arch.irq_pending);
  3081. vcpu->arch.irq_summary = 0;
  3082. for (i = 0; i < ARRAY_SIZE(vcpu->arch.irq_pending); ++i)
  3083. if (vcpu->arch.irq_pending[i])
  3084. __set_bit(i, &vcpu->arch.irq_summary);
  3085. } else {
  3086. max_bits = (sizeof sregs->interrupt_bitmap) << 3;
  3087. pending_vec = find_first_bit(
  3088. (const unsigned long *)sregs->interrupt_bitmap,
  3089. max_bits);
  3090. /* Only pending external irq is handled here */
  3091. if (pending_vec < max_bits) {
  3092. kvm_x86_ops->set_irq(vcpu, pending_vec);
  3093. pr_debug("Set back pending irq %d\n",
  3094. pending_vec);
  3095. }
  3096. }
  3097. set_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
  3098. set_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
  3099. set_segment(vcpu, &sregs->es, VCPU_SREG_ES);
  3100. set_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
  3101. set_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
  3102. set_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
  3103. set_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
  3104. set_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
  3105. vcpu_put(vcpu);
  3106. return 0;
  3107. }
  3108. int kvm_arch_vcpu_ioctl_debug_guest(struct kvm_vcpu *vcpu,
  3109. struct kvm_debug_guest *dbg)
  3110. {
  3111. int r;
  3112. vcpu_load(vcpu);
  3113. r = kvm_x86_ops->set_guest_debug(vcpu, dbg);
  3114. vcpu_put(vcpu);
  3115. return r;
  3116. }
  3117. /*
  3118. * fxsave fpu state. Taken from x86_64/processor.h. To be killed when
  3119. * we have asm/x86/processor.h
  3120. */
  3121. struct fxsave {
  3122. u16 cwd;
  3123. u16 swd;
  3124. u16 twd;
  3125. u16 fop;
  3126. u64 rip;
  3127. u64 rdp;
  3128. u32 mxcsr;
  3129. u32 mxcsr_mask;
  3130. u32 st_space[32]; /* 8*16 bytes for each FP-reg = 128 bytes */
  3131. #ifdef CONFIG_X86_64
  3132. u32 xmm_space[64]; /* 16*16 bytes for each XMM-reg = 256 bytes */
  3133. #else
  3134. u32 xmm_space[32]; /* 8*16 bytes for each XMM-reg = 128 bytes */
  3135. #endif
  3136. };
  3137. /*
  3138. * Translate a guest virtual address to a guest physical address.
  3139. */
  3140. int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
  3141. struct kvm_translation *tr)
  3142. {
  3143. unsigned long vaddr = tr->linear_address;
  3144. gpa_t gpa;
  3145. vcpu_load(vcpu);
  3146. down_read(&vcpu->kvm->slots_lock);
  3147. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, vaddr);
  3148. up_read(&vcpu->kvm->slots_lock);
  3149. tr->physical_address = gpa;
  3150. tr->valid = gpa != UNMAPPED_GVA;
  3151. tr->writeable = 1;
  3152. tr->usermode = 0;
  3153. vcpu_put(vcpu);
  3154. return 0;
  3155. }
  3156. int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
  3157. {
  3158. struct fxsave *fxsave = (struct fxsave *)&vcpu->arch.guest_fx_image;
  3159. vcpu_load(vcpu);
  3160. memcpy(fpu->fpr, fxsave->st_space, 128);
  3161. fpu->fcw = fxsave->cwd;
  3162. fpu->fsw = fxsave->swd;
  3163. fpu->ftwx = fxsave->twd;
  3164. fpu->last_opcode = fxsave->fop;
  3165. fpu->last_ip = fxsave->rip;
  3166. fpu->last_dp = fxsave->rdp;
  3167. memcpy(fpu->xmm, fxsave->xmm_space, sizeof fxsave->xmm_space);
  3168. vcpu_put(vcpu);
  3169. return 0;
  3170. }
  3171. int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
  3172. {
  3173. struct fxsave *fxsave = (struct fxsave *)&vcpu->arch.guest_fx_image;
  3174. vcpu_load(vcpu);
  3175. memcpy(fxsave->st_space, fpu->fpr, 128);
  3176. fxsave->cwd = fpu->fcw;
  3177. fxsave->swd = fpu->fsw;
  3178. fxsave->twd = fpu->ftwx;
  3179. fxsave->fop = fpu->last_opcode;
  3180. fxsave->rip = fpu->last_ip;
  3181. fxsave->rdp = fpu->last_dp;
  3182. memcpy(fxsave->xmm_space, fpu->xmm, sizeof fxsave->xmm_space);
  3183. vcpu_put(vcpu);
  3184. return 0;
  3185. }
  3186. void fx_init(struct kvm_vcpu *vcpu)
  3187. {
  3188. unsigned after_mxcsr_mask;
  3189. /*
  3190. * Touch the fpu the first time in non atomic context as if
  3191. * this is the first fpu instruction the exception handler
  3192. * will fire before the instruction returns and it'll have to
  3193. * allocate ram with GFP_KERNEL.
  3194. */
  3195. if (!used_math())
  3196. fx_save(&vcpu->arch.host_fx_image);
  3197. /* Initialize guest FPU by resetting ours and saving into guest's */
  3198. preempt_disable();
  3199. fx_save(&vcpu->arch.host_fx_image);
  3200. fx_finit();
  3201. fx_save(&vcpu->arch.guest_fx_image);
  3202. fx_restore(&vcpu->arch.host_fx_image);
  3203. preempt_enable();
  3204. vcpu->arch.cr0 |= X86_CR0_ET;
  3205. after_mxcsr_mask = offsetof(struct i387_fxsave_struct, st_space);
  3206. vcpu->arch.guest_fx_image.mxcsr = 0x1f80;
  3207. memset((void *)&vcpu->arch.guest_fx_image + after_mxcsr_mask,
  3208. 0, sizeof(struct i387_fxsave_struct) - after_mxcsr_mask);
  3209. }
  3210. EXPORT_SYMBOL_GPL(fx_init);
  3211. void kvm_load_guest_fpu(struct kvm_vcpu *vcpu)
  3212. {
  3213. if (!vcpu->fpu_active || vcpu->guest_fpu_loaded)
  3214. return;
  3215. vcpu->guest_fpu_loaded = 1;
  3216. fx_save(&vcpu->arch.host_fx_image);
  3217. fx_restore(&vcpu->arch.guest_fx_image);
  3218. }
  3219. EXPORT_SYMBOL_GPL(kvm_load_guest_fpu);
  3220. void kvm_put_guest_fpu(struct kvm_vcpu *vcpu)
  3221. {
  3222. if (!vcpu->guest_fpu_loaded)
  3223. return;
  3224. vcpu->guest_fpu_loaded = 0;
  3225. fx_save(&vcpu->arch.guest_fx_image);
  3226. fx_restore(&vcpu->arch.host_fx_image);
  3227. ++vcpu->stat.fpu_reload;
  3228. }
  3229. EXPORT_SYMBOL_GPL(kvm_put_guest_fpu);
  3230. void kvm_arch_vcpu_free(struct kvm_vcpu *vcpu)
  3231. {
  3232. kvm_x86_ops->vcpu_free(vcpu);
  3233. }
  3234. struct kvm_vcpu *kvm_arch_vcpu_create(struct kvm *kvm,
  3235. unsigned int id)
  3236. {
  3237. return kvm_x86_ops->vcpu_create(kvm, id);
  3238. }
  3239. int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu)
  3240. {
  3241. int r;
  3242. /* We do fxsave: this must be aligned. */
  3243. BUG_ON((unsigned long)&vcpu->arch.host_fx_image & 0xF);
  3244. vcpu_load(vcpu);
  3245. r = kvm_arch_vcpu_reset(vcpu);
  3246. if (r == 0)
  3247. r = kvm_mmu_setup(vcpu);
  3248. vcpu_put(vcpu);
  3249. if (r < 0)
  3250. goto free_vcpu;
  3251. return 0;
  3252. free_vcpu:
  3253. kvm_x86_ops->vcpu_free(vcpu);
  3254. return r;
  3255. }
  3256. void kvm_arch_vcpu_destroy(struct kvm_vcpu *vcpu)
  3257. {
  3258. vcpu_load(vcpu);
  3259. kvm_mmu_unload(vcpu);
  3260. vcpu_put(vcpu);
  3261. kvm_x86_ops->vcpu_free(vcpu);
  3262. }
  3263. int kvm_arch_vcpu_reset(struct kvm_vcpu *vcpu)
  3264. {
  3265. return kvm_x86_ops->vcpu_reset(vcpu);
  3266. }
  3267. void kvm_arch_hardware_enable(void *garbage)
  3268. {
  3269. kvm_x86_ops->hardware_enable(garbage);
  3270. }
  3271. void kvm_arch_hardware_disable(void *garbage)
  3272. {
  3273. kvm_x86_ops->hardware_disable(garbage);
  3274. }
  3275. int kvm_arch_hardware_setup(void)
  3276. {
  3277. return kvm_x86_ops->hardware_setup();
  3278. }
  3279. void kvm_arch_hardware_unsetup(void)
  3280. {
  3281. kvm_x86_ops->hardware_unsetup();
  3282. }
  3283. void kvm_arch_check_processor_compat(void *rtn)
  3284. {
  3285. kvm_x86_ops->check_processor_compatibility(rtn);
  3286. }
  3287. int kvm_arch_vcpu_init(struct kvm_vcpu *vcpu)
  3288. {
  3289. struct page *page;
  3290. struct kvm *kvm;
  3291. int r;
  3292. BUG_ON(vcpu->kvm == NULL);
  3293. kvm = vcpu->kvm;
  3294. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  3295. if (!irqchip_in_kernel(kvm) || vcpu->vcpu_id == 0)
  3296. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  3297. else
  3298. vcpu->arch.mp_state = KVM_MP_STATE_UNINITIALIZED;
  3299. page = alloc_page(GFP_KERNEL | __GFP_ZERO);
  3300. if (!page) {
  3301. r = -ENOMEM;
  3302. goto fail;
  3303. }
  3304. vcpu->arch.pio_data = page_address(page);
  3305. r = kvm_mmu_create(vcpu);
  3306. if (r < 0)
  3307. goto fail_free_pio_data;
  3308. if (irqchip_in_kernel(kvm)) {
  3309. r = kvm_create_lapic(vcpu);
  3310. if (r < 0)
  3311. goto fail_mmu_destroy;
  3312. }
  3313. return 0;
  3314. fail_mmu_destroy:
  3315. kvm_mmu_destroy(vcpu);
  3316. fail_free_pio_data:
  3317. free_page((unsigned long)vcpu->arch.pio_data);
  3318. fail:
  3319. return r;
  3320. }
  3321. void kvm_arch_vcpu_uninit(struct kvm_vcpu *vcpu)
  3322. {
  3323. kvm_free_lapic(vcpu);
  3324. down_read(&vcpu->kvm->slots_lock);
  3325. kvm_mmu_destroy(vcpu);
  3326. up_read(&vcpu->kvm->slots_lock);
  3327. free_page((unsigned long)vcpu->arch.pio_data);
  3328. }
  3329. struct kvm *kvm_arch_create_vm(void)
  3330. {
  3331. struct kvm *kvm = kzalloc(sizeof(struct kvm), GFP_KERNEL);
  3332. if (!kvm)
  3333. return ERR_PTR(-ENOMEM);
  3334. INIT_LIST_HEAD(&kvm->arch.active_mmu_pages);
  3335. return kvm;
  3336. }
  3337. static void kvm_unload_vcpu_mmu(struct kvm_vcpu *vcpu)
  3338. {
  3339. vcpu_load(vcpu);
  3340. kvm_mmu_unload(vcpu);
  3341. vcpu_put(vcpu);
  3342. }
  3343. static void kvm_free_vcpus(struct kvm *kvm)
  3344. {
  3345. unsigned int i;
  3346. /*
  3347. * Unpin any mmu pages first.
  3348. */
  3349. for (i = 0; i < KVM_MAX_VCPUS; ++i)
  3350. if (kvm->vcpus[i])
  3351. kvm_unload_vcpu_mmu(kvm->vcpus[i]);
  3352. for (i = 0; i < KVM_MAX_VCPUS; ++i) {
  3353. if (kvm->vcpus[i]) {
  3354. kvm_arch_vcpu_free(kvm->vcpus[i]);
  3355. kvm->vcpus[i] = NULL;
  3356. }
  3357. }
  3358. }
  3359. void kvm_arch_destroy_vm(struct kvm *kvm)
  3360. {
  3361. kvm_free_pit(kvm);
  3362. kfree(kvm->arch.vpic);
  3363. kfree(kvm->arch.vioapic);
  3364. kvm_free_vcpus(kvm);
  3365. kvm_free_physmem(kvm);
  3366. if (kvm->arch.apic_access_page)
  3367. put_page(kvm->arch.apic_access_page);
  3368. if (kvm->arch.ept_identity_pagetable)
  3369. put_page(kvm->arch.ept_identity_pagetable);
  3370. kfree(kvm);
  3371. }
  3372. int kvm_arch_set_memory_region(struct kvm *kvm,
  3373. struct kvm_userspace_memory_region *mem,
  3374. struct kvm_memory_slot old,
  3375. int user_alloc)
  3376. {
  3377. int npages = mem->memory_size >> PAGE_SHIFT;
  3378. struct kvm_memory_slot *memslot = &kvm->memslots[mem->slot];
  3379. /*To keep backward compatibility with older userspace,
  3380. *x86 needs to hanlde !user_alloc case.
  3381. */
  3382. if (!user_alloc) {
  3383. if (npages && !old.rmap) {
  3384. down_write(&current->mm->mmap_sem);
  3385. memslot->userspace_addr = do_mmap(NULL, 0,
  3386. npages * PAGE_SIZE,
  3387. PROT_READ | PROT_WRITE,
  3388. MAP_SHARED | MAP_ANONYMOUS,
  3389. 0);
  3390. up_write(&current->mm->mmap_sem);
  3391. if (IS_ERR((void *)memslot->userspace_addr))
  3392. return PTR_ERR((void *)memslot->userspace_addr);
  3393. } else {
  3394. if (!old.user_alloc && old.rmap) {
  3395. int ret;
  3396. down_write(&current->mm->mmap_sem);
  3397. ret = do_munmap(current->mm, old.userspace_addr,
  3398. old.npages * PAGE_SIZE);
  3399. up_write(&current->mm->mmap_sem);
  3400. if (ret < 0)
  3401. printk(KERN_WARNING
  3402. "kvm_vm_ioctl_set_memory_region: "
  3403. "failed to munmap memory\n");
  3404. }
  3405. }
  3406. }
  3407. if (!kvm->arch.n_requested_mmu_pages) {
  3408. unsigned int nr_mmu_pages = kvm_mmu_calculate_mmu_pages(kvm);
  3409. kvm_mmu_change_mmu_pages(kvm, nr_mmu_pages);
  3410. }
  3411. kvm_mmu_slot_remove_write_access(kvm, mem->slot);
  3412. kvm_flush_remote_tlbs(kvm);
  3413. return 0;
  3414. }
  3415. int kvm_arch_vcpu_runnable(struct kvm_vcpu *vcpu)
  3416. {
  3417. return vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE
  3418. || vcpu->arch.mp_state == KVM_MP_STATE_SIPI_RECEIVED;
  3419. }
  3420. static void vcpu_kick_intr(void *info)
  3421. {
  3422. #ifdef DEBUG
  3423. struct kvm_vcpu *vcpu = (struct kvm_vcpu *)info;
  3424. printk(KERN_DEBUG "vcpu_kick_intr %p \n", vcpu);
  3425. #endif
  3426. }
  3427. void kvm_vcpu_kick(struct kvm_vcpu *vcpu)
  3428. {
  3429. int ipi_pcpu = vcpu->cpu;
  3430. int cpu = get_cpu();
  3431. if (waitqueue_active(&vcpu->wq)) {
  3432. wake_up_interruptible(&vcpu->wq);
  3433. ++vcpu->stat.halt_wakeup;
  3434. }
  3435. /*
  3436. * We may be called synchronously with irqs disabled in guest mode,
  3437. * So need not to call smp_call_function_single() in that case.
  3438. */
  3439. if (vcpu->guest_mode && vcpu->cpu != cpu)
  3440. smp_call_function_single(ipi_pcpu, vcpu_kick_intr, vcpu, 0);
  3441. put_cpu();
  3442. }