book3s_pr.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330
  1. /*
  2. * Copyright (C) 2009. SUSE Linux Products GmbH. All rights reserved.
  3. *
  4. * Authors:
  5. * Alexander Graf <agraf@suse.de>
  6. * Kevin Wolf <mail@kevin-wolf.de>
  7. * Paul Mackerras <paulus@samba.org>
  8. *
  9. * Description:
  10. * Functions relating to running KVM on Book 3S processors where
  11. * we don't have access to hypervisor mode, and we run the guest
  12. * in problem state (user mode).
  13. *
  14. * This file is derived from arch/powerpc/kvm/44x.c,
  15. * by Hollis Blanchard <hollisb@us.ibm.com>.
  16. *
  17. * This program is free software; you can redistribute it and/or modify
  18. * it under the terms of the GNU General Public License, version 2, as
  19. * published by the Free Software Foundation.
  20. */
  21. #include <linux/kvm_host.h>
  22. #include <linux/export.h>
  23. #include <linux/err.h>
  24. #include <linux/slab.h>
  25. #include <asm/reg.h>
  26. #include <asm/cputable.h>
  27. #include <asm/cacheflush.h>
  28. #include <asm/tlbflush.h>
  29. #include <asm/uaccess.h>
  30. #include <asm/io.h>
  31. #include <asm/kvm_ppc.h>
  32. #include <asm/kvm_book3s.h>
  33. #include <asm/mmu_context.h>
  34. #include <asm/switch_to.h>
  35. #include <linux/gfp.h>
  36. #include <linux/sched.h>
  37. #include <linux/vmalloc.h>
  38. #include <linux/highmem.h>
  39. #include "trace.h"
  40. /* #define EXIT_DEBUG */
  41. /* #define DEBUG_EXT */
  42. static int kvmppc_handle_ext(struct kvm_vcpu *vcpu, unsigned int exit_nr,
  43. ulong msr);
  44. /* Some compatibility defines */
  45. #ifdef CONFIG_PPC_BOOK3S_32
  46. #define MSR_USER32 MSR_USER
  47. #define MSR_USER64 MSR_USER
  48. #define HW_PAGE_SIZE PAGE_SIZE
  49. #endif
  50. void kvmppc_core_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  51. {
  52. #ifdef CONFIG_PPC_BOOK3S_64
  53. struct kvmppc_book3s_shadow_vcpu *svcpu = svcpu_get(vcpu);
  54. memcpy(svcpu->slb, to_book3s(vcpu)->slb_shadow, sizeof(svcpu->slb));
  55. memcpy(&get_paca()->shadow_vcpu, to_book3s(vcpu)->shadow_vcpu,
  56. sizeof(get_paca()->shadow_vcpu));
  57. svcpu->slb_max = to_book3s(vcpu)->slb_shadow_max;
  58. svcpu_put(svcpu);
  59. #endif
  60. vcpu->cpu = smp_processor_id();
  61. #ifdef CONFIG_PPC_BOOK3S_32
  62. current->thread.kvm_shadow_vcpu = to_book3s(vcpu)->shadow_vcpu;
  63. #endif
  64. }
  65. void kvmppc_core_vcpu_put(struct kvm_vcpu *vcpu)
  66. {
  67. #ifdef CONFIG_PPC_BOOK3S_64
  68. struct kvmppc_book3s_shadow_vcpu *svcpu = svcpu_get(vcpu);
  69. memcpy(to_book3s(vcpu)->slb_shadow, svcpu->slb, sizeof(svcpu->slb));
  70. memcpy(to_book3s(vcpu)->shadow_vcpu, &get_paca()->shadow_vcpu,
  71. sizeof(get_paca()->shadow_vcpu));
  72. to_book3s(vcpu)->slb_shadow_max = svcpu->slb_max;
  73. svcpu_put(svcpu);
  74. #endif
  75. kvmppc_giveup_ext(vcpu, MSR_FP | MSR_VEC | MSR_VSX);
  76. vcpu->cpu = -1;
  77. }
  78. int kvmppc_core_check_requests(struct kvm_vcpu *vcpu)
  79. {
  80. int r = 1; /* Indicate we want to get back into the guest */
  81. /* We misuse TLB_FLUSH to indicate that we want to clear
  82. all shadow cache entries */
  83. if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu))
  84. kvmppc_mmu_pte_flush(vcpu, 0, 0);
  85. return r;
  86. }
  87. /************* MMU Notifiers *************/
  88. int kvm_unmap_hva(struct kvm *kvm, unsigned long hva)
  89. {
  90. trace_kvm_unmap_hva(hva);
  91. /*
  92. * Flush all shadow tlb entries everywhere. This is slow, but
  93. * we are 100% sure that we catch the to be unmapped page
  94. */
  95. kvm_flush_remote_tlbs(kvm);
  96. return 0;
  97. }
  98. int kvm_unmap_hva_range(struct kvm *kvm, unsigned long start, unsigned long end)
  99. {
  100. /* kvm_unmap_hva flushes everything anyways */
  101. kvm_unmap_hva(kvm, start);
  102. return 0;
  103. }
  104. int kvm_age_hva(struct kvm *kvm, unsigned long hva)
  105. {
  106. /* XXX could be more clever ;) */
  107. return 0;
  108. }
  109. int kvm_test_age_hva(struct kvm *kvm, unsigned long hva)
  110. {
  111. /* XXX could be more clever ;) */
  112. return 0;
  113. }
  114. void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte)
  115. {
  116. /* The page will get remapped properly on its next fault */
  117. kvm_unmap_hva(kvm, hva);
  118. }
  119. /*****************************************/
  120. static void kvmppc_recalc_shadow_msr(struct kvm_vcpu *vcpu)
  121. {
  122. ulong smsr = vcpu->arch.shared->msr;
  123. /* Guest MSR values */
  124. smsr &= MSR_FE0 | MSR_FE1 | MSR_SF | MSR_SE | MSR_BE;
  125. /* Process MSR values */
  126. smsr |= MSR_ME | MSR_RI | MSR_IR | MSR_DR | MSR_PR | MSR_EE;
  127. /* External providers the guest reserved */
  128. smsr |= (vcpu->arch.shared->msr & vcpu->arch.guest_owned_ext);
  129. /* 64-bit Process MSR values */
  130. #ifdef CONFIG_PPC_BOOK3S_64
  131. smsr |= MSR_ISF | MSR_HV;
  132. #endif
  133. vcpu->arch.shadow_msr = smsr;
  134. }
  135. void kvmppc_set_msr(struct kvm_vcpu *vcpu, u64 msr)
  136. {
  137. ulong old_msr = vcpu->arch.shared->msr;
  138. #ifdef EXIT_DEBUG
  139. printk(KERN_INFO "KVM: Set MSR to 0x%llx\n", msr);
  140. #endif
  141. msr &= to_book3s(vcpu)->msr_mask;
  142. vcpu->arch.shared->msr = msr;
  143. kvmppc_recalc_shadow_msr(vcpu);
  144. if (msr & MSR_POW) {
  145. if (!vcpu->arch.pending_exceptions) {
  146. kvm_vcpu_block(vcpu);
  147. clear_bit(KVM_REQ_UNHALT, &vcpu->requests);
  148. vcpu->stat.halt_wakeup++;
  149. /* Unset POW bit after we woke up */
  150. msr &= ~MSR_POW;
  151. vcpu->arch.shared->msr = msr;
  152. }
  153. }
  154. if ((vcpu->arch.shared->msr & (MSR_PR|MSR_IR|MSR_DR)) !=
  155. (old_msr & (MSR_PR|MSR_IR|MSR_DR))) {
  156. kvmppc_mmu_flush_segments(vcpu);
  157. kvmppc_mmu_map_segment(vcpu, kvmppc_get_pc(vcpu));
  158. /* Preload magic page segment when in kernel mode */
  159. if (!(msr & MSR_PR) && vcpu->arch.magic_page_pa) {
  160. struct kvm_vcpu_arch *a = &vcpu->arch;
  161. if (msr & MSR_DR)
  162. kvmppc_mmu_map_segment(vcpu, a->magic_page_ea);
  163. else
  164. kvmppc_mmu_map_segment(vcpu, a->magic_page_pa);
  165. }
  166. }
  167. /*
  168. * When switching from 32 to 64-bit, we may have a stale 32-bit
  169. * magic page around, we need to flush it. Typically 32-bit magic
  170. * page will be instanciated when calling into RTAS. Note: We
  171. * assume that such transition only happens while in kernel mode,
  172. * ie, we never transition from user 32-bit to kernel 64-bit with
  173. * a 32-bit magic page around.
  174. */
  175. if (vcpu->arch.magic_page_pa &&
  176. !(old_msr & MSR_PR) && !(old_msr & MSR_SF) && (msr & MSR_SF)) {
  177. /* going from RTAS to normal kernel code */
  178. kvmppc_mmu_pte_flush(vcpu, (uint32_t)vcpu->arch.magic_page_pa,
  179. ~0xFFFUL);
  180. }
  181. /* Preload FPU if it's enabled */
  182. if (vcpu->arch.shared->msr & MSR_FP)
  183. kvmppc_handle_ext(vcpu, BOOK3S_INTERRUPT_FP_UNAVAIL, MSR_FP);
  184. }
  185. void kvmppc_set_pvr(struct kvm_vcpu *vcpu, u32 pvr)
  186. {
  187. u32 host_pvr;
  188. vcpu->arch.hflags &= ~BOOK3S_HFLAG_SLB;
  189. vcpu->arch.pvr = pvr;
  190. #ifdef CONFIG_PPC_BOOK3S_64
  191. if ((pvr >= 0x330000) && (pvr < 0x70330000)) {
  192. kvmppc_mmu_book3s_64_init(vcpu);
  193. if (!to_book3s(vcpu)->hior_explicit)
  194. to_book3s(vcpu)->hior = 0xfff00000;
  195. to_book3s(vcpu)->msr_mask = 0xffffffffffffffffULL;
  196. vcpu->arch.cpu_type = KVM_CPU_3S_64;
  197. } else
  198. #endif
  199. {
  200. kvmppc_mmu_book3s_32_init(vcpu);
  201. if (!to_book3s(vcpu)->hior_explicit)
  202. to_book3s(vcpu)->hior = 0;
  203. to_book3s(vcpu)->msr_mask = 0xffffffffULL;
  204. vcpu->arch.cpu_type = KVM_CPU_3S_32;
  205. }
  206. kvmppc_sanity_check(vcpu);
  207. /* If we are in hypervisor level on 970, we can tell the CPU to
  208. * treat DCBZ as 32 bytes store */
  209. vcpu->arch.hflags &= ~BOOK3S_HFLAG_DCBZ32;
  210. if (vcpu->arch.mmu.is_dcbz32(vcpu) && (mfmsr() & MSR_HV) &&
  211. !strcmp(cur_cpu_spec->platform, "ppc970"))
  212. vcpu->arch.hflags |= BOOK3S_HFLAG_DCBZ32;
  213. /* Cell performs badly if MSR_FEx are set. So let's hope nobody
  214. really needs them in a VM on Cell and force disable them. */
  215. if (!strcmp(cur_cpu_spec->platform, "ppc-cell-be"))
  216. to_book3s(vcpu)->msr_mask &= ~(MSR_FE0 | MSR_FE1);
  217. #ifdef CONFIG_PPC_BOOK3S_32
  218. /* 32 bit Book3S always has 32 byte dcbz */
  219. vcpu->arch.hflags |= BOOK3S_HFLAG_DCBZ32;
  220. #endif
  221. /* On some CPUs we can execute paired single operations natively */
  222. asm ( "mfpvr %0" : "=r"(host_pvr));
  223. switch (host_pvr) {
  224. case 0x00080200: /* lonestar 2.0 */
  225. case 0x00088202: /* lonestar 2.2 */
  226. case 0x70000100: /* gekko 1.0 */
  227. case 0x00080100: /* gekko 2.0 */
  228. case 0x00083203: /* gekko 2.3a */
  229. case 0x00083213: /* gekko 2.3b */
  230. case 0x00083204: /* gekko 2.4 */
  231. case 0x00083214: /* gekko 2.4e (8SE) - retail HW2 */
  232. case 0x00087200: /* broadway */
  233. vcpu->arch.hflags |= BOOK3S_HFLAG_NATIVE_PS;
  234. /* Enable HID2.PSE - in case we need it later */
  235. mtspr(SPRN_HID2_GEKKO, mfspr(SPRN_HID2_GEKKO) | (1 << 29));
  236. }
  237. }
  238. /* Book3s_32 CPUs always have 32 bytes cache line size, which Linux assumes. To
  239. * make Book3s_32 Linux work on Book3s_64, we have to make sure we trap dcbz to
  240. * emulate 32 bytes dcbz length.
  241. *
  242. * The Book3s_64 inventors also realized this case and implemented a special bit
  243. * in the HID5 register, which is a hypervisor ressource. Thus we can't use it.
  244. *
  245. * My approach here is to patch the dcbz instruction on executing pages.
  246. */
  247. static void kvmppc_patch_dcbz(struct kvm_vcpu *vcpu, struct kvmppc_pte *pte)
  248. {
  249. struct page *hpage;
  250. u64 hpage_offset;
  251. u32 *page;
  252. int i;
  253. hpage = gfn_to_page(vcpu->kvm, pte->raddr >> PAGE_SHIFT);
  254. if (is_error_page(hpage))
  255. return;
  256. hpage_offset = pte->raddr & ~PAGE_MASK;
  257. hpage_offset &= ~0xFFFULL;
  258. hpage_offset /= 4;
  259. get_page(hpage);
  260. page = kmap_atomic(hpage);
  261. /* patch dcbz into reserved instruction, so we trap */
  262. for (i=hpage_offset; i < hpage_offset + (HW_PAGE_SIZE / 4); i++)
  263. if ((page[i] & 0xff0007ff) == INS_DCBZ)
  264. page[i] &= 0xfffffff7;
  265. kunmap_atomic(page);
  266. put_page(hpage);
  267. }
  268. static int kvmppc_visible_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
  269. {
  270. ulong mp_pa = vcpu->arch.magic_page_pa;
  271. if (!(vcpu->arch.shared->msr & MSR_SF))
  272. mp_pa = (uint32_t)mp_pa;
  273. if (unlikely(mp_pa) &&
  274. unlikely((mp_pa & KVM_PAM) >> PAGE_SHIFT == gfn)) {
  275. return 1;
  276. }
  277. return kvm_is_visible_gfn(vcpu->kvm, gfn);
  278. }
  279. int kvmppc_handle_pagefault(struct kvm_run *run, struct kvm_vcpu *vcpu,
  280. ulong eaddr, int vec)
  281. {
  282. bool data = (vec == BOOK3S_INTERRUPT_DATA_STORAGE);
  283. int r = RESUME_GUEST;
  284. int relocated;
  285. int page_found = 0;
  286. struct kvmppc_pte pte;
  287. bool is_mmio = false;
  288. bool dr = (vcpu->arch.shared->msr & MSR_DR) ? true : false;
  289. bool ir = (vcpu->arch.shared->msr & MSR_IR) ? true : false;
  290. u64 vsid;
  291. relocated = data ? dr : ir;
  292. /* Resolve real address if translation turned on */
  293. if (relocated) {
  294. page_found = vcpu->arch.mmu.xlate(vcpu, eaddr, &pte, data);
  295. } else {
  296. pte.may_execute = true;
  297. pte.may_read = true;
  298. pte.may_write = true;
  299. pte.raddr = eaddr & KVM_PAM;
  300. pte.eaddr = eaddr;
  301. pte.vpage = eaddr >> 12;
  302. }
  303. switch (vcpu->arch.shared->msr & (MSR_DR|MSR_IR)) {
  304. case 0:
  305. pte.vpage |= ((u64)VSID_REAL << (SID_SHIFT - 12));
  306. break;
  307. case MSR_DR:
  308. case MSR_IR:
  309. vcpu->arch.mmu.esid_to_vsid(vcpu, eaddr >> SID_SHIFT, &vsid);
  310. if ((vcpu->arch.shared->msr & (MSR_DR|MSR_IR)) == MSR_DR)
  311. pte.vpage |= ((u64)VSID_REAL_DR << (SID_SHIFT - 12));
  312. else
  313. pte.vpage |= ((u64)VSID_REAL_IR << (SID_SHIFT - 12));
  314. pte.vpage |= vsid;
  315. if (vsid == -1)
  316. page_found = -EINVAL;
  317. break;
  318. }
  319. if (vcpu->arch.mmu.is_dcbz32(vcpu) &&
  320. (!(vcpu->arch.hflags & BOOK3S_HFLAG_DCBZ32))) {
  321. /*
  322. * If we do the dcbz hack, we have to NX on every execution,
  323. * so we can patch the executing code. This renders our guest
  324. * NX-less.
  325. */
  326. pte.may_execute = !data;
  327. }
  328. if (page_found == -ENOENT) {
  329. /* Page not found in guest PTE entries */
  330. struct kvmppc_book3s_shadow_vcpu *svcpu = svcpu_get(vcpu);
  331. vcpu->arch.shared->dar = kvmppc_get_fault_dar(vcpu);
  332. vcpu->arch.shared->dsisr = svcpu->fault_dsisr;
  333. vcpu->arch.shared->msr |=
  334. (svcpu->shadow_srr1 & 0x00000000f8000000ULL);
  335. svcpu_put(svcpu);
  336. kvmppc_book3s_queue_irqprio(vcpu, vec);
  337. } else if (page_found == -EPERM) {
  338. /* Storage protection */
  339. struct kvmppc_book3s_shadow_vcpu *svcpu = svcpu_get(vcpu);
  340. vcpu->arch.shared->dar = kvmppc_get_fault_dar(vcpu);
  341. vcpu->arch.shared->dsisr = svcpu->fault_dsisr & ~DSISR_NOHPTE;
  342. vcpu->arch.shared->dsisr |= DSISR_PROTFAULT;
  343. vcpu->arch.shared->msr |=
  344. svcpu->shadow_srr1 & 0x00000000f8000000ULL;
  345. svcpu_put(svcpu);
  346. kvmppc_book3s_queue_irqprio(vcpu, vec);
  347. } else if (page_found == -EINVAL) {
  348. /* Page not found in guest SLB */
  349. vcpu->arch.shared->dar = kvmppc_get_fault_dar(vcpu);
  350. kvmppc_book3s_queue_irqprio(vcpu, vec + 0x80);
  351. } else if (!is_mmio &&
  352. kvmppc_visible_gfn(vcpu, pte.raddr >> PAGE_SHIFT)) {
  353. /* The guest's PTE is not mapped yet. Map on the host */
  354. kvmppc_mmu_map_page(vcpu, &pte);
  355. if (data)
  356. vcpu->stat.sp_storage++;
  357. else if (vcpu->arch.mmu.is_dcbz32(vcpu) &&
  358. (!(vcpu->arch.hflags & BOOK3S_HFLAG_DCBZ32)))
  359. kvmppc_patch_dcbz(vcpu, &pte);
  360. } else {
  361. /* MMIO */
  362. vcpu->stat.mmio_exits++;
  363. vcpu->arch.paddr_accessed = pte.raddr;
  364. vcpu->arch.vaddr_accessed = pte.eaddr;
  365. r = kvmppc_emulate_mmio(run, vcpu);
  366. if ( r == RESUME_HOST_NV )
  367. r = RESUME_HOST;
  368. }
  369. return r;
  370. }
  371. static inline int get_fpr_index(int i)
  372. {
  373. return i * TS_FPRWIDTH;
  374. }
  375. /* Give up external provider (FPU, Altivec, VSX) */
  376. void kvmppc_giveup_ext(struct kvm_vcpu *vcpu, ulong msr)
  377. {
  378. struct thread_struct *t = &current->thread;
  379. u64 *vcpu_fpr = vcpu->arch.fpr;
  380. #ifdef CONFIG_VSX
  381. u64 *vcpu_vsx = vcpu->arch.vsr;
  382. #endif
  383. u64 *thread_fpr = (u64*)t->fpr;
  384. int i;
  385. /*
  386. * VSX instructions can access FP and vector registers, so if
  387. * we are giving up VSX, make sure we give up FP and VMX as well.
  388. */
  389. if (msr & MSR_VSX)
  390. msr |= MSR_FP | MSR_VEC;
  391. msr &= vcpu->arch.guest_owned_ext;
  392. if (!msr)
  393. return;
  394. #ifdef DEBUG_EXT
  395. printk(KERN_INFO "Giving up ext 0x%lx\n", msr);
  396. #endif
  397. if (msr & MSR_FP) {
  398. /*
  399. * Note that on CPUs with VSX, giveup_fpu stores
  400. * both the traditional FP registers and the added VSX
  401. * registers into thread.fpr[].
  402. */
  403. giveup_fpu(current);
  404. for (i = 0; i < ARRAY_SIZE(vcpu->arch.fpr); i++)
  405. vcpu_fpr[i] = thread_fpr[get_fpr_index(i)];
  406. vcpu->arch.fpscr = t->fpscr.val;
  407. #ifdef CONFIG_VSX
  408. if (cpu_has_feature(CPU_FTR_VSX))
  409. for (i = 0; i < ARRAY_SIZE(vcpu->arch.vsr) / 2; i++)
  410. vcpu_vsx[i] = thread_fpr[get_fpr_index(i) + 1];
  411. #endif
  412. }
  413. #ifdef CONFIG_ALTIVEC
  414. if (msr & MSR_VEC) {
  415. giveup_altivec(current);
  416. memcpy(vcpu->arch.vr, t->vr, sizeof(vcpu->arch.vr));
  417. vcpu->arch.vscr = t->vscr;
  418. }
  419. #endif
  420. vcpu->arch.guest_owned_ext &= ~(msr | MSR_VSX);
  421. kvmppc_recalc_shadow_msr(vcpu);
  422. }
  423. static int kvmppc_read_inst(struct kvm_vcpu *vcpu)
  424. {
  425. ulong srr0 = kvmppc_get_pc(vcpu);
  426. u32 last_inst = kvmppc_get_last_inst(vcpu);
  427. int ret;
  428. ret = kvmppc_ld(vcpu, &srr0, sizeof(u32), &last_inst, false);
  429. if (ret == -ENOENT) {
  430. ulong msr = vcpu->arch.shared->msr;
  431. msr = kvmppc_set_field(msr, 33, 33, 1);
  432. msr = kvmppc_set_field(msr, 34, 36, 0);
  433. vcpu->arch.shared->msr = kvmppc_set_field(msr, 42, 47, 0);
  434. kvmppc_book3s_queue_irqprio(vcpu, BOOK3S_INTERRUPT_INST_STORAGE);
  435. return EMULATE_AGAIN;
  436. }
  437. return EMULATE_DONE;
  438. }
  439. static int kvmppc_check_ext(struct kvm_vcpu *vcpu, unsigned int exit_nr)
  440. {
  441. /* Need to do paired single emulation? */
  442. if (!(vcpu->arch.hflags & BOOK3S_HFLAG_PAIRED_SINGLE))
  443. return EMULATE_DONE;
  444. /* Read out the instruction */
  445. if (kvmppc_read_inst(vcpu) == EMULATE_DONE)
  446. /* Need to emulate */
  447. return EMULATE_FAIL;
  448. return EMULATE_AGAIN;
  449. }
  450. /* Handle external providers (FPU, Altivec, VSX) */
  451. static int kvmppc_handle_ext(struct kvm_vcpu *vcpu, unsigned int exit_nr,
  452. ulong msr)
  453. {
  454. struct thread_struct *t = &current->thread;
  455. u64 *vcpu_fpr = vcpu->arch.fpr;
  456. #ifdef CONFIG_VSX
  457. u64 *vcpu_vsx = vcpu->arch.vsr;
  458. #endif
  459. u64 *thread_fpr = (u64*)t->fpr;
  460. int i;
  461. /* When we have paired singles, we emulate in software */
  462. if (vcpu->arch.hflags & BOOK3S_HFLAG_PAIRED_SINGLE)
  463. return RESUME_GUEST;
  464. if (!(vcpu->arch.shared->msr & msr)) {
  465. kvmppc_book3s_queue_irqprio(vcpu, exit_nr);
  466. return RESUME_GUEST;
  467. }
  468. if (msr == MSR_VSX) {
  469. /* No VSX? Give an illegal instruction interrupt */
  470. #ifdef CONFIG_VSX
  471. if (!cpu_has_feature(CPU_FTR_VSX))
  472. #endif
  473. {
  474. kvmppc_core_queue_program(vcpu, SRR1_PROGILL);
  475. return RESUME_GUEST;
  476. }
  477. /*
  478. * We have to load up all the FP and VMX registers before
  479. * we can let the guest use VSX instructions.
  480. */
  481. msr = MSR_FP | MSR_VEC | MSR_VSX;
  482. }
  483. /* See if we already own all the ext(s) needed */
  484. msr &= ~vcpu->arch.guest_owned_ext;
  485. if (!msr)
  486. return RESUME_GUEST;
  487. #ifdef DEBUG_EXT
  488. printk(KERN_INFO "Loading up ext 0x%lx\n", msr);
  489. #endif
  490. current->thread.regs->msr |= msr;
  491. if (msr & MSR_FP) {
  492. for (i = 0; i < ARRAY_SIZE(vcpu->arch.fpr); i++)
  493. thread_fpr[get_fpr_index(i)] = vcpu_fpr[i];
  494. #ifdef CONFIG_VSX
  495. for (i = 0; i < ARRAY_SIZE(vcpu->arch.vsr) / 2; i++)
  496. thread_fpr[get_fpr_index(i) + 1] = vcpu_vsx[i];
  497. #endif
  498. t->fpscr.val = vcpu->arch.fpscr;
  499. t->fpexc_mode = 0;
  500. kvmppc_load_up_fpu();
  501. }
  502. if (msr & MSR_VEC) {
  503. #ifdef CONFIG_ALTIVEC
  504. memcpy(t->vr, vcpu->arch.vr, sizeof(vcpu->arch.vr));
  505. t->vscr = vcpu->arch.vscr;
  506. t->vrsave = -1;
  507. kvmppc_load_up_altivec();
  508. #endif
  509. }
  510. vcpu->arch.guest_owned_ext |= msr;
  511. kvmppc_recalc_shadow_msr(vcpu);
  512. return RESUME_GUEST;
  513. }
  514. int kvmppc_handle_exit(struct kvm_run *run, struct kvm_vcpu *vcpu,
  515. unsigned int exit_nr)
  516. {
  517. int r = RESUME_HOST;
  518. int s;
  519. vcpu->stat.sum_exits++;
  520. run->exit_reason = KVM_EXIT_UNKNOWN;
  521. run->ready_for_interrupt_injection = 1;
  522. /* We get here with MSR.EE=1 */
  523. trace_kvm_exit(exit_nr, vcpu);
  524. kvm_guest_exit();
  525. switch (exit_nr) {
  526. case BOOK3S_INTERRUPT_INST_STORAGE:
  527. {
  528. struct kvmppc_book3s_shadow_vcpu *svcpu = svcpu_get(vcpu);
  529. ulong shadow_srr1 = svcpu->shadow_srr1;
  530. vcpu->stat.pf_instruc++;
  531. #ifdef CONFIG_PPC_BOOK3S_32
  532. /* We set segments as unused segments when invalidating them. So
  533. * treat the respective fault as segment fault. */
  534. if (svcpu->sr[kvmppc_get_pc(vcpu) >> SID_SHIFT] == SR_INVALID) {
  535. kvmppc_mmu_map_segment(vcpu, kvmppc_get_pc(vcpu));
  536. r = RESUME_GUEST;
  537. svcpu_put(svcpu);
  538. break;
  539. }
  540. #endif
  541. svcpu_put(svcpu);
  542. /* only care about PTEG not found errors, but leave NX alone */
  543. if (shadow_srr1 & 0x40000000) {
  544. r = kvmppc_handle_pagefault(run, vcpu, kvmppc_get_pc(vcpu), exit_nr);
  545. vcpu->stat.sp_instruc++;
  546. } else if (vcpu->arch.mmu.is_dcbz32(vcpu) &&
  547. (!(vcpu->arch.hflags & BOOK3S_HFLAG_DCBZ32))) {
  548. /*
  549. * XXX If we do the dcbz hack we use the NX bit to flush&patch the page,
  550. * so we can't use the NX bit inside the guest. Let's cross our fingers,
  551. * that no guest that needs the dcbz hack does NX.
  552. */
  553. kvmppc_mmu_pte_flush(vcpu, kvmppc_get_pc(vcpu), ~0xFFFUL);
  554. r = RESUME_GUEST;
  555. } else {
  556. vcpu->arch.shared->msr |= shadow_srr1 & 0x58000000;
  557. kvmppc_book3s_queue_irqprio(vcpu, exit_nr);
  558. r = RESUME_GUEST;
  559. }
  560. break;
  561. }
  562. case BOOK3S_INTERRUPT_DATA_STORAGE:
  563. {
  564. ulong dar = kvmppc_get_fault_dar(vcpu);
  565. struct kvmppc_book3s_shadow_vcpu *svcpu = svcpu_get(vcpu);
  566. u32 fault_dsisr = svcpu->fault_dsisr;
  567. vcpu->stat.pf_storage++;
  568. #ifdef CONFIG_PPC_BOOK3S_32
  569. /* We set segments as unused segments when invalidating them. So
  570. * treat the respective fault as segment fault. */
  571. if ((svcpu->sr[dar >> SID_SHIFT]) == SR_INVALID) {
  572. kvmppc_mmu_map_segment(vcpu, dar);
  573. r = RESUME_GUEST;
  574. svcpu_put(svcpu);
  575. break;
  576. }
  577. #endif
  578. svcpu_put(svcpu);
  579. /* The only case we need to handle is missing shadow PTEs */
  580. if (fault_dsisr & DSISR_NOHPTE) {
  581. r = kvmppc_handle_pagefault(run, vcpu, dar, exit_nr);
  582. } else {
  583. vcpu->arch.shared->dar = dar;
  584. vcpu->arch.shared->dsisr = fault_dsisr;
  585. kvmppc_book3s_queue_irqprio(vcpu, exit_nr);
  586. r = RESUME_GUEST;
  587. }
  588. break;
  589. }
  590. case BOOK3S_INTERRUPT_DATA_SEGMENT:
  591. if (kvmppc_mmu_map_segment(vcpu, kvmppc_get_fault_dar(vcpu)) < 0) {
  592. vcpu->arch.shared->dar = kvmppc_get_fault_dar(vcpu);
  593. kvmppc_book3s_queue_irqprio(vcpu,
  594. BOOK3S_INTERRUPT_DATA_SEGMENT);
  595. }
  596. r = RESUME_GUEST;
  597. break;
  598. case BOOK3S_INTERRUPT_INST_SEGMENT:
  599. if (kvmppc_mmu_map_segment(vcpu, kvmppc_get_pc(vcpu)) < 0) {
  600. kvmppc_book3s_queue_irqprio(vcpu,
  601. BOOK3S_INTERRUPT_INST_SEGMENT);
  602. }
  603. r = RESUME_GUEST;
  604. break;
  605. /* We're good on these - the host merely wanted to get our attention */
  606. case BOOK3S_INTERRUPT_DECREMENTER:
  607. case BOOK3S_INTERRUPT_HV_DECREMENTER:
  608. vcpu->stat.dec_exits++;
  609. r = RESUME_GUEST;
  610. break;
  611. case BOOK3S_INTERRUPT_EXTERNAL:
  612. case BOOK3S_INTERRUPT_EXTERNAL_LEVEL:
  613. case BOOK3S_INTERRUPT_EXTERNAL_HV:
  614. vcpu->stat.ext_intr_exits++;
  615. r = RESUME_GUEST;
  616. break;
  617. case BOOK3S_INTERRUPT_PERFMON:
  618. r = RESUME_GUEST;
  619. break;
  620. case BOOK3S_INTERRUPT_PROGRAM:
  621. case BOOK3S_INTERRUPT_H_EMUL_ASSIST:
  622. {
  623. enum emulation_result er;
  624. struct kvmppc_book3s_shadow_vcpu *svcpu;
  625. ulong flags;
  626. program_interrupt:
  627. svcpu = svcpu_get(vcpu);
  628. flags = svcpu->shadow_srr1 & 0x1f0000ull;
  629. svcpu_put(svcpu);
  630. if (vcpu->arch.shared->msr & MSR_PR) {
  631. #ifdef EXIT_DEBUG
  632. printk(KERN_INFO "Userspace triggered 0x700 exception at 0x%lx (0x%x)\n", kvmppc_get_pc(vcpu), kvmppc_get_last_inst(vcpu));
  633. #endif
  634. if ((kvmppc_get_last_inst(vcpu) & 0xff0007ff) !=
  635. (INS_DCBZ & 0xfffffff7)) {
  636. kvmppc_core_queue_program(vcpu, flags);
  637. r = RESUME_GUEST;
  638. break;
  639. }
  640. }
  641. vcpu->stat.emulated_inst_exits++;
  642. er = kvmppc_emulate_instruction(run, vcpu);
  643. switch (er) {
  644. case EMULATE_DONE:
  645. r = RESUME_GUEST_NV;
  646. break;
  647. case EMULATE_AGAIN:
  648. r = RESUME_GUEST;
  649. break;
  650. case EMULATE_FAIL:
  651. printk(KERN_CRIT "%s: emulation at %lx failed (%08x)\n",
  652. __func__, kvmppc_get_pc(vcpu), kvmppc_get_last_inst(vcpu));
  653. kvmppc_core_queue_program(vcpu, flags);
  654. r = RESUME_GUEST;
  655. break;
  656. case EMULATE_DO_MMIO:
  657. run->exit_reason = KVM_EXIT_MMIO;
  658. r = RESUME_HOST_NV;
  659. break;
  660. case EMULATE_DO_PAPR:
  661. run->exit_reason = KVM_EXIT_PAPR_HCALL;
  662. vcpu->arch.hcall_needed = 1;
  663. r = RESUME_HOST_NV;
  664. break;
  665. default:
  666. BUG();
  667. }
  668. break;
  669. }
  670. case BOOK3S_INTERRUPT_SYSCALL:
  671. if (vcpu->arch.papr_enabled &&
  672. (kvmppc_get_last_inst(vcpu) == 0x44000022) &&
  673. !(vcpu->arch.shared->msr & MSR_PR)) {
  674. /* SC 1 papr hypercalls */
  675. ulong cmd = kvmppc_get_gpr(vcpu, 3);
  676. int i;
  677. #ifdef CONFIG_KVM_BOOK3S_64_PR
  678. if (kvmppc_h_pr(vcpu, cmd) == EMULATE_DONE) {
  679. r = RESUME_GUEST;
  680. break;
  681. }
  682. #endif
  683. run->papr_hcall.nr = cmd;
  684. for (i = 0; i < 9; ++i) {
  685. ulong gpr = kvmppc_get_gpr(vcpu, 4 + i);
  686. run->papr_hcall.args[i] = gpr;
  687. }
  688. run->exit_reason = KVM_EXIT_PAPR_HCALL;
  689. vcpu->arch.hcall_needed = 1;
  690. r = RESUME_HOST;
  691. } else if (vcpu->arch.osi_enabled &&
  692. (((u32)kvmppc_get_gpr(vcpu, 3)) == OSI_SC_MAGIC_R3) &&
  693. (((u32)kvmppc_get_gpr(vcpu, 4)) == OSI_SC_MAGIC_R4)) {
  694. /* MOL hypercalls */
  695. u64 *gprs = run->osi.gprs;
  696. int i;
  697. run->exit_reason = KVM_EXIT_OSI;
  698. for (i = 0; i < 32; i++)
  699. gprs[i] = kvmppc_get_gpr(vcpu, i);
  700. vcpu->arch.osi_needed = 1;
  701. r = RESUME_HOST_NV;
  702. } else if (!(vcpu->arch.shared->msr & MSR_PR) &&
  703. (((u32)kvmppc_get_gpr(vcpu, 0)) == KVM_SC_MAGIC_R0)) {
  704. /* KVM PV hypercalls */
  705. kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu));
  706. r = RESUME_GUEST;
  707. } else {
  708. /* Guest syscalls */
  709. vcpu->stat.syscall_exits++;
  710. kvmppc_book3s_queue_irqprio(vcpu, exit_nr);
  711. r = RESUME_GUEST;
  712. }
  713. break;
  714. case BOOK3S_INTERRUPT_FP_UNAVAIL:
  715. case BOOK3S_INTERRUPT_ALTIVEC:
  716. case BOOK3S_INTERRUPT_VSX:
  717. {
  718. int ext_msr = 0;
  719. switch (exit_nr) {
  720. case BOOK3S_INTERRUPT_FP_UNAVAIL: ext_msr = MSR_FP; break;
  721. case BOOK3S_INTERRUPT_ALTIVEC: ext_msr = MSR_VEC; break;
  722. case BOOK3S_INTERRUPT_VSX: ext_msr = MSR_VSX; break;
  723. }
  724. switch (kvmppc_check_ext(vcpu, exit_nr)) {
  725. case EMULATE_DONE:
  726. /* everything ok - let's enable the ext */
  727. r = kvmppc_handle_ext(vcpu, exit_nr, ext_msr);
  728. break;
  729. case EMULATE_FAIL:
  730. /* we need to emulate this instruction */
  731. goto program_interrupt;
  732. break;
  733. default:
  734. /* nothing to worry about - go again */
  735. break;
  736. }
  737. break;
  738. }
  739. case BOOK3S_INTERRUPT_ALIGNMENT:
  740. if (kvmppc_read_inst(vcpu) == EMULATE_DONE) {
  741. vcpu->arch.shared->dsisr = kvmppc_alignment_dsisr(vcpu,
  742. kvmppc_get_last_inst(vcpu));
  743. vcpu->arch.shared->dar = kvmppc_alignment_dar(vcpu,
  744. kvmppc_get_last_inst(vcpu));
  745. kvmppc_book3s_queue_irqprio(vcpu, exit_nr);
  746. }
  747. r = RESUME_GUEST;
  748. break;
  749. case BOOK3S_INTERRUPT_MACHINE_CHECK:
  750. case BOOK3S_INTERRUPT_TRACE:
  751. kvmppc_book3s_queue_irqprio(vcpu, exit_nr);
  752. r = RESUME_GUEST;
  753. break;
  754. default:
  755. {
  756. struct kvmppc_book3s_shadow_vcpu *svcpu = svcpu_get(vcpu);
  757. ulong shadow_srr1 = svcpu->shadow_srr1;
  758. svcpu_put(svcpu);
  759. /* Ugh - bork here! What did we get? */
  760. printk(KERN_EMERG "exit_nr=0x%x | pc=0x%lx | msr=0x%lx\n",
  761. exit_nr, kvmppc_get_pc(vcpu), shadow_srr1);
  762. r = RESUME_HOST;
  763. BUG();
  764. break;
  765. }
  766. }
  767. if (!(r & RESUME_HOST)) {
  768. /* To avoid clobbering exit_reason, only check for signals if
  769. * we aren't already exiting to userspace for some other
  770. * reason. */
  771. /*
  772. * Interrupts could be timers for the guest which we have to
  773. * inject again, so let's postpone them until we're in the guest
  774. * and if we really did time things so badly, then we just exit
  775. * again due to a host external interrupt.
  776. */
  777. local_irq_disable();
  778. s = kvmppc_prepare_to_enter(vcpu);
  779. if (s <= 0) {
  780. local_irq_enable();
  781. r = s;
  782. } else {
  783. kvmppc_lazy_ee_enable();
  784. }
  785. }
  786. trace_kvm_book3s_reenter(r, vcpu);
  787. return r;
  788. }
  789. int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
  790. struct kvm_sregs *sregs)
  791. {
  792. struct kvmppc_vcpu_book3s *vcpu3s = to_book3s(vcpu);
  793. int i;
  794. sregs->pvr = vcpu->arch.pvr;
  795. sregs->u.s.sdr1 = to_book3s(vcpu)->sdr1;
  796. if (vcpu->arch.hflags & BOOK3S_HFLAG_SLB) {
  797. for (i = 0; i < 64; i++) {
  798. sregs->u.s.ppc64.slb[i].slbe = vcpu->arch.slb[i].orige | i;
  799. sregs->u.s.ppc64.slb[i].slbv = vcpu->arch.slb[i].origv;
  800. }
  801. } else {
  802. for (i = 0; i < 16; i++)
  803. sregs->u.s.ppc32.sr[i] = vcpu->arch.shared->sr[i];
  804. for (i = 0; i < 8; i++) {
  805. sregs->u.s.ppc32.ibat[i] = vcpu3s->ibat[i].raw;
  806. sregs->u.s.ppc32.dbat[i] = vcpu3s->dbat[i].raw;
  807. }
  808. }
  809. return 0;
  810. }
  811. int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
  812. struct kvm_sregs *sregs)
  813. {
  814. struct kvmppc_vcpu_book3s *vcpu3s = to_book3s(vcpu);
  815. int i;
  816. kvmppc_set_pvr(vcpu, sregs->pvr);
  817. vcpu3s->sdr1 = sregs->u.s.sdr1;
  818. if (vcpu->arch.hflags & BOOK3S_HFLAG_SLB) {
  819. for (i = 0; i < 64; i++) {
  820. vcpu->arch.mmu.slbmte(vcpu, sregs->u.s.ppc64.slb[i].slbv,
  821. sregs->u.s.ppc64.slb[i].slbe);
  822. }
  823. } else {
  824. for (i = 0; i < 16; i++) {
  825. vcpu->arch.mmu.mtsrin(vcpu, i, sregs->u.s.ppc32.sr[i]);
  826. }
  827. for (i = 0; i < 8; i++) {
  828. kvmppc_set_bat(vcpu, &(vcpu3s->ibat[i]), false,
  829. (u32)sregs->u.s.ppc32.ibat[i]);
  830. kvmppc_set_bat(vcpu, &(vcpu3s->ibat[i]), true,
  831. (u32)(sregs->u.s.ppc32.ibat[i] >> 32));
  832. kvmppc_set_bat(vcpu, &(vcpu3s->dbat[i]), false,
  833. (u32)sregs->u.s.ppc32.dbat[i]);
  834. kvmppc_set_bat(vcpu, &(vcpu3s->dbat[i]), true,
  835. (u32)(sregs->u.s.ppc32.dbat[i] >> 32));
  836. }
  837. }
  838. /* Flush the MMU after messing with the segments */
  839. kvmppc_mmu_pte_flush(vcpu, 0, 0);
  840. return 0;
  841. }
  842. int kvmppc_get_one_reg(struct kvm_vcpu *vcpu, u64 id, union kvmppc_one_reg *val)
  843. {
  844. int r = 0;
  845. switch (id) {
  846. case KVM_REG_PPC_HIOR:
  847. *val = get_reg_val(id, to_book3s(vcpu)->hior);
  848. break;
  849. #ifdef CONFIG_VSX
  850. case KVM_REG_PPC_VSR0 ... KVM_REG_PPC_VSR31: {
  851. long int i = id - KVM_REG_PPC_VSR0;
  852. if (!cpu_has_feature(CPU_FTR_VSX)) {
  853. r = -ENXIO;
  854. break;
  855. }
  856. val->vsxval[0] = vcpu->arch.fpr[i];
  857. val->vsxval[1] = vcpu->arch.vsr[i];
  858. break;
  859. }
  860. #endif /* CONFIG_VSX */
  861. default:
  862. r = -EINVAL;
  863. break;
  864. }
  865. return r;
  866. }
  867. int kvmppc_set_one_reg(struct kvm_vcpu *vcpu, u64 id, union kvmppc_one_reg *val)
  868. {
  869. int r = 0;
  870. switch (id) {
  871. case KVM_REG_PPC_HIOR:
  872. to_book3s(vcpu)->hior = set_reg_val(id, *val);
  873. to_book3s(vcpu)->hior_explicit = true;
  874. break;
  875. #ifdef CONFIG_VSX
  876. case KVM_REG_PPC_VSR0 ... KVM_REG_PPC_VSR31: {
  877. long int i = id - KVM_REG_PPC_VSR0;
  878. if (!cpu_has_feature(CPU_FTR_VSX)) {
  879. r = -ENXIO;
  880. break;
  881. }
  882. vcpu->arch.fpr[i] = val->vsxval[0];
  883. vcpu->arch.vsr[i] = val->vsxval[1];
  884. break;
  885. }
  886. #endif /* CONFIG_VSX */
  887. default:
  888. r = -EINVAL;
  889. break;
  890. }
  891. return r;
  892. }
  893. int kvmppc_core_check_processor_compat(void)
  894. {
  895. return 0;
  896. }
  897. struct kvm_vcpu *kvmppc_core_vcpu_create(struct kvm *kvm, unsigned int id)
  898. {
  899. struct kvmppc_vcpu_book3s *vcpu_book3s;
  900. struct kvm_vcpu *vcpu;
  901. int err = -ENOMEM;
  902. unsigned long p;
  903. vcpu_book3s = vzalloc(sizeof(struct kvmppc_vcpu_book3s));
  904. if (!vcpu_book3s)
  905. goto out;
  906. vcpu_book3s->shadow_vcpu = (struct kvmppc_book3s_shadow_vcpu *)
  907. kzalloc(sizeof(*vcpu_book3s->shadow_vcpu), GFP_KERNEL);
  908. if (!vcpu_book3s->shadow_vcpu)
  909. goto free_vcpu;
  910. vcpu = &vcpu_book3s->vcpu;
  911. err = kvm_vcpu_init(vcpu, kvm, id);
  912. if (err)
  913. goto free_shadow_vcpu;
  914. p = __get_free_page(GFP_KERNEL|__GFP_ZERO);
  915. /* the real shared page fills the last 4k of our page */
  916. vcpu->arch.shared = (void*)(p + PAGE_SIZE - 4096);
  917. if (!p)
  918. goto uninit_vcpu;
  919. #ifdef CONFIG_PPC_BOOK3S_64
  920. /* default to book3s_64 (970fx) */
  921. vcpu->arch.pvr = 0x3C0301;
  922. #else
  923. /* default to book3s_32 (750) */
  924. vcpu->arch.pvr = 0x84202;
  925. #endif
  926. kvmppc_set_pvr(vcpu, vcpu->arch.pvr);
  927. vcpu->arch.slb_nr = 64;
  928. vcpu->arch.shadow_msr = MSR_USER64;
  929. err = kvmppc_mmu_init(vcpu);
  930. if (err < 0)
  931. goto uninit_vcpu;
  932. return vcpu;
  933. uninit_vcpu:
  934. kvm_vcpu_uninit(vcpu);
  935. free_shadow_vcpu:
  936. kfree(vcpu_book3s->shadow_vcpu);
  937. free_vcpu:
  938. vfree(vcpu_book3s);
  939. out:
  940. return ERR_PTR(err);
  941. }
  942. void kvmppc_core_vcpu_free(struct kvm_vcpu *vcpu)
  943. {
  944. struct kvmppc_vcpu_book3s *vcpu_book3s = to_book3s(vcpu);
  945. free_page((unsigned long)vcpu->arch.shared & PAGE_MASK);
  946. kvm_vcpu_uninit(vcpu);
  947. kfree(vcpu_book3s->shadow_vcpu);
  948. vfree(vcpu_book3s);
  949. }
  950. int kvmppc_vcpu_run(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
  951. {
  952. int ret;
  953. double fpr[32][TS_FPRWIDTH];
  954. unsigned int fpscr;
  955. int fpexc_mode;
  956. #ifdef CONFIG_ALTIVEC
  957. vector128 vr[32];
  958. vector128 vscr;
  959. unsigned long uninitialized_var(vrsave);
  960. int used_vr;
  961. #endif
  962. #ifdef CONFIG_VSX
  963. int used_vsr;
  964. #endif
  965. ulong ext_msr;
  966. /* Check if we can run the vcpu at all */
  967. if (!vcpu->arch.sane) {
  968. kvm_run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  969. ret = -EINVAL;
  970. goto out;
  971. }
  972. /*
  973. * Interrupts could be timers for the guest which we have to inject
  974. * again, so let's postpone them until we're in the guest and if we
  975. * really did time things so badly, then we just exit again due to
  976. * a host external interrupt.
  977. */
  978. local_irq_disable();
  979. ret = kvmppc_prepare_to_enter(vcpu);
  980. if (ret <= 0) {
  981. local_irq_enable();
  982. goto out;
  983. }
  984. /* Save FPU state in stack */
  985. if (current->thread.regs->msr & MSR_FP)
  986. giveup_fpu(current);
  987. memcpy(fpr, current->thread.fpr, sizeof(current->thread.fpr));
  988. fpscr = current->thread.fpscr.val;
  989. fpexc_mode = current->thread.fpexc_mode;
  990. #ifdef CONFIG_ALTIVEC
  991. /* Save Altivec state in stack */
  992. used_vr = current->thread.used_vr;
  993. if (used_vr) {
  994. if (current->thread.regs->msr & MSR_VEC)
  995. giveup_altivec(current);
  996. memcpy(vr, current->thread.vr, sizeof(current->thread.vr));
  997. vscr = current->thread.vscr;
  998. vrsave = current->thread.vrsave;
  999. }
  1000. #endif
  1001. #ifdef CONFIG_VSX
  1002. /* Save VSX state in stack */
  1003. used_vsr = current->thread.used_vsr;
  1004. if (used_vsr && (current->thread.regs->msr & MSR_VSX))
  1005. __giveup_vsx(current);
  1006. #endif
  1007. /* Remember the MSR with disabled extensions */
  1008. ext_msr = current->thread.regs->msr;
  1009. /* Preload FPU if it's enabled */
  1010. if (vcpu->arch.shared->msr & MSR_FP)
  1011. kvmppc_handle_ext(vcpu, BOOK3S_INTERRUPT_FP_UNAVAIL, MSR_FP);
  1012. kvmppc_lazy_ee_enable();
  1013. ret = __kvmppc_vcpu_run(kvm_run, vcpu);
  1014. /* No need for kvm_guest_exit. It's done in handle_exit.
  1015. We also get here with interrupts enabled. */
  1016. /* Make sure we save the guest FPU/Altivec/VSX state */
  1017. kvmppc_giveup_ext(vcpu, MSR_FP | MSR_VEC | MSR_VSX);
  1018. current->thread.regs->msr = ext_msr;
  1019. /* Restore FPU/VSX state from stack */
  1020. memcpy(current->thread.fpr, fpr, sizeof(current->thread.fpr));
  1021. current->thread.fpscr.val = fpscr;
  1022. current->thread.fpexc_mode = fpexc_mode;
  1023. #ifdef CONFIG_ALTIVEC
  1024. /* Restore Altivec state from stack */
  1025. if (used_vr && current->thread.used_vr) {
  1026. memcpy(current->thread.vr, vr, sizeof(current->thread.vr));
  1027. current->thread.vscr = vscr;
  1028. current->thread.vrsave = vrsave;
  1029. }
  1030. current->thread.used_vr = used_vr;
  1031. #endif
  1032. #ifdef CONFIG_VSX
  1033. current->thread.used_vsr = used_vsr;
  1034. #endif
  1035. out:
  1036. vcpu->mode = OUTSIDE_GUEST_MODE;
  1037. return ret;
  1038. }
  1039. /*
  1040. * Get (and clear) the dirty memory log for a memory slot.
  1041. */
  1042. int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm,
  1043. struct kvm_dirty_log *log)
  1044. {
  1045. struct kvm_memory_slot *memslot;
  1046. struct kvm_vcpu *vcpu;
  1047. ulong ga, ga_end;
  1048. int is_dirty = 0;
  1049. int r;
  1050. unsigned long n;
  1051. mutex_lock(&kvm->slots_lock);
  1052. r = kvm_get_dirty_log(kvm, log, &is_dirty);
  1053. if (r)
  1054. goto out;
  1055. /* If nothing is dirty, don't bother messing with page tables. */
  1056. if (is_dirty) {
  1057. memslot = id_to_memslot(kvm->memslots, log->slot);
  1058. ga = memslot->base_gfn << PAGE_SHIFT;
  1059. ga_end = ga + (memslot->npages << PAGE_SHIFT);
  1060. kvm_for_each_vcpu(n, vcpu, kvm)
  1061. kvmppc_mmu_pte_pflush(vcpu, ga, ga_end);
  1062. n = kvm_dirty_bitmap_bytes(memslot);
  1063. memset(memslot->dirty_bitmap, 0, n);
  1064. }
  1065. r = 0;
  1066. out:
  1067. mutex_unlock(&kvm->slots_lock);
  1068. return r;
  1069. }
  1070. #ifdef CONFIG_PPC64
  1071. int kvm_vm_ioctl_get_smmu_info(struct kvm *kvm, struct kvm_ppc_smmu_info *info)
  1072. {
  1073. /* No flags */
  1074. info->flags = 0;
  1075. /* SLB is always 64 entries */
  1076. info->slb_size = 64;
  1077. /* Standard 4k base page size segment */
  1078. info->sps[0].page_shift = 12;
  1079. info->sps[0].slb_enc = 0;
  1080. info->sps[0].enc[0].page_shift = 12;
  1081. info->sps[0].enc[0].pte_enc = 0;
  1082. /* Standard 16M large page size segment */
  1083. info->sps[1].page_shift = 24;
  1084. info->sps[1].slb_enc = SLB_VSID_L;
  1085. info->sps[1].enc[0].page_shift = 24;
  1086. info->sps[1].enc[0].pte_enc = 0;
  1087. return 0;
  1088. }
  1089. #endif /* CONFIG_PPC64 */
  1090. void kvmppc_core_free_memslot(struct kvm_memory_slot *free,
  1091. struct kvm_memory_slot *dont)
  1092. {
  1093. }
  1094. int kvmppc_core_create_memslot(struct kvm_memory_slot *slot,
  1095. unsigned long npages)
  1096. {
  1097. return 0;
  1098. }
  1099. int kvmppc_core_prepare_memory_region(struct kvm *kvm,
  1100. struct kvm_memory_slot *memslot,
  1101. struct kvm_userspace_memory_region *mem)
  1102. {
  1103. return 0;
  1104. }
  1105. void kvmppc_core_commit_memory_region(struct kvm *kvm,
  1106. struct kvm_userspace_memory_region *mem,
  1107. struct kvm_memory_slot old)
  1108. {
  1109. }
  1110. void kvmppc_core_flush_memslot(struct kvm *kvm, struct kvm_memory_slot *memslot)
  1111. {
  1112. }
  1113. int kvmppc_core_init_vm(struct kvm *kvm)
  1114. {
  1115. #ifdef CONFIG_PPC64
  1116. INIT_LIST_HEAD(&kvm->arch.spapr_tce_tables);
  1117. #endif
  1118. return 0;
  1119. }
  1120. void kvmppc_core_destroy_vm(struct kvm *kvm)
  1121. {
  1122. #ifdef CONFIG_PPC64
  1123. WARN_ON(!list_empty(&kvm->arch.spapr_tce_tables));
  1124. #endif
  1125. }
  1126. static int kvmppc_book3s_init(void)
  1127. {
  1128. int r;
  1129. r = kvm_init(NULL, sizeof(struct kvmppc_vcpu_book3s), 0,
  1130. THIS_MODULE);
  1131. if (r)
  1132. return r;
  1133. r = kvmppc_mmu_hpte_sysinit();
  1134. return r;
  1135. }
  1136. static void kvmppc_book3s_exit(void)
  1137. {
  1138. kvmppc_mmu_hpte_sysexit();
  1139. kvm_exit();
  1140. }
  1141. module_init(kvmppc_book3s_init);
  1142. module_exit(kvmppc_book3s_exit);