uda1380.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852
  1. /*
  2. * uda1380.c - Philips UDA1380 ALSA SoC audio driver
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * Copyright (c) 2007 Philipp Zabel <philipp.zabel@gmail.com>
  9. * Improved support for DAPM and audio routing/mixing capabilities,
  10. * added TLV support.
  11. *
  12. * Modified by Richard Purdie <richard@openedhand.com> to fit into SoC
  13. * codec model.
  14. *
  15. * Copyright (c) 2005 Giorgio Padrin <giorgio@mandarinlogiq.org>
  16. * Copyright 2005 Openedhand Ltd.
  17. */
  18. #include <linux/module.h>
  19. #include <linux/init.h>
  20. #include <linux/types.h>
  21. #include <linux/string.h>
  22. #include <linux/slab.h>
  23. #include <linux/errno.h>
  24. #include <linux/ioctl.h>
  25. #include <linux/delay.h>
  26. #include <linux/i2c.h>
  27. #include <sound/core.h>
  28. #include <sound/control.h>
  29. #include <sound/initval.h>
  30. #include <sound/info.h>
  31. #include <sound/soc.h>
  32. #include <sound/soc-dapm.h>
  33. #include <sound/tlv.h>
  34. #include "uda1380.h"
  35. #define UDA1380_VERSION "0.6"
  36. #define AUDIO_NAME "uda1380"
  37. /*
  38. * uda1380 register cache
  39. */
  40. static const u16 uda1380_reg[UDA1380_CACHEREGNUM] = {
  41. 0x0502, 0x0000, 0x0000, 0x3f3f,
  42. 0x0202, 0x0000, 0x0000, 0x0000,
  43. 0x0000, 0x0000, 0x0000, 0x0000,
  44. 0x0000, 0x0000, 0x0000, 0x0000,
  45. 0x0000, 0xff00, 0x0000, 0x4800,
  46. 0x0000, 0x0000, 0x0000, 0x0000,
  47. 0x0000, 0x0000, 0x0000, 0x0000,
  48. 0x0000, 0x0000, 0x0000, 0x0000,
  49. 0x0000, 0x8000, 0x0002, 0x0000,
  50. };
  51. /*
  52. * read uda1380 register cache
  53. */
  54. static inline unsigned int uda1380_read_reg_cache(struct snd_soc_codec *codec,
  55. unsigned int reg)
  56. {
  57. u16 *cache = codec->reg_cache;
  58. if (reg == UDA1380_RESET)
  59. return 0;
  60. if (reg >= UDA1380_CACHEREGNUM)
  61. return -1;
  62. return cache[reg];
  63. }
  64. /*
  65. * write uda1380 register cache
  66. */
  67. static inline void uda1380_write_reg_cache(struct snd_soc_codec *codec,
  68. u16 reg, unsigned int value)
  69. {
  70. u16 *cache = codec->reg_cache;
  71. if (reg >= UDA1380_CACHEREGNUM)
  72. return;
  73. cache[reg] = value;
  74. }
  75. /*
  76. * write to the UDA1380 register space
  77. */
  78. static int uda1380_write(struct snd_soc_codec *codec, unsigned int reg,
  79. unsigned int value)
  80. {
  81. u8 data[3];
  82. /* data is
  83. * data[0] is register offset
  84. * data[1] is MS byte
  85. * data[2] is LS byte
  86. */
  87. data[0] = reg;
  88. data[1] = (value & 0xff00) >> 8;
  89. data[2] = value & 0x00ff;
  90. uda1380_write_reg_cache(codec, reg, value);
  91. /* the interpolator & decimator regs must only be written when the
  92. * codec DAI is active.
  93. */
  94. if (!codec->active && (reg >= UDA1380_MVOL))
  95. return 0;
  96. pr_debug("uda1380: hw write %x val %x\n", reg, value);
  97. if (codec->hw_write(codec->control_data, data, 3) == 3) {
  98. unsigned int val;
  99. i2c_master_send(codec->control_data, data, 1);
  100. i2c_master_recv(codec->control_data, data, 2);
  101. val = (data[0]<<8) | data[1];
  102. if (val != value) {
  103. pr_debug("uda1380: READ BACK VAL %x\n",
  104. (data[0]<<8) | data[1]);
  105. return -EIO;
  106. }
  107. return 0;
  108. } else
  109. return -EIO;
  110. }
  111. #define uda1380_reset(c) uda1380_write(c, UDA1380_RESET, 0)
  112. /* declarations of ALSA reg_elem_REAL controls */
  113. static const char *uda1380_deemp[] = {
  114. "None",
  115. "32kHz",
  116. "44.1kHz",
  117. "48kHz",
  118. "96kHz",
  119. };
  120. static const char *uda1380_input_sel[] = {
  121. "Line",
  122. "Mic + Line R",
  123. "Line L",
  124. "Mic",
  125. };
  126. static const char *uda1380_output_sel[] = {
  127. "DAC",
  128. "Analog Mixer",
  129. };
  130. static const char *uda1380_spf_mode[] = {
  131. "Flat",
  132. "Minimum1",
  133. "Minimum2",
  134. "Maximum"
  135. };
  136. static const char *uda1380_capture_sel[] = {
  137. "ADC",
  138. "Digital Mixer"
  139. };
  140. static const char *uda1380_sel_ns[] = {
  141. "3rd-order",
  142. "5th-order"
  143. };
  144. static const char *uda1380_mix_control[] = {
  145. "off",
  146. "PCM only",
  147. "before sound processing",
  148. "after sound processing"
  149. };
  150. static const char *uda1380_sdet_setting[] = {
  151. "3200",
  152. "4800",
  153. "9600",
  154. "19200"
  155. };
  156. static const char *uda1380_os_setting[] = {
  157. "single-speed",
  158. "double-speed (no mixing)",
  159. "quad-speed (no mixing)"
  160. };
  161. static const struct soc_enum uda1380_deemp_enum[] = {
  162. SOC_ENUM_SINGLE(UDA1380_DEEMP, 8, 5, uda1380_deemp),
  163. SOC_ENUM_SINGLE(UDA1380_DEEMP, 0, 5, uda1380_deemp),
  164. };
  165. static const struct soc_enum uda1380_input_sel_enum =
  166. SOC_ENUM_SINGLE(UDA1380_ADC, 2, 4, uda1380_input_sel); /* SEL_MIC, SEL_LNA */
  167. static const struct soc_enum uda1380_output_sel_enum =
  168. SOC_ENUM_SINGLE(UDA1380_PM, 7, 2, uda1380_output_sel); /* R02_EN_AVC */
  169. static const struct soc_enum uda1380_spf_enum =
  170. SOC_ENUM_SINGLE(UDA1380_MODE, 14, 4, uda1380_spf_mode); /* M */
  171. static const struct soc_enum uda1380_capture_sel_enum =
  172. SOC_ENUM_SINGLE(UDA1380_IFACE, 6, 2, uda1380_capture_sel); /* SEL_SOURCE */
  173. static const struct soc_enum uda1380_sel_ns_enum =
  174. SOC_ENUM_SINGLE(UDA1380_MIXER, 14, 2, uda1380_sel_ns); /* SEL_NS */
  175. static const struct soc_enum uda1380_mix_enum =
  176. SOC_ENUM_SINGLE(UDA1380_MIXER, 12, 4, uda1380_mix_control); /* MIX, MIX_POS */
  177. static const struct soc_enum uda1380_sdet_enum =
  178. SOC_ENUM_SINGLE(UDA1380_MIXER, 4, 4, uda1380_sdet_setting); /* SD_VALUE */
  179. static const struct soc_enum uda1380_os_enum =
  180. SOC_ENUM_SINGLE(UDA1380_MIXER, 0, 3, uda1380_os_setting); /* OS */
  181. /*
  182. * from -48 dB in 1.5 dB steps (mute instead of -49.5 dB)
  183. */
  184. static DECLARE_TLV_DB_SCALE(amix_tlv, -4950, 150, 1);
  185. /*
  186. * from -78 dB in 1 dB steps (3 dB steps, really. LSB are ignored),
  187. * from -66 dB in 0.5 dB steps (2 dB steps, really) and
  188. * from -52 dB in 0.25 dB steps
  189. */
  190. static const unsigned int mvol_tlv[] = {
  191. TLV_DB_RANGE_HEAD(3),
  192. 0, 15, TLV_DB_SCALE_ITEM(-8200, 100, 1),
  193. 16, 43, TLV_DB_SCALE_ITEM(-6600, 50, 0),
  194. 44, 252, TLV_DB_SCALE_ITEM(-5200, 25, 0),
  195. };
  196. /*
  197. * from -72 dB in 1.5 dB steps (6 dB steps really),
  198. * from -66 dB in 0.75 dB steps (3 dB steps really),
  199. * from -60 dB in 0.5 dB steps (2 dB steps really) and
  200. * from -46 dB in 0.25 dB steps
  201. */
  202. static const unsigned int vc_tlv[] = {
  203. TLV_DB_RANGE_HEAD(4),
  204. 0, 7, TLV_DB_SCALE_ITEM(-7800, 150, 1),
  205. 8, 15, TLV_DB_SCALE_ITEM(-6600, 75, 0),
  206. 16, 43, TLV_DB_SCALE_ITEM(-6000, 50, 0),
  207. 44, 228, TLV_DB_SCALE_ITEM(-4600, 25, 0),
  208. };
  209. /* from 0 to 6 dB in 2 dB steps if SPF mode != flat */
  210. static DECLARE_TLV_DB_SCALE(tr_tlv, 0, 200, 0);
  211. /* from 0 to 24 dB in 2 dB steps, if SPF mode == maximum, otherwise cuts
  212. * off at 18 dB max) */
  213. static DECLARE_TLV_DB_SCALE(bb_tlv, 0, 200, 0);
  214. /* from -63 to 24 dB in 0.5 dB steps (-128...48) */
  215. static DECLARE_TLV_DB_SCALE(dec_tlv, -6400, 50, 1);
  216. /* from 0 to 24 dB in 3 dB steps */
  217. static DECLARE_TLV_DB_SCALE(pga_tlv, 0, 300, 0);
  218. /* from 0 to 30 dB in 2 dB steps */
  219. static DECLARE_TLV_DB_SCALE(vga_tlv, 0, 200, 0);
  220. static const struct snd_kcontrol_new uda1380_snd_controls[] = {
  221. SOC_DOUBLE_TLV("Analog Mixer Volume", UDA1380_AMIX, 0, 8, 44, 1, amix_tlv), /* AVCR, AVCL */
  222. SOC_DOUBLE_TLV("Master Playback Volume", UDA1380_MVOL, 0, 8, 252, 1, mvol_tlv), /* MVCL, MVCR */
  223. SOC_SINGLE_TLV("ADC Playback Volume", UDA1380_MIXVOL, 8, 228, 1, vc_tlv), /* VC2 */
  224. SOC_SINGLE_TLV("PCM Playback Volume", UDA1380_MIXVOL, 0, 228, 1, vc_tlv), /* VC1 */
  225. SOC_ENUM("Sound Processing Filter", uda1380_spf_enum), /* M */
  226. SOC_DOUBLE_TLV("Tone Control - Treble", UDA1380_MODE, 4, 12, 3, 0, tr_tlv), /* TRL, TRR */
  227. SOC_DOUBLE_TLV("Tone Control - Bass", UDA1380_MODE, 0, 8, 15, 0, bb_tlv), /* BBL, BBR */
  228. /**/ SOC_SINGLE("Master Playback Switch", UDA1380_DEEMP, 14, 1, 1), /* MTM */
  229. SOC_SINGLE("ADC Playback Switch", UDA1380_DEEMP, 11, 1, 1), /* MT2 from decimation filter */
  230. SOC_ENUM("ADC Playback De-emphasis", uda1380_deemp_enum[0]), /* DE2 */
  231. SOC_SINGLE("PCM Playback Switch", UDA1380_DEEMP, 3, 1, 1), /* MT1, from digital data input */
  232. SOC_ENUM("PCM Playback De-emphasis", uda1380_deemp_enum[1]), /* DE1 */
  233. SOC_SINGLE("DAC Polarity inverting Switch", UDA1380_MIXER, 15, 1, 0), /* DA_POL_INV */
  234. SOC_ENUM("Noise Shaper", uda1380_sel_ns_enum), /* SEL_NS */
  235. SOC_ENUM("Digital Mixer Signal Control", uda1380_mix_enum), /* MIX_POS, MIX */
  236. SOC_SINGLE("Silence Switch", UDA1380_MIXER, 7, 1, 0), /* SILENCE, force DAC output to silence */
  237. SOC_SINGLE("Silence Detector Switch", UDA1380_MIXER, 6, 1, 0), /* SDET_ON */
  238. SOC_ENUM("Silence Detector Setting", uda1380_sdet_enum), /* SD_VALUE */
  239. SOC_ENUM("Oversampling Input", uda1380_os_enum), /* OS */
  240. SOC_DOUBLE_S8_TLV("ADC Capture Volume", UDA1380_DEC, -128, 48, dec_tlv), /* ML_DEC, MR_DEC */
  241. /**/ SOC_SINGLE("ADC Capture Switch", UDA1380_PGA, 15, 1, 1), /* MT_ADC */
  242. SOC_DOUBLE_TLV("Line Capture Volume", UDA1380_PGA, 0, 8, 8, 0, pga_tlv), /* PGA_GAINCTRLL, PGA_GAINCTRLR */
  243. SOC_SINGLE("ADC Polarity inverting Switch", UDA1380_ADC, 12, 1, 0), /* ADCPOL_INV */
  244. SOC_SINGLE_TLV("Mic Capture Volume", UDA1380_ADC, 8, 15, 0, vga_tlv), /* VGA_CTRL */
  245. SOC_SINGLE("DC Filter Bypass Switch", UDA1380_ADC, 1, 1, 0), /* SKIP_DCFIL (before decimator) */
  246. SOC_SINGLE("DC Filter Enable Switch", UDA1380_ADC, 0, 1, 0), /* EN_DCFIL (at output of decimator) */
  247. SOC_SINGLE("AGC Timing", UDA1380_AGC, 8, 7, 0), /* TODO: enum, see table 62 */
  248. SOC_SINGLE("AGC Target level", UDA1380_AGC, 2, 3, 1), /* AGC_LEVEL */
  249. /* -5.5, -8, -11.5, -14 dBFS */
  250. SOC_SINGLE("AGC Switch", UDA1380_AGC, 0, 1, 0),
  251. };
  252. /* add non dapm controls */
  253. static int uda1380_add_controls(struct snd_soc_codec *codec)
  254. {
  255. int err, i;
  256. for (i = 0; i < ARRAY_SIZE(uda1380_snd_controls); i++) {
  257. err = snd_ctl_add(codec->card,
  258. snd_soc_cnew(&uda1380_snd_controls[i], codec, NULL));
  259. if (err < 0)
  260. return err;
  261. }
  262. return 0;
  263. }
  264. /* Input mux */
  265. static const struct snd_kcontrol_new uda1380_input_mux_control =
  266. SOC_DAPM_ENUM("Route", uda1380_input_sel_enum);
  267. /* Output mux */
  268. static const struct snd_kcontrol_new uda1380_output_mux_control =
  269. SOC_DAPM_ENUM("Route", uda1380_output_sel_enum);
  270. /* Capture mux */
  271. static const struct snd_kcontrol_new uda1380_capture_mux_control =
  272. SOC_DAPM_ENUM("Route", uda1380_capture_sel_enum);
  273. static const struct snd_soc_dapm_widget uda1380_dapm_widgets[] = {
  274. SND_SOC_DAPM_MUX("Input Mux", SND_SOC_NOPM, 0, 0,
  275. &uda1380_input_mux_control),
  276. SND_SOC_DAPM_MUX("Output Mux", SND_SOC_NOPM, 0, 0,
  277. &uda1380_output_mux_control),
  278. SND_SOC_DAPM_MUX("Capture Mux", SND_SOC_NOPM, 0, 0,
  279. &uda1380_capture_mux_control),
  280. SND_SOC_DAPM_PGA("Left PGA", UDA1380_PM, 3, 0, NULL, 0),
  281. SND_SOC_DAPM_PGA("Right PGA", UDA1380_PM, 1, 0, NULL, 0),
  282. SND_SOC_DAPM_PGA("Mic LNA", UDA1380_PM, 4, 0, NULL, 0),
  283. SND_SOC_DAPM_ADC("Left ADC", "Left Capture", UDA1380_PM, 2, 0),
  284. SND_SOC_DAPM_ADC("Right ADC", "Right Capture", UDA1380_PM, 0, 0),
  285. SND_SOC_DAPM_INPUT("VINM"),
  286. SND_SOC_DAPM_INPUT("VINL"),
  287. SND_SOC_DAPM_INPUT("VINR"),
  288. SND_SOC_DAPM_MIXER("Analog Mixer", UDA1380_PM, 6, 0, NULL, 0),
  289. SND_SOC_DAPM_OUTPUT("VOUTLHP"),
  290. SND_SOC_DAPM_OUTPUT("VOUTRHP"),
  291. SND_SOC_DAPM_OUTPUT("VOUTL"),
  292. SND_SOC_DAPM_OUTPUT("VOUTR"),
  293. SND_SOC_DAPM_DAC("DAC", "Playback", UDA1380_PM, 10, 0),
  294. SND_SOC_DAPM_PGA("HeadPhone Driver", UDA1380_PM, 13, 0, NULL, 0),
  295. };
  296. static const struct snd_soc_dapm_route audio_map[] = {
  297. /* output mux */
  298. {"HeadPhone Driver", NULL, "Output Mux"},
  299. {"VOUTR", NULL, "Output Mux"},
  300. {"VOUTL", NULL, "Output Mux"},
  301. {"Analog Mixer", NULL, "VINR"},
  302. {"Analog Mixer", NULL, "VINL"},
  303. {"Analog Mixer", NULL, "DAC"},
  304. {"Output Mux", "DAC", "DAC"},
  305. {"Output Mux", "Analog Mixer", "Analog Mixer"},
  306. /* {"DAC", "Digital Mixer", "I2S" } */
  307. /* headphone driver */
  308. {"VOUTLHP", NULL, "HeadPhone Driver"},
  309. {"VOUTRHP", NULL, "HeadPhone Driver"},
  310. /* input mux */
  311. {"Left ADC", NULL, "Input Mux"},
  312. {"Input Mux", "Mic", "Mic LNA"},
  313. {"Input Mux", "Mic + Line R", "Mic LNA"},
  314. {"Input Mux", "Line L", "Left PGA"},
  315. {"Input Mux", "Line", "Left PGA"},
  316. /* right input */
  317. {"Right ADC", "Mic + Line R", "Right PGA"},
  318. {"Right ADC", "Line", "Right PGA"},
  319. /* inputs */
  320. {"Mic LNA", NULL, "VINM"},
  321. {"Left PGA", NULL, "VINL"},
  322. {"Right PGA", NULL, "VINR"},
  323. };
  324. static int uda1380_add_widgets(struct snd_soc_codec *codec)
  325. {
  326. snd_soc_dapm_new_controls(codec, uda1380_dapm_widgets,
  327. ARRAY_SIZE(uda1380_dapm_widgets));
  328. snd_soc_dapm_add_routes(codec, audio_map, ARRAY_SIZE(audio_map));
  329. snd_soc_dapm_new_widgets(codec);
  330. return 0;
  331. }
  332. static int uda1380_set_dai_fmt(struct snd_soc_dai *codec_dai,
  333. unsigned int fmt)
  334. {
  335. struct snd_soc_codec *codec = codec_dai->codec;
  336. int iface;
  337. /* set up DAI based upon fmt */
  338. iface = uda1380_read_reg_cache(codec, UDA1380_IFACE);
  339. iface &= ~(R01_SFORI_MASK | R01_SIM | R01_SFORO_MASK);
  340. /* FIXME: how to select I2S for DATAO and MSB for DATAI correctly? */
  341. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  342. case SND_SOC_DAIFMT_I2S:
  343. iface |= R01_SFORI_I2S | R01_SFORO_I2S;
  344. break;
  345. case SND_SOC_DAIFMT_LSB:
  346. iface |= R01_SFORI_LSB16 | R01_SFORO_I2S;
  347. break;
  348. case SND_SOC_DAIFMT_MSB:
  349. iface |= R01_SFORI_MSB | R01_SFORO_I2S;
  350. }
  351. if ((fmt & SND_SOC_DAIFMT_MASTER_MASK) == SND_SOC_DAIFMT_CBM_CFM)
  352. iface |= R01_SIM;
  353. uda1380_write(codec, UDA1380_IFACE, iface);
  354. return 0;
  355. }
  356. /*
  357. * Flush reg cache
  358. * We can only write the interpolator and decimator registers
  359. * when the DAI is being clocked by the CPU DAI. It's up to the
  360. * machine and cpu DAI driver to do this before we are called.
  361. */
  362. static int uda1380_pcm_prepare(struct snd_pcm_substream *substream)
  363. {
  364. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  365. struct snd_soc_device *socdev = rtd->socdev;
  366. struct snd_soc_codec *codec = socdev->codec;
  367. int reg, reg_start, reg_end, clk;
  368. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  369. reg_start = UDA1380_MVOL;
  370. reg_end = UDA1380_MIXER;
  371. } else {
  372. reg_start = UDA1380_DEC;
  373. reg_end = UDA1380_AGC;
  374. }
  375. /* FIXME disable DAC_CLK */
  376. clk = uda1380_read_reg_cache(codec, UDA1380_CLK);
  377. uda1380_write(codec, UDA1380_CLK, clk & ~R00_DAC_CLK);
  378. for (reg = reg_start; reg <= reg_end; reg++) {
  379. pr_debug("uda1380: flush reg %x val %x:", reg,
  380. uda1380_read_reg_cache(codec, reg));
  381. uda1380_write(codec, reg, uda1380_read_reg_cache(codec, reg));
  382. }
  383. /* FIXME enable DAC_CLK */
  384. uda1380_write(codec, UDA1380_CLK, clk | R00_DAC_CLK);
  385. return 0;
  386. }
  387. static int uda1380_pcm_hw_params(struct snd_pcm_substream *substream,
  388. struct snd_pcm_hw_params *params)
  389. {
  390. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  391. struct snd_soc_device *socdev = rtd->socdev;
  392. struct snd_soc_codec *codec = socdev->codec;
  393. u16 clk = uda1380_read_reg_cache(codec, UDA1380_CLK);
  394. /* set WSPLL power and divider if running from this clock */
  395. if (clk & R00_DAC_CLK) {
  396. int rate = params_rate(params);
  397. u16 pm = uda1380_read_reg_cache(codec, UDA1380_PM);
  398. clk &= ~0x3; /* clear SEL_LOOP_DIV */
  399. switch (rate) {
  400. case 6250 ... 12500:
  401. clk |= 0x0;
  402. break;
  403. case 12501 ... 25000:
  404. clk |= 0x1;
  405. break;
  406. case 25001 ... 50000:
  407. clk |= 0x2;
  408. break;
  409. case 50001 ... 100000:
  410. clk |= 0x3;
  411. break;
  412. }
  413. uda1380_write(codec, UDA1380_PM, R02_PON_PLL | pm);
  414. }
  415. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  416. clk |= R00_EN_DAC | R00_EN_INT;
  417. else
  418. clk |= R00_EN_ADC | R00_EN_DEC;
  419. uda1380_write(codec, UDA1380_CLK, clk);
  420. return 0;
  421. }
  422. static void uda1380_pcm_shutdown(struct snd_pcm_substream *substream)
  423. {
  424. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  425. struct snd_soc_device *socdev = rtd->socdev;
  426. struct snd_soc_codec *codec = socdev->codec;
  427. u16 clk = uda1380_read_reg_cache(codec, UDA1380_CLK);
  428. /* shut down WSPLL power if running from this clock */
  429. if (clk & R00_DAC_CLK) {
  430. u16 pm = uda1380_read_reg_cache(codec, UDA1380_PM);
  431. uda1380_write(codec, UDA1380_PM, ~R02_PON_PLL & pm);
  432. }
  433. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  434. clk &= ~(R00_EN_DAC | R00_EN_INT);
  435. else
  436. clk &= ~(R00_EN_ADC | R00_EN_DEC);
  437. uda1380_write(codec, UDA1380_CLK, clk);
  438. }
  439. static int uda1380_mute(struct snd_soc_dai *codec_dai, int mute)
  440. {
  441. struct snd_soc_codec *codec = codec_dai->codec;
  442. u16 mute_reg = uda1380_read_reg_cache(codec, UDA1380_DEEMP) & ~R13_MTM;
  443. /* FIXME: mute(codec,0) is called when the magician clock is already
  444. * set to WSPLL, but for some unknown reason writing to interpolator
  445. * registers works only when clocked by SYSCLK */
  446. u16 clk = uda1380_read_reg_cache(codec, UDA1380_CLK);
  447. uda1380_write(codec, UDA1380_CLK, ~R00_DAC_CLK & clk);
  448. if (mute)
  449. uda1380_write(codec, UDA1380_DEEMP, mute_reg | R13_MTM);
  450. else
  451. uda1380_write(codec, UDA1380_DEEMP, mute_reg);
  452. uda1380_write(codec, UDA1380_CLK, clk);
  453. return 0;
  454. }
  455. static int uda1380_set_bias_level(struct snd_soc_codec *codec,
  456. enum snd_soc_bias_level level)
  457. {
  458. int pm = uda1380_read_reg_cache(codec, UDA1380_PM);
  459. switch (level) {
  460. case SND_SOC_BIAS_ON:
  461. case SND_SOC_BIAS_PREPARE:
  462. uda1380_write(codec, UDA1380_PM, R02_PON_BIAS | pm);
  463. break;
  464. case SND_SOC_BIAS_STANDBY:
  465. uda1380_write(codec, UDA1380_PM, R02_PON_BIAS);
  466. break;
  467. case SND_SOC_BIAS_OFF:
  468. uda1380_write(codec, UDA1380_PM, 0x0);
  469. break;
  470. }
  471. codec->bias_level = level;
  472. return 0;
  473. }
  474. #define UDA1380_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |\
  475. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |\
  476. SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000)
  477. struct snd_soc_dai uda1380_dai[] = {
  478. {
  479. .name = "UDA1380",
  480. .playback = {
  481. .stream_name = "Playback",
  482. .channels_min = 1,
  483. .channels_max = 2,
  484. .rates = UDA1380_RATES,
  485. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  486. .capture = {
  487. .stream_name = "Capture",
  488. .channels_min = 1,
  489. .channels_max = 2,
  490. .rates = UDA1380_RATES,
  491. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  492. .ops = {
  493. .hw_params = uda1380_pcm_hw_params,
  494. .shutdown = uda1380_pcm_shutdown,
  495. .prepare = uda1380_pcm_prepare,
  496. },
  497. .dai_ops = {
  498. .digital_mute = uda1380_mute,
  499. .set_fmt = uda1380_set_dai_fmt,
  500. },
  501. },
  502. { /* playback only - dual interface */
  503. .name = "UDA1380",
  504. .playback = {
  505. .stream_name = "Playback",
  506. .channels_min = 1,
  507. .channels_max = 2,
  508. .rates = UDA1380_RATES,
  509. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  510. },
  511. .ops = {
  512. .hw_params = uda1380_pcm_hw_params,
  513. .shutdown = uda1380_pcm_shutdown,
  514. .prepare = uda1380_pcm_prepare,
  515. },
  516. .dai_ops = {
  517. .digital_mute = uda1380_mute,
  518. .set_fmt = uda1380_set_dai_fmt,
  519. },
  520. },
  521. { /* capture only - dual interface*/
  522. .name = "UDA1380",
  523. .capture = {
  524. .stream_name = "Capture",
  525. .channels_min = 1,
  526. .channels_max = 2,
  527. .rates = UDA1380_RATES,
  528. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  529. },
  530. .ops = {
  531. .hw_params = uda1380_pcm_hw_params,
  532. .shutdown = uda1380_pcm_shutdown,
  533. .prepare = uda1380_pcm_prepare,
  534. },
  535. .dai_ops = {
  536. .set_fmt = uda1380_set_dai_fmt,
  537. },
  538. },
  539. };
  540. EXPORT_SYMBOL_GPL(uda1380_dai);
  541. static int uda1380_suspend(struct platform_device *pdev, pm_message_t state)
  542. {
  543. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  544. struct snd_soc_codec *codec = socdev->codec;
  545. uda1380_set_bias_level(codec, SND_SOC_BIAS_OFF);
  546. return 0;
  547. }
  548. static int uda1380_resume(struct platform_device *pdev)
  549. {
  550. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  551. struct snd_soc_codec *codec = socdev->codec;
  552. int i;
  553. u8 data[2];
  554. u16 *cache = codec->reg_cache;
  555. /* Sync reg_cache with the hardware */
  556. for (i = 0; i < ARRAY_SIZE(uda1380_reg); i++) {
  557. data[0] = (i << 1) | ((cache[i] >> 8) & 0x0001);
  558. data[1] = cache[i] & 0x00ff;
  559. codec->hw_write(codec->control_data, data, 2);
  560. }
  561. uda1380_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  562. uda1380_set_bias_level(codec, codec->suspend_bias_level);
  563. return 0;
  564. }
  565. /*
  566. * initialise the UDA1380 driver
  567. * register mixer and dsp interfaces with the kernel
  568. */
  569. static int uda1380_init(struct snd_soc_device *socdev, int dac_clk)
  570. {
  571. struct snd_soc_codec *codec = socdev->codec;
  572. int ret = 0;
  573. codec->name = "UDA1380";
  574. codec->owner = THIS_MODULE;
  575. codec->read = uda1380_read_reg_cache;
  576. codec->write = uda1380_write;
  577. codec->set_bias_level = uda1380_set_bias_level;
  578. codec->dai = uda1380_dai;
  579. codec->num_dai = ARRAY_SIZE(uda1380_dai);
  580. codec->reg_cache = kmemdup(uda1380_reg, sizeof(uda1380_reg),
  581. GFP_KERNEL);
  582. if (codec->reg_cache == NULL)
  583. return -ENOMEM;
  584. codec->reg_cache_size = ARRAY_SIZE(uda1380_reg);
  585. codec->reg_cache_step = 1;
  586. uda1380_reset(codec);
  587. /* register pcms */
  588. ret = snd_soc_new_pcms(socdev, SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1);
  589. if (ret < 0) {
  590. pr_err("uda1380: failed to create pcms\n");
  591. goto pcm_err;
  592. }
  593. /* power on device */
  594. uda1380_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  595. /* set clock input */
  596. switch (dac_clk) {
  597. case UDA1380_DAC_CLK_SYSCLK:
  598. uda1380_write(codec, UDA1380_CLK, 0);
  599. break;
  600. case UDA1380_DAC_CLK_WSPLL:
  601. uda1380_write(codec, UDA1380_CLK, R00_DAC_CLK);
  602. break;
  603. }
  604. /* uda1380 init */
  605. uda1380_add_controls(codec);
  606. uda1380_add_widgets(codec);
  607. ret = snd_soc_register_card(socdev);
  608. if (ret < 0) {
  609. pr_err("uda1380: failed to register card\n");
  610. goto card_err;
  611. }
  612. return ret;
  613. card_err:
  614. snd_soc_free_pcms(socdev);
  615. snd_soc_dapm_free(socdev);
  616. pcm_err:
  617. kfree(codec->reg_cache);
  618. return ret;
  619. }
  620. static struct snd_soc_device *uda1380_socdev;
  621. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  622. #define I2C_DRIVERID_UDA1380 0xfefe /* liam - need a proper id */
  623. static unsigned short normal_i2c[] = { 0, I2C_CLIENT_END };
  624. /* Magic definition of all other variables and things */
  625. I2C_CLIENT_INSMOD;
  626. static struct i2c_driver uda1380_i2c_driver;
  627. static struct i2c_client client_template;
  628. /* If the i2c layer weren't so broken, we could pass this kind of data
  629. around */
  630. static int uda1380_codec_probe(struct i2c_adapter *adap, int addr, int kind)
  631. {
  632. struct snd_soc_device *socdev = uda1380_socdev;
  633. struct uda1380_setup_data *setup = socdev->codec_data;
  634. struct snd_soc_codec *codec = socdev->codec;
  635. struct i2c_client *i2c;
  636. int ret;
  637. if (addr != setup->i2c_address)
  638. return -ENODEV;
  639. client_template.adapter = adap;
  640. client_template.addr = addr;
  641. i2c = kmemdup(&client_template, sizeof(client_template), GFP_KERNEL);
  642. if (i2c == NULL) {
  643. kfree(codec);
  644. return -ENOMEM;
  645. }
  646. i2c_set_clientdata(i2c, codec);
  647. codec->control_data = i2c;
  648. ret = i2c_attach_client(i2c);
  649. if (ret < 0) {
  650. pr_err("uda1380: failed to attach codec at addr %x\n", addr);
  651. goto err;
  652. }
  653. ret = uda1380_init(socdev, setup->dac_clk);
  654. if (ret < 0) {
  655. pr_err("uda1380: failed to initialise UDA1380\n");
  656. goto err;
  657. }
  658. return ret;
  659. err:
  660. kfree(codec);
  661. kfree(i2c);
  662. return ret;
  663. }
  664. static int uda1380_i2c_detach(struct i2c_client *client)
  665. {
  666. struct snd_soc_codec *codec = i2c_get_clientdata(client);
  667. i2c_detach_client(client);
  668. kfree(codec->reg_cache);
  669. kfree(client);
  670. return 0;
  671. }
  672. static int uda1380_i2c_attach(struct i2c_adapter *adap)
  673. {
  674. return i2c_probe(adap, &addr_data, uda1380_codec_probe);
  675. }
  676. static struct i2c_driver uda1380_i2c_driver = {
  677. .driver = {
  678. .name = "UDA1380 I2C Codec",
  679. .owner = THIS_MODULE,
  680. },
  681. .id = I2C_DRIVERID_UDA1380,
  682. .attach_adapter = uda1380_i2c_attach,
  683. .detach_client = uda1380_i2c_detach,
  684. .command = NULL,
  685. };
  686. static struct i2c_client client_template = {
  687. .name = "UDA1380",
  688. .driver = &uda1380_i2c_driver,
  689. };
  690. #endif
  691. static int uda1380_probe(struct platform_device *pdev)
  692. {
  693. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  694. struct uda1380_setup_data *setup;
  695. struct snd_soc_codec *codec;
  696. int ret = 0;
  697. pr_info("UDA1380 Audio Codec %s", UDA1380_VERSION);
  698. setup = socdev->codec_data;
  699. codec = kzalloc(sizeof(struct snd_soc_codec), GFP_KERNEL);
  700. if (codec == NULL)
  701. return -ENOMEM;
  702. socdev->codec = codec;
  703. mutex_init(&codec->mutex);
  704. INIT_LIST_HEAD(&codec->dapm_widgets);
  705. INIT_LIST_HEAD(&codec->dapm_paths);
  706. uda1380_socdev = socdev;
  707. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  708. if (setup->i2c_address) {
  709. normal_i2c[0] = setup->i2c_address;
  710. codec->hw_write = (hw_write_t)i2c_master_send;
  711. ret = i2c_add_driver(&uda1380_i2c_driver);
  712. if (ret != 0)
  713. printk(KERN_ERR "can't add i2c driver");
  714. }
  715. #else
  716. /* Add other interfaces here */
  717. #endif
  718. return ret;
  719. }
  720. /* power down chip */
  721. static int uda1380_remove(struct platform_device *pdev)
  722. {
  723. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  724. struct snd_soc_codec *codec = socdev->codec;
  725. if (codec->control_data)
  726. uda1380_set_bias_level(codec, SND_SOC_BIAS_OFF);
  727. snd_soc_free_pcms(socdev);
  728. snd_soc_dapm_free(socdev);
  729. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  730. i2c_del_driver(&uda1380_i2c_driver);
  731. #endif
  732. kfree(codec);
  733. return 0;
  734. }
  735. struct snd_soc_codec_device soc_codec_dev_uda1380 = {
  736. .probe = uda1380_probe,
  737. .remove = uda1380_remove,
  738. .suspend = uda1380_suspend,
  739. .resume = uda1380_resume,
  740. };
  741. EXPORT_SYMBOL_GPL(soc_codec_dev_uda1380);
  742. MODULE_AUTHOR("Giorgio Padrin");
  743. MODULE_DESCRIPTION("Audio support for codec Philips UDA1380");
  744. MODULE_LICENSE("GPL");