maestro3.c 82 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769
  1. /*
  2. * Driver for ESS Maestro3/Allegro (ES1988) soundcards.
  3. * Copyright (c) 2000 by Zach Brown <zab@zabbo.net>
  4. * Takashi Iwai <tiwai@suse.de>
  5. *
  6. * Most of the hardware init stuffs are based on maestro3 driver for
  7. * OSS/Free by Zach Brown. Many thanks to Zach!
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  22. *
  23. *
  24. * ChangeLog:
  25. * Aug. 27, 2001
  26. * - Fixed deadlock on capture
  27. * - Added Canyon3D-2 support by Rob Riggs <rob@pangalactic.org>
  28. *
  29. */
  30. #define CARD_NAME "ESS Maestro3/Allegro/Canyon3D-2"
  31. #define DRIVER_NAME "Maestro3"
  32. #include <asm/io.h>
  33. #include <linux/delay.h>
  34. #include <linux/interrupt.h>
  35. #include <linux/init.h>
  36. #include <linux/pci.h>
  37. #include <linux/dma-mapping.h>
  38. #include <linux/slab.h>
  39. #include <linux/vmalloc.h>
  40. #include <linux/moduleparam.h>
  41. #include <linux/firmware.h>
  42. #include <sound/core.h>
  43. #include <sound/info.h>
  44. #include <sound/control.h>
  45. #include <sound/pcm.h>
  46. #include <sound/mpu401.h>
  47. #include <sound/ac97_codec.h>
  48. #include <sound/initval.h>
  49. #include <asm/byteorder.h>
  50. MODULE_AUTHOR("Zach Brown <zab@zabbo.net>, Takashi Iwai <tiwai@suse.de>");
  51. MODULE_DESCRIPTION("ESS Maestro3 PCI");
  52. MODULE_LICENSE("GPL");
  53. MODULE_SUPPORTED_DEVICE("{{ESS,Maestro3 PCI},"
  54. "{ESS,ES1988},"
  55. "{ESS,Allegro PCI},"
  56. "{ESS,Allegro-1 PCI},"
  57. "{ESS,Canyon3D-2/LE PCI}}");
  58. MODULE_FIRMWARE("ess/maestro3_assp_kernel.fw");
  59. MODULE_FIRMWARE("ess/maestro3_assp_minisrc.fw");
  60. static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX; /* Index 0-MAX */
  61. static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR; /* ID for this card */
  62. static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP; /* all enabled */
  63. static int external_amp[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS - 1)] = 1};
  64. static int amp_gpio[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS - 1)] = -1};
  65. module_param_array(index, int, NULL, 0444);
  66. MODULE_PARM_DESC(index, "Index value for " CARD_NAME " soundcard.");
  67. module_param_array(id, charp, NULL, 0444);
  68. MODULE_PARM_DESC(id, "ID string for " CARD_NAME " soundcard.");
  69. module_param_array(enable, bool, NULL, 0444);
  70. MODULE_PARM_DESC(enable, "Enable this soundcard.");
  71. module_param_array(external_amp, bool, NULL, 0444);
  72. MODULE_PARM_DESC(external_amp, "Enable external amp for " CARD_NAME " soundcard.");
  73. module_param_array(amp_gpio, int, NULL, 0444);
  74. MODULE_PARM_DESC(amp_gpio, "GPIO pin number for external amp. (default = -1)");
  75. #define MAX_PLAYBACKS 2
  76. #define MAX_CAPTURES 1
  77. #define NR_DSPS (MAX_PLAYBACKS + MAX_CAPTURES)
  78. /*
  79. * maestro3 registers
  80. */
  81. /* Allegro PCI configuration registers */
  82. #define PCI_LEGACY_AUDIO_CTRL 0x40
  83. #define SOUND_BLASTER_ENABLE 0x00000001
  84. #define FM_SYNTHESIS_ENABLE 0x00000002
  85. #define GAME_PORT_ENABLE 0x00000004
  86. #define MPU401_IO_ENABLE 0x00000008
  87. #define MPU401_IRQ_ENABLE 0x00000010
  88. #define ALIAS_10BIT_IO 0x00000020
  89. #define SB_DMA_MASK 0x000000C0
  90. #define SB_DMA_0 0x00000040
  91. #define SB_DMA_1 0x00000040
  92. #define SB_DMA_R 0x00000080
  93. #define SB_DMA_3 0x000000C0
  94. #define SB_IRQ_MASK 0x00000700
  95. #define SB_IRQ_5 0x00000000
  96. #define SB_IRQ_7 0x00000100
  97. #define SB_IRQ_9 0x00000200
  98. #define SB_IRQ_10 0x00000300
  99. #define MIDI_IRQ_MASK 0x00003800
  100. #define SERIAL_IRQ_ENABLE 0x00004000
  101. #define DISABLE_LEGACY 0x00008000
  102. #define PCI_ALLEGRO_CONFIG 0x50
  103. #define SB_ADDR_240 0x00000004
  104. #define MPU_ADDR_MASK 0x00000018
  105. #define MPU_ADDR_330 0x00000000
  106. #define MPU_ADDR_300 0x00000008
  107. #define MPU_ADDR_320 0x00000010
  108. #define MPU_ADDR_340 0x00000018
  109. #define USE_PCI_TIMING 0x00000040
  110. #define POSTED_WRITE_ENABLE 0x00000080
  111. #define DMA_POLICY_MASK 0x00000700
  112. #define DMA_DDMA 0x00000000
  113. #define DMA_TDMA 0x00000100
  114. #define DMA_PCPCI 0x00000200
  115. #define DMA_WBDMA16 0x00000400
  116. #define DMA_WBDMA4 0x00000500
  117. #define DMA_WBDMA2 0x00000600
  118. #define DMA_WBDMA1 0x00000700
  119. #define DMA_SAFE_GUARD 0x00000800
  120. #define HI_PERF_GP_ENABLE 0x00001000
  121. #define PIC_SNOOP_MODE_0 0x00002000
  122. #define PIC_SNOOP_MODE_1 0x00004000
  123. #define SOUNDBLASTER_IRQ_MASK 0x00008000
  124. #define RING_IN_ENABLE 0x00010000
  125. #define SPDIF_TEST_MODE 0x00020000
  126. #define CLK_MULT_MODE_SELECT_2 0x00040000
  127. #define EEPROM_WRITE_ENABLE 0x00080000
  128. #define CODEC_DIR_IN 0x00100000
  129. #define HV_BUTTON_FROM_GD 0x00200000
  130. #define REDUCED_DEBOUNCE 0x00400000
  131. #define HV_CTRL_ENABLE 0x00800000
  132. #define SPDIF_ENABLE 0x01000000
  133. #define CLK_DIV_SELECT 0x06000000
  134. #define CLK_DIV_BY_48 0x00000000
  135. #define CLK_DIV_BY_49 0x02000000
  136. #define CLK_DIV_BY_50 0x04000000
  137. #define CLK_DIV_RESERVED 0x06000000
  138. #define PM_CTRL_ENABLE 0x08000000
  139. #define CLK_MULT_MODE_SELECT 0x30000000
  140. #define CLK_MULT_MODE_SHIFT 28
  141. #define CLK_MULT_MODE_0 0x00000000
  142. #define CLK_MULT_MODE_1 0x10000000
  143. #define CLK_MULT_MODE_2 0x20000000
  144. #define CLK_MULT_MODE_3 0x30000000
  145. #define INT_CLK_SELECT 0x40000000
  146. #define INT_CLK_MULT_RESET 0x80000000
  147. /* M3 */
  148. #define INT_CLK_SRC_NOT_PCI 0x00100000
  149. #define INT_CLK_MULT_ENABLE 0x80000000
  150. #define PCI_ACPI_CONTROL 0x54
  151. #define PCI_ACPI_D0 0x00000000
  152. #define PCI_ACPI_D1 0xB4F70000
  153. #define PCI_ACPI_D2 0xB4F7B4F7
  154. #define PCI_USER_CONFIG 0x58
  155. #define EXT_PCI_MASTER_ENABLE 0x00000001
  156. #define SPDIF_OUT_SELECT 0x00000002
  157. #define TEST_PIN_DIR_CTRL 0x00000004
  158. #define AC97_CODEC_TEST 0x00000020
  159. #define TRI_STATE_BUFFER 0x00000080
  160. #define IN_CLK_12MHZ_SELECT 0x00000100
  161. #define MULTI_FUNC_DISABLE 0x00000200
  162. #define EXT_MASTER_PAIR_SEL 0x00000400
  163. #define PCI_MASTER_SUPPORT 0x00000800
  164. #define STOP_CLOCK_ENABLE 0x00001000
  165. #define EAPD_DRIVE_ENABLE 0x00002000
  166. #define REQ_TRI_STATE_ENABLE 0x00004000
  167. #define REQ_LOW_ENABLE 0x00008000
  168. #define MIDI_1_ENABLE 0x00010000
  169. #define MIDI_2_ENABLE 0x00020000
  170. #define SB_AUDIO_SYNC 0x00040000
  171. #define HV_CTRL_TEST 0x00100000
  172. #define SOUNDBLASTER_TEST 0x00400000
  173. #define PCI_USER_CONFIG_C 0x5C
  174. #define PCI_DDMA_CTRL 0x60
  175. #define DDMA_ENABLE 0x00000001
  176. /* Allegro registers */
  177. #define HOST_INT_CTRL 0x18
  178. #define SB_INT_ENABLE 0x0001
  179. #define MPU401_INT_ENABLE 0x0002
  180. #define ASSP_INT_ENABLE 0x0010
  181. #define RING_INT_ENABLE 0x0020
  182. #define HV_INT_ENABLE 0x0040
  183. #define CLKRUN_GEN_ENABLE 0x0100
  184. #define HV_CTRL_TO_PME 0x0400
  185. #define SOFTWARE_RESET_ENABLE 0x8000
  186. /*
  187. * should be using the above defines, probably.
  188. */
  189. #define REGB_ENABLE_RESET 0x01
  190. #define REGB_STOP_CLOCK 0x10
  191. #define HOST_INT_STATUS 0x1A
  192. #define SB_INT_PENDING 0x01
  193. #define MPU401_INT_PENDING 0x02
  194. #define ASSP_INT_PENDING 0x10
  195. #define RING_INT_PENDING 0x20
  196. #define HV_INT_PENDING 0x40
  197. #define HARDWARE_VOL_CTRL 0x1B
  198. #define SHADOW_MIX_REG_VOICE 0x1C
  199. #define HW_VOL_COUNTER_VOICE 0x1D
  200. #define SHADOW_MIX_REG_MASTER 0x1E
  201. #define HW_VOL_COUNTER_MASTER 0x1F
  202. #define CODEC_COMMAND 0x30
  203. #define CODEC_READ_B 0x80
  204. #define CODEC_STATUS 0x30
  205. #define CODEC_BUSY_B 0x01
  206. #define CODEC_DATA 0x32
  207. #define RING_BUS_CTRL_A 0x36
  208. #define RAC_PME_ENABLE 0x0100
  209. #define RAC_SDFS_ENABLE 0x0200
  210. #define LAC_PME_ENABLE 0x0400
  211. #define LAC_SDFS_ENABLE 0x0800
  212. #define SERIAL_AC_LINK_ENABLE 0x1000
  213. #define IO_SRAM_ENABLE 0x2000
  214. #define IIS_INPUT_ENABLE 0x8000
  215. #define RING_BUS_CTRL_B 0x38
  216. #define SECOND_CODEC_ID_MASK 0x0003
  217. #define SPDIF_FUNC_ENABLE 0x0010
  218. #define SECOND_AC_ENABLE 0x0020
  219. #define SB_MODULE_INTF_ENABLE 0x0040
  220. #define SSPE_ENABLE 0x0040
  221. #define M3I_DOCK_ENABLE 0x0080
  222. #define SDO_OUT_DEST_CTRL 0x3A
  223. #define COMMAND_ADDR_OUT 0x0003
  224. #define PCM_LR_OUT_LOCAL 0x0000
  225. #define PCM_LR_OUT_REMOTE 0x0004
  226. #define PCM_LR_OUT_MUTE 0x0008
  227. #define PCM_LR_OUT_BOTH 0x000C
  228. #define LINE1_DAC_OUT_LOCAL 0x0000
  229. #define LINE1_DAC_OUT_REMOTE 0x0010
  230. #define LINE1_DAC_OUT_MUTE 0x0020
  231. #define LINE1_DAC_OUT_BOTH 0x0030
  232. #define PCM_CLS_OUT_LOCAL 0x0000
  233. #define PCM_CLS_OUT_REMOTE 0x0040
  234. #define PCM_CLS_OUT_MUTE 0x0080
  235. #define PCM_CLS_OUT_BOTH 0x00C0
  236. #define PCM_RLF_OUT_LOCAL 0x0000
  237. #define PCM_RLF_OUT_REMOTE 0x0100
  238. #define PCM_RLF_OUT_MUTE 0x0200
  239. #define PCM_RLF_OUT_BOTH 0x0300
  240. #define LINE2_DAC_OUT_LOCAL 0x0000
  241. #define LINE2_DAC_OUT_REMOTE 0x0400
  242. #define LINE2_DAC_OUT_MUTE 0x0800
  243. #define LINE2_DAC_OUT_BOTH 0x0C00
  244. #define HANDSET_OUT_LOCAL 0x0000
  245. #define HANDSET_OUT_REMOTE 0x1000
  246. #define HANDSET_OUT_MUTE 0x2000
  247. #define HANDSET_OUT_BOTH 0x3000
  248. #define IO_CTRL_OUT_LOCAL 0x0000
  249. #define IO_CTRL_OUT_REMOTE 0x4000
  250. #define IO_CTRL_OUT_MUTE 0x8000
  251. #define IO_CTRL_OUT_BOTH 0xC000
  252. #define SDO_IN_DEST_CTRL 0x3C
  253. #define STATUS_ADDR_IN 0x0003
  254. #define PCM_LR_IN_LOCAL 0x0000
  255. #define PCM_LR_IN_REMOTE 0x0004
  256. #define PCM_LR_RESERVED 0x0008
  257. #define PCM_LR_IN_BOTH 0x000C
  258. #define LINE1_ADC_IN_LOCAL 0x0000
  259. #define LINE1_ADC_IN_REMOTE 0x0010
  260. #define LINE1_ADC_IN_MUTE 0x0020
  261. #define MIC_ADC_IN_LOCAL 0x0000
  262. #define MIC_ADC_IN_REMOTE 0x0040
  263. #define MIC_ADC_IN_MUTE 0x0080
  264. #define LINE2_DAC_IN_LOCAL 0x0000
  265. #define LINE2_DAC_IN_REMOTE 0x0400
  266. #define LINE2_DAC_IN_MUTE 0x0800
  267. #define HANDSET_IN_LOCAL 0x0000
  268. #define HANDSET_IN_REMOTE 0x1000
  269. #define HANDSET_IN_MUTE 0x2000
  270. #define IO_STATUS_IN_LOCAL 0x0000
  271. #define IO_STATUS_IN_REMOTE 0x4000
  272. #define SPDIF_IN_CTRL 0x3E
  273. #define SPDIF_IN_ENABLE 0x0001
  274. #define GPIO_DATA 0x60
  275. #define GPIO_DATA_MASK 0x0FFF
  276. #define GPIO_HV_STATUS 0x3000
  277. #define GPIO_PME_STATUS 0x4000
  278. #define GPIO_MASK 0x64
  279. #define GPIO_DIRECTION 0x68
  280. #define GPO_PRIMARY_AC97 0x0001
  281. #define GPI_LINEOUT_SENSE 0x0004
  282. #define GPO_SECONDARY_AC97 0x0008
  283. #define GPI_VOL_DOWN 0x0010
  284. #define GPI_VOL_UP 0x0020
  285. #define GPI_IIS_CLK 0x0040
  286. #define GPI_IIS_LRCLK 0x0080
  287. #define GPI_IIS_DATA 0x0100
  288. #define GPI_DOCKING_STATUS 0x0100
  289. #define GPI_HEADPHONE_SENSE 0x0200
  290. #define GPO_EXT_AMP_SHUTDOWN 0x1000
  291. #define GPO_EXT_AMP_M3 1 /* default m3 amp */
  292. #define GPO_EXT_AMP_ALLEGRO 8 /* default allegro amp */
  293. /* M3 */
  294. #define GPO_M3_EXT_AMP_SHUTDN 0x0002
  295. #define ASSP_INDEX_PORT 0x80
  296. #define ASSP_MEMORY_PORT 0x82
  297. #define ASSP_DATA_PORT 0x84
  298. #define MPU401_DATA_PORT 0x98
  299. #define MPU401_STATUS_PORT 0x99
  300. #define CLK_MULT_DATA_PORT 0x9C
  301. #define ASSP_CONTROL_A 0xA2
  302. #define ASSP_0_WS_ENABLE 0x01
  303. #define ASSP_CTRL_A_RESERVED1 0x02
  304. #define ASSP_CTRL_A_RESERVED2 0x04
  305. #define ASSP_CLK_49MHZ_SELECT 0x08
  306. #define FAST_PLU_ENABLE 0x10
  307. #define ASSP_CTRL_A_RESERVED3 0x20
  308. #define DSP_CLK_36MHZ_SELECT 0x40
  309. #define ASSP_CONTROL_B 0xA4
  310. #define RESET_ASSP 0x00
  311. #define RUN_ASSP 0x01
  312. #define ENABLE_ASSP_CLOCK 0x00
  313. #define STOP_ASSP_CLOCK 0x10
  314. #define RESET_TOGGLE 0x40
  315. #define ASSP_CONTROL_C 0xA6
  316. #define ASSP_HOST_INT_ENABLE 0x01
  317. #define FM_ADDR_REMAP_DISABLE 0x02
  318. #define HOST_WRITE_PORT_ENABLE 0x08
  319. #define ASSP_HOST_INT_STATUS 0xAC
  320. #define DSP2HOST_REQ_PIORECORD 0x01
  321. #define DSP2HOST_REQ_I2SRATE 0x02
  322. #define DSP2HOST_REQ_TIMER 0x04
  323. /* AC97 registers */
  324. /* XXX fix this crap up */
  325. /*#define AC97_RESET 0x00*/
  326. #define AC97_VOL_MUTE_B 0x8000
  327. #define AC97_VOL_M 0x1F
  328. #define AC97_LEFT_VOL_S 8
  329. #define AC97_MASTER_VOL 0x02
  330. #define AC97_LINE_LEVEL_VOL 0x04
  331. #define AC97_MASTER_MONO_VOL 0x06
  332. #define AC97_PC_BEEP_VOL 0x0A
  333. #define AC97_PC_BEEP_VOL_M 0x0F
  334. #define AC97_SROUND_MASTER_VOL 0x38
  335. #define AC97_PC_BEEP_VOL_S 1
  336. /*#define AC97_PHONE_VOL 0x0C
  337. #define AC97_MIC_VOL 0x0E*/
  338. #define AC97_MIC_20DB_ENABLE 0x40
  339. /*#define AC97_LINEIN_VOL 0x10
  340. #define AC97_CD_VOL 0x12
  341. #define AC97_VIDEO_VOL 0x14
  342. #define AC97_AUX_VOL 0x16*/
  343. #define AC97_PCM_OUT_VOL 0x18
  344. /*#define AC97_RECORD_SELECT 0x1A*/
  345. #define AC97_RECORD_MIC 0x00
  346. #define AC97_RECORD_CD 0x01
  347. #define AC97_RECORD_VIDEO 0x02
  348. #define AC97_RECORD_AUX 0x03
  349. #define AC97_RECORD_MONO_MUX 0x02
  350. #define AC97_RECORD_DIGITAL 0x03
  351. #define AC97_RECORD_LINE 0x04
  352. #define AC97_RECORD_STEREO 0x05
  353. #define AC97_RECORD_MONO 0x06
  354. #define AC97_RECORD_PHONE 0x07
  355. /*#define AC97_RECORD_GAIN 0x1C*/
  356. #define AC97_RECORD_VOL_M 0x0F
  357. /*#define AC97_GENERAL_PURPOSE 0x20*/
  358. #define AC97_POWER_DOWN_CTRL 0x26
  359. #define AC97_ADC_READY 0x0001
  360. #define AC97_DAC_READY 0x0002
  361. #define AC97_ANALOG_READY 0x0004
  362. #define AC97_VREF_ON 0x0008
  363. #define AC97_PR0 0x0100
  364. #define AC97_PR1 0x0200
  365. #define AC97_PR2 0x0400
  366. #define AC97_PR3 0x0800
  367. #define AC97_PR4 0x1000
  368. #define AC97_RESERVED1 0x28
  369. #define AC97_VENDOR_TEST 0x5A
  370. #define AC97_CLOCK_DELAY 0x5C
  371. #define AC97_LINEOUT_MUX_SEL 0x0001
  372. #define AC97_MONO_MUX_SEL 0x0002
  373. #define AC97_CLOCK_DELAY_SEL 0x1F
  374. #define AC97_DAC_CDS_SHIFT 6
  375. #define AC97_ADC_CDS_SHIFT 11
  376. #define AC97_MULTI_CHANNEL_SEL 0x74
  377. /*#define AC97_VENDOR_ID1 0x7C
  378. #define AC97_VENDOR_ID2 0x7E*/
  379. /*
  380. * ASSP control regs
  381. */
  382. #define DSP_PORT_TIMER_COUNT 0x06
  383. #define DSP_PORT_MEMORY_INDEX 0x80
  384. #define DSP_PORT_MEMORY_TYPE 0x82
  385. #define MEMTYPE_INTERNAL_CODE 0x0002
  386. #define MEMTYPE_INTERNAL_DATA 0x0003
  387. #define MEMTYPE_MASK 0x0003
  388. #define DSP_PORT_MEMORY_DATA 0x84
  389. #define DSP_PORT_CONTROL_REG_A 0xA2
  390. #define DSP_PORT_CONTROL_REG_B 0xA4
  391. #define DSP_PORT_CONTROL_REG_C 0xA6
  392. #define REV_A_CODE_MEMORY_BEGIN 0x0000
  393. #define REV_A_CODE_MEMORY_END 0x0FFF
  394. #define REV_A_CODE_MEMORY_UNIT_LENGTH 0x0040
  395. #define REV_A_CODE_MEMORY_LENGTH (REV_A_CODE_MEMORY_END - REV_A_CODE_MEMORY_BEGIN + 1)
  396. #define REV_B_CODE_MEMORY_BEGIN 0x0000
  397. #define REV_B_CODE_MEMORY_END 0x0BFF
  398. #define REV_B_CODE_MEMORY_UNIT_LENGTH 0x0040
  399. #define REV_B_CODE_MEMORY_LENGTH (REV_B_CODE_MEMORY_END - REV_B_CODE_MEMORY_BEGIN + 1)
  400. #define REV_A_DATA_MEMORY_BEGIN 0x1000
  401. #define REV_A_DATA_MEMORY_END 0x2FFF
  402. #define REV_A_DATA_MEMORY_UNIT_LENGTH 0x0080
  403. #define REV_A_DATA_MEMORY_LENGTH (REV_A_DATA_MEMORY_END - REV_A_DATA_MEMORY_BEGIN + 1)
  404. #define REV_B_DATA_MEMORY_BEGIN 0x1000
  405. #define REV_B_DATA_MEMORY_END 0x2BFF
  406. #define REV_B_DATA_MEMORY_UNIT_LENGTH 0x0080
  407. #define REV_B_DATA_MEMORY_LENGTH (REV_B_DATA_MEMORY_END - REV_B_DATA_MEMORY_BEGIN + 1)
  408. #define NUM_UNITS_KERNEL_CODE 16
  409. #define NUM_UNITS_KERNEL_DATA 2
  410. #define NUM_UNITS_KERNEL_CODE_WITH_HSP 16
  411. #define NUM_UNITS_KERNEL_DATA_WITH_HSP 5
  412. /*
  413. * Kernel data layout
  414. */
  415. #define DP_SHIFT_COUNT 7
  416. #define KDATA_BASE_ADDR 0x1000
  417. #define KDATA_BASE_ADDR2 0x1080
  418. #define KDATA_TASK0 (KDATA_BASE_ADDR + 0x0000)
  419. #define KDATA_TASK1 (KDATA_BASE_ADDR + 0x0001)
  420. #define KDATA_TASK2 (KDATA_BASE_ADDR + 0x0002)
  421. #define KDATA_TASK3 (KDATA_BASE_ADDR + 0x0003)
  422. #define KDATA_TASK4 (KDATA_BASE_ADDR + 0x0004)
  423. #define KDATA_TASK5 (KDATA_BASE_ADDR + 0x0005)
  424. #define KDATA_TASK6 (KDATA_BASE_ADDR + 0x0006)
  425. #define KDATA_TASK7 (KDATA_BASE_ADDR + 0x0007)
  426. #define KDATA_TASK_ENDMARK (KDATA_BASE_ADDR + 0x0008)
  427. #define KDATA_CURRENT_TASK (KDATA_BASE_ADDR + 0x0009)
  428. #define KDATA_TASK_SWITCH (KDATA_BASE_ADDR + 0x000A)
  429. #define KDATA_INSTANCE0_POS3D (KDATA_BASE_ADDR + 0x000B)
  430. #define KDATA_INSTANCE1_POS3D (KDATA_BASE_ADDR + 0x000C)
  431. #define KDATA_INSTANCE2_POS3D (KDATA_BASE_ADDR + 0x000D)
  432. #define KDATA_INSTANCE3_POS3D (KDATA_BASE_ADDR + 0x000E)
  433. #define KDATA_INSTANCE4_POS3D (KDATA_BASE_ADDR + 0x000F)
  434. #define KDATA_INSTANCE5_POS3D (KDATA_BASE_ADDR + 0x0010)
  435. #define KDATA_INSTANCE6_POS3D (KDATA_BASE_ADDR + 0x0011)
  436. #define KDATA_INSTANCE7_POS3D (KDATA_BASE_ADDR + 0x0012)
  437. #define KDATA_INSTANCE8_POS3D (KDATA_BASE_ADDR + 0x0013)
  438. #define KDATA_INSTANCE_POS3D_ENDMARK (KDATA_BASE_ADDR + 0x0014)
  439. #define KDATA_INSTANCE0_SPKVIRT (KDATA_BASE_ADDR + 0x0015)
  440. #define KDATA_INSTANCE_SPKVIRT_ENDMARK (KDATA_BASE_ADDR + 0x0016)
  441. #define KDATA_INSTANCE0_SPDIF (KDATA_BASE_ADDR + 0x0017)
  442. #define KDATA_INSTANCE_SPDIF_ENDMARK (KDATA_BASE_ADDR + 0x0018)
  443. #define KDATA_INSTANCE0_MODEM (KDATA_BASE_ADDR + 0x0019)
  444. #define KDATA_INSTANCE_MODEM_ENDMARK (KDATA_BASE_ADDR + 0x001A)
  445. #define KDATA_INSTANCE0_SRC (KDATA_BASE_ADDR + 0x001B)
  446. #define KDATA_INSTANCE1_SRC (KDATA_BASE_ADDR + 0x001C)
  447. #define KDATA_INSTANCE_SRC_ENDMARK (KDATA_BASE_ADDR + 0x001D)
  448. #define KDATA_INSTANCE0_MINISRC (KDATA_BASE_ADDR + 0x001E)
  449. #define KDATA_INSTANCE1_MINISRC (KDATA_BASE_ADDR + 0x001F)
  450. #define KDATA_INSTANCE2_MINISRC (KDATA_BASE_ADDR + 0x0020)
  451. #define KDATA_INSTANCE3_MINISRC (KDATA_BASE_ADDR + 0x0021)
  452. #define KDATA_INSTANCE_MINISRC_ENDMARK (KDATA_BASE_ADDR + 0x0022)
  453. #define KDATA_INSTANCE0_CPYTHRU (KDATA_BASE_ADDR + 0x0023)
  454. #define KDATA_INSTANCE1_CPYTHRU (KDATA_BASE_ADDR + 0x0024)
  455. #define KDATA_INSTANCE_CPYTHRU_ENDMARK (KDATA_BASE_ADDR + 0x0025)
  456. #define KDATA_CURRENT_DMA (KDATA_BASE_ADDR + 0x0026)
  457. #define KDATA_DMA_SWITCH (KDATA_BASE_ADDR + 0x0027)
  458. #define KDATA_DMA_ACTIVE (KDATA_BASE_ADDR + 0x0028)
  459. #define KDATA_DMA_XFER0 (KDATA_BASE_ADDR + 0x0029)
  460. #define KDATA_DMA_XFER1 (KDATA_BASE_ADDR + 0x002A)
  461. #define KDATA_DMA_XFER2 (KDATA_BASE_ADDR + 0x002B)
  462. #define KDATA_DMA_XFER3 (KDATA_BASE_ADDR + 0x002C)
  463. #define KDATA_DMA_XFER4 (KDATA_BASE_ADDR + 0x002D)
  464. #define KDATA_DMA_XFER5 (KDATA_BASE_ADDR + 0x002E)
  465. #define KDATA_DMA_XFER6 (KDATA_BASE_ADDR + 0x002F)
  466. #define KDATA_DMA_XFER7 (KDATA_BASE_ADDR + 0x0030)
  467. #define KDATA_DMA_XFER8 (KDATA_BASE_ADDR + 0x0031)
  468. #define KDATA_DMA_XFER_ENDMARK (KDATA_BASE_ADDR + 0x0032)
  469. #define KDATA_I2S_SAMPLE_COUNT (KDATA_BASE_ADDR + 0x0033)
  470. #define KDATA_I2S_INT_METER (KDATA_BASE_ADDR + 0x0034)
  471. #define KDATA_I2S_ACTIVE (KDATA_BASE_ADDR + 0x0035)
  472. #define KDATA_TIMER_COUNT_RELOAD (KDATA_BASE_ADDR + 0x0036)
  473. #define KDATA_TIMER_COUNT_CURRENT (KDATA_BASE_ADDR + 0x0037)
  474. #define KDATA_HALT_SYNCH_CLIENT (KDATA_BASE_ADDR + 0x0038)
  475. #define KDATA_HALT_SYNCH_DMA (KDATA_BASE_ADDR + 0x0039)
  476. #define KDATA_HALT_ACKNOWLEDGE (KDATA_BASE_ADDR + 0x003A)
  477. #define KDATA_ADC1_XFER0 (KDATA_BASE_ADDR + 0x003B)
  478. #define KDATA_ADC1_XFER_ENDMARK (KDATA_BASE_ADDR + 0x003C)
  479. #define KDATA_ADC1_LEFT_VOLUME (KDATA_BASE_ADDR + 0x003D)
  480. #define KDATA_ADC1_RIGHT_VOLUME (KDATA_BASE_ADDR + 0x003E)
  481. #define KDATA_ADC1_LEFT_SUR_VOL (KDATA_BASE_ADDR + 0x003F)
  482. #define KDATA_ADC1_RIGHT_SUR_VOL (KDATA_BASE_ADDR + 0x0040)
  483. #define KDATA_ADC2_XFER0 (KDATA_BASE_ADDR + 0x0041)
  484. #define KDATA_ADC2_XFER_ENDMARK (KDATA_BASE_ADDR + 0x0042)
  485. #define KDATA_ADC2_LEFT_VOLUME (KDATA_BASE_ADDR + 0x0043)
  486. #define KDATA_ADC2_RIGHT_VOLUME (KDATA_BASE_ADDR + 0x0044)
  487. #define KDATA_ADC2_LEFT_SUR_VOL (KDATA_BASE_ADDR + 0x0045)
  488. #define KDATA_ADC2_RIGHT_SUR_VOL (KDATA_BASE_ADDR + 0x0046)
  489. #define KDATA_CD_XFER0 (KDATA_BASE_ADDR + 0x0047)
  490. #define KDATA_CD_XFER_ENDMARK (KDATA_BASE_ADDR + 0x0048)
  491. #define KDATA_CD_LEFT_VOLUME (KDATA_BASE_ADDR + 0x0049)
  492. #define KDATA_CD_RIGHT_VOLUME (KDATA_BASE_ADDR + 0x004A)
  493. #define KDATA_CD_LEFT_SUR_VOL (KDATA_BASE_ADDR + 0x004B)
  494. #define KDATA_CD_RIGHT_SUR_VOL (KDATA_BASE_ADDR + 0x004C)
  495. #define KDATA_MIC_XFER0 (KDATA_BASE_ADDR + 0x004D)
  496. #define KDATA_MIC_XFER_ENDMARK (KDATA_BASE_ADDR + 0x004E)
  497. #define KDATA_MIC_VOLUME (KDATA_BASE_ADDR + 0x004F)
  498. #define KDATA_MIC_SUR_VOL (KDATA_BASE_ADDR + 0x0050)
  499. #define KDATA_I2S_XFER0 (KDATA_BASE_ADDR + 0x0051)
  500. #define KDATA_I2S_XFER_ENDMARK (KDATA_BASE_ADDR + 0x0052)
  501. #define KDATA_CHI_XFER0 (KDATA_BASE_ADDR + 0x0053)
  502. #define KDATA_CHI_XFER_ENDMARK (KDATA_BASE_ADDR + 0x0054)
  503. #define KDATA_SPDIF_XFER (KDATA_BASE_ADDR + 0x0055)
  504. #define KDATA_SPDIF_CURRENT_FRAME (KDATA_BASE_ADDR + 0x0056)
  505. #define KDATA_SPDIF_FRAME0 (KDATA_BASE_ADDR + 0x0057)
  506. #define KDATA_SPDIF_FRAME1 (KDATA_BASE_ADDR + 0x0058)
  507. #define KDATA_SPDIF_FRAME2 (KDATA_BASE_ADDR + 0x0059)
  508. #define KDATA_SPDIF_REQUEST (KDATA_BASE_ADDR + 0x005A)
  509. #define KDATA_SPDIF_TEMP (KDATA_BASE_ADDR + 0x005B)
  510. #define KDATA_SPDIFIN_XFER0 (KDATA_BASE_ADDR + 0x005C)
  511. #define KDATA_SPDIFIN_XFER_ENDMARK (KDATA_BASE_ADDR + 0x005D)
  512. #define KDATA_SPDIFIN_INT_METER (KDATA_BASE_ADDR + 0x005E)
  513. #define KDATA_DSP_RESET_COUNT (KDATA_BASE_ADDR + 0x005F)
  514. #define KDATA_DEBUG_OUTPUT (KDATA_BASE_ADDR + 0x0060)
  515. #define KDATA_KERNEL_ISR_LIST (KDATA_BASE_ADDR + 0x0061)
  516. #define KDATA_KERNEL_ISR_CBSR1 (KDATA_BASE_ADDR + 0x0062)
  517. #define KDATA_KERNEL_ISR_CBER1 (KDATA_BASE_ADDR + 0x0063)
  518. #define KDATA_KERNEL_ISR_CBCR (KDATA_BASE_ADDR + 0x0064)
  519. #define KDATA_KERNEL_ISR_AR0 (KDATA_BASE_ADDR + 0x0065)
  520. #define KDATA_KERNEL_ISR_AR1 (KDATA_BASE_ADDR + 0x0066)
  521. #define KDATA_KERNEL_ISR_AR2 (KDATA_BASE_ADDR + 0x0067)
  522. #define KDATA_KERNEL_ISR_AR3 (KDATA_BASE_ADDR + 0x0068)
  523. #define KDATA_KERNEL_ISR_AR4 (KDATA_BASE_ADDR + 0x0069)
  524. #define KDATA_KERNEL_ISR_AR5 (KDATA_BASE_ADDR + 0x006A)
  525. #define KDATA_KERNEL_ISR_BRCR (KDATA_BASE_ADDR + 0x006B)
  526. #define KDATA_KERNEL_ISR_PASR (KDATA_BASE_ADDR + 0x006C)
  527. #define KDATA_KERNEL_ISR_PAER (KDATA_BASE_ADDR + 0x006D)
  528. #define KDATA_CLIENT_SCRATCH0 (KDATA_BASE_ADDR + 0x006E)
  529. #define KDATA_CLIENT_SCRATCH1 (KDATA_BASE_ADDR + 0x006F)
  530. #define KDATA_KERNEL_SCRATCH (KDATA_BASE_ADDR + 0x0070)
  531. #define KDATA_KERNEL_ISR_SCRATCH (KDATA_BASE_ADDR + 0x0071)
  532. #define KDATA_OUEUE_LEFT (KDATA_BASE_ADDR + 0x0072)
  533. #define KDATA_QUEUE_RIGHT (KDATA_BASE_ADDR + 0x0073)
  534. #define KDATA_ADC1_REQUEST (KDATA_BASE_ADDR + 0x0074)
  535. #define KDATA_ADC2_REQUEST (KDATA_BASE_ADDR + 0x0075)
  536. #define KDATA_CD_REQUEST (KDATA_BASE_ADDR + 0x0076)
  537. #define KDATA_MIC_REQUEST (KDATA_BASE_ADDR + 0x0077)
  538. #define KDATA_ADC1_MIXER_REQUEST (KDATA_BASE_ADDR + 0x0078)
  539. #define KDATA_ADC2_MIXER_REQUEST (KDATA_BASE_ADDR + 0x0079)
  540. #define KDATA_CD_MIXER_REQUEST (KDATA_BASE_ADDR + 0x007A)
  541. #define KDATA_MIC_MIXER_REQUEST (KDATA_BASE_ADDR + 0x007B)
  542. #define KDATA_MIC_SYNC_COUNTER (KDATA_BASE_ADDR + 0x007C)
  543. /*
  544. * second 'segment' (?) reserved for mixer
  545. * buffers..
  546. */
  547. #define KDATA_MIXER_WORD0 (KDATA_BASE_ADDR2 + 0x0000)
  548. #define KDATA_MIXER_WORD1 (KDATA_BASE_ADDR2 + 0x0001)
  549. #define KDATA_MIXER_WORD2 (KDATA_BASE_ADDR2 + 0x0002)
  550. #define KDATA_MIXER_WORD3 (KDATA_BASE_ADDR2 + 0x0003)
  551. #define KDATA_MIXER_WORD4 (KDATA_BASE_ADDR2 + 0x0004)
  552. #define KDATA_MIXER_WORD5 (KDATA_BASE_ADDR2 + 0x0005)
  553. #define KDATA_MIXER_WORD6 (KDATA_BASE_ADDR2 + 0x0006)
  554. #define KDATA_MIXER_WORD7 (KDATA_BASE_ADDR2 + 0x0007)
  555. #define KDATA_MIXER_WORD8 (KDATA_BASE_ADDR2 + 0x0008)
  556. #define KDATA_MIXER_WORD9 (KDATA_BASE_ADDR2 + 0x0009)
  557. #define KDATA_MIXER_WORDA (KDATA_BASE_ADDR2 + 0x000A)
  558. #define KDATA_MIXER_WORDB (KDATA_BASE_ADDR2 + 0x000B)
  559. #define KDATA_MIXER_WORDC (KDATA_BASE_ADDR2 + 0x000C)
  560. #define KDATA_MIXER_WORDD (KDATA_BASE_ADDR2 + 0x000D)
  561. #define KDATA_MIXER_WORDE (KDATA_BASE_ADDR2 + 0x000E)
  562. #define KDATA_MIXER_WORDF (KDATA_BASE_ADDR2 + 0x000F)
  563. #define KDATA_MIXER_XFER0 (KDATA_BASE_ADDR2 + 0x0010)
  564. #define KDATA_MIXER_XFER1 (KDATA_BASE_ADDR2 + 0x0011)
  565. #define KDATA_MIXER_XFER2 (KDATA_BASE_ADDR2 + 0x0012)
  566. #define KDATA_MIXER_XFER3 (KDATA_BASE_ADDR2 + 0x0013)
  567. #define KDATA_MIXER_XFER4 (KDATA_BASE_ADDR2 + 0x0014)
  568. #define KDATA_MIXER_XFER5 (KDATA_BASE_ADDR2 + 0x0015)
  569. #define KDATA_MIXER_XFER6 (KDATA_BASE_ADDR2 + 0x0016)
  570. #define KDATA_MIXER_XFER7 (KDATA_BASE_ADDR2 + 0x0017)
  571. #define KDATA_MIXER_XFER8 (KDATA_BASE_ADDR2 + 0x0018)
  572. #define KDATA_MIXER_XFER9 (KDATA_BASE_ADDR2 + 0x0019)
  573. #define KDATA_MIXER_XFER_ENDMARK (KDATA_BASE_ADDR2 + 0x001A)
  574. #define KDATA_MIXER_TASK_NUMBER (KDATA_BASE_ADDR2 + 0x001B)
  575. #define KDATA_CURRENT_MIXER (KDATA_BASE_ADDR2 + 0x001C)
  576. #define KDATA_MIXER_ACTIVE (KDATA_BASE_ADDR2 + 0x001D)
  577. #define KDATA_MIXER_BANK_STATUS (KDATA_BASE_ADDR2 + 0x001E)
  578. #define KDATA_DAC_LEFT_VOLUME (KDATA_BASE_ADDR2 + 0x001F)
  579. #define KDATA_DAC_RIGHT_VOLUME (KDATA_BASE_ADDR2 + 0x0020)
  580. #define MAX_INSTANCE_MINISRC (KDATA_INSTANCE_MINISRC_ENDMARK - KDATA_INSTANCE0_MINISRC)
  581. #define MAX_VIRTUAL_DMA_CHANNELS (KDATA_DMA_XFER_ENDMARK - KDATA_DMA_XFER0)
  582. #define MAX_VIRTUAL_MIXER_CHANNELS (KDATA_MIXER_XFER_ENDMARK - KDATA_MIXER_XFER0)
  583. #define MAX_VIRTUAL_ADC1_CHANNELS (KDATA_ADC1_XFER_ENDMARK - KDATA_ADC1_XFER0)
  584. /*
  585. * client data area offsets
  586. */
  587. #define CDATA_INSTANCE_READY 0x00
  588. #define CDATA_HOST_SRC_ADDRL 0x01
  589. #define CDATA_HOST_SRC_ADDRH 0x02
  590. #define CDATA_HOST_SRC_END_PLUS_1L 0x03
  591. #define CDATA_HOST_SRC_END_PLUS_1H 0x04
  592. #define CDATA_HOST_SRC_CURRENTL 0x05
  593. #define CDATA_HOST_SRC_CURRENTH 0x06
  594. #define CDATA_IN_BUF_CONNECT 0x07
  595. #define CDATA_OUT_BUF_CONNECT 0x08
  596. #define CDATA_IN_BUF_BEGIN 0x09
  597. #define CDATA_IN_BUF_END_PLUS_1 0x0A
  598. #define CDATA_IN_BUF_HEAD 0x0B
  599. #define CDATA_IN_BUF_TAIL 0x0C
  600. #define CDATA_OUT_BUF_BEGIN 0x0D
  601. #define CDATA_OUT_BUF_END_PLUS_1 0x0E
  602. #define CDATA_OUT_BUF_HEAD 0x0F
  603. #define CDATA_OUT_BUF_TAIL 0x10
  604. #define CDATA_DMA_CONTROL 0x11
  605. #define CDATA_RESERVED 0x12
  606. #define CDATA_FREQUENCY 0x13
  607. #define CDATA_LEFT_VOLUME 0x14
  608. #define CDATA_RIGHT_VOLUME 0x15
  609. #define CDATA_LEFT_SUR_VOL 0x16
  610. #define CDATA_RIGHT_SUR_VOL 0x17
  611. #define CDATA_HEADER_LEN 0x18
  612. #define SRC3_DIRECTION_OFFSET CDATA_HEADER_LEN
  613. #define SRC3_MODE_OFFSET (CDATA_HEADER_LEN + 1)
  614. #define SRC3_WORD_LENGTH_OFFSET (CDATA_HEADER_LEN + 2)
  615. #define SRC3_PARAMETER_OFFSET (CDATA_HEADER_LEN + 3)
  616. #define SRC3_COEFF_ADDR_OFFSET (CDATA_HEADER_LEN + 8)
  617. #define SRC3_FILTAP_ADDR_OFFSET (CDATA_HEADER_LEN + 10)
  618. #define SRC3_TEMP_INBUF_ADDR_OFFSET (CDATA_HEADER_LEN + 16)
  619. #define SRC3_TEMP_OUTBUF_ADDR_OFFSET (CDATA_HEADER_LEN + 17)
  620. #define MINISRC_IN_BUFFER_SIZE ( 0x50 * 2 )
  621. #define MINISRC_OUT_BUFFER_SIZE ( 0x50 * 2 * 2)
  622. #define MINISRC_TMP_BUFFER_SIZE ( 112 + ( MINISRC_BIQUAD_STAGE * 3 + 4 ) * 2 * 2 )
  623. #define MINISRC_BIQUAD_STAGE 2
  624. #define MINISRC_COEF_LOC 0x175
  625. #define DMACONTROL_BLOCK_MASK 0x000F
  626. #define DMAC_BLOCK0_SELECTOR 0x0000
  627. #define DMAC_BLOCK1_SELECTOR 0x0001
  628. #define DMAC_BLOCK2_SELECTOR 0x0002
  629. #define DMAC_BLOCK3_SELECTOR 0x0003
  630. #define DMAC_BLOCK4_SELECTOR 0x0004
  631. #define DMAC_BLOCK5_SELECTOR 0x0005
  632. #define DMAC_BLOCK6_SELECTOR 0x0006
  633. #define DMAC_BLOCK7_SELECTOR 0x0007
  634. #define DMAC_BLOCK8_SELECTOR 0x0008
  635. #define DMAC_BLOCK9_SELECTOR 0x0009
  636. #define DMAC_BLOCKA_SELECTOR 0x000A
  637. #define DMAC_BLOCKB_SELECTOR 0x000B
  638. #define DMAC_BLOCKC_SELECTOR 0x000C
  639. #define DMAC_BLOCKD_SELECTOR 0x000D
  640. #define DMAC_BLOCKE_SELECTOR 0x000E
  641. #define DMAC_BLOCKF_SELECTOR 0x000F
  642. #define DMACONTROL_PAGE_MASK 0x00F0
  643. #define DMAC_PAGE0_SELECTOR 0x0030
  644. #define DMAC_PAGE1_SELECTOR 0x0020
  645. #define DMAC_PAGE2_SELECTOR 0x0010
  646. #define DMAC_PAGE3_SELECTOR 0x0000
  647. #define DMACONTROL_AUTOREPEAT 0x1000
  648. #define DMACONTROL_STOPPED 0x2000
  649. #define DMACONTROL_DIRECTION 0x0100
  650. /*
  651. * an arbitrary volume we set the internal
  652. * volume settings to so that the ac97 volume
  653. * range is a little less insane. 0x7fff is
  654. * max.
  655. */
  656. #define ARB_VOLUME ( 0x6800 )
  657. /*
  658. */
  659. struct m3_list {
  660. int curlen;
  661. int mem_addr;
  662. int max;
  663. };
  664. struct m3_dma {
  665. int number;
  666. struct snd_pcm_substream *substream;
  667. struct assp_instance {
  668. unsigned short code, data;
  669. } inst;
  670. int running;
  671. int opened;
  672. unsigned long buffer_addr;
  673. int dma_size;
  674. int period_size;
  675. unsigned int hwptr;
  676. int count;
  677. int index[3];
  678. struct m3_list *index_list[3];
  679. int in_lists;
  680. struct list_head list;
  681. };
  682. struct snd_m3 {
  683. struct snd_card *card;
  684. unsigned long iobase;
  685. int irq;
  686. unsigned int allegro_flag : 1;
  687. struct snd_ac97 *ac97;
  688. struct snd_pcm *pcm;
  689. struct pci_dev *pci;
  690. int dacs_active;
  691. int timer_users;
  692. struct m3_list msrc_list;
  693. struct m3_list mixer_list;
  694. struct m3_list adc1_list;
  695. struct m3_list dma_list;
  696. /* for storing reset state..*/
  697. u8 reset_state;
  698. int external_amp;
  699. int amp_gpio; /* gpio pin # for external amp, -1 = default */
  700. unsigned int hv_config; /* hardware-volume config bits */
  701. unsigned irda_workaround :1; /* avoid to touch 0x10 on GPIO_DIRECTION
  702. (e.g. for IrDA on Dell Inspirons) */
  703. unsigned is_omnibook :1; /* Do HP OmniBook GPIO magic? */
  704. /* midi */
  705. struct snd_rawmidi *rmidi;
  706. /* pcm streams */
  707. int num_substreams;
  708. struct m3_dma *substreams;
  709. spinlock_t reg_lock;
  710. spinlock_t ac97_lock;
  711. struct snd_kcontrol *master_switch;
  712. struct snd_kcontrol *master_volume;
  713. struct tasklet_struct hwvol_tq;
  714. #ifdef CONFIG_PM
  715. u16 *suspend_mem;
  716. #endif
  717. const struct firmware *assp_kernel_image;
  718. const struct firmware *assp_minisrc_image;
  719. };
  720. /*
  721. * pci ids
  722. */
  723. static struct pci_device_id snd_m3_ids[] = {
  724. {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_ALLEGRO_1, PCI_ANY_ID, PCI_ANY_ID,
  725. PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
  726. {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_ALLEGRO, PCI_ANY_ID, PCI_ANY_ID,
  727. PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
  728. {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_CANYON3D_2LE, PCI_ANY_ID, PCI_ANY_ID,
  729. PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
  730. {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_CANYON3D_2, PCI_ANY_ID, PCI_ANY_ID,
  731. PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
  732. {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_MAESTRO3, PCI_ANY_ID, PCI_ANY_ID,
  733. PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
  734. {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_MAESTRO3_1, PCI_ANY_ID, PCI_ANY_ID,
  735. PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
  736. {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_MAESTRO3_HW, PCI_ANY_ID, PCI_ANY_ID,
  737. PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
  738. {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_MAESTRO3_2, PCI_ANY_ID, PCI_ANY_ID,
  739. PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
  740. {0,},
  741. };
  742. MODULE_DEVICE_TABLE(pci, snd_m3_ids);
  743. static struct snd_pci_quirk m3_amp_quirk_list[] __devinitdata = {
  744. SND_PCI_QUIRK(0x10f7, 0x833e, "Panasonic CF-28", 0x0d),
  745. SND_PCI_QUIRK(0x10f7, 0x833d, "Panasonic CF-72", 0x0d),
  746. SND_PCI_QUIRK(0x1033, 0x80f1, "NEC LM800J/7", 0x03),
  747. SND_PCI_QUIRK(0x1509, 0x1740, "LEGEND ZhaoYang 3100CF", 0x03),
  748. { } /* END */
  749. };
  750. static struct snd_pci_quirk m3_irda_quirk_list[] __devinitdata = {
  751. SND_PCI_QUIRK(0x1028, 0x00b0, "Dell Inspiron 4000", 1),
  752. SND_PCI_QUIRK(0x1028, 0x00a4, "Dell Inspiron 8000", 1),
  753. SND_PCI_QUIRK(0x1028, 0x00e6, "Dell Inspiron 8100", 1),
  754. { } /* END */
  755. };
  756. /* hardware volume quirks */
  757. static struct snd_pci_quirk m3_hv_quirk_list[] __devinitdata = {
  758. /* Allegro chips */
  759. SND_PCI_QUIRK(0x0E11, 0x002E, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  760. SND_PCI_QUIRK(0x0E11, 0x0094, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  761. SND_PCI_QUIRK(0x0E11, 0xB112, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  762. SND_PCI_QUIRK(0x0E11, 0xB114, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  763. SND_PCI_QUIRK(0x103C, 0x0012, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  764. SND_PCI_QUIRK(0x103C, 0x0018, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  765. SND_PCI_QUIRK(0x103C, 0x001C, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  766. SND_PCI_QUIRK(0x103C, 0x001D, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  767. SND_PCI_QUIRK(0x103C, 0x001E, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  768. SND_PCI_QUIRK(0x107B, 0x3350, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  769. SND_PCI_QUIRK(0x10F7, 0x8338, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  770. SND_PCI_QUIRK(0x10F7, 0x833C, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  771. SND_PCI_QUIRK(0x10F7, 0x833D, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  772. SND_PCI_QUIRK(0x10F7, 0x833E, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  773. SND_PCI_QUIRK(0x10F7, 0x833F, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  774. SND_PCI_QUIRK(0x13BD, 0x1018, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  775. SND_PCI_QUIRK(0x13BD, 0x1019, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  776. SND_PCI_QUIRK(0x13BD, 0x101A, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  777. SND_PCI_QUIRK(0x14FF, 0x0F03, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  778. SND_PCI_QUIRK(0x14FF, 0x0F04, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  779. SND_PCI_QUIRK(0x14FF, 0x0F05, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  780. SND_PCI_QUIRK(0x156D, 0xB400, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  781. SND_PCI_QUIRK(0x156D, 0xB795, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  782. SND_PCI_QUIRK(0x156D, 0xB797, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  783. SND_PCI_QUIRK(0x156D, 0xC700, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  784. SND_PCI_QUIRK(0x1033, 0x80F1, NULL,
  785. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  786. SND_PCI_QUIRK(0x103C, 0x001A, NULL, /* HP OmniBook 6100 */
  787. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  788. SND_PCI_QUIRK(0x107B, 0x340A, NULL,
  789. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  790. SND_PCI_QUIRK(0x107B, 0x3450, NULL,
  791. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  792. SND_PCI_QUIRK(0x109F, 0x3134, NULL,
  793. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  794. SND_PCI_QUIRK(0x109F, 0x3161, NULL,
  795. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  796. SND_PCI_QUIRK(0x144D, 0x3280, NULL,
  797. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  798. SND_PCI_QUIRK(0x144D, 0x3281, NULL,
  799. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  800. SND_PCI_QUIRK(0x144D, 0xC002, NULL,
  801. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  802. SND_PCI_QUIRK(0x144D, 0xC003, NULL,
  803. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  804. SND_PCI_QUIRK(0x1509, 0x1740, NULL,
  805. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  806. SND_PCI_QUIRK(0x1610, 0x0010, NULL,
  807. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  808. SND_PCI_QUIRK(0x1042, 0x1042, NULL, HV_CTRL_ENABLE),
  809. SND_PCI_QUIRK(0x107B, 0x9500, NULL, HV_CTRL_ENABLE),
  810. SND_PCI_QUIRK(0x14FF, 0x0F06, NULL, HV_CTRL_ENABLE),
  811. SND_PCI_QUIRK(0x1558, 0x8586, NULL, HV_CTRL_ENABLE),
  812. SND_PCI_QUIRK(0x161F, 0x2011, NULL, HV_CTRL_ENABLE),
  813. /* Maestro3 chips */
  814. SND_PCI_QUIRK(0x103C, 0x000E, NULL, HV_CTRL_ENABLE),
  815. SND_PCI_QUIRK(0x103C, 0x0010, NULL, HV_CTRL_ENABLE),
  816. SND_PCI_QUIRK(0x103C, 0x0011, NULL, HV_CTRL_ENABLE),
  817. SND_PCI_QUIRK(0x103C, 0x001B, NULL, HV_CTRL_ENABLE),
  818. SND_PCI_QUIRK(0x104D, 0x80A6, NULL, HV_CTRL_ENABLE),
  819. SND_PCI_QUIRK(0x104D, 0x80AA, NULL, HV_CTRL_ENABLE),
  820. SND_PCI_QUIRK(0x107B, 0x5300, NULL, HV_CTRL_ENABLE),
  821. SND_PCI_QUIRK(0x110A, 0x1998, NULL, HV_CTRL_ENABLE),
  822. SND_PCI_QUIRK(0x13BD, 0x1015, NULL, HV_CTRL_ENABLE),
  823. SND_PCI_QUIRK(0x13BD, 0x101C, NULL, HV_CTRL_ENABLE),
  824. SND_PCI_QUIRK(0x13BD, 0x1802, NULL, HV_CTRL_ENABLE),
  825. SND_PCI_QUIRK(0x1599, 0x0715, NULL, HV_CTRL_ENABLE),
  826. SND_PCI_QUIRK(0x5643, 0x5643, NULL, HV_CTRL_ENABLE),
  827. SND_PCI_QUIRK(0x144D, 0x3260, NULL, HV_CTRL_ENABLE | REDUCED_DEBOUNCE),
  828. SND_PCI_QUIRK(0x144D, 0x3261, NULL, HV_CTRL_ENABLE | REDUCED_DEBOUNCE),
  829. SND_PCI_QUIRK(0x144D, 0xC000, NULL, HV_CTRL_ENABLE | REDUCED_DEBOUNCE),
  830. SND_PCI_QUIRK(0x144D, 0xC001, NULL, HV_CTRL_ENABLE | REDUCED_DEBOUNCE),
  831. { } /* END */
  832. };
  833. /* HP Omnibook quirks */
  834. static struct snd_pci_quirk m3_omnibook_quirk_list[] __devinitdata = {
  835. SND_PCI_QUIRK_ID(0x103c, 0x0010), /* HP OmniBook 6000 */
  836. SND_PCI_QUIRK_ID(0x103c, 0x0011), /* HP OmniBook 500 */
  837. { } /* END */
  838. };
  839. /*
  840. * lowlevel functions
  841. */
  842. static inline void snd_m3_outw(struct snd_m3 *chip, u16 value, unsigned long reg)
  843. {
  844. outw(value, chip->iobase + reg);
  845. }
  846. static inline u16 snd_m3_inw(struct snd_m3 *chip, unsigned long reg)
  847. {
  848. return inw(chip->iobase + reg);
  849. }
  850. static inline void snd_m3_outb(struct snd_m3 *chip, u8 value, unsigned long reg)
  851. {
  852. outb(value, chip->iobase + reg);
  853. }
  854. static inline u8 snd_m3_inb(struct snd_m3 *chip, unsigned long reg)
  855. {
  856. return inb(chip->iobase + reg);
  857. }
  858. /*
  859. * access 16bit words to the code or data regions of the dsp's memory.
  860. * index addresses 16bit words.
  861. */
  862. static u16 snd_m3_assp_read(struct snd_m3 *chip, u16 region, u16 index)
  863. {
  864. snd_m3_outw(chip, region & MEMTYPE_MASK, DSP_PORT_MEMORY_TYPE);
  865. snd_m3_outw(chip, index, DSP_PORT_MEMORY_INDEX);
  866. return snd_m3_inw(chip, DSP_PORT_MEMORY_DATA);
  867. }
  868. static void snd_m3_assp_write(struct snd_m3 *chip, u16 region, u16 index, u16 data)
  869. {
  870. snd_m3_outw(chip, region & MEMTYPE_MASK, DSP_PORT_MEMORY_TYPE);
  871. snd_m3_outw(chip, index, DSP_PORT_MEMORY_INDEX);
  872. snd_m3_outw(chip, data, DSP_PORT_MEMORY_DATA);
  873. }
  874. static void snd_m3_assp_halt(struct snd_m3 *chip)
  875. {
  876. chip->reset_state = snd_m3_inb(chip, DSP_PORT_CONTROL_REG_B) & ~REGB_STOP_CLOCK;
  877. msleep(10);
  878. snd_m3_outb(chip, chip->reset_state & ~REGB_ENABLE_RESET, DSP_PORT_CONTROL_REG_B);
  879. }
  880. static void snd_m3_assp_continue(struct snd_m3 *chip)
  881. {
  882. snd_m3_outb(chip, chip->reset_state | REGB_ENABLE_RESET, DSP_PORT_CONTROL_REG_B);
  883. }
  884. /*
  885. * This makes me sad. the maestro3 has lists
  886. * internally that must be packed.. 0 terminates,
  887. * apparently, or maybe all unused entries have
  888. * to be 0, the lists have static lengths set
  889. * by the binary code images.
  890. */
  891. static int snd_m3_add_list(struct snd_m3 *chip, struct m3_list *list, u16 val)
  892. {
  893. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  894. list->mem_addr + list->curlen,
  895. val);
  896. return list->curlen++;
  897. }
  898. static void snd_m3_remove_list(struct snd_m3 *chip, struct m3_list *list, int index)
  899. {
  900. u16 val;
  901. int lastindex = list->curlen - 1;
  902. if (index != lastindex) {
  903. val = snd_m3_assp_read(chip, MEMTYPE_INTERNAL_DATA,
  904. list->mem_addr + lastindex);
  905. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  906. list->mem_addr + index,
  907. val);
  908. }
  909. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  910. list->mem_addr + lastindex,
  911. 0);
  912. list->curlen--;
  913. }
  914. static void snd_m3_inc_timer_users(struct snd_m3 *chip)
  915. {
  916. chip->timer_users++;
  917. if (chip->timer_users != 1)
  918. return;
  919. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  920. KDATA_TIMER_COUNT_RELOAD,
  921. 240);
  922. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  923. KDATA_TIMER_COUNT_CURRENT,
  924. 240);
  925. snd_m3_outw(chip,
  926. snd_m3_inw(chip, HOST_INT_CTRL) | CLKRUN_GEN_ENABLE,
  927. HOST_INT_CTRL);
  928. }
  929. static void snd_m3_dec_timer_users(struct snd_m3 *chip)
  930. {
  931. chip->timer_users--;
  932. if (chip->timer_users > 0)
  933. return;
  934. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  935. KDATA_TIMER_COUNT_RELOAD,
  936. 0);
  937. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  938. KDATA_TIMER_COUNT_CURRENT,
  939. 0);
  940. snd_m3_outw(chip,
  941. snd_m3_inw(chip, HOST_INT_CTRL) & ~CLKRUN_GEN_ENABLE,
  942. HOST_INT_CTRL);
  943. }
  944. /*
  945. * start/stop
  946. */
  947. /* spinlock held! */
  948. static int snd_m3_pcm_start(struct snd_m3 *chip, struct m3_dma *s,
  949. struct snd_pcm_substream *subs)
  950. {
  951. if (! s || ! subs)
  952. return -EINVAL;
  953. snd_m3_inc_timer_users(chip);
  954. switch (subs->stream) {
  955. case SNDRV_PCM_STREAM_PLAYBACK:
  956. chip->dacs_active++;
  957. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  958. s->inst.data + CDATA_INSTANCE_READY, 1);
  959. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  960. KDATA_MIXER_TASK_NUMBER,
  961. chip->dacs_active);
  962. break;
  963. case SNDRV_PCM_STREAM_CAPTURE:
  964. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  965. KDATA_ADC1_REQUEST, 1);
  966. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  967. s->inst.data + CDATA_INSTANCE_READY, 1);
  968. break;
  969. }
  970. return 0;
  971. }
  972. /* spinlock held! */
  973. static int snd_m3_pcm_stop(struct snd_m3 *chip, struct m3_dma *s,
  974. struct snd_pcm_substream *subs)
  975. {
  976. if (! s || ! subs)
  977. return -EINVAL;
  978. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  979. s->inst.data + CDATA_INSTANCE_READY, 0);
  980. snd_m3_dec_timer_users(chip);
  981. switch (subs->stream) {
  982. case SNDRV_PCM_STREAM_PLAYBACK:
  983. chip->dacs_active--;
  984. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  985. KDATA_MIXER_TASK_NUMBER,
  986. chip->dacs_active);
  987. break;
  988. case SNDRV_PCM_STREAM_CAPTURE:
  989. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  990. KDATA_ADC1_REQUEST, 0);
  991. break;
  992. }
  993. return 0;
  994. }
  995. static int
  996. snd_m3_pcm_trigger(struct snd_pcm_substream *subs, int cmd)
  997. {
  998. struct snd_m3 *chip = snd_pcm_substream_chip(subs);
  999. struct m3_dma *s = subs->runtime->private_data;
  1000. int err = -EINVAL;
  1001. snd_assert(s != NULL, return -ENXIO);
  1002. spin_lock(&chip->reg_lock);
  1003. switch (cmd) {
  1004. case SNDRV_PCM_TRIGGER_START:
  1005. case SNDRV_PCM_TRIGGER_RESUME:
  1006. if (s->running)
  1007. err = -EBUSY;
  1008. else {
  1009. s->running = 1;
  1010. err = snd_m3_pcm_start(chip, s, subs);
  1011. }
  1012. break;
  1013. case SNDRV_PCM_TRIGGER_STOP:
  1014. case SNDRV_PCM_TRIGGER_SUSPEND:
  1015. if (! s->running)
  1016. err = 0; /* should return error? */
  1017. else {
  1018. s->running = 0;
  1019. err = snd_m3_pcm_stop(chip, s, subs);
  1020. }
  1021. break;
  1022. }
  1023. spin_unlock(&chip->reg_lock);
  1024. return err;
  1025. }
  1026. /*
  1027. * setup
  1028. */
  1029. static void
  1030. snd_m3_pcm_setup1(struct snd_m3 *chip, struct m3_dma *s, struct snd_pcm_substream *subs)
  1031. {
  1032. int dsp_in_size, dsp_out_size, dsp_in_buffer, dsp_out_buffer;
  1033. struct snd_pcm_runtime *runtime = subs->runtime;
  1034. if (subs->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  1035. dsp_in_size = MINISRC_IN_BUFFER_SIZE - (0x20 * 2);
  1036. dsp_out_size = MINISRC_OUT_BUFFER_SIZE - (0x20 * 2);
  1037. } else {
  1038. dsp_in_size = MINISRC_IN_BUFFER_SIZE - (0x10 * 2);
  1039. dsp_out_size = MINISRC_OUT_BUFFER_SIZE - (0x10 * 2);
  1040. }
  1041. dsp_in_buffer = s->inst.data + (MINISRC_TMP_BUFFER_SIZE / 2);
  1042. dsp_out_buffer = dsp_in_buffer + (dsp_in_size / 2) + 1;
  1043. s->dma_size = frames_to_bytes(runtime, runtime->buffer_size);
  1044. s->period_size = frames_to_bytes(runtime, runtime->period_size);
  1045. s->hwptr = 0;
  1046. s->count = 0;
  1047. #define LO(x) ((x) & 0xffff)
  1048. #define HI(x) LO((x) >> 16)
  1049. /* host dma buffer pointers */
  1050. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1051. s->inst.data + CDATA_HOST_SRC_ADDRL,
  1052. LO(s->buffer_addr));
  1053. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1054. s->inst.data + CDATA_HOST_SRC_ADDRH,
  1055. HI(s->buffer_addr));
  1056. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1057. s->inst.data + CDATA_HOST_SRC_END_PLUS_1L,
  1058. LO(s->buffer_addr + s->dma_size));
  1059. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1060. s->inst.data + CDATA_HOST_SRC_END_PLUS_1H,
  1061. HI(s->buffer_addr + s->dma_size));
  1062. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1063. s->inst.data + CDATA_HOST_SRC_CURRENTL,
  1064. LO(s->buffer_addr));
  1065. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1066. s->inst.data + CDATA_HOST_SRC_CURRENTH,
  1067. HI(s->buffer_addr));
  1068. #undef LO
  1069. #undef HI
  1070. /* dsp buffers */
  1071. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1072. s->inst.data + CDATA_IN_BUF_BEGIN,
  1073. dsp_in_buffer);
  1074. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1075. s->inst.data + CDATA_IN_BUF_END_PLUS_1,
  1076. dsp_in_buffer + (dsp_in_size / 2));
  1077. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1078. s->inst.data + CDATA_IN_BUF_HEAD,
  1079. dsp_in_buffer);
  1080. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1081. s->inst.data + CDATA_IN_BUF_TAIL,
  1082. dsp_in_buffer);
  1083. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1084. s->inst.data + CDATA_OUT_BUF_BEGIN,
  1085. dsp_out_buffer);
  1086. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1087. s->inst.data + CDATA_OUT_BUF_END_PLUS_1,
  1088. dsp_out_buffer + (dsp_out_size / 2));
  1089. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1090. s->inst.data + CDATA_OUT_BUF_HEAD,
  1091. dsp_out_buffer);
  1092. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1093. s->inst.data + CDATA_OUT_BUF_TAIL,
  1094. dsp_out_buffer);
  1095. }
  1096. static void snd_m3_pcm_setup2(struct snd_m3 *chip, struct m3_dma *s,
  1097. struct snd_pcm_runtime *runtime)
  1098. {
  1099. u32 freq;
  1100. /*
  1101. * put us in the lists if we're not already there
  1102. */
  1103. if (! s->in_lists) {
  1104. s->index[0] = snd_m3_add_list(chip, s->index_list[0],
  1105. s->inst.data >> DP_SHIFT_COUNT);
  1106. s->index[1] = snd_m3_add_list(chip, s->index_list[1],
  1107. s->inst.data >> DP_SHIFT_COUNT);
  1108. s->index[2] = snd_m3_add_list(chip, s->index_list[2],
  1109. s->inst.data >> DP_SHIFT_COUNT);
  1110. s->in_lists = 1;
  1111. }
  1112. /* write to 'mono' word */
  1113. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1114. s->inst.data + SRC3_DIRECTION_OFFSET + 1,
  1115. runtime->channels == 2 ? 0 : 1);
  1116. /* write to '8bit' word */
  1117. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1118. s->inst.data + SRC3_DIRECTION_OFFSET + 2,
  1119. snd_pcm_format_width(runtime->format) == 16 ? 0 : 1);
  1120. /* set up dac/adc rate */
  1121. freq = ((runtime->rate << 15) + 24000 ) / 48000;
  1122. if (freq)
  1123. freq--;
  1124. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1125. s->inst.data + CDATA_FREQUENCY,
  1126. freq);
  1127. }
  1128. static const struct play_vals {
  1129. u16 addr, val;
  1130. } pv[] = {
  1131. {CDATA_LEFT_VOLUME, ARB_VOLUME},
  1132. {CDATA_RIGHT_VOLUME, ARB_VOLUME},
  1133. {SRC3_DIRECTION_OFFSET, 0} ,
  1134. /* +1, +2 are stereo/16 bit */
  1135. {SRC3_DIRECTION_OFFSET + 3, 0x0000}, /* fraction? */
  1136. {SRC3_DIRECTION_OFFSET + 4, 0}, /* first l */
  1137. {SRC3_DIRECTION_OFFSET + 5, 0}, /* first r */
  1138. {SRC3_DIRECTION_OFFSET + 6, 0}, /* second l */
  1139. {SRC3_DIRECTION_OFFSET + 7, 0}, /* second r */
  1140. {SRC3_DIRECTION_OFFSET + 8, 0}, /* delta l */
  1141. {SRC3_DIRECTION_OFFSET + 9, 0}, /* delta r */
  1142. {SRC3_DIRECTION_OFFSET + 10, 0x8000}, /* round */
  1143. {SRC3_DIRECTION_OFFSET + 11, 0xFF00}, /* higher bute mark */
  1144. {SRC3_DIRECTION_OFFSET + 13, 0}, /* temp0 */
  1145. {SRC3_DIRECTION_OFFSET + 14, 0}, /* c fraction */
  1146. {SRC3_DIRECTION_OFFSET + 15, 0}, /* counter */
  1147. {SRC3_DIRECTION_OFFSET + 16, 8}, /* numin */
  1148. {SRC3_DIRECTION_OFFSET + 17, 50*2}, /* numout */
  1149. {SRC3_DIRECTION_OFFSET + 18, MINISRC_BIQUAD_STAGE - 1}, /* numstage */
  1150. {SRC3_DIRECTION_OFFSET + 20, 0}, /* filtertap */
  1151. {SRC3_DIRECTION_OFFSET + 21, 0} /* booster */
  1152. };
  1153. /* the mode passed should be already shifted and masked */
  1154. static void
  1155. snd_m3_playback_setup(struct snd_m3 *chip, struct m3_dma *s,
  1156. struct snd_pcm_substream *subs)
  1157. {
  1158. unsigned int i;
  1159. /*
  1160. * some per client initializers
  1161. */
  1162. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1163. s->inst.data + SRC3_DIRECTION_OFFSET + 12,
  1164. s->inst.data + 40 + 8);
  1165. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1166. s->inst.data + SRC3_DIRECTION_OFFSET + 19,
  1167. s->inst.code + MINISRC_COEF_LOC);
  1168. /* enable or disable low pass filter? */
  1169. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1170. s->inst.data + SRC3_DIRECTION_OFFSET + 22,
  1171. subs->runtime->rate > 45000 ? 0xff : 0);
  1172. /* tell it which way dma is going? */
  1173. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1174. s->inst.data + CDATA_DMA_CONTROL,
  1175. DMACONTROL_AUTOREPEAT + DMAC_PAGE3_SELECTOR + DMAC_BLOCKF_SELECTOR);
  1176. /*
  1177. * set an armload of static initializers
  1178. */
  1179. for (i = 0; i < ARRAY_SIZE(pv); i++)
  1180. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1181. s->inst.data + pv[i].addr, pv[i].val);
  1182. }
  1183. /*
  1184. * Native record driver
  1185. */
  1186. static const struct rec_vals {
  1187. u16 addr, val;
  1188. } rv[] = {
  1189. {CDATA_LEFT_VOLUME, ARB_VOLUME},
  1190. {CDATA_RIGHT_VOLUME, ARB_VOLUME},
  1191. {SRC3_DIRECTION_OFFSET, 1} ,
  1192. /* +1, +2 are stereo/16 bit */
  1193. {SRC3_DIRECTION_OFFSET + 3, 0x0000}, /* fraction? */
  1194. {SRC3_DIRECTION_OFFSET + 4, 0}, /* first l */
  1195. {SRC3_DIRECTION_OFFSET + 5, 0}, /* first r */
  1196. {SRC3_DIRECTION_OFFSET + 6, 0}, /* second l */
  1197. {SRC3_DIRECTION_OFFSET + 7, 0}, /* second r */
  1198. {SRC3_DIRECTION_OFFSET + 8, 0}, /* delta l */
  1199. {SRC3_DIRECTION_OFFSET + 9, 0}, /* delta r */
  1200. {SRC3_DIRECTION_OFFSET + 10, 0x8000}, /* round */
  1201. {SRC3_DIRECTION_OFFSET + 11, 0xFF00}, /* higher bute mark */
  1202. {SRC3_DIRECTION_OFFSET + 13, 0}, /* temp0 */
  1203. {SRC3_DIRECTION_OFFSET + 14, 0}, /* c fraction */
  1204. {SRC3_DIRECTION_OFFSET + 15, 0}, /* counter */
  1205. {SRC3_DIRECTION_OFFSET + 16, 50},/* numin */
  1206. {SRC3_DIRECTION_OFFSET + 17, 8}, /* numout */
  1207. {SRC3_DIRECTION_OFFSET + 18, 0}, /* numstage */
  1208. {SRC3_DIRECTION_OFFSET + 19, 0}, /* coef */
  1209. {SRC3_DIRECTION_OFFSET + 20, 0}, /* filtertap */
  1210. {SRC3_DIRECTION_OFFSET + 21, 0}, /* booster */
  1211. {SRC3_DIRECTION_OFFSET + 22, 0xff} /* skip lpf */
  1212. };
  1213. static void
  1214. snd_m3_capture_setup(struct snd_m3 *chip, struct m3_dma *s, struct snd_pcm_substream *subs)
  1215. {
  1216. unsigned int i;
  1217. /*
  1218. * some per client initializers
  1219. */
  1220. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1221. s->inst.data + SRC3_DIRECTION_OFFSET + 12,
  1222. s->inst.data + 40 + 8);
  1223. /* tell it which way dma is going? */
  1224. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1225. s->inst.data + CDATA_DMA_CONTROL,
  1226. DMACONTROL_DIRECTION + DMACONTROL_AUTOREPEAT +
  1227. DMAC_PAGE3_SELECTOR + DMAC_BLOCKF_SELECTOR);
  1228. /*
  1229. * set an armload of static initializers
  1230. */
  1231. for (i = 0; i < ARRAY_SIZE(rv); i++)
  1232. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1233. s->inst.data + rv[i].addr, rv[i].val);
  1234. }
  1235. static int snd_m3_pcm_hw_params(struct snd_pcm_substream *substream,
  1236. struct snd_pcm_hw_params *hw_params)
  1237. {
  1238. struct m3_dma *s = substream->runtime->private_data;
  1239. int err;
  1240. if ((err = snd_pcm_lib_malloc_pages(substream, params_buffer_bytes(hw_params))) < 0)
  1241. return err;
  1242. /* set buffer address */
  1243. s->buffer_addr = substream->runtime->dma_addr;
  1244. if (s->buffer_addr & 0x3) {
  1245. snd_printk(KERN_ERR "oh my, not aligned\n");
  1246. s->buffer_addr = s->buffer_addr & ~0x3;
  1247. }
  1248. return 0;
  1249. }
  1250. static int snd_m3_pcm_hw_free(struct snd_pcm_substream *substream)
  1251. {
  1252. struct m3_dma *s;
  1253. if (substream->runtime->private_data == NULL)
  1254. return 0;
  1255. s = substream->runtime->private_data;
  1256. snd_pcm_lib_free_pages(substream);
  1257. s->buffer_addr = 0;
  1258. return 0;
  1259. }
  1260. static int
  1261. snd_m3_pcm_prepare(struct snd_pcm_substream *subs)
  1262. {
  1263. struct snd_m3 *chip = snd_pcm_substream_chip(subs);
  1264. struct snd_pcm_runtime *runtime = subs->runtime;
  1265. struct m3_dma *s = runtime->private_data;
  1266. snd_assert(s != NULL, return -ENXIO);
  1267. if (runtime->format != SNDRV_PCM_FORMAT_U8 &&
  1268. runtime->format != SNDRV_PCM_FORMAT_S16_LE)
  1269. return -EINVAL;
  1270. if (runtime->rate > 48000 ||
  1271. runtime->rate < 8000)
  1272. return -EINVAL;
  1273. spin_lock_irq(&chip->reg_lock);
  1274. snd_m3_pcm_setup1(chip, s, subs);
  1275. if (subs->stream == SNDRV_PCM_STREAM_PLAYBACK)
  1276. snd_m3_playback_setup(chip, s, subs);
  1277. else
  1278. snd_m3_capture_setup(chip, s, subs);
  1279. snd_m3_pcm_setup2(chip, s, runtime);
  1280. spin_unlock_irq(&chip->reg_lock);
  1281. return 0;
  1282. }
  1283. /*
  1284. * get current pointer
  1285. */
  1286. static unsigned int
  1287. snd_m3_get_pointer(struct snd_m3 *chip, struct m3_dma *s, struct snd_pcm_substream *subs)
  1288. {
  1289. u16 hi = 0, lo = 0;
  1290. int retry = 10;
  1291. u32 addr;
  1292. /*
  1293. * try and get a valid answer
  1294. */
  1295. while (retry--) {
  1296. hi = snd_m3_assp_read(chip, MEMTYPE_INTERNAL_DATA,
  1297. s->inst.data + CDATA_HOST_SRC_CURRENTH);
  1298. lo = snd_m3_assp_read(chip, MEMTYPE_INTERNAL_DATA,
  1299. s->inst.data + CDATA_HOST_SRC_CURRENTL);
  1300. if (hi == snd_m3_assp_read(chip, MEMTYPE_INTERNAL_DATA,
  1301. s->inst.data + CDATA_HOST_SRC_CURRENTH))
  1302. break;
  1303. }
  1304. addr = lo | ((u32)hi<<16);
  1305. return (unsigned int)(addr - s->buffer_addr);
  1306. }
  1307. static snd_pcm_uframes_t
  1308. snd_m3_pcm_pointer(struct snd_pcm_substream *subs)
  1309. {
  1310. struct snd_m3 *chip = snd_pcm_substream_chip(subs);
  1311. unsigned int ptr;
  1312. struct m3_dma *s = subs->runtime->private_data;
  1313. snd_assert(s != NULL, return 0);
  1314. spin_lock(&chip->reg_lock);
  1315. ptr = snd_m3_get_pointer(chip, s, subs);
  1316. spin_unlock(&chip->reg_lock);
  1317. return bytes_to_frames(subs->runtime, ptr);
  1318. }
  1319. /* update pointer */
  1320. /* spinlock held! */
  1321. static void snd_m3_update_ptr(struct snd_m3 *chip, struct m3_dma *s)
  1322. {
  1323. struct snd_pcm_substream *subs = s->substream;
  1324. unsigned int hwptr;
  1325. int diff;
  1326. if (! s->running)
  1327. return;
  1328. hwptr = snd_m3_get_pointer(chip, s, subs);
  1329. /* try to avoid expensive modulo divisions */
  1330. if (hwptr >= s->dma_size)
  1331. hwptr %= s->dma_size;
  1332. diff = s->dma_size + hwptr - s->hwptr;
  1333. if (diff >= s->dma_size)
  1334. diff %= s->dma_size;
  1335. s->hwptr = hwptr;
  1336. s->count += diff;
  1337. if (s->count >= (signed)s->period_size) {
  1338. if (s->count < 2 * (signed)s->period_size)
  1339. s->count -= (signed)s->period_size;
  1340. else
  1341. s->count %= s->period_size;
  1342. spin_unlock(&chip->reg_lock);
  1343. snd_pcm_period_elapsed(subs);
  1344. spin_lock(&chip->reg_lock);
  1345. }
  1346. }
  1347. static void snd_m3_update_hw_volume(unsigned long private_data)
  1348. {
  1349. struct snd_m3 *chip = (struct snd_m3 *) private_data;
  1350. int x, val;
  1351. unsigned long flags;
  1352. /* Figure out which volume control button was pushed,
  1353. based on differences from the default register
  1354. values. */
  1355. x = inb(chip->iobase + SHADOW_MIX_REG_VOICE) & 0xee;
  1356. /* Reset the volume control registers. */
  1357. outb(0x88, chip->iobase + SHADOW_MIX_REG_VOICE);
  1358. outb(0x88, chip->iobase + HW_VOL_COUNTER_VOICE);
  1359. outb(0x88, chip->iobase + SHADOW_MIX_REG_MASTER);
  1360. outb(0x88, chip->iobase + HW_VOL_COUNTER_MASTER);
  1361. if (!chip->master_switch || !chip->master_volume)
  1362. return;
  1363. /* FIXME: we can't call snd_ac97_* functions since here is in tasklet. */
  1364. spin_lock_irqsave(&chip->ac97_lock, flags);
  1365. val = chip->ac97->regs[AC97_MASTER_VOL];
  1366. switch (x) {
  1367. case 0x88:
  1368. /* mute */
  1369. val ^= 0x8000;
  1370. chip->ac97->regs[AC97_MASTER_VOL] = val;
  1371. outw(val, chip->iobase + CODEC_DATA);
  1372. outb(AC97_MASTER_VOL, chip->iobase + CODEC_COMMAND);
  1373. snd_ctl_notify(chip->card, SNDRV_CTL_EVENT_MASK_VALUE,
  1374. &chip->master_switch->id);
  1375. break;
  1376. case 0xaa:
  1377. /* volume up */
  1378. if ((val & 0x7f) > 0)
  1379. val--;
  1380. if ((val & 0x7f00) > 0)
  1381. val -= 0x0100;
  1382. chip->ac97->regs[AC97_MASTER_VOL] = val;
  1383. outw(val, chip->iobase + CODEC_DATA);
  1384. outb(AC97_MASTER_VOL, chip->iobase + CODEC_COMMAND);
  1385. snd_ctl_notify(chip->card, SNDRV_CTL_EVENT_MASK_VALUE,
  1386. &chip->master_volume->id);
  1387. break;
  1388. case 0x66:
  1389. /* volume down */
  1390. if ((val & 0x7f) < 0x1f)
  1391. val++;
  1392. if ((val & 0x7f00) < 0x1f00)
  1393. val += 0x0100;
  1394. chip->ac97->regs[AC97_MASTER_VOL] = val;
  1395. outw(val, chip->iobase + CODEC_DATA);
  1396. outb(AC97_MASTER_VOL, chip->iobase + CODEC_COMMAND);
  1397. snd_ctl_notify(chip->card, SNDRV_CTL_EVENT_MASK_VALUE,
  1398. &chip->master_volume->id);
  1399. break;
  1400. }
  1401. spin_unlock_irqrestore(&chip->ac97_lock, flags);
  1402. }
  1403. static irqreturn_t snd_m3_interrupt(int irq, void *dev_id)
  1404. {
  1405. struct snd_m3 *chip = dev_id;
  1406. u8 status;
  1407. int i;
  1408. status = inb(chip->iobase + HOST_INT_STATUS);
  1409. if (status == 0xff)
  1410. return IRQ_NONE;
  1411. if (status & HV_INT_PENDING)
  1412. tasklet_hi_schedule(&chip->hwvol_tq);
  1413. /*
  1414. * ack an assp int if its running
  1415. * and has an int pending
  1416. */
  1417. if (status & ASSP_INT_PENDING) {
  1418. u8 ctl = inb(chip->iobase + ASSP_CONTROL_B);
  1419. if (!(ctl & STOP_ASSP_CLOCK)) {
  1420. ctl = inb(chip->iobase + ASSP_HOST_INT_STATUS);
  1421. if (ctl & DSP2HOST_REQ_TIMER) {
  1422. outb(DSP2HOST_REQ_TIMER, chip->iobase + ASSP_HOST_INT_STATUS);
  1423. /* update adc/dac info if it was a timer int */
  1424. spin_lock(&chip->reg_lock);
  1425. for (i = 0; i < chip->num_substreams; i++) {
  1426. struct m3_dma *s = &chip->substreams[i];
  1427. if (s->running)
  1428. snd_m3_update_ptr(chip, s);
  1429. }
  1430. spin_unlock(&chip->reg_lock);
  1431. }
  1432. }
  1433. }
  1434. #if 0 /* TODO: not supported yet */
  1435. if ((status & MPU401_INT_PENDING) && chip->rmidi)
  1436. snd_mpu401_uart_interrupt(irq, chip->rmidi->private_data, regs);
  1437. #endif
  1438. /* ack ints */
  1439. outb(status, chip->iobase + HOST_INT_STATUS);
  1440. return IRQ_HANDLED;
  1441. }
  1442. /*
  1443. */
  1444. static struct snd_pcm_hardware snd_m3_playback =
  1445. {
  1446. .info = (SNDRV_PCM_INFO_MMAP |
  1447. SNDRV_PCM_INFO_INTERLEAVED |
  1448. SNDRV_PCM_INFO_MMAP_VALID |
  1449. SNDRV_PCM_INFO_BLOCK_TRANSFER |
  1450. /*SNDRV_PCM_INFO_PAUSE |*/
  1451. SNDRV_PCM_INFO_RESUME),
  1452. .formats = SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S16_LE,
  1453. .rates = SNDRV_PCM_RATE_CONTINUOUS | SNDRV_PCM_RATE_8000_48000,
  1454. .rate_min = 8000,
  1455. .rate_max = 48000,
  1456. .channels_min = 1,
  1457. .channels_max = 2,
  1458. .buffer_bytes_max = (512*1024),
  1459. .period_bytes_min = 64,
  1460. .period_bytes_max = (512*1024),
  1461. .periods_min = 1,
  1462. .periods_max = 1024,
  1463. };
  1464. static struct snd_pcm_hardware snd_m3_capture =
  1465. {
  1466. .info = (SNDRV_PCM_INFO_MMAP |
  1467. SNDRV_PCM_INFO_INTERLEAVED |
  1468. SNDRV_PCM_INFO_MMAP_VALID |
  1469. SNDRV_PCM_INFO_BLOCK_TRANSFER |
  1470. /*SNDRV_PCM_INFO_PAUSE |*/
  1471. SNDRV_PCM_INFO_RESUME),
  1472. .formats = SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S16_LE,
  1473. .rates = SNDRV_PCM_RATE_CONTINUOUS | SNDRV_PCM_RATE_8000_48000,
  1474. .rate_min = 8000,
  1475. .rate_max = 48000,
  1476. .channels_min = 1,
  1477. .channels_max = 2,
  1478. .buffer_bytes_max = (512*1024),
  1479. .period_bytes_min = 64,
  1480. .period_bytes_max = (512*1024),
  1481. .periods_min = 1,
  1482. .periods_max = 1024,
  1483. };
  1484. /*
  1485. */
  1486. static int
  1487. snd_m3_substream_open(struct snd_m3 *chip, struct snd_pcm_substream *subs)
  1488. {
  1489. int i;
  1490. struct m3_dma *s;
  1491. spin_lock_irq(&chip->reg_lock);
  1492. for (i = 0; i < chip->num_substreams; i++) {
  1493. s = &chip->substreams[i];
  1494. if (! s->opened)
  1495. goto __found;
  1496. }
  1497. spin_unlock_irq(&chip->reg_lock);
  1498. return -ENOMEM;
  1499. __found:
  1500. s->opened = 1;
  1501. s->running = 0;
  1502. spin_unlock_irq(&chip->reg_lock);
  1503. subs->runtime->private_data = s;
  1504. s->substream = subs;
  1505. /* set list owners */
  1506. if (subs->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  1507. s->index_list[0] = &chip->mixer_list;
  1508. } else
  1509. s->index_list[0] = &chip->adc1_list;
  1510. s->index_list[1] = &chip->msrc_list;
  1511. s->index_list[2] = &chip->dma_list;
  1512. return 0;
  1513. }
  1514. static void
  1515. snd_m3_substream_close(struct snd_m3 *chip, struct snd_pcm_substream *subs)
  1516. {
  1517. struct m3_dma *s = subs->runtime->private_data;
  1518. if (s == NULL)
  1519. return; /* not opened properly */
  1520. spin_lock_irq(&chip->reg_lock);
  1521. if (s->substream && s->running)
  1522. snd_m3_pcm_stop(chip, s, s->substream); /* does this happen? */
  1523. if (s->in_lists) {
  1524. snd_m3_remove_list(chip, s->index_list[0], s->index[0]);
  1525. snd_m3_remove_list(chip, s->index_list[1], s->index[1]);
  1526. snd_m3_remove_list(chip, s->index_list[2], s->index[2]);
  1527. s->in_lists = 0;
  1528. }
  1529. s->running = 0;
  1530. s->opened = 0;
  1531. spin_unlock_irq(&chip->reg_lock);
  1532. }
  1533. static int
  1534. snd_m3_playback_open(struct snd_pcm_substream *subs)
  1535. {
  1536. struct snd_m3 *chip = snd_pcm_substream_chip(subs);
  1537. struct snd_pcm_runtime *runtime = subs->runtime;
  1538. int err;
  1539. if ((err = snd_m3_substream_open(chip, subs)) < 0)
  1540. return err;
  1541. runtime->hw = snd_m3_playback;
  1542. return 0;
  1543. }
  1544. static int
  1545. snd_m3_playback_close(struct snd_pcm_substream *subs)
  1546. {
  1547. struct snd_m3 *chip = snd_pcm_substream_chip(subs);
  1548. snd_m3_substream_close(chip, subs);
  1549. return 0;
  1550. }
  1551. static int
  1552. snd_m3_capture_open(struct snd_pcm_substream *subs)
  1553. {
  1554. struct snd_m3 *chip = snd_pcm_substream_chip(subs);
  1555. struct snd_pcm_runtime *runtime = subs->runtime;
  1556. int err;
  1557. if ((err = snd_m3_substream_open(chip, subs)) < 0)
  1558. return err;
  1559. runtime->hw = snd_m3_capture;
  1560. return 0;
  1561. }
  1562. static int
  1563. snd_m3_capture_close(struct snd_pcm_substream *subs)
  1564. {
  1565. struct snd_m3 *chip = snd_pcm_substream_chip(subs);
  1566. snd_m3_substream_close(chip, subs);
  1567. return 0;
  1568. }
  1569. /*
  1570. * create pcm instance
  1571. */
  1572. static struct snd_pcm_ops snd_m3_playback_ops = {
  1573. .open = snd_m3_playback_open,
  1574. .close = snd_m3_playback_close,
  1575. .ioctl = snd_pcm_lib_ioctl,
  1576. .hw_params = snd_m3_pcm_hw_params,
  1577. .hw_free = snd_m3_pcm_hw_free,
  1578. .prepare = snd_m3_pcm_prepare,
  1579. .trigger = snd_m3_pcm_trigger,
  1580. .pointer = snd_m3_pcm_pointer,
  1581. };
  1582. static struct snd_pcm_ops snd_m3_capture_ops = {
  1583. .open = snd_m3_capture_open,
  1584. .close = snd_m3_capture_close,
  1585. .ioctl = snd_pcm_lib_ioctl,
  1586. .hw_params = snd_m3_pcm_hw_params,
  1587. .hw_free = snd_m3_pcm_hw_free,
  1588. .prepare = snd_m3_pcm_prepare,
  1589. .trigger = snd_m3_pcm_trigger,
  1590. .pointer = snd_m3_pcm_pointer,
  1591. };
  1592. static int __devinit
  1593. snd_m3_pcm(struct snd_m3 * chip, int device)
  1594. {
  1595. struct snd_pcm *pcm;
  1596. int err;
  1597. err = snd_pcm_new(chip->card, chip->card->driver, device,
  1598. MAX_PLAYBACKS, MAX_CAPTURES, &pcm);
  1599. if (err < 0)
  1600. return err;
  1601. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_m3_playback_ops);
  1602. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_m3_capture_ops);
  1603. pcm->private_data = chip;
  1604. pcm->info_flags = 0;
  1605. strcpy(pcm->name, chip->card->driver);
  1606. chip->pcm = pcm;
  1607. snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
  1608. snd_dma_pci_data(chip->pci), 64*1024, 64*1024);
  1609. return 0;
  1610. }
  1611. /*
  1612. * ac97 interface
  1613. */
  1614. /*
  1615. * Wait for the ac97 serial bus to be free.
  1616. * return nonzero if the bus is still busy.
  1617. */
  1618. static int snd_m3_ac97_wait(struct snd_m3 *chip)
  1619. {
  1620. int i = 10000;
  1621. do {
  1622. if (! (snd_m3_inb(chip, 0x30) & 1))
  1623. return 0;
  1624. cpu_relax();
  1625. } while (i-- > 0);
  1626. snd_printk(KERN_ERR "ac97 serial bus busy\n");
  1627. return 1;
  1628. }
  1629. static unsigned short
  1630. snd_m3_ac97_read(struct snd_ac97 *ac97, unsigned short reg)
  1631. {
  1632. struct snd_m3 *chip = ac97->private_data;
  1633. unsigned long flags;
  1634. unsigned short data = 0xffff;
  1635. if (snd_m3_ac97_wait(chip))
  1636. goto fail;
  1637. spin_lock_irqsave(&chip->ac97_lock, flags);
  1638. snd_m3_outb(chip, 0x80 | (reg & 0x7f), CODEC_COMMAND);
  1639. if (snd_m3_ac97_wait(chip))
  1640. goto fail_unlock;
  1641. data = snd_m3_inw(chip, CODEC_DATA);
  1642. fail_unlock:
  1643. spin_unlock_irqrestore(&chip->ac97_lock, flags);
  1644. fail:
  1645. return data;
  1646. }
  1647. static void
  1648. snd_m3_ac97_write(struct snd_ac97 *ac97, unsigned short reg, unsigned short val)
  1649. {
  1650. struct snd_m3 *chip = ac97->private_data;
  1651. unsigned long flags;
  1652. if (snd_m3_ac97_wait(chip))
  1653. return;
  1654. spin_lock_irqsave(&chip->ac97_lock, flags);
  1655. snd_m3_outw(chip, val, CODEC_DATA);
  1656. snd_m3_outb(chip, reg & 0x7f, CODEC_COMMAND);
  1657. spin_unlock_irqrestore(&chip->ac97_lock, flags);
  1658. }
  1659. static void snd_m3_remote_codec_config(int io, int isremote)
  1660. {
  1661. isremote = isremote ? 1 : 0;
  1662. outw((inw(io + RING_BUS_CTRL_B) & ~SECOND_CODEC_ID_MASK) | isremote,
  1663. io + RING_BUS_CTRL_B);
  1664. outw((inw(io + SDO_OUT_DEST_CTRL) & ~COMMAND_ADDR_OUT) | isremote,
  1665. io + SDO_OUT_DEST_CTRL);
  1666. outw((inw(io + SDO_IN_DEST_CTRL) & ~STATUS_ADDR_IN) | isremote,
  1667. io + SDO_IN_DEST_CTRL);
  1668. }
  1669. /*
  1670. * hack, returns non zero on err
  1671. */
  1672. static int snd_m3_try_read_vendor(struct snd_m3 *chip)
  1673. {
  1674. u16 ret;
  1675. if (snd_m3_ac97_wait(chip))
  1676. return 1;
  1677. snd_m3_outb(chip, 0x80 | (AC97_VENDOR_ID1 & 0x7f), 0x30);
  1678. if (snd_m3_ac97_wait(chip))
  1679. return 1;
  1680. ret = snd_m3_inw(chip, 0x32);
  1681. return (ret == 0) || (ret == 0xffff);
  1682. }
  1683. static void snd_m3_ac97_reset(struct snd_m3 *chip)
  1684. {
  1685. u16 dir;
  1686. int delay1 = 0, delay2 = 0, i;
  1687. int io = chip->iobase;
  1688. if (chip->allegro_flag) {
  1689. /*
  1690. * the onboard codec on the allegro seems
  1691. * to want to wait a very long time before
  1692. * coming back to life
  1693. */
  1694. delay1 = 50;
  1695. delay2 = 800;
  1696. } else {
  1697. /* maestro3 */
  1698. delay1 = 20;
  1699. delay2 = 500;
  1700. }
  1701. for (i = 0; i < 5; i++) {
  1702. dir = inw(io + GPIO_DIRECTION);
  1703. if (!chip->irda_workaround)
  1704. dir |= 0x10; /* assuming pci bus master? */
  1705. snd_m3_remote_codec_config(io, 0);
  1706. outw(IO_SRAM_ENABLE, io + RING_BUS_CTRL_A);
  1707. udelay(20);
  1708. outw(dir & ~GPO_PRIMARY_AC97 , io + GPIO_DIRECTION);
  1709. outw(~GPO_PRIMARY_AC97 , io + GPIO_MASK);
  1710. outw(0, io + GPIO_DATA);
  1711. outw(dir | GPO_PRIMARY_AC97, io + GPIO_DIRECTION);
  1712. schedule_timeout_uninterruptible(msecs_to_jiffies(delay1));
  1713. outw(GPO_PRIMARY_AC97, io + GPIO_DATA);
  1714. udelay(5);
  1715. /* ok, bring back the ac-link */
  1716. outw(IO_SRAM_ENABLE | SERIAL_AC_LINK_ENABLE, io + RING_BUS_CTRL_A);
  1717. outw(~0, io + GPIO_MASK);
  1718. schedule_timeout_uninterruptible(msecs_to_jiffies(delay2));
  1719. if (! snd_m3_try_read_vendor(chip))
  1720. break;
  1721. delay1 += 10;
  1722. delay2 += 100;
  1723. snd_printd("maestro3: retrying codec reset with delays of %d and %d ms\n",
  1724. delay1, delay2);
  1725. }
  1726. #if 0
  1727. /* more gung-ho reset that doesn't
  1728. * seem to work anywhere :)
  1729. */
  1730. tmp = inw(io + RING_BUS_CTRL_A);
  1731. outw(RAC_SDFS_ENABLE|LAC_SDFS_ENABLE, io + RING_BUS_CTRL_A);
  1732. msleep(20);
  1733. outw(tmp, io + RING_BUS_CTRL_A);
  1734. msleep(50);
  1735. #endif
  1736. }
  1737. static int __devinit snd_m3_mixer(struct snd_m3 *chip)
  1738. {
  1739. struct snd_ac97_bus *pbus;
  1740. struct snd_ac97_template ac97;
  1741. struct snd_ctl_elem_id elem_id;
  1742. int err;
  1743. static struct snd_ac97_bus_ops ops = {
  1744. .write = snd_m3_ac97_write,
  1745. .read = snd_m3_ac97_read,
  1746. };
  1747. if ((err = snd_ac97_bus(chip->card, 0, &ops, NULL, &pbus)) < 0)
  1748. return err;
  1749. memset(&ac97, 0, sizeof(ac97));
  1750. ac97.private_data = chip;
  1751. if ((err = snd_ac97_mixer(pbus, &ac97, &chip->ac97)) < 0)
  1752. return err;
  1753. /* seems ac97 PCM needs initialization.. hack hack.. */
  1754. snd_ac97_write(chip->ac97, AC97_PCM, 0x8000 | (15 << 8) | 15);
  1755. schedule_timeout_uninterruptible(msecs_to_jiffies(100));
  1756. snd_ac97_write(chip->ac97, AC97_PCM, 0);
  1757. memset(&elem_id, 0, sizeof(elem_id));
  1758. elem_id.iface = SNDRV_CTL_ELEM_IFACE_MIXER;
  1759. strcpy(elem_id.name, "Master Playback Switch");
  1760. chip->master_switch = snd_ctl_find_id(chip->card, &elem_id);
  1761. memset(&elem_id, 0, sizeof(elem_id));
  1762. elem_id.iface = SNDRV_CTL_ELEM_IFACE_MIXER;
  1763. strcpy(elem_id.name, "Master Playback Volume");
  1764. chip->master_volume = snd_ctl_find_id(chip->card, &elem_id);
  1765. return 0;
  1766. }
  1767. /*
  1768. * initialize ASSP
  1769. */
  1770. #define MINISRC_LPF_LEN 10
  1771. static const u16 minisrc_lpf[MINISRC_LPF_LEN] = {
  1772. 0X0743, 0X1104, 0X0A4C, 0XF88D, 0X242C,
  1773. 0X1023, 0X1AA9, 0X0B60, 0XEFDD, 0X186F
  1774. };
  1775. static void snd_m3_assp_init(struct snd_m3 *chip)
  1776. {
  1777. unsigned int i;
  1778. const u16 *data;
  1779. /* zero kernel data */
  1780. for (i = 0; i < (REV_B_DATA_MEMORY_UNIT_LENGTH * NUM_UNITS_KERNEL_DATA) / 2; i++)
  1781. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1782. KDATA_BASE_ADDR + i, 0);
  1783. /* zero mixer data? */
  1784. for (i = 0; i < (REV_B_DATA_MEMORY_UNIT_LENGTH * NUM_UNITS_KERNEL_DATA) / 2; i++)
  1785. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1786. KDATA_BASE_ADDR2 + i, 0);
  1787. /* init dma pointer */
  1788. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1789. KDATA_CURRENT_DMA,
  1790. KDATA_DMA_XFER0);
  1791. /* write kernel into code memory.. */
  1792. data = (const u16 *)chip->assp_kernel_image->data;
  1793. for (i = 0 ; i * 2 < chip->assp_kernel_image->size; i++) {
  1794. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_CODE,
  1795. REV_B_CODE_MEMORY_BEGIN + i,
  1796. le16_to_cpu(data[i]));
  1797. }
  1798. /*
  1799. * We only have this one client and we know that 0x400
  1800. * is free in our kernel's mem map, so lets just
  1801. * drop it there. It seems that the minisrc doesn't
  1802. * need vectors, so we won't bother with them..
  1803. */
  1804. data = (const u16 *)chip->assp_minisrc_image->data;
  1805. for (i = 0; i * 2 < chip->assp_minisrc_image->size; i++) {
  1806. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_CODE,
  1807. 0x400 + i, le16_to_cpu(data[i]));
  1808. }
  1809. /*
  1810. * write the coefficients for the low pass filter?
  1811. */
  1812. for (i = 0; i < MINISRC_LPF_LEN ; i++) {
  1813. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_CODE,
  1814. 0x400 + MINISRC_COEF_LOC + i,
  1815. minisrc_lpf[i]);
  1816. }
  1817. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_CODE,
  1818. 0x400 + MINISRC_COEF_LOC + MINISRC_LPF_LEN,
  1819. 0x8000);
  1820. /*
  1821. * the minisrc is the only thing on
  1822. * our task list..
  1823. */
  1824. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1825. KDATA_TASK0,
  1826. 0x400);
  1827. /*
  1828. * init the mixer number..
  1829. */
  1830. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1831. KDATA_MIXER_TASK_NUMBER,0);
  1832. /*
  1833. * EXTREME KERNEL MASTER VOLUME
  1834. */
  1835. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1836. KDATA_DAC_LEFT_VOLUME, ARB_VOLUME);
  1837. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1838. KDATA_DAC_RIGHT_VOLUME, ARB_VOLUME);
  1839. chip->mixer_list.curlen = 0;
  1840. chip->mixer_list.mem_addr = KDATA_MIXER_XFER0;
  1841. chip->mixer_list.max = MAX_VIRTUAL_MIXER_CHANNELS;
  1842. chip->adc1_list.curlen = 0;
  1843. chip->adc1_list.mem_addr = KDATA_ADC1_XFER0;
  1844. chip->adc1_list.max = MAX_VIRTUAL_ADC1_CHANNELS;
  1845. chip->dma_list.curlen = 0;
  1846. chip->dma_list.mem_addr = KDATA_DMA_XFER0;
  1847. chip->dma_list.max = MAX_VIRTUAL_DMA_CHANNELS;
  1848. chip->msrc_list.curlen = 0;
  1849. chip->msrc_list.mem_addr = KDATA_INSTANCE0_MINISRC;
  1850. chip->msrc_list.max = MAX_INSTANCE_MINISRC;
  1851. }
  1852. static int __devinit snd_m3_assp_client_init(struct snd_m3 *chip, struct m3_dma *s, int index)
  1853. {
  1854. int data_bytes = 2 * ( MINISRC_TMP_BUFFER_SIZE / 2 +
  1855. MINISRC_IN_BUFFER_SIZE / 2 +
  1856. 1 + MINISRC_OUT_BUFFER_SIZE / 2 + 1 );
  1857. int address, i;
  1858. /*
  1859. * the revb memory map has 0x1100 through 0x1c00
  1860. * free.
  1861. */
  1862. /*
  1863. * align instance address to 256 bytes so that its
  1864. * shifted list address is aligned.
  1865. * list address = (mem address >> 1) >> 7;
  1866. */
  1867. data_bytes = ALIGN(data_bytes, 256);
  1868. address = 0x1100 + ((data_bytes/2) * index);
  1869. if ((address + (data_bytes/2)) >= 0x1c00) {
  1870. snd_printk(KERN_ERR "no memory for %d bytes at ind %d (addr 0x%x)\n",
  1871. data_bytes, index, address);
  1872. return -ENOMEM;
  1873. }
  1874. s->number = index;
  1875. s->inst.code = 0x400;
  1876. s->inst.data = address;
  1877. for (i = data_bytes / 2; i > 0; address++, i--) {
  1878. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1879. address, 0);
  1880. }
  1881. return 0;
  1882. }
  1883. /*
  1884. * this works for the reference board, have to find
  1885. * out about others
  1886. *
  1887. * this needs more magic for 4 speaker, but..
  1888. */
  1889. static void
  1890. snd_m3_amp_enable(struct snd_m3 *chip, int enable)
  1891. {
  1892. int io = chip->iobase;
  1893. u16 gpo, polarity;
  1894. if (! chip->external_amp)
  1895. return;
  1896. polarity = enable ? 0 : 1;
  1897. polarity = polarity << chip->amp_gpio;
  1898. gpo = 1 << chip->amp_gpio;
  1899. outw(~gpo, io + GPIO_MASK);
  1900. outw(inw(io + GPIO_DIRECTION) | gpo,
  1901. io + GPIO_DIRECTION);
  1902. outw((GPO_SECONDARY_AC97 | GPO_PRIMARY_AC97 | polarity),
  1903. io + GPIO_DATA);
  1904. outw(0xffff, io + GPIO_MASK);
  1905. }
  1906. static void
  1907. snd_m3_hv_init(struct snd_m3 *chip)
  1908. {
  1909. unsigned long io = chip->iobase;
  1910. u16 val = GPI_VOL_DOWN | GPI_VOL_UP;
  1911. if (!chip->is_omnibook)
  1912. return;
  1913. /*
  1914. * Volume buttons on some HP OmniBook laptops
  1915. * require some GPIO magic to work correctly.
  1916. */
  1917. outw(0xffff, io + GPIO_MASK);
  1918. outw(0x0000, io + GPIO_DATA);
  1919. outw(~val, io + GPIO_MASK);
  1920. outw(inw(io + GPIO_DIRECTION) & ~val, io + GPIO_DIRECTION);
  1921. outw(val, io + GPIO_MASK);
  1922. outw(0xffff, io + GPIO_MASK);
  1923. }
  1924. static int
  1925. snd_m3_chip_init(struct snd_m3 *chip)
  1926. {
  1927. struct pci_dev *pcidev = chip->pci;
  1928. unsigned long io = chip->iobase;
  1929. u32 n;
  1930. u16 w;
  1931. u8 t; /* makes as much sense as 'n', no? */
  1932. pci_read_config_word(pcidev, PCI_LEGACY_AUDIO_CTRL, &w);
  1933. w &= ~(SOUND_BLASTER_ENABLE|FM_SYNTHESIS_ENABLE|
  1934. MPU401_IO_ENABLE|MPU401_IRQ_ENABLE|ALIAS_10BIT_IO|
  1935. DISABLE_LEGACY);
  1936. pci_write_config_word(pcidev, PCI_LEGACY_AUDIO_CTRL, w);
  1937. pci_read_config_dword(pcidev, PCI_ALLEGRO_CONFIG, &n);
  1938. n &= ~(HV_CTRL_ENABLE | REDUCED_DEBOUNCE | HV_BUTTON_FROM_GD);
  1939. n |= chip->hv_config;
  1940. /* For some reason we must always use reduced debounce. */
  1941. n |= REDUCED_DEBOUNCE;
  1942. n |= PM_CTRL_ENABLE | CLK_DIV_BY_49 | USE_PCI_TIMING;
  1943. pci_write_config_dword(pcidev, PCI_ALLEGRO_CONFIG, n);
  1944. outb(RESET_ASSP, chip->iobase + ASSP_CONTROL_B);
  1945. pci_read_config_dword(pcidev, PCI_ALLEGRO_CONFIG, &n);
  1946. n &= ~INT_CLK_SELECT;
  1947. if (!chip->allegro_flag) {
  1948. n &= ~INT_CLK_MULT_ENABLE;
  1949. n |= INT_CLK_SRC_NOT_PCI;
  1950. }
  1951. n &= ~( CLK_MULT_MODE_SELECT | CLK_MULT_MODE_SELECT_2 );
  1952. pci_write_config_dword(pcidev, PCI_ALLEGRO_CONFIG, n);
  1953. if (chip->allegro_flag) {
  1954. pci_read_config_dword(pcidev, PCI_USER_CONFIG, &n);
  1955. n |= IN_CLK_12MHZ_SELECT;
  1956. pci_write_config_dword(pcidev, PCI_USER_CONFIG, n);
  1957. }
  1958. t = inb(chip->iobase + ASSP_CONTROL_A);
  1959. t &= ~( DSP_CLK_36MHZ_SELECT | ASSP_CLK_49MHZ_SELECT);
  1960. t |= ASSP_CLK_49MHZ_SELECT;
  1961. t |= ASSP_0_WS_ENABLE;
  1962. outb(t, chip->iobase + ASSP_CONTROL_A);
  1963. snd_m3_assp_init(chip); /* download DSP code before starting ASSP below */
  1964. outb(RUN_ASSP, chip->iobase + ASSP_CONTROL_B);
  1965. outb(0x00, io + HARDWARE_VOL_CTRL);
  1966. outb(0x88, io + SHADOW_MIX_REG_VOICE);
  1967. outb(0x88, io + HW_VOL_COUNTER_VOICE);
  1968. outb(0x88, io + SHADOW_MIX_REG_MASTER);
  1969. outb(0x88, io + HW_VOL_COUNTER_MASTER);
  1970. return 0;
  1971. }
  1972. static void
  1973. snd_m3_enable_ints(struct snd_m3 *chip)
  1974. {
  1975. unsigned long io = chip->iobase;
  1976. unsigned short val;
  1977. /* TODO: MPU401 not supported yet */
  1978. val = ASSP_INT_ENABLE /*| MPU401_INT_ENABLE*/;
  1979. if (chip->hv_config & HV_CTRL_ENABLE)
  1980. val |= HV_INT_ENABLE;
  1981. outw(val, io + HOST_INT_CTRL);
  1982. outb(inb(io + ASSP_CONTROL_C) | ASSP_HOST_INT_ENABLE,
  1983. io + ASSP_CONTROL_C);
  1984. }
  1985. /*
  1986. */
  1987. static int snd_m3_free(struct snd_m3 *chip)
  1988. {
  1989. struct m3_dma *s;
  1990. int i;
  1991. if (chip->substreams) {
  1992. spin_lock_irq(&chip->reg_lock);
  1993. for (i = 0; i < chip->num_substreams; i++) {
  1994. s = &chip->substreams[i];
  1995. /* check surviving pcms; this should not happen though.. */
  1996. if (s->substream && s->running)
  1997. snd_m3_pcm_stop(chip, s, s->substream);
  1998. }
  1999. spin_unlock_irq(&chip->reg_lock);
  2000. kfree(chip->substreams);
  2001. }
  2002. if (chip->iobase) {
  2003. outw(0, chip->iobase + HOST_INT_CTRL); /* disable ints */
  2004. }
  2005. #ifdef CONFIG_PM
  2006. vfree(chip->suspend_mem);
  2007. #endif
  2008. if (chip->irq >= 0)
  2009. free_irq(chip->irq, chip);
  2010. if (chip->iobase)
  2011. pci_release_regions(chip->pci);
  2012. release_firmware(chip->assp_kernel_image);
  2013. release_firmware(chip->assp_minisrc_image);
  2014. pci_disable_device(chip->pci);
  2015. kfree(chip);
  2016. return 0;
  2017. }
  2018. /*
  2019. * APM support
  2020. */
  2021. #ifdef CONFIG_PM
  2022. static int m3_suspend(struct pci_dev *pci, pm_message_t state)
  2023. {
  2024. struct snd_card *card = pci_get_drvdata(pci);
  2025. struct snd_m3 *chip = card->private_data;
  2026. int i, dsp_index;
  2027. if (chip->suspend_mem == NULL)
  2028. return 0;
  2029. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  2030. snd_pcm_suspend_all(chip->pcm);
  2031. snd_ac97_suspend(chip->ac97);
  2032. msleep(10); /* give the assp a chance to idle.. */
  2033. snd_m3_assp_halt(chip);
  2034. /* save dsp image */
  2035. dsp_index = 0;
  2036. for (i = REV_B_CODE_MEMORY_BEGIN; i <= REV_B_CODE_MEMORY_END; i++)
  2037. chip->suspend_mem[dsp_index++] =
  2038. snd_m3_assp_read(chip, MEMTYPE_INTERNAL_CODE, i);
  2039. for (i = REV_B_DATA_MEMORY_BEGIN ; i <= REV_B_DATA_MEMORY_END; i++)
  2040. chip->suspend_mem[dsp_index++] =
  2041. snd_m3_assp_read(chip, MEMTYPE_INTERNAL_DATA, i);
  2042. pci_disable_device(pci);
  2043. pci_save_state(pci);
  2044. pci_set_power_state(pci, pci_choose_state(pci, state));
  2045. return 0;
  2046. }
  2047. static int m3_resume(struct pci_dev *pci)
  2048. {
  2049. struct snd_card *card = pci_get_drvdata(pci);
  2050. struct snd_m3 *chip = card->private_data;
  2051. int i, dsp_index;
  2052. if (chip->suspend_mem == NULL)
  2053. return 0;
  2054. pci_set_power_state(pci, PCI_D0);
  2055. pci_restore_state(pci);
  2056. if (pci_enable_device(pci) < 0) {
  2057. printk(KERN_ERR "maestor3: pci_enable_device failed, "
  2058. "disabling device\n");
  2059. snd_card_disconnect(card);
  2060. return -EIO;
  2061. }
  2062. pci_set_master(pci);
  2063. /* first lets just bring everything back. .*/
  2064. snd_m3_outw(chip, 0, 0x54);
  2065. snd_m3_outw(chip, 0, 0x56);
  2066. snd_m3_chip_init(chip);
  2067. snd_m3_assp_halt(chip);
  2068. snd_m3_ac97_reset(chip);
  2069. /* restore dsp image */
  2070. dsp_index = 0;
  2071. for (i = REV_B_CODE_MEMORY_BEGIN; i <= REV_B_CODE_MEMORY_END; i++)
  2072. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_CODE, i,
  2073. chip->suspend_mem[dsp_index++]);
  2074. for (i = REV_B_DATA_MEMORY_BEGIN ; i <= REV_B_DATA_MEMORY_END; i++)
  2075. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA, i,
  2076. chip->suspend_mem[dsp_index++]);
  2077. /* tell the dma engine to restart itself */
  2078. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  2079. KDATA_DMA_ACTIVE, 0);
  2080. /* restore ac97 registers */
  2081. snd_ac97_resume(chip->ac97);
  2082. snd_m3_assp_continue(chip);
  2083. snd_m3_enable_ints(chip);
  2084. snd_m3_amp_enable(chip, 1);
  2085. snd_m3_hv_init(chip);
  2086. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  2087. return 0;
  2088. }
  2089. #endif /* CONFIG_PM */
  2090. /*
  2091. */
  2092. static int snd_m3_dev_free(struct snd_device *device)
  2093. {
  2094. struct snd_m3 *chip = device->device_data;
  2095. return snd_m3_free(chip);
  2096. }
  2097. static int __devinit
  2098. snd_m3_create(struct snd_card *card, struct pci_dev *pci,
  2099. int enable_amp,
  2100. int amp_gpio,
  2101. struct snd_m3 **chip_ret)
  2102. {
  2103. struct snd_m3 *chip;
  2104. int i, err;
  2105. const struct snd_pci_quirk *quirk;
  2106. static struct snd_device_ops ops = {
  2107. .dev_free = snd_m3_dev_free,
  2108. };
  2109. *chip_ret = NULL;
  2110. if (pci_enable_device(pci))
  2111. return -EIO;
  2112. /* check, if we can restrict PCI DMA transfers to 28 bits */
  2113. if (pci_set_dma_mask(pci, DMA_28BIT_MASK) < 0 ||
  2114. pci_set_consistent_dma_mask(pci, DMA_28BIT_MASK) < 0) {
  2115. snd_printk(KERN_ERR "architecture does not support 28bit PCI busmaster DMA\n");
  2116. pci_disable_device(pci);
  2117. return -ENXIO;
  2118. }
  2119. chip = kzalloc(sizeof(*chip), GFP_KERNEL);
  2120. if (chip == NULL) {
  2121. pci_disable_device(pci);
  2122. return -ENOMEM;
  2123. }
  2124. spin_lock_init(&chip->reg_lock);
  2125. spin_lock_init(&chip->ac97_lock);
  2126. switch (pci->device) {
  2127. case PCI_DEVICE_ID_ESS_ALLEGRO:
  2128. case PCI_DEVICE_ID_ESS_ALLEGRO_1:
  2129. case PCI_DEVICE_ID_ESS_CANYON3D_2LE:
  2130. case PCI_DEVICE_ID_ESS_CANYON3D_2:
  2131. chip->allegro_flag = 1;
  2132. break;
  2133. }
  2134. chip->card = card;
  2135. chip->pci = pci;
  2136. chip->irq = -1;
  2137. chip->external_amp = enable_amp;
  2138. if (amp_gpio >= 0 && amp_gpio <= 0x0f)
  2139. chip->amp_gpio = amp_gpio;
  2140. else {
  2141. quirk = snd_pci_quirk_lookup(pci, m3_amp_quirk_list);
  2142. if (quirk) {
  2143. snd_printdd(KERN_INFO "maestro3: set amp-gpio "
  2144. "for '%s'\n", quirk->name);
  2145. chip->amp_gpio = quirk->value;
  2146. } else if (chip->allegro_flag)
  2147. chip->amp_gpio = GPO_EXT_AMP_ALLEGRO;
  2148. else /* presumably this is for all 'maestro3's.. */
  2149. chip->amp_gpio = GPO_EXT_AMP_M3;
  2150. }
  2151. quirk = snd_pci_quirk_lookup(pci, m3_irda_quirk_list);
  2152. if (quirk) {
  2153. snd_printdd(KERN_INFO "maestro3: enabled irda workaround "
  2154. "for '%s'\n", quirk->name);
  2155. chip->irda_workaround = 1;
  2156. }
  2157. quirk = snd_pci_quirk_lookup(pci, m3_hv_quirk_list);
  2158. if (quirk)
  2159. chip->hv_config = quirk->value;
  2160. if (snd_pci_quirk_lookup(pci, m3_omnibook_quirk_list))
  2161. chip->is_omnibook = 1;
  2162. chip->num_substreams = NR_DSPS;
  2163. chip->substreams = kcalloc(chip->num_substreams, sizeof(struct m3_dma),
  2164. GFP_KERNEL);
  2165. if (chip->substreams == NULL) {
  2166. kfree(chip);
  2167. pci_disable_device(pci);
  2168. return -ENOMEM;
  2169. }
  2170. err = request_firmware(&chip->assp_kernel_image,
  2171. "ess/maestro3_assp_kernel.fw", &pci->dev);
  2172. if (err < 0) {
  2173. snd_m3_free(chip);
  2174. return err;
  2175. }
  2176. err = request_firmware(&chip->assp_minisrc_image,
  2177. "ess/maestro3_assp_minisrc.fw", &pci->dev);
  2178. if (err < 0) {
  2179. snd_m3_free(chip);
  2180. return err;
  2181. }
  2182. if ((err = pci_request_regions(pci, card->driver)) < 0) {
  2183. snd_m3_free(chip);
  2184. return err;
  2185. }
  2186. chip->iobase = pci_resource_start(pci, 0);
  2187. /* just to be sure */
  2188. pci_set_master(pci);
  2189. snd_m3_chip_init(chip);
  2190. snd_m3_assp_halt(chip);
  2191. snd_m3_ac97_reset(chip);
  2192. snd_m3_amp_enable(chip, 1);
  2193. snd_m3_hv_init(chip);
  2194. tasklet_init(&chip->hwvol_tq, snd_m3_update_hw_volume, (unsigned long)chip);
  2195. if (request_irq(pci->irq, snd_m3_interrupt, IRQF_SHARED,
  2196. card->driver, chip)) {
  2197. snd_printk(KERN_ERR "unable to grab IRQ %d\n", pci->irq);
  2198. snd_m3_free(chip);
  2199. return -ENOMEM;
  2200. }
  2201. chip->irq = pci->irq;
  2202. #ifdef CONFIG_PM
  2203. chip->suspend_mem = vmalloc(sizeof(u16) * (REV_B_CODE_MEMORY_LENGTH + REV_B_DATA_MEMORY_LENGTH));
  2204. if (chip->suspend_mem == NULL)
  2205. snd_printk(KERN_WARNING "can't allocate apm buffer\n");
  2206. #endif
  2207. if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops)) < 0) {
  2208. snd_m3_free(chip);
  2209. return err;
  2210. }
  2211. if ((err = snd_m3_mixer(chip)) < 0)
  2212. return err;
  2213. for (i = 0; i < chip->num_substreams; i++) {
  2214. struct m3_dma *s = &chip->substreams[i];
  2215. if ((err = snd_m3_assp_client_init(chip, s, i)) < 0)
  2216. return err;
  2217. }
  2218. if ((err = snd_m3_pcm(chip, 0)) < 0)
  2219. return err;
  2220. snd_m3_enable_ints(chip);
  2221. snd_m3_assp_continue(chip);
  2222. snd_card_set_dev(card, &pci->dev);
  2223. *chip_ret = chip;
  2224. return 0;
  2225. }
  2226. /*
  2227. */
  2228. static int __devinit
  2229. snd_m3_probe(struct pci_dev *pci, const struct pci_device_id *pci_id)
  2230. {
  2231. static int dev;
  2232. struct snd_card *card;
  2233. struct snd_m3 *chip;
  2234. int err;
  2235. /* don't pick up modems */
  2236. if (((pci->class >> 8) & 0xffff) != PCI_CLASS_MULTIMEDIA_AUDIO)
  2237. return -ENODEV;
  2238. if (dev >= SNDRV_CARDS)
  2239. return -ENODEV;
  2240. if (!enable[dev]) {
  2241. dev++;
  2242. return -ENOENT;
  2243. }
  2244. card = snd_card_new(index[dev], id[dev], THIS_MODULE, 0);
  2245. if (card == NULL)
  2246. return -ENOMEM;
  2247. switch (pci->device) {
  2248. case PCI_DEVICE_ID_ESS_ALLEGRO:
  2249. case PCI_DEVICE_ID_ESS_ALLEGRO_1:
  2250. strcpy(card->driver, "Allegro");
  2251. break;
  2252. case PCI_DEVICE_ID_ESS_CANYON3D_2LE:
  2253. case PCI_DEVICE_ID_ESS_CANYON3D_2:
  2254. strcpy(card->driver, "Canyon3D-2");
  2255. break;
  2256. default:
  2257. strcpy(card->driver, "Maestro3");
  2258. break;
  2259. }
  2260. if ((err = snd_m3_create(card, pci,
  2261. external_amp[dev],
  2262. amp_gpio[dev],
  2263. &chip)) < 0) {
  2264. snd_card_free(card);
  2265. return err;
  2266. }
  2267. card->private_data = chip;
  2268. sprintf(card->shortname, "ESS %s PCI", card->driver);
  2269. sprintf(card->longname, "%s at 0x%lx, irq %d",
  2270. card->shortname, chip->iobase, chip->irq);
  2271. if ((err = snd_card_register(card)) < 0) {
  2272. snd_card_free(card);
  2273. return err;
  2274. }
  2275. #if 0 /* TODO: not supported yet */
  2276. /* TODO enable MIDI IRQ and I/O */
  2277. err = snd_mpu401_uart_new(chip->card, 0, MPU401_HW_MPU401,
  2278. chip->iobase + MPU401_DATA_PORT,
  2279. MPU401_INFO_INTEGRATED,
  2280. chip->irq, 0, &chip->rmidi);
  2281. if (err < 0)
  2282. printk(KERN_WARNING "maestro3: no MIDI support.\n");
  2283. #endif
  2284. pci_set_drvdata(pci, card);
  2285. dev++;
  2286. return 0;
  2287. }
  2288. static void __devexit snd_m3_remove(struct pci_dev *pci)
  2289. {
  2290. snd_card_free(pci_get_drvdata(pci));
  2291. pci_set_drvdata(pci, NULL);
  2292. }
  2293. static struct pci_driver driver = {
  2294. .name = "Maestro3",
  2295. .id_table = snd_m3_ids,
  2296. .probe = snd_m3_probe,
  2297. .remove = __devexit_p(snd_m3_remove),
  2298. #ifdef CONFIG_PM
  2299. .suspend = m3_suspend,
  2300. .resume = m3_resume,
  2301. #endif
  2302. };
  2303. static int __init alsa_card_m3_init(void)
  2304. {
  2305. return pci_register_driver(&driver);
  2306. }
  2307. static void __exit alsa_card_m3_exit(void)
  2308. {
  2309. pci_unregister_driver(&driver);
  2310. }
  2311. module_init(alsa_card_m3_init)
  2312. module_exit(alsa_card_m3_exit)