iTCO_wdt.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826
  1. /*
  2. * intel TCO Watchdog Driver (Used in i82801 and i6300ESB chipsets)
  3. *
  4. * (c) Copyright 2006-2007 Wim Van Sebroeck <wim@iguana.be>.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. *
  11. * Neither Wim Van Sebroeck nor Iguana vzw. admit liability nor
  12. * provide warranty for any of this software. This material is
  13. * provided "AS-IS" and at no charge.
  14. *
  15. * The TCO watchdog is implemented in the following I/O controller hubs:
  16. * (See the intel documentation on http://developer.intel.com.)
  17. * 82801AA (ICH) : document number 290655-003, 290677-014,
  18. * 82801AB (ICHO) : document number 290655-003, 290677-014,
  19. * 82801BA (ICH2) : document number 290687-002, 298242-027,
  20. * 82801BAM (ICH2-M) : document number 290687-002, 298242-027,
  21. * 82801CA (ICH3-S) : document number 290733-003, 290739-013,
  22. * 82801CAM (ICH3-M) : document number 290716-001, 290718-007,
  23. * 82801DB (ICH4) : document number 290744-001, 290745-020,
  24. * 82801DBM (ICH4-M) : document number 252337-001, 252663-005,
  25. * 82801E (C-ICH) : document number 273599-001, 273645-002,
  26. * 82801EB (ICH5) : document number 252516-001, 252517-003,
  27. * 82801ER (ICH5R) : document number 252516-001, 252517-003,
  28. * 82801FB (ICH6) : document number 301473-002, 301474-007,
  29. * 82801FR (ICH6R) : document number 301473-002, 301474-007,
  30. * 82801FBM (ICH6-M) : document number 301473-002, 301474-007,
  31. * 82801FW (ICH6W) : document number 301473-001, 301474-007,
  32. * 82801FRW (ICH6RW) : document number 301473-001, 301474-007,
  33. * 82801GB (ICH7) : document number 307013-002, 307014-009,
  34. * 82801GR (ICH7R) : document number 307013-002, 307014-009,
  35. * 82801GDH (ICH7DH) : document number 307013-002, 307014-009,
  36. * 82801GBM (ICH7-M) : document number 307013-002, 307014-009,
  37. * 82801GHM (ICH7-M DH) : document number 307013-002, 307014-009,
  38. * 82801HB (ICH8) : document number 313056-003, 313057-009,
  39. * 82801HR (ICH8R) : document number 313056-003, 313057-009,
  40. * 82801HBM (ICH8M) : document number 313056-003, 313057-009,
  41. * 82801HH (ICH8DH) : document number 313056-003, 313057-009,
  42. * 82801HO (ICH8DO) : document number 313056-003, 313057-009,
  43. * 82801HEM (ICH8M-E) : document number 313056-003, 313057-009,
  44. * 82801IB (ICH9) : document number 316972-001, 316973-006,
  45. * 82801IR (ICH9R) : document number 316972-001, 316973-006,
  46. * 82801IH (ICH9DH) : document number 316972-001, 316973-006,
  47. * 82801IO (ICH9DO) : document number 316972-001, 316973-006,
  48. * 6300ESB (6300ESB) : document number 300641-003, 300884-010,
  49. * 631xESB (631xESB) : document number 313082-001, 313075-005,
  50. * 632xESB (632xESB) : document number 313082-001, 313075-005
  51. */
  52. /*
  53. * Includes, defines, variables, module parameters, ...
  54. */
  55. /* Module and version information */
  56. #define DRV_NAME "iTCO_wdt"
  57. #define DRV_VERSION "1.03"
  58. #define DRV_RELDATE "30-Apr-2008"
  59. #define PFX DRV_NAME ": "
  60. /* Includes */
  61. #include <linux/module.h> /* For module specific items */
  62. #include <linux/moduleparam.h> /* For new moduleparam's */
  63. #include <linux/types.h> /* For standard types (like size_t) */
  64. #include <linux/errno.h> /* For the -ENODEV/... values */
  65. #include <linux/kernel.h> /* For printk/panic/... */
  66. #include <linux/miscdevice.h> /* For MODULE_ALIAS_MISCDEV(WATCHDOG_MINOR) */
  67. #include <linux/watchdog.h> /* For the watchdog specific items */
  68. #include <linux/init.h> /* For __init/__exit/... */
  69. #include <linux/fs.h> /* For file operations */
  70. #include <linux/platform_device.h> /* For platform_driver framework */
  71. #include <linux/pci.h> /* For pci functions */
  72. #include <linux/ioport.h> /* For io-port access */
  73. #include <linux/spinlock.h> /* For spin_lock/spin_unlock/... */
  74. #include <asm/uaccess.h> /* For copy_to_user/put_user/... */
  75. #include <asm/io.h> /* For inb/outb/... */
  76. /* TCO related info */
  77. enum iTCO_chipsets {
  78. TCO_ICH = 0, /* ICH */
  79. TCO_ICH0, /* ICH0 */
  80. TCO_ICH2, /* ICH2 */
  81. TCO_ICH2M, /* ICH2-M */
  82. TCO_ICH3, /* ICH3-S */
  83. TCO_ICH3M, /* ICH3-M */
  84. TCO_ICH4, /* ICH4 */
  85. TCO_ICH4M, /* ICH4-M */
  86. TCO_CICH, /* C-ICH */
  87. TCO_ICH5, /* ICH5 & ICH5R */
  88. TCO_6300ESB, /* 6300ESB */
  89. TCO_ICH6, /* ICH6 & ICH6R */
  90. TCO_ICH6M, /* ICH6-M */
  91. TCO_ICH6W, /* ICH6W & ICH6RW */
  92. TCO_ICH7, /* ICH7 & ICH7R */
  93. TCO_ICH7M, /* ICH7-M */
  94. TCO_ICH7MDH, /* ICH7-M DH */
  95. TCO_ICH8, /* ICH8 & ICH8R */
  96. TCO_ICH8ME, /* ICH8M-E */
  97. TCO_ICH8DH, /* ICH8DH */
  98. TCO_ICH8DO, /* ICH8DO */
  99. TCO_ICH8M, /* ICH8M */
  100. TCO_ICH9, /* ICH9 */
  101. TCO_ICH9R, /* ICH9R */
  102. TCO_ICH9DH, /* ICH9DH */
  103. TCO_ICH9DO, /* ICH9DO */
  104. TCO_631XESB, /* 631xESB/632xESB */
  105. };
  106. static struct {
  107. char *name;
  108. unsigned int iTCO_version;
  109. } iTCO_chipset_info[] __devinitdata = {
  110. {"ICH", 1},
  111. {"ICH0", 1},
  112. {"ICH2", 1},
  113. {"ICH2-M", 1},
  114. {"ICH3-S", 1},
  115. {"ICH3-M", 1},
  116. {"ICH4", 1},
  117. {"ICH4-M", 1},
  118. {"C-ICH", 1},
  119. {"ICH5 or ICH5R", 1},
  120. {"6300ESB", 1},
  121. {"ICH6 or ICH6R", 2},
  122. {"ICH6-M", 2},
  123. {"ICH6W or ICH6RW", 2},
  124. {"ICH7 or ICH7R", 2},
  125. {"ICH7-M", 2},
  126. {"ICH7-M DH", 2},
  127. {"ICH8 or ICH8R", 2},
  128. {"ICH8M-E", 2},
  129. {"ICH8DH", 2},
  130. {"ICH8DO", 2},
  131. {"ICH8M", 2},
  132. {"ICH9", 2},
  133. {"ICH9R", 2},
  134. {"ICH9DH", 2},
  135. {"ICH9DO", 2},
  136. {"631xESB/632xESB", 2},
  137. {NULL,0}
  138. };
  139. #define ITCO_PCI_DEVICE(dev, data) \
  140. .vendor = PCI_VENDOR_ID_INTEL, \
  141. .device = dev, \
  142. .subvendor = PCI_ANY_ID, \
  143. .subdevice = PCI_ANY_ID, \
  144. .class = 0, \
  145. .class_mask = 0, \
  146. .driver_data = data
  147. /*
  148. * This data only exists for exporting the supported PCI ids
  149. * via MODULE_DEVICE_TABLE. We do not actually register a
  150. * pci_driver, because the I/O Controller Hub has also other
  151. * functions that probably will be registered by other drivers.
  152. */
  153. static struct pci_device_id iTCO_wdt_pci_tbl[] = {
  154. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_82801AA_0, TCO_ICH )},
  155. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_82801AB_0, TCO_ICH0 )},
  156. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_82801BA_0, TCO_ICH2 )},
  157. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_82801BA_10, TCO_ICH2M )},
  158. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_82801CA_0, TCO_ICH3 )},
  159. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_82801CA_12, TCO_ICH3M )},
  160. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_82801DB_0, TCO_ICH4 )},
  161. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_82801DB_12, TCO_ICH4M )},
  162. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_82801E_0, TCO_CICH )},
  163. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_82801EB_0, TCO_ICH5 )},
  164. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_ESB_1, TCO_6300ESB)},
  165. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_ICH6_0, TCO_ICH6 )},
  166. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_ICH6_1, TCO_ICH6M )},
  167. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_ICH6_2, TCO_ICH6W )},
  168. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_ICH7_0, TCO_ICH7 )},
  169. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_ICH7_1, TCO_ICH7M )},
  170. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_ICH7_31, TCO_ICH7MDH)},
  171. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_ICH8_0, TCO_ICH8 )},
  172. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_ICH8_1, TCO_ICH8ME )},
  173. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_ICH8_2, TCO_ICH8DH )},
  174. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_ICH8_3, TCO_ICH8DO )},
  175. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_ICH8_4, TCO_ICH8M )},
  176. { ITCO_PCI_DEVICE(0x2918, TCO_ICH9 )},
  177. { ITCO_PCI_DEVICE(0x2916, TCO_ICH9R )},
  178. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_ICH9_2, TCO_ICH9DH )},
  179. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_ICH9_4, TCO_ICH9DO )},
  180. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_ESB2_0, TCO_631XESB)},
  181. { ITCO_PCI_DEVICE(0x2671, TCO_631XESB)},
  182. { ITCO_PCI_DEVICE(0x2672, TCO_631XESB)},
  183. { ITCO_PCI_DEVICE(0x2673, TCO_631XESB)},
  184. { ITCO_PCI_DEVICE(0x2674, TCO_631XESB)},
  185. { ITCO_PCI_DEVICE(0x2675, TCO_631XESB)},
  186. { ITCO_PCI_DEVICE(0x2676, TCO_631XESB)},
  187. { ITCO_PCI_DEVICE(0x2677, TCO_631XESB)},
  188. { ITCO_PCI_DEVICE(0x2678, TCO_631XESB)},
  189. { ITCO_PCI_DEVICE(0x2679, TCO_631XESB)},
  190. { ITCO_PCI_DEVICE(0x267a, TCO_631XESB)},
  191. { ITCO_PCI_DEVICE(0x267b, TCO_631XESB)},
  192. { ITCO_PCI_DEVICE(0x267c, TCO_631XESB)},
  193. { ITCO_PCI_DEVICE(0x267d, TCO_631XESB)},
  194. { ITCO_PCI_DEVICE(0x267e, TCO_631XESB)},
  195. { ITCO_PCI_DEVICE(0x267f, TCO_631XESB)},
  196. { 0, }, /* End of list */
  197. };
  198. MODULE_DEVICE_TABLE (pci, iTCO_wdt_pci_tbl);
  199. /* Address definitions for the TCO */
  200. #define TCOBASE iTCO_wdt_private.ACPIBASE + 0x60 /* TCO base address */
  201. #define SMI_EN iTCO_wdt_private.ACPIBASE + 0x30 /* SMI Control and Enable Register */
  202. #define TCO_RLD TCOBASE + 0x00 /* TCO Timer Reload and Current Value */
  203. #define TCOv1_TMR TCOBASE + 0x01 /* TCOv1 Timer Initial Value */
  204. #define TCO_DAT_IN TCOBASE + 0x02 /* TCO Data In Register */
  205. #define TCO_DAT_OUT TCOBASE + 0x03 /* TCO Data Out Register */
  206. #define TCO1_STS TCOBASE + 0x04 /* TCO1 Status Register */
  207. #define TCO2_STS TCOBASE + 0x06 /* TCO2 Status Register */
  208. #define TCO1_CNT TCOBASE + 0x08 /* TCO1 Control Register */
  209. #define TCO2_CNT TCOBASE + 0x0a /* TCO2 Control Register */
  210. #define TCOv2_TMR TCOBASE + 0x12 /* TCOv2 Timer Initial Value */
  211. /* internal variables */
  212. static unsigned long is_active;
  213. static char expect_release;
  214. static struct { /* this is private data for the iTCO_wdt device */
  215. unsigned int iTCO_version; /* TCO version/generation */
  216. unsigned long ACPIBASE; /* The cards ACPIBASE address (TCOBASE = ACPIBASE+0x60) */
  217. unsigned long __iomem *gcs; /* NO_REBOOT flag is Memory-Mapped GCS register bit 5 (TCO version 2) */
  218. spinlock_t io_lock; /* the lock for io operations */
  219. struct pci_dev *pdev; /* the PCI-device */
  220. } iTCO_wdt_private;
  221. static struct platform_device *iTCO_wdt_platform_device; /* the watchdog platform device */
  222. /* module parameters */
  223. #define WATCHDOG_HEARTBEAT 30 /* 30 sec default heartbeat */
  224. static int heartbeat = WATCHDOG_HEARTBEAT; /* in seconds */
  225. module_param(heartbeat, int, 0);
  226. MODULE_PARM_DESC(heartbeat, "Watchdog heartbeat in seconds. (2<heartbeat<39 (TCO v1) or 613 (TCO v2), default=" __MODULE_STRING(WATCHDOG_HEARTBEAT) ")");
  227. static int nowayout = WATCHDOG_NOWAYOUT;
  228. module_param(nowayout, int, 0);
  229. MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started (default=" __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
  230. /* iTCO Vendor Specific Support hooks */
  231. #ifdef CONFIG_ITCO_VENDOR_SUPPORT
  232. extern void iTCO_vendor_pre_start(unsigned long, unsigned int);
  233. extern void iTCO_vendor_pre_stop(unsigned long);
  234. extern void iTCO_vendor_pre_keepalive(unsigned long, unsigned int);
  235. extern void iTCO_vendor_pre_set_heartbeat(unsigned int);
  236. extern int iTCO_vendor_check_noreboot_on(void);
  237. #else
  238. #define iTCO_vendor_pre_start(acpibase, heartbeat) {}
  239. #define iTCO_vendor_pre_stop(acpibase) {}
  240. #define iTCO_vendor_pre_keepalive(acpibase,heartbeat) {}
  241. #define iTCO_vendor_pre_set_heartbeat(heartbeat) {}
  242. #define iTCO_vendor_check_noreboot_on() 1 /* 1=check noreboot; 0=don't check */
  243. #endif
  244. /*
  245. * Some TCO specific functions
  246. */
  247. static inline unsigned int seconds_to_ticks(int seconds)
  248. {
  249. /* the internal timer is stored as ticks which decrement
  250. * every 0.6 seconds */
  251. return (seconds * 10) / 6;
  252. }
  253. static void iTCO_wdt_set_NO_REBOOT_bit(void)
  254. {
  255. u32 val32;
  256. /* Set the NO_REBOOT bit: this disables reboots */
  257. if (iTCO_wdt_private.iTCO_version == 2) {
  258. val32 = readl(iTCO_wdt_private.gcs);
  259. val32 |= 0x00000020;
  260. writel(val32, iTCO_wdt_private.gcs);
  261. } else if (iTCO_wdt_private.iTCO_version == 1) {
  262. pci_read_config_dword(iTCO_wdt_private.pdev, 0xd4, &val32);
  263. val32 |= 0x00000002;
  264. pci_write_config_dword(iTCO_wdt_private.pdev, 0xd4, val32);
  265. }
  266. }
  267. static int iTCO_wdt_unset_NO_REBOOT_bit(void)
  268. {
  269. int ret = 0;
  270. u32 val32;
  271. /* Unset the NO_REBOOT bit: this enables reboots */
  272. if (iTCO_wdt_private.iTCO_version == 2) {
  273. val32 = readl(iTCO_wdt_private.gcs);
  274. val32 &= 0xffffffdf;
  275. writel(val32, iTCO_wdt_private.gcs);
  276. val32 = readl(iTCO_wdt_private.gcs);
  277. if (val32 & 0x00000020)
  278. ret = -EIO;
  279. } else if (iTCO_wdt_private.iTCO_version == 1) {
  280. pci_read_config_dword(iTCO_wdt_private.pdev, 0xd4, &val32);
  281. val32 &= 0xfffffffd;
  282. pci_write_config_dword(iTCO_wdt_private.pdev, 0xd4, val32);
  283. pci_read_config_dword(iTCO_wdt_private.pdev, 0xd4, &val32);
  284. if (val32 & 0x00000002)
  285. ret = -EIO;
  286. }
  287. return ret; /* returns: 0 = OK, -EIO = Error */
  288. }
  289. static int iTCO_wdt_start(void)
  290. {
  291. unsigned int val;
  292. spin_lock(&iTCO_wdt_private.io_lock);
  293. iTCO_vendor_pre_start(iTCO_wdt_private.ACPIBASE, heartbeat);
  294. /* disable chipset's NO_REBOOT bit */
  295. if (iTCO_wdt_unset_NO_REBOOT_bit()) {
  296. spin_unlock(&iTCO_wdt_private.io_lock);
  297. printk(KERN_ERR PFX "failed to reset NO_REBOOT flag, reboot disabled by hardware\n");
  298. return -EIO;
  299. }
  300. /* Bit 11: TCO Timer Halt -> 0 = The TCO timer is enabled to count */
  301. val = inw(TCO1_CNT);
  302. val &= 0xf7ff;
  303. outw(val, TCO1_CNT);
  304. val = inw(TCO1_CNT);
  305. spin_unlock(&iTCO_wdt_private.io_lock);
  306. if (val & 0x0800)
  307. return -1;
  308. return 0;
  309. }
  310. static int iTCO_wdt_stop(void)
  311. {
  312. unsigned int val;
  313. spin_lock(&iTCO_wdt_private.io_lock);
  314. iTCO_vendor_pre_stop(iTCO_wdt_private.ACPIBASE);
  315. /* Bit 11: TCO Timer Halt -> 1 = The TCO timer is disabled */
  316. val = inw(TCO1_CNT);
  317. val |= 0x0800;
  318. outw(val, TCO1_CNT);
  319. val = inw(TCO1_CNT);
  320. /* Set the NO_REBOOT bit to prevent later reboots, just for sure */
  321. iTCO_wdt_set_NO_REBOOT_bit();
  322. spin_unlock(&iTCO_wdt_private.io_lock);
  323. if ((val & 0x0800) == 0)
  324. return -1;
  325. return 0;
  326. }
  327. static int iTCO_wdt_keepalive(void)
  328. {
  329. spin_lock(&iTCO_wdt_private.io_lock);
  330. iTCO_vendor_pre_keepalive(iTCO_wdt_private.ACPIBASE, heartbeat);
  331. /* Reload the timer by writing to the TCO Timer Counter register */
  332. if (iTCO_wdt_private.iTCO_version == 2) {
  333. outw(0x01, TCO_RLD);
  334. } else if (iTCO_wdt_private.iTCO_version == 1) {
  335. outb(0x01, TCO_RLD);
  336. }
  337. spin_unlock(&iTCO_wdt_private.io_lock);
  338. return 0;
  339. }
  340. static int iTCO_wdt_set_heartbeat(int t)
  341. {
  342. unsigned int val16;
  343. unsigned char val8;
  344. unsigned int tmrval;
  345. tmrval = seconds_to_ticks(t);
  346. /* from the specs: */
  347. /* "Values of 0h-3h are ignored and should not be attempted" */
  348. if (tmrval < 0x04)
  349. return -EINVAL;
  350. if (((iTCO_wdt_private.iTCO_version == 2) && (tmrval > 0x3ff)) ||
  351. ((iTCO_wdt_private.iTCO_version == 1) && (tmrval > 0x03f)))
  352. return -EINVAL;
  353. iTCO_vendor_pre_set_heartbeat(tmrval);
  354. /* Write new heartbeat to watchdog */
  355. if (iTCO_wdt_private.iTCO_version == 2) {
  356. spin_lock(&iTCO_wdt_private.io_lock);
  357. val16 = inw(TCOv2_TMR);
  358. val16 &= 0xfc00;
  359. val16 |= tmrval;
  360. outw(val16, TCOv2_TMR);
  361. val16 = inw(TCOv2_TMR);
  362. spin_unlock(&iTCO_wdt_private.io_lock);
  363. if ((val16 & 0x3ff) != tmrval)
  364. return -EINVAL;
  365. } else if (iTCO_wdt_private.iTCO_version == 1) {
  366. spin_lock(&iTCO_wdt_private.io_lock);
  367. val8 = inb(TCOv1_TMR);
  368. val8 &= 0xc0;
  369. val8 |= (tmrval & 0xff);
  370. outb(val8, TCOv1_TMR);
  371. val8 = inb(TCOv1_TMR);
  372. spin_unlock(&iTCO_wdt_private.io_lock);
  373. if ((val8 & 0x3f) != tmrval)
  374. return -EINVAL;
  375. }
  376. heartbeat = t;
  377. return 0;
  378. }
  379. static int iTCO_wdt_get_timeleft (int *time_left)
  380. {
  381. unsigned int val16;
  382. unsigned char val8;
  383. /* read the TCO Timer */
  384. if (iTCO_wdt_private.iTCO_version == 2) {
  385. spin_lock(&iTCO_wdt_private.io_lock);
  386. val16 = inw(TCO_RLD);
  387. val16 &= 0x3ff;
  388. spin_unlock(&iTCO_wdt_private.io_lock);
  389. *time_left = (val16 * 6) / 10;
  390. } else if (iTCO_wdt_private.iTCO_version == 1) {
  391. spin_lock(&iTCO_wdt_private.io_lock);
  392. val8 = inb(TCO_RLD);
  393. val8 &= 0x3f;
  394. spin_unlock(&iTCO_wdt_private.io_lock);
  395. *time_left = (val8 * 6) / 10;
  396. } else
  397. return -EINVAL;
  398. return 0;
  399. }
  400. /*
  401. * /dev/watchdog handling
  402. */
  403. static int iTCO_wdt_open (struct inode *inode, struct file *file)
  404. {
  405. /* /dev/watchdog can only be opened once */
  406. if (test_and_set_bit(0, &is_active))
  407. return -EBUSY;
  408. /*
  409. * Reload and activate timer
  410. */
  411. iTCO_wdt_keepalive();
  412. iTCO_wdt_start();
  413. return nonseekable_open(inode, file);
  414. }
  415. static int iTCO_wdt_release (struct inode *inode, struct file *file)
  416. {
  417. /*
  418. * Shut off the timer.
  419. */
  420. if (expect_release == 42) {
  421. iTCO_wdt_stop();
  422. } else {
  423. printk(KERN_CRIT PFX "Unexpected close, not stopping watchdog!\n");
  424. iTCO_wdt_keepalive();
  425. }
  426. clear_bit(0, &is_active);
  427. expect_release = 0;
  428. return 0;
  429. }
  430. static ssize_t iTCO_wdt_write (struct file *file, const char __user *data,
  431. size_t len, loff_t * ppos)
  432. {
  433. /* See if we got the magic character 'V' and reload the timer */
  434. if (len) {
  435. if (!nowayout) {
  436. size_t i;
  437. /* note: just in case someone wrote the magic character
  438. * five months ago... */
  439. expect_release = 0;
  440. /* scan to see whether or not we got the magic character */
  441. for (i = 0; i != len; i++) {
  442. char c;
  443. if (get_user(c, data+i))
  444. return -EFAULT;
  445. if (c == 'V')
  446. expect_release = 42;
  447. }
  448. }
  449. /* someone wrote to us, we should reload the timer */
  450. iTCO_wdt_keepalive();
  451. }
  452. return len;
  453. }
  454. static int iTCO_wdt_ioctl (struct inode *inode, struct file *file,
  455. unsigned int cmd, unsigned long arg)
  456. {
  457. int new_options, retval = -EINVAL;
  458. int new_heartbeat;
  459. void __user *argp = (void __user *)arg;
  460. int __user *p = argp;
  461. static struct watchdog_info ident = {
  462. .options = WDIOF_SETTIMEOUT |
  463. WDIOF_KEEPALIVEPING |
  464. WDIOF_MAGICCLOSE,
  465. .firmware_version = 0,
  466. .identity = DRV_NAME,
  467. };
  468. switch (cmd) {
  469. case WDIOC_GETSUPPORT:
  470. return copy_to_user(argp, &ident,
  471. sizeof (ident)) ? -EFAULT : 0;
  472. case WDIOC_GETSTATUS:
  473. case WDIOC_GETBOOTSTATUS:
  474. return put_user(0, p);
  475. case WDIOC_KEEPALIVE:
  476. iTCO_wdt_keepalive();
  477. return 0;
  478. case WDIOC_SETOPTIONS:
  479. {
  480. if (get_user(new_options, p))
  481. return -EFAULT;
  482. if (new_options & WDIOS_DISABLECARD) {
  483. iTCO_wdt_stop();
  484. retval = 0;
  485. }
  486. if (new_options & WDIOS_ENABLECARD) {
  487. iTCO_wdt_keepalive();
  488. iTCO_wdt_start();
  489. retval = 0;
  490. }
  491. return retval;
  492. }
  493. case WDIOC_SETTIMEOUT:
  494. {
  495. if (get_user(new_heartbeat, p))
  496. return -EFAULT;
  497. if (iTCO_wdt_set_heartbeat(new_heartbeat))
  498. return -EINVAL;
  499. iTCO_wdt_keepalive();
  500. /* Fall */
  501. }
  502. case WDIOC_GETTIMEOUT:
  503. return put_user(heartbeat, p);
  504. case WDIOC_GETTIMELEFT:
  505. {
  506. int time_left;
  507. if (iTCO_wdt_get_timeleft(&time_left))
  508. return -EINVAL;
  509. return put_user(time_left, p);
  510. }
  511. default:
  512. return -ENOTTY;
  513. }
  514. }
  515. /*
  516. * Kernel Interfaces
  517. */
  518. static const struct file_operations iTCO_wdt_fops = {
  519. .owner = THIS_MODULE,
  520. .llseek = no_llseek,
  521. .write = iTCO_wdt_write,
  522. .ioctl = iTCO_wdt_ioctl,
  523. .open = iTCO_wdt_open,
  524. .release = iTCO_wdt_release,
  525. };
  526. static struct miscdevice iTCO_wdt_miscdev = {
  527. .minor = WATCHDOG_MINOR,
  528. .name = "watchdog",
  529. .fops = &iTCO_wdt_fops,
  530. };
  531. /*
  532. * Init & exit routines
  533. */
  534. static int __devinit iTCO_wdt_init(struct pci_dev *pdev, const struct pci_device_id *ent, struct platform_device *dev)
  535. {
  536. int ret;
  537. u32 base_address;
  538. unsigned long RCBA;
  539. unsigned long val32;
  540. /*
  541. * Find the ACPI/PM base I/O address which is the base
  542. * for the TCO registers (TCOBASE=ACPIBASE + 0x60)
  543. * ACPIBASE is bits [15:7] from 0x40-0x43
  544. */
  545. pci_read_config_dword(pdev, 0x40, &base_address);
  546. base_address &= 0x0000ff80;
  547. if (base_address == 0x00000000) {
  548. /* Something's wrong here, ACPIBASE has to be set */
  549. printk(KERN_ERR PFX "failed to get TCOBASE address\n");
  550. pci_dev_put(pdev);
  551. return -ENODEV;
  552. }
  553. iTCO_wdt_private.iTCO_version = iTCO_chipset_info[ent->driver_data].iTCO_version;
  554. iTCO_wdt_private.ACPIBASE = base_address;
  555. iTCO_wdt_private.pdev = pdev;
  556. /* Get the Memory-Mapped GCS register, we need it for the NO_REBOOT flag (TCO v2) */
  557. /* To get access to it you have to read RCBA from PCI Config space 0xf0
  558. and use it as base. GCS = RCBA + ICH6_GCS(0x3410). */
  559. if (iTCO_wdt_private.iTCO_version == 2) {
  560. pci_read_config_dword(pdev, 0xf0, &base_address);
  561. RCBA = base_address & 0xffffc000;
  562. iTCO_wdt_private.gcs = ioremap((RCBA + 0x3410),4);
  563. }
  564. /* Check chipset's NO_REBOOT bit */
  565. if (iTCO_wdt_unset_NO_REBOOT_bit() && iTCO_vendor_check_noreboot_on()) {
  566. printk(KERN_ERR PFX "failed to reset NO_REBOOT flag, reboot disabled by hardware\n");
  567. ret = -ENODEV; /* Cannot reset NO_REBOOT bit */
  568. goto out;
  569. }
  570. /* Set the NO_REBOOT bit to prevent later reboots, just for sure */
  571. iTCO_wdt_set_NO_REBOOT_bit();
  572. /* Set the TCO_EN bit in SMI_EN register */
  573. if (!request_region(SMI_EN, 4, "iTCO_wdt")) {
  574. printk(KERN_ERR PFX "I/O address 0x%04lx already in use\n",
  575. SMI_EN );
  576. ret = -EIO;
  577. goto out;
  578. }
  579. val32 = inl(SMI_EN);
  580. val32 &= 0xffffdfff; /* Turn off SMI clearing watchdog */
  581. outl(val32, SMI_EN);
  582. release_region(SMI_EN, 4);
  583. /* The TCO I/O registers reside in a 32-byte range pointed to by the TCOBASE value */
  584. if (!request_region (TCOBASE, 0x20, "iTCO_wdt")) {
  585. printk (KERN_ERR PFX "I/O address 0x%04lx already in use\n",
  586. TCOBASE);
  587. ret = -EIO;
  588. goto out;
  589. }
  590. printk(KERN_INFO PFX "Found a %s TCO device (Version=%d, TCOBASE=0x%04lx)\n",
  591. iTCO_chipset_info[ent->driver_data].name,
  592. iTCO_chipset_info[ent->driver_data].iTCO_version,
  593. TCOBASE);
  594. /* Clear out the (probably old) status */
  595. outb(0, TCO1_STS);
  596. outb(3, TCO2_STS);
  597. /* Make sure the watchdog is not running */
  598. iTCO_wdt_stop();
  599. /* Check that the heartbeat value is within it's range ; if not reset to the default */
  600. if (iTCO_wdt_set_heartbeat(heartbeat)) {
  601. iTCO_wdt_set_heartbeat(WATCHDOG_HEARTBEAT);
  602. printk(KERN_INFO PFX "heartbeat value must be 2<heartbeat<39 (TCO v1) or 613 (TCO v2), using %d\n",
  603. heartbeat);
  604. }
  605. ret = misc_register(&iTCO_wdt_miscdev);
  606. if (ret != 0) {
  607. printk(KERN_ERR PFX "cannot register miscdev on minor=%d (err=%d)\n",
  608. WATCHDOG_MINOR, ret);
  609. goto unreg_region;
  610. }
  611. printk (KERN_INFO PFX "initialized. heartbeat=%d sec (nowayout=%d)\n",
  612. heartbeat, nowayout);
  613. return 0;
  614. unreg_region:
  615. release_region (TCOBASE, 0x20);
  616. out:
  617. if (iTCO_wdt_private.iTCO_version == 2)
  618. iounmap(iTCO_wdt_private.gcs);
  619. pci_dev_put(iTCO_wdt_private.pdev);
  620. iTCO_wdt_private.ACPIBASE = 0;
  621. return ret;
  622. }
  623. static void __devexit iTCO_wdt_cleanup(void)
  624. {
  625. /* Stop the timer before we leave */
  626. if (!nowayout)
  627. iTCO_wdt_stop();
  628. /* Deregister */
  629. misc_deregister(&iTCO_wdt_miscdev);
  630. release_region(TCOBASE, 0x20);
  631. if (iTCO_wdt_private.iTCO_version == 2)
  632. iounmap(iTCO_wdt_private.gcs);
  633. pci_dev_put(iTCO_wdt_private.pdev);
  634. iTCO_wdt_private.ACPIBASE = 0;
  635. }
  636. static int __devinit iTCO_wdt_probe(struct platform_device *dev)
  637. {
  638. int found = 0;
  639. struct pci_dev *pdev = NULL;
  640. const struct pci_device_id *ent;
  641. spin_lock_init(&iTCO_wdt_private.io_lock);
  642. for_each_pci_dev(pdev) {
  643. ent = pci_match_id(iTCO_wdt_pci_tbl, pdev);
  644. if (ent) {
  645. if (!(iTCO_wdt_init(pdev, ent, dev))) {
  646. found++;
  647. break;
  648. }
  649. }
  650. }
  651. if (!found) {
  652. printk(KERN_INFO PFX "No card detected\n");
  653. return -ENODEV;
  654. }
  655. return 0;
  656. }
  657. static int __devexit iTCO_wdt_remove(struct platform_device *dev)
  658. {
  659. if (iTCO_wdt_private.ACPIBASE)
  660. iTCO_wdt_cleanup();
  661. return 0;
  662. }
  663. static void iTCO_wdt_shutdown(struct platform_device *dev)
  664. {
  665. iTCO_wdt_stop();
  666. }
  667. #define iTCO_wdt_suspend NULL
  668. #define iTCO_wdt_resume NULL
  669. static struct platform_driver iTCO_wdt_driver = {
  670. .probe = iTCO_wdt_probe,
  671. .remove = __devexit_p(iTCO_wdt_remove),
  672. .shutdown = iTCO_wdt_shutdown,
  673. .suspend = iTCO_wdt_suspend,
  674. .resume = iTCO_wdt_resume,
  675. .driver = {
  676. .owner = THIS_MODULE,
  677. .name = DRV_NAME,
  678. },
  679. };
  680. static int __init iTCO_wdt_init_module(void)
  681. {
  682. int err;
  683. printk(KERN_INFO PFX "Intel TCO WatchDog Timer Driver v%s (%s)\n",
  684. DRV_VERSION, DRV_RELDATE);
  685. err = platform_driver_register(&iTCO_wdt_driver);
  686. if (err)
  687. return err;
  688. iTCO_wdt_platform_device = platform_device_register_simple(DRV_NAME, -1, NULL, 0);
  689. if (IS_ERR(iTCO_wdt_platform_device)) {
  690. err = PTR_ERR(iTCO_wdt_platform_device);
  691. goto unreg_platform_driver;
  692. }
  693. return 0;
  694. unreg_platform_driver:
  695. platform_driver_unregister(&iTCO_wdt_driver);
  696. return err;
  697. }
  698. static void __exit iTCO_wdt_cleanup_module(void)
  699. {
  700. platform_device_unregister(iTCO_wdt_platform_device);
  701. platform_driver_unregister(&iTCO_wdt_driver);
  702. printk(KERN_INFO PFX "Watchdog Module Unloaded.\n");
  703. }
  704. module_init(iTCO_wdt_init_module);
  705. module_exit(iTCO_wdt_cleanup_module);
  706. MODULE_AUTHOR("Wim Van Sebroeck <wim@iguana.be>");
  707. MODULE_DESCRIPTION("Intel TCO WatchDog Timer Driver");
  708. MODULE_VERSION(DRV_VERSION);
  709. MODULE_LICENSE("GPL");
  710. MODULE_ALIAS_MISCDEV(WATCHDOG_MINOR);