tridentfb.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448
  1. /*
  2. * Frame buffer driver for Trident Blade and Image series
  3. *
  4. * Copyright 2001, 2002 - Jani Monoses <jani@iv.ro>
  5. *
  6. *
  7. * CREDITS:(in order of appearance)
  8. * skeletonfb.c by Geert Uytterhoeven and other fb code in drivers/video
  9. * Special thanks ;) to Mattia Crivellini <tia@mclink.it>
  10. * much inspired by the XFree86 4.x Trident driver sources
  11. * by Alan Hourihane the FreeVGA project
  12. * Francesco Salvestrini <salvestrini@users.sf.net> XP support,
  13. * code, suggestions
  14. * TODO:
  15. * timing value tweaking so it looks good on every monitor in every mode
  16. * TGUI acceleration
  17. */
  18. #include <linux/module.h>
  19. #include <linux/fb.h>
  20. #include <linux/init.h>
  21. #include <linux/pci.h>
  22. #include <linux/delay.h>
  23. #include <video/trident.h>
  24. #define VERSION "0.7.8-NEWAPI"
  25. struct tridentfb_par {
  26. void __iomem *io_virt; /* iospace virtual memory address */
  27. };
  28. static unsigned char eng_oper; /* engine operation... */
  29. static struct fb_ops tridentfb_ops;
  30. static struct tridentfb_par default_par;
  31. /* FIXME:kmalloc these 3 instead */
  32. static struct fb_info fb_info;
  33. static u32 pseudo_pal[16];
  34. static struct fb_var_screeninfo default_var;
  35. static struct fb_fix_screeninfo tridentfb_fix = {
  36. .id = "Trident",
  37. .type = FB_TYPE_PACKED_PIXELS,
  38. .ypanstep = 1,
  39. .visual = FB_VISUAL_PSEUDOCOLOR,
  40. .accel = FB_ACCEL_NONE,
  41. };
  42. static int chip_id;
  43. static int defaultaccel;
  44. static int displaytype;
  45. /* defaults which are normally overriden by user values */
  46. /* video mode */
  47. static char *mode_option __devinitdata = "640x480";
  48. static int bpp = 8;
  49. static int noaccel;
  50. static int center;
  51. static int stretch;
  52. static int fp;
  53. static int crt;
  54. static int memsize;
  55. static int memdiff;
  56. static int nativex;
  57. module_param(mode_option, charp, 0);
  58. MODULE_PARM_DESC(mode_option, "Initial video mode e.g. '648x480-8@60'");
  59. module_param_named(mode, mode_option, charp, 0);
  60. MODULE_PARM_DESC(mode, "Initial video mode e.g. '648x480-8@60' (deprecated)");
  61. module_param(bpp, int, 0);
  62. module_param(center, int, 0);
  63. module_param(stretch, int, 0);
  64. module_param(noaccel, int, 0);
  65. module_param(memsize, int, 0);
  66. module_param(memdiff, int, 0);
  67. module_param(nativex, int, 0);
  68. module_param(fp, int, 0);
  69. module_param(crt, int, 0);
  70. static int chip3D;
  71. static int chipcyber;
  72. static int is3Dchip(int id)
  73. {
  74. return ((id == BLADE3D) || (id == CYBERBLADEE4) ||
  75. (id == CYBERBLADEi7) || (id == CYBERBLADEi7D) ||
  76. (id == CYBER9397) || (id == CYBER9397DVD) ||
  77. (id == CYBER9520) || (id == CYBER9525DVD) ||
  78. (id == IMAGE975) || (id == IMAGE985) ||
  79. (id == CYBERBLADEi1) || (id == CYBERBLADEi1D) ||
  80. (id == CYBERBLADEAi1) || (id == CYBERBLADEAi1D) ||
  81. (id == CYBERBLADEXPm8) || (id == CYBERBLADEXPm16) ||
  82. (id == CYBERBLADEXPAi1));
  83. }
  84. static int iscyber(int id)
  85. {
  86. switch (id) {
  87. case CYBER9388:
  88. case CYBER9382:
  89. case CYBER9385:
  90. case CYBER9397:
  91. case CYBER9397DVD:
  92. case CYBER9520:
  93. case CYBER9525DVD:
  94. case CYBERBLADEE4:
  95. case CYBERBLADEi7D:
  96. case CYBERBLADEi1:
  97. case CYBERBLADEi1D:
  98. case CYBERBLADEAi1:
  99. case CYBERBLADEAi1D:
  100. case CYBERBLADEXPAi1:
  101. return 1;
  102. case CYBER9320:
  103. case TGUI9660:
  104. case IMAGE975:
  105. case IMAGE985:
  106. case BLADE3D:
  107. case CYBERBLADEi7: /* VIA MPV4 integrated version */
  108. default:
  109. /* case CYBERBLDAEXPm8: Strange */
  110. /* case CYBERBLDAEXPm16: Strange */
  111. return 0;
  112. }
  113. }
  114. #define CRT 0x3D0 /* CRTC registers offset for color display */
  115. #ifndef TRIDENT_MMIO
  116. #define TRIDENT_MMIO 1
  117. #endif
  118. #if TRIDENT_MMIO
  119. #define t_outb(val, reg) writeb(val,((struct tridentfb_par *)(fb_info.par))->io_virt + reg)
  120. #define t_inb(reg) readb(((struct tridentfb_par*)(fb_info.par))->io_virt + reg)
  121. #else
  122. #define t_outb(val, reg) outb(val, reg)
  123. #define t_inb(reg) inb(reg)
  124. #endif
  125. static struct accel_switch {
  126. void (*init_accel) (int, int);
  127. void (*wait_engine) (void);
  128. void (*fill_rect) (u32, u32, u32, u32, u32, u32);
  129. void (*copy_rect) (u32, u32, u32, u32, u32, u32);
  130. } *acc;
  131. #define writemmr(r, v) writel(v, ((struct tridentfb_par *)fb_info.par)->io_virt + r)
  132. #define readmmr(r) readl(((struct tridentfb_par *)fb_info.par)->io_virt + r)
  133. /*
  134. * Blade specific acceleration.
  135. */
  136. #define point(x, y) ((y) << 16 | (x))
  137. #define STA 0x2120
  138. #define CMD 0x2144
  139. #define ROP 0x2148
  140. #define CLR 0x2160
  141. #define SR1 0x2100
  142. #define SR2 0x2104
  143. #define DR1 0x2108
  144. #define DR2 0x210C
  145. #define ROP_S 0xCC
  146. static void blade_init_accel(int pitch, int bpp)
  147. {
  148. int v1 = (pitch >> 3) << 20;
  149. int tmp = 0, v2;
  150. switch (bpp) {
  151. case 8:
  152. tmp = 0;
  153. break;
  154. case 15:
  155. tmp = 5;
  156. break;
  157. case 16:
  158. tmp = 1;
  159. break;
  160. case 24:
  161. case 32:
  162. tmp = 2;
  163. break;
  164. }
  165. v2 = v1 | (tmp << 29);
  166. writemmr(0x21C0, v2);
  167. writemmr(0x21C4, v2);
  168. writemmr(0x21B8, v2);
  169. writemmr(0x21BC, v2);
  170. writemmr(0x21D0, v1);
  171. writemmr(0x21D4, v1);
  172. writemmr(0x21C8, v1);
  173. writemmr(0x21CC, v1);
  174. writemmr(0x216C, 0);
  175. }
  176. static void blade_wait_engine(void)
  177. {
  178. while (readmmr(STA) & 0xFA800000) ;
  179. }
  180. static void blade_fill_rect(u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  181. {
  182. writemmr(CLR, c);
  183. writemmr(ROP, rop ? 0x66 : ROP_S);
  184. writemmr(CMD, 0x20000000 | 1 << 19 | 1 << 4 | 2 << 2);
  185. writemmr(DR1, point(x, y));
  186. writemmr(DR2, point(x + w - 1, y + h - 1));
  187. }
  188. static void blade_copy_rect(u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  189. {
  190. u32 s1, s2, d1, d2;
  191. int direction = 2;
  192. s1 = point(x1, y1);
  193. s2 = point(x1 + w - 1, y1 + h - 1);
  194. d1 = point(x2, y2);
  195. d2 = point(x2 + w - 1, y2 + h - 1);
  196. if ((y1 > y2) || ((y1 == y2) && (x1 > x2)))
  197. direction = 0;
  198. writemmr(ROP, ROP_S);
  199. writemmr(CMD, 0xE0000000 | 1 << 19 | 1 << 4 | 1 << 2 | direction);
  200. writemmr(SR1, direction ? s2 : s1);
  201. writemmr(SR2, direction ? s1 : s2);
  202. writemmr(DR1, direction ? d2 : d1);
  203. writemmr(DR2, direction ? d1 : d2);
  204. }
  205. static struct accel_switch accel_blade = {
  206. blade_init_accel,
  207. blade_wait_engine,
  208. blade_fill_rect,
  209. blade_copy_rect,
  210. };
  211. /*
  212. * BladeXP specific acceleration functions
  213. */
  214. #define ROP_P 0xF0
  215. #define masked_point(x, y) ((y & 0xffff)<<16|(x & 0xffff))
  216. static void xp_init_accel(int pitch, int bpp)
  217. {
  218. int tmp = 0, v1;
  219. unsigned char x = 0;
  220. switch (bpp) {
  221. case 8:
  222. x = 0;
  223. break;
  224. case 16:
  225. x = 1;
  226. break;
  227. case 24:
  228. x = 3;
  229. break;
  230. case 32:
  231. x = 2;
  232. break;
  233. }
  234. switch (pitch << (bpp >> 3)) {
  235. case 8192:
  236. case 512:
  237. x |= 0x00;
  238. break;
  239. case 1024:
  240. x |= 0x04;
  241. break;
  242. case 2048:
  243. x |= 0x08;
  244. break;
  245. case 4096:
  246. x |= 0x0C;
  247. break;
  248. }
  249. t_outb(x, 0x2125);
  250. eng_oper = x | 0x40;
  251. switch (bpp) {
  252. case 8:
  253. tmp = 18;
  254. break;
  255. case 15:
  256. case 16:
  257. tmp = 19;
  258. break;
  259. case 24:
  260. case 32:
  261. tmp = 20;
  262. break;
  263. }
  264. v1 = pitch << tmp;
  265. writemmr(0x2154, v1);
  266. writemmr(0x2150, v1);
  267. t_outb(3, 0x2126);
  268. }
  269. static void xp_wait_engine(void)
  270. {
  271. int busy;
  272. int count, timeout;
  273. count = 0;
  274. timeout = 0;
  275. for (;;) {
  276. busy = t_inb(STA) & 0x80;
  277. if (busy != 0x80)
  278. return;
  279. count++;
  280. if (count == 10000000) {
  281. /* Timeout */
  282. count = 9990000;
  283. timeout++;
  284. if (timeout == 8) {
  285. /* Reset engine */
  286. t_outb(0x00, 0x2120);
  287. return;
  288. }
  289. }
  290. }
  291. }
  292. static void xp_fill_rect(u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  293. {
  294. writemmr(0x2127, ROP_P);
  295. writemmr(0x2158, c);
  296. writemmr(0x2128, 0x4000);
  297. writemmr(0x2140, masked_point(h, w));
  298. writemmr(0x2138, masked_point(y, x));
  299. t_outb(0x01, 0x2124);
  300. t_outb(eng_oper, 0x2125);
  301. }
  302. static void xp_copy_rect(u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  303. {
  304. int direction;
  305. u32 x1_tmp, x2_tmp, y1_tmp, y2_tmp;
  306. direction = 0x0004;
  307. if ((x1 < x2) && (y1 == y2)) {
  308. direction |= 0x0200;
  309. x1_tmp = x1 + w - 1;
  310. x2_tmp = x2 + w - 1;
  311. } else {
  312. x1_tmp = x1;
  313. x2_tmp = x2;
  314. }
  315. if (y1 < y2) {
  316. direction |= 0x0100;
  317. y1_tmp = y1 + h - 1;
  318. y2_tmp = y2 + h - 1;
  319. } else {
  320. y1_tmp = y1;
  321. y2_tmp = y2;
  322. }
  323. writemmr(0x2128, direction);
  324. t_outb(ROP_S, 0x2127);
  325. writemmr(0x213C, masked_point(y1_tmp, x1_tmp));
  326. writemmr(0x2138, masked_point(y2_tmp, x2_tmp));
  327. writemmr(0x2140, masked_point(h, w));
  328. t_outb(0x01, 0x2124);
  329. }
  330. static struct accel_switch accel_xp = {
  331. xp_init_accel,
  332. xp_wait_engine,
  333. xp_fill_rect,
  334. xp_copy_rect,
  335. };
  336. /*
  337. * Image specific acceleration functions
  338. */
  339. static void image_init_accel(int pitch, int bpp)
  340. {
  341. int tmp = 0;
  342. switch (bpp) {
  343. case 8:
  344. tmp = 0;
  345. break;
  346. case 15:
  347. tmp = 5;
  348. break;
  349. case 16:
  350. tmp = 1;
  351. break;
  352. case 24:
  353. case 32:
  354. tmp = 2;
  355. break;
  356. }
  357. writemmr(0x2120, 0xF0000000);
  358. writemmr(0x2120, 0x40000000 | tmp);
  359. writemmr(0x2120, 0x80000000);
  360. writemmr(0x2144, 0x00000000);
  361. writemmr(0x2148, 0x00000000);
  362. writemmr(0x2150, 0x00000000);
  363. writemmr(0x2154, 0x00000000);
  364. writemmr(0x2120, 0x60000000 | (pitch << 16) | pitch);
  365. writemmr(0x216C, 0x00000000);
  366. writemmr(0x2170, 0x00000000);
  367. writemmr(0x217C, 0x00000000);
  368. writemmr(0x2120, 0x10000000);
  369. writemmr(0x2130, (2047 << 16) | 2047);
  370. }
  371. static void image_wait_engine(void)
  372. {
  373. while (readmmr(0x2164) & 0xF0000000) ;
  374. }
  375. static void image_fill_rect(u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  376. {
  377. writemmr(0x2120, 0x80000000);
  378. writemmr(0x2120, 0x90000000 | ROP_S);
  379. writemmr(0x2144, c);
  380. writemmr(DR1, point(x, y));
  381. writemmr(DR2, point(x + w - 1, y + h - 1));
  382. writemmr(0x2124, 0x80000000 | 3 << 22 | 1 << 10 | 1 << 9);
  383. }
  384. static void image_copy_rect(u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  385. {
  386. u32 s1, s2, d1, d2;
  387. int direction = 2;
  388. s1 = point(x1, y1);
  389. s2 = point(x1 + w - 1, y1 + h - 1);
  390. d1 = point(x2, y2);
  391. d2 = point(x2 + w - 1, y2 + h - 1);
  392. if ((y1 > y2) || ((y1 == y2) && (x1 > x2)))
  393. direction = 0;
  394. writemmr(0x2120, 0x80000000);
  395. writemmr(0x2120, 0x90000000 | ROP_S);
  396. writemmr(SR1, direction ? s2 : s1);
  397. writemmr(SR2, direction ? s1 : s2);
  398. writemmr(DR1, direction ? d2 : d1);
  399. writemmr(DR2, direction ? d1 : d2);
  400. writemmr(0x2124, 0x80000000 | 1 << 22 | 1 << 10 | 1 << 7 | direction);
  401. }
  402. static struct accel_switch accel_image = {
  403. image_init_accel,
  404. image_wait_engine,
  405. image_fill_rect,
  406. image_copy_rect,
  407. };
  408. /*
  409. * Accel functions called by the upper layers
  410. */
  411. #ifdef CONFIG_FB_TRIDENT_ACCEL
  412. static void tridentfb_fillrect(struct fb_info *info,
  413. const struct fb_fillrect *fr)
  414. {
  415. int bpp = info->var.bits_per_pixel;
  416. int col = 0;
  417. switch (bpp) {
  418. default:
  419. case 8:
  420. col |= fr->color;
  421. col |= col << 8;
  422. col |= col << 16;
  423. break;
  424. case 16:
  425. col = ((u32 *)(info->pseudo_palette))[fr->color];
  426. break;
  427. case 32:
  428. col = ((u32 *)(info->pseudo_palette))[fr->color];
  429. break;
  430. }
  431. acc->fill_rect(fr->dx, fr->dy, fr->width, fr->height, col, fr->rop);
  432. acc->wait_engine();
  433. }
  434. static void tridentfb_copyarea(struct fb_info *info,
  435. const struct fb_copyarea *ca)
  436. {
  437. acc->copy_rect(ca->sx, ca->sy, ca->dx, ca->dy, ca->width, ca->height);
  438. acc->wait_engine();
  439. }
  440. #else /* !CONFIG_FB_TRIDENT_ACCEL */
  441. #define tridentfb_fillrect cfb_fillrect
  442. #define tridentfb_copyarea cfb_copyarea
  443. #endif /* CONFIG_FB_TRIDENT_ACCEL */
  444. /*
  445. * Hardware access functions
  446. */
  447. static inline unsigned char read3X4(int reg)
  448. {
  449. struct tridentfb_par *par = (struct tridentfb_par *)fb_info.par;
  450. writeb(reg, par->io_virt + CRT + 4);
  451. return readb(par->io_virt + CRT + 5);
  452. }
  453. static inline void write3X4(int reg, unsigned char val)
  454. {
  455. struct tridentfb_par *par = (struct tridentfb_par *)fb_info.par;
  456. writeb(reg, par->io_virt + CRT + 4);
  457. writeb(val, par->io_virt + CRT + 5);
  458. }
  459. static inline unsigned char read3C4(int reg)
  460. {
  461. t_outb(reg, 0x3C4);
  462. return t_inb(0x3C5);
  463. }
  464. static inline void write3C4(int reg, unsigned char val)
  465. {
  466. t_outb(reg, 0x3C4);
  467. t_outb(val, 0x3C5);
  468. }
  469. static inline unsigned char read3CE(int reg)
  470. {
  471. t_outb(reg, 0x3CE);
  472. return t_inb(0x3CF);
  473. }
  474. static inline void writeAttr(int reg, unsigned char val)
  475. {
  476. readb(((struct tridentfb_par *)fb_info.par)->io_virt + CRT + 0x0A); /* flip-flop to index */
  477. t_outb(reg, 0x3C0);
  478. t_outb(val, 0x3C0);
  479. }
  480. static inline void write3CE(int reg, unsigned char val)
  481. {
  482. t_outb(reg, 0x3CE);
  483. t_outb(val, 0x3CF);
  484. }
  485. static void enable_mmio(void)
  486. {
  487. /* Goto New Mode */
  488. outb(0x0B, 0x3C4);
  489. inb(0x3C5);
  490. /* Unprotect registers */
  491. outb(NewMode1, 0x3C4);
  492. outb(0x80, 0x3C5);
  493. /* Enable MMIO */
  494. outb(PCIReg, 0x3D4);
  495. outb(inb(0x3D5) | 0x01, 0x3D5);
  496. }
  497. static void disable_mmio(void)
  498. {
  499. /* Goto New Mode */
  500. t_outb(0x0B, 0x3C4);
  501. t_inb(0x3C5);
  502. /* Unprotect registers */
  503. t_outb(NewMode1, 0x3C4);
  504. t_outb(0x80, 0x3C5);
  505. /* Disable MMIO */
  506. t_outb(PCIReg, 0x3D4);
  507. t_outb(t_inb(0x3D5) & ~0x01, 0x3D5);
  508. }
  509. #define crtc_unlock() write3X4(CRTVSyncEnd, read3X4(CRTVSyncEnd) & 0x7F)
  510. /* Return flat panel's maximum x resolution */
  511. static int __devinit get_nativex(void)
  512. {
  513. int x, y, tmp;
  514. if (nativex)
  515. return nativex;
  516. tmp = (read3CE(VertStretch) >> 4) & 3;
  517. switch (tmp) {
  518. case 0:
  519. x = 1280; y = 1024;
  520. break;
  521. case 2:
  522. x = 1024; y = 768;
  523. break;
  524. case 3:
  525. x = 800; y = 600;
  526. break;
  527. case 4:
  528. x = 1400; y = 1050;
  529. break;
  530. case 1:
  531. default:
  532. x = 640; y = 480;
  533. break;
  534. }
  535. output("%dx%d flat panel found\n", x, y);
  536. return x;
  537. }
  538. /* Set pitch */
  539. static void set_lwidth(int width)
  540. {
  541. write3X4(Offset, width & 0xFF);
  542. write3X4(AddColReg,
  543. (read3X4(AddColReg) & 0xCF) | ((width & 0x300) >> 4));
  544. }
  545. /* For resolutions smaller than FP resolution stretch */
  546. static void screen_stretch(void)
  547. {
  548. if (chip_id != CYBERBLADEXPAi1)
  549. write3CE(BiosReg, 0);
  550. else
  551. write3CE(BiosReg, 8);
  552. write3CE(VertStretch, (read3CE(VertStretch) & 0x7C) | 1);
  553. write3CE(HorStretch, (read3CE(HorStretch) & 0x7C) | 1);
  554. }
  555. /* For resolutions smaller than FP resolution center */
  556. static void screen_center(void)
  557. {
  558. write3CE(VertStretch, (read3CE(VertStretch) & 0x7C) | 0x80);
  559. write3CE(HorStretch, (read3CE(HorStretch) & 0x7C) | 0x80);
  560. }
  561. /* Address of first shown pixel in display memory */
  562. static void set_screen_start(int base)
  563. {
  564. write3X4(StartAddrLow, base & 0xFF);
  565. write3X4(StartAddrHigh, (base & 0xFF00) >> 8);
  566. write3X4(CRTCModuleTest,
  567. (read3X4(CRTCModuleTest) & 0xDF) | ((base & 0x10000) >> 11));
  568. write3X4(CRTHiOrd,
  569. (read3X4(CRTHiOrd) & 0xF8) | ((base & 0xE0000) >> 17));
  570. }
  571. /* Set dotclock frequency */
  572. static void set_vclk(unsigned long freq)
  573. {
  574. int m, n, k;
  575. unsigned long f, fi, d, di;
  576. unsigned char lo = 0, hi = 0;
  577. d = 20000;
  578. for (k = 2; k >= 0; k--)
  579. for (m = 0; m < 63; m++)
  580. for (n = 0; n < 128; n++) {
  581. fi = ((14318l * (n + 8)) / (m + 2)) >> k;
  582. if ((di = abs(fi - freq)) < d) {
  583. d = di;
  584. f = fi;
  585. lo = n;
  586. hi = (k << 6) | m;
  587. }
  588. if (fi > freq)
  589. break;
  590. }
  591. if (chip3D) {
  592. write3C4(ClockHigh, hi);
  593. write3C4(ClockLow, lo);
  594. } else {
  595. outb(lo, 0x43C8);
  596. outb(hi, 0x43C9);
  597. }
  598. debug("VCLK = %X %X\n", hi, lo);
  599. }
  600. /* Set number of lines for flat panels*/
  601. static void set_number_of_lines(int lines)
  602. {
  603. int tmp = read3CE(CyberEnhance) & 0x8F;
  604. if (lines > 1024)
  605. tmp |= 0x50;
  606. else if (lines > 768)
  607. tmp |= 0x30;
  608. else if (lines > 600)
  609. tmp |= 0x20;
  610. else if (lines > 480)
  611. tmp |= 0x10;
  612. write3CE(CyberEnhance, tmp);
  613. }
  614. /*
  615. * If we see that FP is active we assume we have one.
  616. * Otherwise we have a CRT display.User can override.
  617. */
  618. static unsigned int __devinit get_displaytype(void)
  619. {
  620. if (fp)
  621. return DISPLAY_FP;
  622. if (crt || !chipcyber)
  623. return DISPLAY_CRT;
  624. return (read3CE(FPConfig) & 0x10) ? DISPLAY_FP : DISPLAY_CRT;
  625. }
  626. /* Try detecting the video memory size */
  627. static unsigned int __devinit get_memsize(void)
  628. {
  629. unsigned char tmp, tmp2;
  630. unsigned int k;
  631. /* If memory size provided by user */
  632. if (memsize)
  633. k = memsize * Kb;
  634. else
  635. switch (chip_id) {
  636. case CYBER9525DVD:
  637. k = 2560 * Kb;
  638. break;
  639. default:
  640. tmp = read3X4(SPR) & 0x0F;
  641. switch (tmp) {
  642. case 0x01:
  643. k = 512 * Kb;
  644. break;
  645. case 0x02:
  646. k = 6 * Mb; /* XP */
  647. break;
  648. case 0x03:
  649. k = 1 * Mb;
  650. break;
  651. case 0x04:
  652. k = 8 * Mb;
  653. break;
  654. case 0x06:
  655. k = 10 * Mb; /* XP */
  656. break;
  657. case 0x07:
  658. k = 2 * Mb;
  659. break;
  660. case 0x08:
  661. k = 12 * Mb; /* XP */
  662. break;
  663. case 0x0A:
  664. k = 14 * Mb; /* XP */
  665. break;
  666. case 0x0C:
  667. k = 16 * Mb; /* XP */
  668. break;
  669. case 0x0E: /* XP */
  670. tmp2 = read3C4(0xC1);
  671. switch (tmp2) {
  672. case 0x00:
  673. k = 20 * Mb;
  674. break;
  675. case 0x01:
  676. k = 24 * Mb;
  677. break;
  678. case 0x10:
  679. k = 28 * Mb;
  680. break;
  681. case 0x11:
  682. k = 32 * Mb;
  683. break;
  684. default:
  685. k = 1 * Mb;
  686. break;
  687. }
  688. break;
  689. case 0x0F:
  690. k = 4 * Mb;
  691. break;
  692. default:
  693. k = 1 * Mb;
  694. break;
  695. }
  696. }
  697. k -= memdiff * Kb;
  698. output("framebuffer size = %d Kb\n", k / Kb);
  699. return k;
  700. }
  701. /* See if we can handle the video mode described in var */
  702. static int tridentfb_check_var(struct fb_var_screeninfo *var,
  703. struct fb_info *info)
  704. {
  705. int bpp = var->bits_per_pixel;
  706. debug("enter\n");
  707. /* check color depth */
  708. if (bpp == 24)
  709. bpp = var->bits_per_pixel = 32;
  710. /* check whether resolution fits on panel and in memory */
  711. if (flatpanel && nativex && var->xres > nativex)
  712. return -EINVAL;
  713. if (var->xres * var->yres_virtual * bpp / 8 > info->fix.smem_len)
  714. return -EINVAL;
  715. switch (bpp) {
  716. case 8:
  717. var->red.offset = 0;
  718. var->green.offset = 0;
  719. var->blue.offset = 0;
  720. var->red.length = 6;
  721. var->green.length = 6;
  722. var->blue.length = 6;
  723. break;
  724. case 16:
  725. var->red.offset = 11;
  726. var->green.offset = 5;
  727. var->blue.offset = 0;
  728. var->red.length = 5;
  729. var->green.length = 6;
  730. var->blue.length = 5;
  731. break;
  732. case 32:
  733. var->red.offset = 16;
  734. var->green.offset = 8;
  735. var->blue.offset = 0;
  736. var->red.length = 8;
  737. var->green.length = 8;
  738. var->blue.length = 8;
  739. break;
  740. default:
  741. return -EINVAL;
  742. }
  743. debug("exit\n");
  744. return 0;
  745. }
  746. /* Pan the display */
  747. static int tridentfb_pan_display(struct fb_var_screeninfo *var,
  748. struct fb_info *info)
  749. {
  750. unsigned int offset;
  751. debug("enter\n");
  752. offset = (var->xoffset + (var->yoffset * var->xres))
  753. * var->bits_per_pixel / 32;
  754. info->var.xoffset = var->xoffset;
  755. info->var.yoffset = var->yoffset;
  756. set_screen_start(offset);
  757. debug("exit\n");
  758. return 0;
  759. }
  760. #define shadowmode_on() write3CE(CyberControl, read3CE(CyberControl) | 0x81)
  761. #define shadowmode_off() write3CE(CyberControl, read3CE(CyberControl) & 0x7E)
  762. /* Set the hardware to the requested video mode */
  763. static int tridentfb_set_par(struct fb_info *info)
  764. {
  765. struct tridentfb_par *par = (struct tridentfb_par *)(info->par);
  766. u32 htotal, hdispend, hsyncstart, hsyncend, hblankstart, hblankend;
  767. u32 vtotal, vdispend, vsyncstart, vsyncend, vblankstart, vblankend;
  768. struct fb_var_screeninfo *var = &info->var;
  769. int bpp = var->bits_per_pixel;
  770. unsigned char tmp;
  771. unsigned long vclk;
  772. debug("enter\n");
  773. hdispend = var->xres / 8 - 1;
  774. hsyncstart = (var->xres + var->right_margin) / 8;
  775. hsyncend = var->hsync_len / 8;
  776. htotal =
  777. (var->xres + var->left_margin + var->right_margin +
  778. var->hsync_len) / 8 - 10;
  779. hblankstart = hdispend + 1;
  780. hblankend = htotal + 5;
  781. vdispend = var->yres - 1;
  782. vsyncstart = var->yres + var->lower_margin;
  783. vsyncend = var->vsync_len;
  784. vtotal = var->upper_margin + vsyncstart + vsyncend - 2;
  785. vblankstart = var->yres;
  786. vblankend = vtotal + 2;
  787. crtc_unlock();
  788. write3CE(CyberControl, 8);
  789. if (flatpanel && var->xres < nativex) {
  790. /*
  791. * on flat panels with native size larger
  792. * than requested resolution decide whether
  793. * we stretch or center
  794. */
  795. t_outb(0xEB, 0x3C2);
  796. shadowmode_on();
  797. if (center)
  798. screen_center();
  799. else if (stretch)
  800. screen_stretch();
  801. } else {
  802. t_outb(0x2B, 0x3C2);
  803. write3CE(CyberControl, 8);
  804. }
  805. /* vertical timing values */
  806. write3X4(CRTVTotal, vtotal & 0xFF);
  807. write3X4(CRTVDispEnd, vdispend & 0xFF);
  808. write3X4(CRTVSyncStart, vsyncstart & 0xFF);
  809. write3X4(CRTVSyncEnd, (vsyncend & 0x0F));
  810. write3X4(CRTVBlankStart, vblankstart & 0xFF);
  811. write3X4(CRTVBlankEnd, 0 /* p->vblankend & 0xFF */ );
  812. /* horizontal timing values */
  813. write3X4(CRTHTotal, htotal & 0xFF);
  814. write3X4(CRTHDispEnd, hdispend & 0xFF);
  815. write3X4(CRTHSyncStart, hsyncstart & 0xFF);
  816. write3X4(CRTHSyncEnd, (hsyncend & 0x1F) | ((hblankend & 0x20) << 2));
  817. write3X4(CRTHBlankStart, hblankstart & 0xFF);
  818. write3X4(CRTHBlankEnd, 0 /* (p->hblankend & 0x1F) */ );
  819. /* higher bits of vertical timing values */
  820. tmp = 0x10;
  821. if (vtotal & 0x100) tmp |= 0x01;
  822. if (vdispend & 0x100) tmp |= 0x02;
  823. if (vsyncstart & 0x100) tmp |= 0x04;
  824. if (vblankstart & 0x100) tmp |= 0x08;
  825. if (vtotal & 0x200) tmp |= 0x20;
  826. if (vdispend & 0x200) tmp |= 0x40;
  827. if (vsyncstart & 0x200) tmp |= 0x80;
  828. write3X4(CRTOverflow, tmp);
  829. tmp = read3X4(CRTHiOrd) | 0x08; /* line compare bit 10 */
  830. if (vtotal & 0x400) tmp |= 0x80;
  831. if (vblankstart & 0x400) tmp |= 0x40;
  832. if (vsyncstart & 0x400) tmp |= 0x20;
  833. if (vdispend & 0x400) tmp |= 0x10;
  834. write3X4(CRTHiOrd, tmp);
  835. tmp = 0;
  836. if (htotal & 0x800) tmp |= 0x800 >> 11;
  837. if (hblankstart & 0x800) tmp |= 0x800 >> 7;
  838. write3X4(HorizOverflow, tmp);
  839. tmp = 0x40;
  840. if (vblankstart & 0x200) tmp |= 0x20;
  841. //FIXME if (info->var.vmode & FB_VMODE_DOUBLE) tmp |= 0x80; /* double scan for 200 line modes */
  842. write3X4(CRTMaxScanLine, tmp);
  843. write3X4(CRTLineCompare, 0xFF);
  844. write3X4(CRTPRowScan, 0);
  845. write3X4(CRTModeControl, 0xC3);
  846. write3X4(LinearAddReg, 0x20); /* enable linear addressing */
  847. tmp = (info->var.vmode & FB_VMODE_INTERLACED) ? 0x84 : 0x80;
  848. write3X4(CRTCModuleTest, tmp); /* enable access extended memory */
  849. write3X4(GraphEngReg, 0x80); /* enable GE for text acceleration */
  850. #ifdef CONFIG_FB_TRIDENT_ACCEL
  851. acc->init_accel(info->var.xres, bpp);
  852. #endif
  853. switch (bpp) {
  854. case 8:
  855. tmp = 0x00;
  856. break;
  857. case 16:
  858. tmp = 0x05;
  859. break;
  860. case 24:
  861. tmp = 0x29;
  862. break;
  863. case 32:
  864. tmp = 0x09;
  865. break;
  866. }
  867. write3X4(PixelBusReg, tmp);
  868. tmp = 0x10;
  869. if (chipcyber)
  870. tmp |= 0x20;
  871. write3X4(DRAMControl, tmp); /* both IO, linear enable */
  872. write3X4(InterfaceSel, read3X4(InterfaceSel) | 0x40);
  873. write3X4(Performance, 0x92);
  874. write3X4(PCIReg, 0x07); /* MMIO & PCI read and write burst enable */
  875. /* convert from picoseconds to kHz */
  876. vclk = PICOS2KHZ(info->var.pixclock);
  877. if (bpp == 32)
  878. vclk *= 2;
  879. set_vclk(vclk);
  880. write3C4(0, 3);
  881. write3C4(1, 1); /* set char clock 8 dots wide */
  882. write3C4(2, 0x0F); /* enable 4 maps because needed in chain4 mode */
  883. write3C4(3, 0);
  884. write3C4(4, 0x0E); /* memory mode enable bitmaps ?? */
  885. write3CE(MiscExtFunc, (bpp == 32) ? 0x1A : 0x12); /* divide clock by 2 if 32bpp */
  886. /* chain4 mode display and CPU path */
  887. write3CE(0x5, 0x40); /* no CGA compat, allow 256 col */
  888. write3CE(0x6, 0x05); /* graphics mode */
  889. write3CE(0x7, 0x0F); /* planes? */
  890. if (chip_id == CYBERBLADEXPAi1) {
  891. /* This fixes snow-effect in 32 bpp */
  892. write3X4(CRTHSyncStart, 0x84);
  893. }
  894. writeAttr(0x10, 0x41); /* graphics mode and support 256 color modes */
  895. writeAttr(0x12, 0x0F); /* planes */
  896. writeAttr(0x13, 0); /* horizontal pel panning */
  897. /* colors */
  898. for (tmp = 0; tmp < 0x10; tmp++)
  899. writeAttr(tmp, tmp);
  900. readb(par->io_virt + CRT + 0x0A); /* flip-flop to index */
  901. t_outb(0x20, 0x3C0); /* enable attr */
  902. switch (bpp) {
  903. case 8:
  904. tmp = 0;
  905. break;
  906. case 15:
  907. tmp = 0x10;
  908. break;
  909. case 16:
  910. tmp = 0x30;
  911. break;
  912. case 24:
  913. case 32:
  914. tmp = 0xD0;
  915. break;
  916. }
  917. t_inb(0x3C8);
  918. t_inb(0x3C6);
  919. t_inb(0x3C6);
  920. t_inb(0x3C6);
  921. t_inb(0x3C6);
  922. t_outb(tmp, 0x3C6);
  923. t_inb(0x3C8);
  924. if (flatpanel)
  925. set_number_of_lines(info->var.yres);
  926. set_lwidth(info->var.xres * bpp / (4 * 16));
  927. info->fix.visual = (bpp == 8) ? FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  928. info->fix.line_length = info->var.xres * (bpp >> 3);
  929. info->cmap.len = (bpp == 8) ? 256 : 16;
  930. debug("exit\n");
  931. return 0;
  932. }
  933. /* Set one color register */
  934. static int tridentfb_setcolreg(unsigned regno, unsigned red, unsigned green,
  935. unsigned blue, unsigned transp,
  936. struct fb_info *info)
  937. {
  938. int bpp = info->var.bits_per_pixel;
  939. if (regno >= info->cmap.len)
  940. return 1;
  941. if (bpp == 8) {
  942. t_outb(0xFF, 0x3C6);
  943. t_outb(regno, 0x3C8);
  944. t_outb(red >> 10, 0x3C9);
  945. t_outb(green >> 10, 0x3C9);
  946. t_outb(blue >> 10, 0x3C9);
  947. } else if (regno < 16) {
  948. if (bpp == 16) { /* RGB 565 */
  949. u32 col;
  950. col = (red & 0xF800) | ((green & 0xFC00) >> 5) |
  951. ((blue & 0xF800) >> 11);
  952. col |= col << 16;
  953. ((u32 *)(info->pseudo_palette))[regno] = col;
  954. } else if (bpp == 32) /* ARGB 8888 */
  955. ((u32*)info->pseudo_palette)[regno] =
  956. ((transp & 0xFF00) << 16) |
  957. ((red & 0xFF00) << 8) |
  958. ((green & 0xFF00)) |
  959. ((blue & 0xFF00) >> 8);
  960. }
  961. /* debug("exit\n"); */
  962. return 0;
  963. }
  964. /* Try blanking the screen.For flat panels it does nothing */
  965. static int tridentfb_blank(int blank_mode, struct fb_info *info)
  966. {
  967. unsigned char PMCont, DPMSCont;
  968. debug("enter\n");
  969. if (flatpanel)
  970. return 0;
  971. t_outb(0x04, 0x83C8); /* Read DPMS Control */
  972. PMCont = t_inb(0x83C6) & 0xFC;
  973. DPMSCont = read3CE(PowerStatus) & 0xFC;
  974. switch (blank_mode) {
  975. case FB_BLANK_UNBLANK:
  976. /* Screen: On, HSync: On, VSync: On */
  977. case FB_BLANK_NORMAL:
  978. /* Screen: Off, HSync: On, VSync: On */
  979. PMCont |= 0x03;
  980. DPMSCont |= 0x00;
  981. break;
  982. case FB_BLANK_HSYNC_SUSPEND:
  983. /* Screen: Off, HSync: Off, VSync: On */
  984. PMCont |= 0x02;
  985. DPMSCont |= 0x01;
  986. break;
  987. case FB_BLANK_VSYNC_SUSPEND:
  988. /* Screen: Off, HSync: On, VSync: Off */
  989. PMCont |= 0x02;
  990. DPMSCont |= 0x02;
  991. break;
  992. case FB_BLANK_POWERDOWN:
  993. /* Screen: Off, HSync: Off, VSync: Off */
  994. PMCont |= 0x00;
  995. DPMSCont |= 0x03;
  996. break;
  997. }
  998. write3CE(PowerStatus, DPMSCont);
  999. t_outb(4, 0x83C8);
  1000. t_outb(PMCont, 0x83C6);
  1001. debug("exit\n");
  1002. /* let fbcon do a softblank for us */
  1003. return (blank_mode == FB_BLANK_NORMAL) ? 1 : 0;
  1004. }
  1005. static struct fb_ops tridentfb_ops = {
  1006. .owner = THIS_MODULE,
  1007. .fb_setcolreg = tridentfb_setcolreg,
  1008. .fb_pan_display = tridentfb_pan_display,
  1009. .fb_blank = tridentfb_blank,
  1010. .fb_check_var = tridentfb_check_var,
  1011. .fb_set_par = tridentfb_set_par,
  1012. .fb_fillrect = tridentfb_fillrect,
  1013. .fb_copyarea = tridentfb_copyarea,
  1014. .fb_imageblit = cfb_imageblit,
  1015. };
  1016. static int __devinit trident_pci_probe(struct pci_dev * dev,
  1017. const struct pci_device_id * id)
  1018. {
  1019. int err;
  1020. unsigned char revision;
  1021. err = pci_enable_device(dev);
  1022. if (err)
  1023. return err;
  1024. chip_id = id->device;
  1025. if (chip_id == CYBERBLADEi1)
  1026. output("*** Please do use cyblafb, Cyberblade/i1 support "
  1027. "will soon be removed from tridentfb!\n");
  1028. /* If PCI id is 0x9660 then further detect chip type */
  1029. if (chip_id == TGUI9660) {
  1030. outb(RevisionID, 0x3C4);
  1031. revision = inb(0x3C5);
  1032. switch (revision) {
  1033. case 0x22:
  1034. case 0x23:
  1035. chip_id = CYBER9397;
  1036. break;
  1037. case 0x2A:
  1038. chip_id = CYBER9397DVD;
  1039. break;
  1040. case 0x30:
  1041. case 0x33:
  1042. case 0x34:
  1043. case 0x35:
  1044. case 0x38:
  1045. case 0x3A:
  1046. case 0xB3:
  1047. chip_id = CYBER9385;
  1048. break;
  1049. case 0x40 ... 0x43:
  1050. chip_id = CYBER9382;
  1051. break;
  1052. case 0x4A:
  1053. chip_id = CYBER9388;
  1054. break;
  1055. default:
  1056. break;
  1057. }
  1058. }
  1059. chip3D = is3Dchip(chip_id);
  1060. chipcyber = iscyber(chip_id);
  1061. if (is_xp(chip_id)) {
  1062. acc = &accel_xp;
  1063. } else if (is_blade(chip_id)) {
  1064. acc = &accel_blade;
  1065. } else {
  1066. acc = &accel_image;
  1067. }
  1068. /* acceleration is on by default for 3D chips */
  1069. defaultaccel = chip3D && !noaccel;
  1070. fb_info.par = &default_par;
  1071. /* setup MMIO region */
  1072. tridentfb_fix.mmio_start = pci_resource_start(dev, 1);
  1073. tridentfb_fix.mmio_len = chip3D ? 0x20000 : 0x10000;
  1074. if (!request_mem_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len, "tridentfb")) {
  1075. debug("request_region failed!\n");
  1076. return -1;
  1077. }
  1078. default_par.io_virt = ioremap_nocache(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len);
  1079. if (!default_par.io_virt) {
  1080. debug("ioremap failed\n");
  1081. err = -1;
  1082. goto out_unmap1;
  1083. }
  1084. enable_mmio();
  1085. /* setup framebuffer memory */
  1086. tridentfb_fix.smem_start = pci_resource_start(dev, 0);
  1087. tridentfb_fix.smem_len = get_memsize();
  1088. if (!request_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len, "tridentfb")) {
  1089. debug("request_mem_region failed!\n");
  1090. disable_mmio();
  1091. err = -1;
  1092. goto out_unmap1;
  1093. }
  1094. fb_info.screen_base = ioremap_nocache(tridentfb_fix.smem_start,
  1095. tridentfb_fix.smem_len);
  1096. if (!fb_info.screen_base) {
  1097. debug("ioremap failed\n");
  1098. err = -1;
  1099. goto out_unmap2;
  1100. }
  1101. output("%s board found\n", pci_name(dev));
  1102. displaytype = get_displaytype();
  1103. if (flatpanel)
  1104. nativex = get_nativex();
  1105. fb_info.fix = tridentfb_fix;
  1106. fb_info.fbops = &tridentfb_ops;
  1107. fb_info.flags = FBINFO_DEFAULT | FBINFO_HWACCEL_YPAN;
  1108. #ifdef CONFIG_FB_TRIDENT_ACCEL
  1109. fb_info.flags |= FBINFO_HWACCEL_COPYAREA | FBINFO_HWACCEL_FILLRECT;
  1110. #endif
  1111. fb_info.pseudo_palette = pseudo_pal;
  1112. if (!fb_find_mode(&default_var, &fb_info,
  1113. mode_option, NULL, 0, NULL, bpp)) {
  1114. err = -EINVAL;
  1115. goto out_unmap2;
  1116. }
  1117. err = fb_alloc_cmap(&fb_info.cmap, 256, 0);
  1118. if (err < 0)
  1119. goto out_unmap2;
  1120. if (defaultaccel && acc)
  1121. default_var.accel_flags |= FB_ACCELF_TEXT;
  1122. else
  1123. default_var.accel_flags &= ~FB_ACCELF_TEXT;
  1124. default_var.activate |= FB_ACTIVATE_NOW;
  1125. fb_info.var = default_var;
  1126. fb_info.device = &dev->dev;
  1127. if (register_framebuffer(&fb_info) < 0) {
  1128. printk(KERN_ERR "tridentfb: could not register Trident framebuffer\n");
  1129. fb_dealloc_cmap(&fb_info.cmap);
  1130. err = -EINVAL;
  1131. goto out_unmap2;
  1132. }
  1133. output("fb%d: %s frame buffer device %dx%d-%dbpp\n",
  1134. fb_info.node, fb_info.fix.id, default_var.xres,
  1135. default_var.yres, default_var.bits_per_pixel);
  1136. return 0;
  1137. out_unmap2:
  1138. if (fb_info.screen_base)
  1139. iounmap(fb_info.screen_base);
  1140. release_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len);
  1141. disable_mmio();
  1142. out_unmap1:
  1143. if (default_par.io_virt)
  1144. iounmap(default_par.io_virt);
  1145. release_mem_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len);
  1146. return err;
  1147. }
  1148. static void __devexit trident_pci_remove(struct pci_dev *dev)
  1149. {
  1150. struct tridentfb_par *par = (struct tridentfb_par*)fb_info.par;
  1151. unregister_framebuffer(&fb_info);
  1152. iounmap(par->io_virt);
  1153. iounmap(fb_info.screen_base);
  1154. release_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len);
  1155. release_mem_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len);
  1156. }
  1157. /* List of boards that we are trying to support */
  1158. static struct pci_device_id trident_devices[] = {
  1159. {PCI_VENDOR_ID_TRIDENT, BLADE3D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1160. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1161. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi7D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1162. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1163. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi1D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1164. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEAi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1165. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEAi1D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1166. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEE4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1167. {PCI_VENDOR_ID_TRIDENT, TGUI9660, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1168. {PCI_VENDOR_ID_TRIDENT, IMAGE975, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1169. {PCI_VENDOR_ID_TRIDENT, IMAGE985, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1170. {PCI_VENDOR_ID_TRIDENT, CYBER9320, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1171. {PCI_VENDOR_ID_TRIDENT, CYBER9388, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1172. {PCI_VENDOR_ID_TRIDENT, CYBER9520, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1173. {PCI_VENDOR_ID_TRIDENT, CYBER9525DVD, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1174. {PCI_VENDOR_ID_TRIDENT, CYBER9397, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1175. {PCI_VENDOR_ID_TRIDENT, CYBER9397DVD, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1176. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPAi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1177. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPm8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1178. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPm16, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1179. {0,}
  1180. };
  1181. MODULE_DEVICE_TABLE(pci, trident_devices);
  1182. static struct pci_driver tridentfb_pci_driver = {
  1183. .name = "tridentfb",
  1184. .id_table = trident_devices,
  1185. .probe = trident_pci_probe,
  1186. .remove = __devexit_p(trident_pci_remove)
  1187. };
  1188. /*
  1189. * Parse user specified options (`video=trident:')
  1190. * example:
  1191. * video=trident:800x600,bpp=16,noaccel
  1192. */
  1193. #ifndef MODULE
  1194. static int __init tridentfb_setup(char *options)
  1195. {
  1196. char *opt;
  1197. if (!options || !*options)
  1198. return 0;
  1199. while ((opt = strsep(&options, ",")) != NULL) {
  1200. if (!*opt)
  1201. continue;
  1202. if (!strncmp(opt, "noaccel", 7))
  1203. noaccel = 1;
  1204. else if (!strncmp(opt, "fp", 2))
  1205. displaytype = DISPLAY_FP;
  1206. else if (!strncmp(opt, "crt", 3))
  1207. displaytype = DISPLAY_CRT;
  1208. else if (!strncmp(opt, "bpp=", 4))
  1209. bpp = simple_strtoul(opt + 4, NULL, 0);
  1210. else if (!strncmp(opt, "center", 6))
  1211. center = 1;
  1212. else if (!strncmp(opt, "stretch", 7))
  1213. stretch = 1;
  1214. else if (!strncmp(opt, "memsize=", 8))
  1215. memsize = simple_strtoul(opt + 8, NULL, 0);
  1216. else if (!strncmp(opt, "memdiff=", 8))
  1217. memdiff = simple_strtoul(opt + 8, NULL, 0);
  1218. else if (!strncmp(opt, "nativex=", 8))
  1219. nativex = simple_strtoul(opt + 8, NULL, 0);
  1220. else
  1221. mode_option = opt;
  1222. }
  1223. return 0;
  1224. }
  1225. #endif
  1226. static int __init tridentfb_init(void)
  1227. {
  1228. #ifndef MODULE
  1229. char *option = NULL;
  1230. if (fb_get_options("tridentfb", &option))
  1231. return -ENODEV;
  1232. tridentfb_setup(option);
  1233. #endif
  1234. output("Trident framebuffer %s initializing\n", VERSION);
  1235. return pci_register_driver(&tridentfb_pci_driver);
  1236. }
  1237. static void __exit tridentfb_exit(void)
  1238. {
  1239. pci_unregister_driver(&tridentfb_pci_driver);
  1240. }
  1241. module_init(tridentfb_init);
  1242. module_exit(tridentfb_exit);
  1243. MODULE_AUTHOR("Jani Monoses <jani@iv.ro>");
  1244. MODULE_DESCRIPTION("Framebuffer driver for Trident cards");
  1245. MODULE_LICENSE("GPL");