fsl-diu-fb.c 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722
  1. /*
  2. * Copyright 2008 Freescale Semiconductor, Inc. All Rights Reserved.
  3. *
  4. * Freescale DIU Frame Buffer device driver
  5. *
  6. * Authors: Hongjun Chen <hong-jun.chen@freescale.com>
  7. * Paul Widmer <paul.widmer@freescale.com>
  8. * Srikanth Srinivasan <srikanth.srinivasan@freescale.com>
  9. * York Sun <yorksun@freescale.com>
  10. *
  11. * Based on imxfb.c Copyright (C) 2004 S.Hauer, Pengutronix
  12. *
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms of the GNU General Public License as published by the
  15. * Free Software Foundation; either version 2 of the License, or (at your
  16. * option) any later version.
  17. *
  18. */
  19. #include <linux/module.h>
  20. #include <linux/kernel.h>
  21. #include <linux/errno.h>
  22. #include <linux/string.h>
  23. #include <linux/slab.h>
  24. #include <linux/fb.h>
  25. #include <linux/init.h>
  26. #include <linux/dma-mapping.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/clk.h>
  30. #include <linux/uaccess.h>
  31. #include <linux/vmalloc.h>
  32. #include <linux/of_platform.h>
  33. #include <sysdev/fsl_soc.h>
  34. #include "fsl-diu-fb.h"
  35. /*
  36. * These parameters give default parameters
  37. * for video output 1024x768,
  38. * FIXME - change timing to proper amounts
  39. * hsync 31.5kHz, vsync 60Hz
  40. */
  41. static struct fb_videomode __devinitdata fsl_diu_default_mode = {
  42. .refresh = 60,
  43. .xres = 1024,
  44. .yres = 768,
  45. .pixclock = 15385,
  46. .left_margin = 160,
  47. .right_margin = 24,
  48. .upper_margin = 29,
  49. .lower_margin = 3,
  50. .hsync_len = 136,
  51. .vsync_len = 6,
  52. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  53. .vmode = FB_VMODE_NONINTERLACED
  54. };
  55. static struct fb_videomode __devinitdata fsl_diu_mode_db[] = {
  56. {
  57. .name = "1024x768-60",
  58. .refresh = 60,
  59. .xres = 1024,
  60. .yres = 768,
  61. .pixclock = 15385,
  62. .left_margin = 160,
  63. .right_margin = 24,
  64. .upper_margin = 29,
  65. .lower_margin = 3,
  66. .hsync_len = 136,
  67. .vsync_len = 6,
  68. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  69. .vmode = FB_VMODE_NONINTERLACED
  70. },
  71. {
  72. .name = "1024x768-70",
  73. .refresh = 70,
  74. .xres = 1024,
  75. .yres = 768,
  76. .pixclock = 16886,
  77. .left_margin = 3,
  78. .right_margin = 3,
  79. .upper_margin = 2,
  80. .lower_margin = 2,
  81. .hsync_len = 40,
  82. .vsync_len = 18,
  83. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  84. .vmode = FB_VMODE_NONINTERLACED
  85. },
  86. {
  87. .name = "1024x768-75",
  88. .refresh = 75,
  89. .xres = 1024,
  90. .yres = 768,
  91. .pixclock = 15009,
  92. .left_margin = 3,
  93. .right_margin = 3,
  94. .upper_margin = 2,
  95. .lower_margin = 2,
  96. .hsync_len = 80,
  97. .vsync_len = 32,
  98. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  99. .vmode = FB_VMODE_NONINTERLACED
  100. },
  101. {
  102. .name = "1280x1024-60",
  103. .refresh = 60,
  104. .xres = 1280,
  105. .yres = 1024,
  106. .pixclock = 9375,
  107. .left_margin = 38,
  108. .right_margin = 128,
  109. .upper_margin = 2,
  110. .lower_margin = 7,
  111. .hsync_len = 216,
  112. .vsync_len = 37,
  113. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  114. .vmode = FB_VMODE_NONINTERLACED
  115. },
  116. {
  117. .name = "1280x1024-70",
  118. .refresh = 70,
  119. .xres = 1280,
  120. .yres = 1024,
  121. .pixclock = 9380,
  122. .left_margin = 6,
  123. .right_margin = 6,
  124. .upper_margin = 4,
  125. .lower_margin = 4,
  126. .hsync_len = 60,
  127. .vsync_len = 94,
  128. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  129. .vmode = FB_VMODE_NONINTERLACED
  130. },
  131. {
  132. .name = "1280x1024-75",
  133. .refresh = 75,
  134. .xres = 1280,
  135. .yres = 1024,
  136. .pixclock = 9380,
  137. .left_margin = 6,
  138. .right_margin = 6,
  139. .upper_margin = 4,
  140. .lower_margin = 4,
  141. .hsync_len = 60,
  142. .vsync_len = 15,
  143. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  144. .vmode = FB_VMODE_NONINTERLACED
  145. },
  146. {
  147. .name = "320x240", /* for AOI only */
  148. .refresh = 60,
  149. .xres = 320,
  150. .yres = 240,
  151. .pixclock = 15385,
  152. .left_margin = 0,
  153. .right_margin = 0,
  154. .upper_margin = 0,
  155. .lower_margin = 0,
  156. .hsync_len = 0,
  157. .vsync_len = 0,
  158. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  159. .vmode = FB_VMODE_NONINTERLACED
  160. },
  161. {
  162. .name = "1280x480-60",
  163. .refresh = 60,
  164. .xres = 1280,
  165. .yres = 480,
  166. .pixclock = 18939,
  167. .left_margin = 353,
  168. .right_margin = 47,
  169. .upper_margin = 39,
  170. .lower_margin = 4,
  171. .hsync_len = 8,
  172. .vsync_len = 2,
  173. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  174. .vmode = FB_VMODE_NONINTERLACED
  175. },
  176. };
  177. static char *fb_mode = "1024x768-32@60";
  178. static unsigned long default_bpp = 32;
  179. static int monitor_port;
  180. #if defined(CONFIG_NOT_COHERENT_CACHE)
  181. static u8 *coherence_data;
  182. static size_t coherence_data_size;
  183. static unsigned int d_cache_line_size;
  184. #endif
  185. static DEFINE_SPINLOCK(diu_lock);
  186. struct fsl_diu_data {
  187. struct fb_info *fsl_diu_info[FSL_AOI_NUM - 1];
  188. /*FSL_AOI_NUM has one dummy AOI */
  189. struct device_attribute dev_attr;
  190. struct diu_ad *dummy_ad;
  191. void *dummy_aoi_virt;
  192. unsigned int irq;
  193. int fb_enabled;
  194. int monitor_port;
  195. };
  196. struct mfb_info {
  197. int index;
  198. int type;
  199. char *id;
  200. int registered;
  201. int blank;
  202. unsigned long pseudo_palette[16];
  203. struct diu_ad *ad;
  204. int cursor_reset;
  205. unsigned char g_alpha;
  206. unsigned int count;
  207. int x_aoi_d; /* aoi display x offset to physical screen */
  208. int y_aoi_d; /* aoi display y offset to physical screen */
  209. struct fsl_diu_data *parent;
  210. };
  211. static struct mfb_info mfb_template[] = {
  212. { /* AOI 0 for plane 0 */
  213. .index = 0,
  214. .type = MFB_TYPE_OUTPUT,
  215. .id = "Panel0",
  216. .registered = 0,
  217. .count = 0,
  218. .x_aoi_d = 0,
  219. .y_aoi_d = 0,
  220. },
  221. { /* AOI 0 for plane 1 */
  222. .index = 1,
  223. .type = MFB_TYPE_OUTPUT,
  224. .id = "Panel1 AOI0",
  225. .registered = 0,
  226. .g_alpha = 0xff,
  227. .count = 0,
  228. .x_aoi_d = 0,
  229. .y_aoi_d = 0,
  230. },
  231. { /* AOI 1 for plane 1 */
  232. .index = 2,
  233. .type = MFB_TYPE_OUTPUT,
  234. .id = "Panel1 AOI1",
  235. .registered = 0,
  236. .g_alpha = 0xff,
  237. .count = 0,
  238. .x_aoi_d = 0,
  239. .y_aoi_d = 480,
  240. },
  241. { /* AOI 0 for plane 2 */
  242. .index = 3,
  243. .type = MFB_TYPE_OUTPUT,
  244. .id = "Panel2 AOI0",
  245. .registered = 0,
  246. .g_alpha = 0xff,
  247. .count = 0,
  248. .x_aoi_d = 640,
  249. .y_aoi_d = 0,
  250. },
  251. { /* AOI 1 for plane 2 */
  252. .index = 4,
  253. .type = MFB_TYPE_OUTPUT,
  254. .id = "Panel2 AOI1",
  255. .registered = 0,
  256. .g_alpha = 0xff,
  257. .count = 0,
  258. .x_aoi_d = 640,
  259. .y_aoi_d = 480,
  260. },
  261. };
  262. static struct diu_hw dr = {
  263. .mode = MFB_MODE1,
  264. .reg_lock = __SPIN_LOCK_UNLOCKED(diu_hw.reg_lock),
  265. };
  266. static struct diu_pool pool;
  267. /* To allocate memory for framebuffer. First try __get_free_pages(). If it
  268. * fails, try rh_alloc. The reason is __get_free_pages() cannot allocate
  269. * very large memory (more than 4MB). We don't want to allocate all memory
  270. * in rheap since small memory allocation/deallocation will fragment the
  271. * rheap and make the furture large allocation fail.
  272. */
  273. static void *fsl_diu_alloc(unsigned long size, phys_addr_t *phys)
  274. {
  275. void *virt;
  276. pr_debug("size=%lu\n", size);
  277. virt = (void *)__get_free_pages(GFP_DMA | __GFP_ZERO, get_order(size));
  278. if (virt) {
  279. *phys = virt_to_phys(virt);
  280. pr_debug("virt %p, phys=%llx\n", virt, (uint64_t) *phys);
  281. return virt;
  282. }
  283. if (!diu_ops.diu_mem) {
  284. printk(KERN_INFO "%s: no diu_mem."
  285. " To reserve more memory, put 'diufb=15M' "
  286. "in the command line\n", __func__);
  287. return NULL;
  288. }
  289. virt = (void *)rh_alloc(&diu_ops.diu_rh_info, size, "DIU");
  290. if (virt) {
  291. *phys = virt_to_bus(virt);
  292. memset(virt, 0, size);
  293. }
  294. pr_debug("rh virt=%p phys=%llx\n", virt, (unsigned long long)*phys);
  295. return virt;
  296. }
  297. static void fsl_diu_free(void *p, unsigned long size)
  298. {
  299. pr_debug("p=%p size=%lu\n", p, size);
  300. if (!p)
  301. return;
  302. if ((p >= diu_ops.diu_mem) &&
  303. (p < (diu_ops.diu_mem + diu_ops.diu_size))) {
  304. pr_debug("rh\n");
  305. rh_free(&diu_ops.diu_rh_info, (unsigned long) p);
  306. } else {
  307. pr_debug("dma\n");
  308. free_pages((unsigned long)p, get_order(size));
  309. }
  310. }
  311. static int fsl_diu_enable_panel(struct fb_info *info)
  312. {
  313. struct mfb_info *pmfbi, *cmfbi, *mfbi = info->par;
  314. struct diu *hw = dr.diu_reg;
  315. struct diu_ad *ad = mfbi->ad;
  316. struct fsl_diu_data *machine_data = mfbi->parent;
  317. int res = 0;
  318. pr_debug("enable_panel index %d\n", mfbi->index);
  319. if (mfbi->type != MFB_TYPE_OFF) {
  320. switch (mfbi->index) {
  321. case 0: /* plane 0 */
  322. if (hw->desc[0] != ad->paddr)
  323. out_be32(&hw->desc[0], ad->paddr);
  324. break;
  325. case 1: /* plane 1 AOI 0 */
  326. cmfbi = machine_data->fsl_diu_info[2]->par;
  327. if (hw->desc[1] != ad->paddr) { /* AOI0 closed */
  328. if (cmfbi->count > 0) /* AOI1 open */
  329. ad->next_ad =
  330. cpu_to_le32(cmfbi->ad->paddr);
  331. else
  332. ad->next_ad = 0;
  333. out_be32(&hw->desc[1], ad->paddr);
  334. }
  335. break;
  336. case 3: /* plane 2 AOI 0 */
  337. cmfbi = machine_data->fsl_diu_info[4]->par;
  338. if (hw->desc[2] != ad->paddr) { /* AOI0 closed */
  339. if (cmfbi->count > 0) /* AOI1 open */
  340. ad->next_ad =
  341. cpu_to_le32(cmfbi->ad->paddr);
  342. else
  343. ad->next_ad = 0;
  344. out_be32(&hw->desc[2], ad->paddr);
  345. }
  346. break;
  347. case 2: /* plane 1 AOI 1 */
  348. pmfbi = machine_data->fsl_diu_info[1]->par;
  349. ad->next_ad = 0;
  350. if (hw->desc[1] == machine_data->dummy_ad->paddr)
  351. out_be32(&hw->desc[1], ad->paddr);
  352. else /* AOI0 open */
  353. pmfbi->ad->next_ad = cpu_to_le32(ad->paddr);
  354. break;
  355. case 4: /* plane 2 AOI 1 */
  356. pmfbi = machine_data->fsl_diu_info[3]->par;
  357. ad->next_ad = 0;
  358. if (hw->desc[2] == machine_data->dummy_ad->paddr)
  359. out_be32(&hw->desc[2], ad->paddr);
  360. else /* AOI0 was open */
  361. pmfbi->ad->next_ad = cpu_to_le32(ad->paddr);
  362. break;
  363. default:
  364. res = -EINVAL;
  365. break;
  366. }
  367. } else
  368. res = -EINVAL;
  369. return res;
  370. }
  371. static int fsl_diu_disable_panel(struct fb_info *info)
  372. {
  373. struct mfb_info *pmfbi, *cmfbi, *mfbi = info->par;
  374. struct diu *hw = dr.diu_reg;
  375. struct diu_ad *ad = mfbi->ad;
  376. struct fsl_diu_data *machine_data = mfbi->parent;
  377. int res = 0;
  378. switch (mfbi->index) {
  379. case 0: /* plane 0 */
  380. if (hw->desc[0] != machine_data->dummy_ad->paddr)
  381. out_be32(&hw->desc[0],
  382. machine_data->dummy_ad->paddr);
  383. break;
  384. case 1: /* plane 1 AOI 0 */
  385. cmfbi = machine_data->fsl_diu_info[2]->par;
  386. if (cmfbi->count > 0) /* AOI1 is open */
  387. out_be32(&hw->desc[1], cmfbi->ad->paddr);
  388. /* move AOI1 to the first */
  389. else /* AOI1 was closed */
  390. out_be32(&hw->desc[1],
  391. machine_data->dummy_ad->paddr);
  392. /* close AOI 0 */
  393. break;
  394. case 3: /* plane 2 AOI 0 */
  395. cmfbi = machine_data->fsl_diu_info[4]->par;
  396. if (cmfbi->count > 0) /* AOI1 is open */
  397. out_be32(&hw->desc[2], cmfbi->ad->paddr);
  398. /* move AOI1 to the first */
  399. else /* AOI1 was closed */
  400. out_be32(&hw->desc[2],
  401. machine_data->dummy_ad->paddr);
  402. /* close AOI 0 */
  403. break;
  404. case 2: /* plane 1 AOI 1 */
  405. pmfbi = machine_data->fsl_diu_info[1]->par;
  406. if (hw->desc[1] != ad->paddr) {
  407. /* AOI1 is not the first in the chain */
  408. if (pmfbi->count > 0)
  409. /* AOI0 is open, must be the first */
  410. pmfbi->ad->next_ad = 0;
  411. } else /* AOI1 is the first in the chain */
  412. out_be32(&hw->desc[1], machine_data->dummy_ad->paddr);
  413. /* close AOI 1 */
  414. break;
  415. case 4: /* plane 2 AOI 1 */
  416. pmfbi = machine_data->fsl_diu_info[3]->par;
  417. if (hw->desc[2] != ad->paddr) {
  418. /* AOI1 is not the first in the chain */
  419. if (pmfbi->count > 0)
  420. /* AOI0 is open, must be the first */
  421. pmfbi->ad->next_ad = 0;
  422. } else /* AOI1 is the first in the chain */
  423. out_be32(&hw->desc[2], machine_data->dummy_ad->paddr);
  424. /* close AOI 1 */
  425. break;
  426. default:
  427. res = -EINVAL;
  428. break;
  429. }
  430. return res;
  431. }
  432. static void enable_lcdc(struct fb_info *info)
  433. {
  434. struct diu *hw = dr.diu_reg;
  435. struct mfb_info *mfbi = info->par;
  436. struct fsl_diu_data *machine_data = mfbi->parent;
  437. if (!machine_data->fb_enabled) {
  438. out_be32(&hw->diu_mode, dr.mode);
  439. machine_data->fb_enabled++;
  440. }
  441. }
  442. static void disable_lcdc(struct fb_info *info)
  443. {
  444. struct diu *hw = dr.diu_reg;
  445. struct mfb_info *mfbi = info->par;
  446. struct fsl_diu_data *machine_data = mfbi->parent;
  447. if (machine_data->fb_enabled) {
  448. out_be32(&hw->diu_mode, 0);
  449. machine_data->fb_enabled = 0;
  450. }
  451. }
  452. static void adjust_aoi_size_position(struct fb_var_screeninfo *var,
  453. struct fb_info *info)
  454. {
  455. struct mfb_info *lower_aoi_mfbi, *upper_aoi_mfbi, *mfbi = info->par;
  456. struct fsl_diu_data *machine_data = mfbi->parent;
  457. int available_height, upper_aoi_bottom, index = mfbi->index;
  458. int lower_aoi_is_open, upper_aoi_is_open;
  459. __u32 base_plane_width, base_plane_height, upper_aoi_height;
  460. base_plane_width = machine_data->fsl_diu_info[0]->var.xres;
  461. base_plane_height = machine_data->fsl_diu_info[0]->var.yres;
  462. switch (index) {
  463. case 0:
  464. if (mfbi->x_aoi_d != 0)
  465. mfbi->x_aoi_d = 0;
  466. if (mfbi->y_aoi_d != 0)
  467. mfbi->y_aoi_d = 0;
  468. break;
  469. case 1: /* AOI 0 */
  470. case 3:
  471. lower_aoi_mfbi = machine_data->fsl_diu_info[index+1]->par;
  472. lower_aoi_is_open = lower_aoi_mfbi->count > 0 ? 1 : 0;
  473. if (var->xres > base_plane_width)
  474. var->xres = base_plane_width;
  475. if ((mfbi->x_aoi_d + var->xres) > base_plane_width)
  476. mfbi->x_aoi_d = base_plane_width - var->xres;
  477. if (lower_aoi_is_open)
  478. available_height = lower_aoi_mfbi->y_aoi_d;
  479. else
  480. available_height = base_plane_height;
  481. if (var->yres > available_height)
  482. var->yres = available_height;
  483. if ((mfbi->y_aoi_d + var->yres) > available_height)
  484. mfbi->y_aoi_d = available_height - var->yres;
  485. break;
  486. case 2: /* AOI 1 */
  487. case 4:
  488. upper_aoi_mfbi = machine_data->fsl_diu_info[index-1]->par;
  489. upper_aoi_height =
  490. machine_data->fsl_diu_info[index-1]->var.yres;
  491. upper_aoi_bottom = upper_aoi_mfbi->y_aoi_d + upper_aoi_height;
  492. upper_aoi_is_open = upper_aoi_mfbi->count > 0 ? 1 : 0;
  493. if (var->xres > base_plane_width)
  494. var->xres = base_plane_width;
  495. if ((mfbi->x_aoi_d + var->xres) > base_plane_width)
  496. mfbi->x_aoi_d = base_plane_width - var->xres;
  497. if (mfbi->y_aoi_d < 0)
  498. mfbi->y_aoi_d = 0;
  499. if (upper_aoi_is_open) {
  500. if (mfbi->y_aoi_d < upper_aoi_bottom)
  501. mfbi->y_aoi_d = upper_aoi_bottom;
  502. available_height = base_plane_height
  503. - upper_aoi_bottom;
  504. } else
  505. available_height = base_plane_height;
  506. if (var->yres > available_height)
  507. var->yres = available_height;
  508. if ((mfbi->y_aoi_d + var->yres) > base_plane_height)
  509. mfbi->y_aoi_d = base_plane_height - var->yres;
  510. break;
  511. }
  512. }
  513. /*
  514. * Checks to see if the hardware supports the state requested by var passed
  515. * in. This function does not alter the hardware state! If the var passed in
  516. * is slightly off by what the hardware can support then we alter the var
  517. * PASSED in to what we can do. If the hardware doesn't support mode change
  518. * a -EINVAL will be returned by the upper layers.
  519. */
  520. static int fsl_diu_check_var(struct fb_var_screeninfo *var,
  521. struct fb_info *info)
  522. {
  523. unsigned long htotal, vtotal;
  524. pr_debug("check_var xres: %d\n", var->xres);
  525. pr_debug("check_var yres: %d\n", var->yres);
  526. if (var->xres_virtual < var->xres)
  527. var->xres_virtual = var->xres;
  528. if (var->yres_virtual < var->yres)
  529. var->yres_virtual = var->yres;
  530. if (var->xoffset < 0)
  531. var->xoffset = 0;
  532. if (var->yoffset < 0)
  533. var->yoffset = 0;
  534. if (var->xoffset + info->var.xres > info->var.xres_virtual)
  535. var->xoffset = info->var.xres_virtual - info->var.xres;
  536. if (var->yoffset + info->var.yres > info->var.yres_virtual)
  537. var->yoffset = info->var.yres_virtual - info->var.yres;
  538. if ((var->bits_per_pixel != 32) && (var->bits_per_pixel != 24) &&
  539. (var->bits_per_pixel != 16))
  540. var->bits_per_pixel = default_bpp;
  541. switch (var->bits_per_pixel) {
  542. case 16:
  543. var->red.length = 5;
  544. var->red.offset = 11;
  545. var->red.msb_right = 0;
  546. var->green.length = 6;
  547. var->green.offset = 5;
  548. var->green.msb_right = 0;
  549. var->blue.length = 5;
  550. var->blue.offset = 0;
  551. var->blue.msb_right = 0;
  552. var->transp.length = 0;
  553. var->transp.offset = 0;
  554. var->transp.msb_right = 0;
  555. break;
  556. case 24:
  557. var->red.length = 8;
  558. var->red.offset = 0;
  559. var->red.msb_right = 0;
  560. var->green.length = 8;
  561. var->green.offset = 8;
  562. var->green.msb_right = 0;
  563. var->blue.length = 8;
  564. var->blue.offset = 16;
  565. var->blue.msb_right = 0;
  566. var->transp.length = 0;
  567. var->transp.offset = 0;
  568. var->transp.msb_right = 0;
  569. break;
  570. case 32:
  571. var->red.length = 8;
  572. var->red.offset = 16;
  573. var->red.msb_right = 0;
  574. var->green.length = 8;
  575. var->green.offset = 8;
  576. var->green.msb_right = 0;
  577. var->blue.length = 8;
  578. var->blue.offset = 0;
  579. var->blue.msb_right = 0;
  580. var->transp.length = 8;
  581. var->transp.offset = 24;
  582. var->transp.msb_right = 0;
  583. break;
  584. }
  585. /* If the pixclock is below the minimum spec'd value then set to
  586. * refresh rate for 60Hz since this is supported by most monitors.
  587. * Refer to Documentation/fb/ for calculations.
  588. */
  589. if ((var->pixclock < MIN_PIX_CLK) || (var->pixclock > MAX_PIX_CLK)) {
  590. htotal = var->xres + var->right_margin + var->hsync_len +
  591. var->left_margin;
  592. vtotal = var->yres + var->lower_margin + var->vsync_len +
  593. var->upper_margin;
  594. var->pixclock = (vtotal * htotal * 6UL) / 100UL;
  595. var->pixclock = KHZ2PICOS(var->pixclock);
  596. pr_debug("pixclock set for 60Hz refresh = %u ps\n",
  597. var->pixclock);
  598. }
  599. var->height = -1;
  600. var->width = -1;
  601. var->grayscale = 0;
  602. /* Copy nonstd field to/from sync for fbset usage */
  603. var->sync |= var->nonstd;
  604. var->nonstd |= var->sync;
  605. adjust_aoi_size_position(var, info);
  606. return 0;
  607. }
  608. static void set_fix(struct fb_info *info)
  609. {
  610. struct fb_fix_screeninfo *fix = &info->fix;
  611. struct fb_var_screeninfo *var = &info->var;
  612. struct mfb_info *mfbi = info->par;
  613. strncpy(fix->id, mfbi->id, strlen(mfbi->id));
  614. fix->line_length = var->xres_virtual * var->bits_per_pixel / 8;
  615. fix->type = FB_TYPE_PACKED_PIXELS;
  616. fix->accel = FB_ACCEL_NONE;
  617. fix->visual = FB_VISUAL_TRUECOLOR;
  618. fix->xpanstep = 1;
  619. fix->ypanstep = 1;
  620. }
  621. static void update_lcdc(struct fb_info *info)
  622. {
  623. struct fb_var_screeninfo *var = &info->var;
  624. struct mfb_info *mfbi = info->par;
  625. struct fsl_diu_data *machine_data = mfbi->parent;
  626. struct diu *hw;
  627. int i, j;
  628. char __iomem *cursor_base, *gamma_table_base;
  629. u32 temp;
  630. hw = dr.diu_reg;
  631. if (mfbi->type == MFB_TYPE_OFF) {
  632. fsl_diu_disable_panel(info);
  633. return;
  634. }
  635. diu_ops.set_monitor_port(machine_data->monitor_port);
  636. gamma_table_base = pool.gamma.vaddr;
  637. cursor_base = pool.cursor.vaddr;
  638. /* Prep for DIU init - gamma table, cursor table */
  639. for (i = 0; i <= 2; i++)
  640. for (j = 0; j <= 255; j++)
  641. *gamma_table_base++ = j;
  642. diu_ops.set_gamma_table(machine_data->monitor_port, pool.gamma.vaddr);
  643. pr_debug("update-lcdc: HW - %p\n Disabling DIU\n", hw);
  644. disable_lcdc(info);
  645. /* Program DIU registers */
  646. out_be32(&hw->gamma, pool.gamma.paddr);
  647. out_be32(&hw->cursor, pool.cursor.paddr);
  648. out_be32(&hw->bgnd, 0x007F7F7F); /* BGND */
  649. out_be32(&hw->bgnd_wb, 0); /* BGND_WB */
  650. out_be32(&hw->disp_size, (var->yres << 16 | var->xres));
  651. /* DISP SIZE */
  652. pr_debug("DIU xres: %d\n", var->xres);
  653. pr_debug("DIU yres: %d\n", var->yres);
  654. out_be32(&hw->wb_size, 0); /* WB SIZE */
  655. out_be32(&hw->wb_mem_addr, 0); /* WB MEM ADDR */
  656. /* Horizontal and vertical configuration register */
  657. temp = var->left_margin << 22 | /* BP_H */
  658. var->hsync_len << 11 | /* PW_H */
  659. var->right_margin; /* FP_H */
  660. out_be32(&hw->hsyn_para, temp);
  661. temp = var->upper_margin << 22 | /* BP_V */
  662. var->vsync_len << 11 | /* PW_V */
  663. var->lower_margin; /* FP_V */
  664. out_be32(&hw->vsyn_para, temp);
  665. pr_debug("DIU right_margin - %d\n", var->right_margin);
  666. pr_debug("DIU left_margin - %d\n", var->left_margin);
  667. pr_debug("DIU hsync_len - %d\n", var->hsync_len);
  668. pr_debug("DIU upper_margin - %d\n", var->upper_margin);
  669. pr_debug("DIU lower_margin - %d\n", var->lower_margin);
  670. pr_debug("DIU vsync_len - %d\n", var->vsync_len);
  671. pr_debug("DIU HSYNC - 0x%08x\n", hw->hsyn_para);
  672. pr_debug("DIU VSYNC - 0x%08x\n", hw->vsyn_para);
  673. diu_ops.set_pixel_clock(var->pixclock);
  674. out_be32(&hw->syn_pol, 0); /* SYNC SIGNALS POLARITY */
  675. out_be32(&hw->thresholds, 0x00037800); /* The Thresholds */
  676. out_be32(&hw->int_status, 0); /* INTERRUPT STATUS */
  677. out_be32(&hw->plut, 0x01F5F666);
  678. /* Enable the DIU */
  679. enable_lcdc(info);
  680. }
  681. static int map_video_memory(struct fb_info *info)
  682. {
  683. phys_addr_t phys;
  684. pr_debug("info->var.xres_virtual = %d\n", info->var.xres_virtual);
  685. pr_debug("info->var.yres_virtual = %d\n", info->var.yres_virtual);
  686. pr_debug("info->fix.line_length = %d\n", info->fix.line_length);
  687. info->fix.smem_len = info->fix.line_length * info->var.yres_virtual;
  688. pr_debug("MAP_VIDEO_MEMORY: smem_len = %d\n", info->fix.smem_len);
  689. info->screen_base = fsl_diu_alloc(info->fix.smem_len, &phys);
  690. if (info->screen_base == NULL) {
  691. printk(KERN_ERR "Unable to allocate fb memory\n");
  692. return -ENOMEM;
  693. }
  694. info->fix.smem_start = (unsigned long) phys;
  695. info->screen_size = info->fix.smem_len;
  696. pr_debug("Allocated fb @ paddr=0x%08lx, size=%d.\n",
  697. info->fix.smem_start,
  698. info->fix.smem_len);
  699. pr_debug("screen base %p\n", info->screen_base);
  700. return 0;
  701. }
  702. static void unmap_video_memory(struct fb_info *info)
  703. {
  704. fsl_diu_free(info->screen_base, info->fix.smem_len);
  705. info->screen_base = NULL;
  706. info->fix.smem_start = 0;
  707. info->fix.smem_len = 0;
  708. }
  709. /*
  710. * Using the fb_var_screeninfo in fb_info we set the resolution of this
  711. * particular framebuffer. This function alters the fb_fix_screeninfo stored
  712. * in fb_info. It does not alter var in fb_info since we are using that
  713. * data. This means we depend on the data in var inside fb_info to be
  714. * supported by the hardware. fsl_diu_check_var is always called before
  715. * fsl_diu_set_par to ensure this.
  716. */
  717. static int fsl_diu_set_par(struct fb_info *info)
  718. {
  719. unsigned long len;
  720. struct fb_var_screeninfo *var = &info->var;
  721. struct mfb_info *mfbi = info->par;
  722. struct fsl_diu_data *machine_data = mfbi->parent;
  723. struct diu_ad *ad = mfbi->ad;
  724. struct diu *hw;
  725. hw = dr.diu_reg;
  726. set_fix(info);
  727. mfbi->cursor_reset = 1;
  728. len = info->var.yres_virtual * info->fix.line_length;
  729. /* Alloc & dealloc each time resolution/bpp change */
  730. if (len != info->fix.smem_len) {
  731. if (info->fix.smem_start)
  732. unmap_video_memory(info);
  733. pr_debug("SET PAR: smem_len = %d\n", info->fix.smem_len);
  734. /* Memory allocation for framebuffer */
  735. if (map_video_memory(info)) {
  736. printk(KERN_ERR "Unable to allocate fb memory 1\n");
  737. return -ENOMEM;
  738. }
  739. }
  740. ad->pix_fmt =
  741. diu_ops.get_pixel_format(var->bits_per_pixel,
  742. machine_data->monitor_port);
  743. ad->addr = cpu_to_le32(info->fix.smem_start);
  744. ad->src_size_g_alpha = cpu_to_le32((var->yres << 12) |
  745. var->xres) | mfbi->g_alpha;
  746. /* fix me. AOI should not be greater than display size */
  747. ad->aoi_size = cpu_to_le32((var->yres << 16) | var->xres);
  748. ad->offset_xyi = 0;
  749. ad->offset_xyd = cpu_to_le32((mfbi->y_aoi_d << 16) | mfbi->x_aoi_d);
  750. /* Disable chroma keying function */
  751. ad->ckmax_r = 0;
  752. ad->ckmax_g = 0;
  753. ad->ckmax_b = 0;
  754. ad->ckmin_r = 255;
  755. ad->ckmin_g = 255;
  756. ad->ckmin_b = 255;
  757. if (mfbi->index == 0)
  758. update_lcdc(info);
  759. return 0;
  760. }
  761. static inline __u32 CNVT_TOHW(__u32 val, __u32 width)
  762. {
  763. return ((val<<width) + 0x7FFF - val)>>16;
  764. }
  765. /*
  766. * Set a single color register. The values supplied have a 16 bit magnitude
  767. * which needs to be scaled in this function for the hardware. Things to take
  768. * into consideration are how many color registers, if any, are supported with
  769. * the current color visual. With truecolor mode no color palettes are
  770. * supported. Here a psuedo palette is created which we store the value in
  771. * pseudo_palette in struct fb_info. For pseudocolor mode we have a limited
  772. * color palette.
  773. */
  774. static int fsl_diu_setcolreg(unsigned regno, unsigned red, unsigned green,
  775. unsigned blue, unsigned transp, struct fb_info *info)
  776. {
  777. int ret = 1;
  778. /*
  779. * If greyscale is true, then we convert the RGB value
  780. * to greyscale no matter what visual we are using.
  781. */
  782. if (info->var.grayscale)
  783. red = green = blue = (19595 * red + 38470 * green +
  784. 7471 * blue) >> 16;
  785. switch (info->fix.visual) {
  786. case FB_VISUAL_TRUECOLOR:
  787. /*
  788. * 16-bit True Colour. We encode the RGB value
  789. * according to the RGB bitfield information.
  790. */
  791. if (regno < 16) {
  792. u32 *pal = info->pseudo_palette;
  793. u32 v;
  794. red = CNVT_TOHW(red, info->var.red.length);
  795. green = CNVT_TOHW(green, info->var.green.length);
  796. blue = CNVT_TOHW(blue, info->var.blue.length);
  797. transp = CNVT_TOHW(transp, info->var.transp.length);
  798. v = (red << info->var.red.offset) |
  799. (green << info->var.green.offset) |
  800. (blue << info->var.blue.offset) |
  801. (transp << info->var.transp.offset);
  802. pal[regno] = v;
  803. ret = 0;
  804. }
  805. break;
  806. case FB_VISUAL_STATIC_PSEUDOCOLOR:
  807. case FB_VISUAL_PSEUDOCOLOR:
  808. break;
  809. }
  810. return ret;
  811. }
  812. /*
  813. * Pan (or wrap, depending on the `vmode' field) the display using the
  814. * 'xoffset' and 'yoffset' fields of the 'var' structure. If the values
  815. * don't fit, return -EINVAL.
  816. */
  817. static int fsl_diu_pan_display(struct fb_var_screeninfo *var,
  818. struct fb_info *info)
  819. {
  820. if ((info->var.xoffset == var->xoffset) &&
  821. (info->var.yoffset == var->yoffset))
  822. return 0; /* No change, do nothing */
  823. if (var->xoffset < 0 || var->yoffset < 0
  824. || var->xoffset + info->var.xres > info->var.xres_virtual
  825. || var->yoffset + info->var.yres > info->var.yres_virtual)
  826. return -EINVAL;
  827. info->var.xoffset = var->xoffset;
  828. info->var.yoffset = var->yoffset;
  829. if (var->vmode & FB_VMODE_YWRAP)
  830. info->var.vmode |= FB_VMODE_YWRAP;
  831. else
  832. info->var.vmode &= ~FB_VMODE_YWRAP;
  833. return 0;
  834. }
  835. /*
  836. * Blank the screen if blank_mode != 0, else unblank. Return 0 if blanking
  837. * succeeded, != 0 if un-/blanking failed.
  838. * blank_mode == 2: suspend vsync
  839. * blank_mode == 3: suspend hsync
  840. * blank_mode == 4: powerdown
  841. */
  842. static int fsl_diu_blank(int blank_mode, struct fb_info *info)
  843. {
  844. struct mfb_info *mfbi = info->par;
  845. mfbi->blank = blank_mode;
  846. switch (blank_mode) {
  847. case FB_BLANK_VSYNC_SUSPEND:
  848. case FB_BLANK_HSYNC_SUSPEND:
  849. /* FIXME: fixes to enable_panel and enable lcdc needed */
  850. case FB_BLANK_NORMAL:
  851. /* fsl_diu_disable_panel(info);*/
  852. break;
  853. case FB_BLANK_POWERDOWN:
  854. /* disable_lcdc(info); */
  855. break;
  856. case FB_BLANK_UNBLANK:
  857. /* fsl_diu_enable_panel(info);*/
  858. break;
  859. }
  860. return 0;
  861. }
  862. static int fsl_diu_ioctl(struct fb_info *info, unsigned int cmd,
  863. unsigned long arg)
  864. {
  865. struct mfb_info *mfbi = info->par;
  866. struct diu_ad *ad = mfbi->ad;
  867. struct mfb_chroma_key ck;
  868. unsigned char global_alpha;
  869. struct aoi_display_offset aoi_d;
  870. __u32 pix_fmt;
  871. void __user *buf = (void __user *)arg;
  872. if (!arg)
  873. return -EINVAL;
  874. switch (cmd) {
  875. case MFB_SET_PIXFMT:
  876. if (copy_from_user(&pix_fmt, buf, sizeof(pix_fmt)))
  877. return -EFAULT;
  878. ad->pix_fmt = pix_fmt;
  879. pr_debug("Set pixel format to 0x%08x\n", ad->pix_fmt);
  880. break;
  881. case MFB_GET_PIXFMT:
  882. pix_fmt = ad->pix_fmt;
  883. if (copy_to_user(buf, &pix_fmt, sizeof(pix_fmt)))
  884. return -EFAULT;
  885. pr_debug("get pixel format 0x%08x\n", ad->pix_fmt);
  886. break;
  887. case MFB_SET_AOID:
  888. if (copy_from_user(&aoi_d, buf, sizeof(aoi_d)))
  889. return -EFAULT;
  890. mfbi->x_aoi_d = aoi_d.x_aoi_d;
  891. mfbi->y_aoi_d = aoi_d.y_aoi_d;
  892. pr_debug("set AOI display offset of index %d to (%d,%d)\n",
  893. mfbi->index, aoi_d.x_aoi_d, aoi_d.y_aoi_d);
  894. fsl_diu_check_var(&info->var, info);
  895. fsl_diu_set_par(info);
  896. break;
  897. case MFB_GET_AOID:
  898. aoi_d.x_aoi_d = mfbi->x_aoi_d;
  899. aoi_d.y_aoi_d = mfbi->y_aoi_d;
  900. if (copy_to_user(buf, &aoi_d, sizeof(aoi_d)))
  901. return -EFAULT;
  902. pr_debug("get AOI display offset of index %d (%d,%d)\n",
  903. mfbi->index, aoi_d.x_aoi_d, aoi_d.y_aoi_d);
  904. break;
  905. case MFB_GET_ALPHA:
  906. global_alpha = mfbi->g_alpha;
  907. if (copy_to_user(buf, &global_alpha, sizeof(global_alpha)))
  908. return -EFAULT;
  909. pr_debug("get global alpha of index %d\n", mfbi->index);
  910. break;
  911. case MFB_SET_ALPHA:
  912. /* set panel information */
  913. if (copy_from_user(&global_alpha, buf, sizeof(global_alpha)))
  914. return -EFAULT;
  915. ad->src_size_g_alpha = (ad->src_size_g_alpha & (~0xff)) |
  916. (global_alpha & 0xff);
  917. mfbi->g_alpha = global_alpha;
  918. pr_debug("set global alpha for index %d\n", mfbi->index);
  919. break;
  920. case MFB_SET_CHROMA_KEY:
  921. /* set panel winformation */
  922. if (copy_from_user(&ck, buf, sizeof(ck)))
  923. return -EFAULT;
  924. if (ck.enable &&
  925. (ck.red_max < ck.red_min ||
  926. ck.green_max < ck.green_min ||
  927. ck.blue_max < ck.blue_min))
  928. return -EINVAL;
  929. if (!ck.enable) {
  930. ad->ckmax_r = 0;
  931. ad->ckmax_g = 0;
  932. ad->ckmax_b = 0;
  933. ad->ckmin_r = 255;
  934. ad->ckmin_g = 255;
  935. ad->ckmin_b = 255;
  936. } else {
  937. ad->ckmax_r = ck.red_max;
  938. ad->ckmax_g = ck.green_max;
  939. ad->ckmax_b = ck.blue_max;
  940. ad->ckmin_r = ck.red_min;
  941. ad->ckmin_g = ck.green_min;
  942. ad->ckmin_b = ck.blue_min;
  943. }
  944. pr_debug("set chroma key\n");
  945. break;
  946. case FBIOGET_GWINFO:
  947. if (mfbi->type == MFB_TYPE_OFF)
  948. return -ENODEV;
  949. /* get graphic window information */
  950. if (copy_to_user(buf, ad, sizeof(*ad)))
  951. return -EFAULT;
  952. break;
  953. case FBIOGET_HWCINFO:
  954. pr_debug("FBIOGET_HWCINFO:0x%08x\n", FBIOGET_HWCINFO);
  955. break;
  956. case FBIOPUT_MODEINFO:
  957. pr_debug("FBIOPUT_MODEINFO:0x%08x\n", FBIOPUT_MODEINFO);
  958. break;
  959. case FBIOGET_DISPINFO:
  960. pr_debug("FBIOGET_DISPINFO:0x%08x\n", FBIOGET_DISPINFO);
  961. break;
  962. default:
  963. printk(KERN_ERR "Unknown ioctl command (0x%08X)\n", cmd);
  964. return -ENOIOCTLCMD;
  965. }
  966. return 0;
  967. }
  968. /* turn on fb if count == 1
  969. */
  970. static int fsl_diu_open(struct fb_info *info, int user)
  971. {
  972. struct mfb_info *mfbi = info->par;
  973. int res = 0;
  974. spin_lock(&diu_lock);
  975. mfbi->count++;
  976. if (mfbi->count == 1) {
  977. pr_debug("open plane index %d\n", mfbi->index);
  978. fsl_diu_check_var(&info->var, info);
  979. res = fsl_diu_set_par(info);
  980. if (res < 0)
  981. mfbi->count--;
  982. else {
  983. res = fsl_diu_enable_panel(info);
  984. if (res < 0)
  985. mfbi->count--;
  986. }
  987. }
  988. spin_unlock(&diu_lock);
  989. return res;
  990. }
  991. /* turn off fb if count == 0
  992. */
  993. static int fsl_diu_release(struct fb_info *info, int user)
  994. {
  995. struct mfb_info *mfbi = info->par;
  996. int res = 0;
  997. spin_lock(&diu_lock);
  998. mfbi->count--;
  999. if (mfbi->count == 0) {
  1000. pr_debug("release plane index %d\n", mfbi->index);
  1001. res = fsl_diu_disable_panel(info);
  1002. if (res < 0)
  1003. mfbi->count++;
  1004. }
  1005. spin_unlock(&diu_lock);
  1006. return res;
  1007. }
  1008. static struct fb_ops fsl_diu_ops = {
  1009. .owner = THIS_MODULE,
  1010. .fb_check_var = fsl_diu_check_var,
  1011. .fb_set_par = fsl_diu_set_par,
  1012. .fb_setcolreg = fsl_diu_setcolreg,
  1013. .fb_blank = fsl_diu_blank,
  1014. .fb_pan_display = fsl_diu_pan_display,
  1015. .fb_fillrect = cfb_fillrect,
  1016. .fb_copyarea = cfb_copyarea,
  1017. .fb_imageblit = cfb_imageblit,
  1018. .fb_ioctl = fsl_diu_ioctl,
  1019. .fb_open = fsl_diu_open,
  1020. .fb_release = fsl_diu_release,
  1021. };
  1022. static int init_fbinfo(struct fb_info *info)
  1023. {
  1024. struct mfb_info *mfbi = info->par;
  1025. info->device = NULL;
  1026. info->var.activate = FB_ACTIVATE_NOW;
  1027. info->fbops = &fsl_diu_ops;
  1028. info->flags = FBINFO_FLAG_DEFAULT;
  1029. info->pseudo_palette = &mfbi->pseudo_palette;
  1030. /* Allocate colormap */
  1031. fb_alloc_cmap(&info->cmap, 16, 0);
  1032. return 0;
  1033. }
  1034. static int __devinit install_fb(struct fb_info *info)
  1035. {
  1036. int rc;
  1037. struct mfb_info *mfbi = info->par;
  1038. const char *aoi_mode, *init_aoi_mode = "320x240";
  1039. if (init_fbinfo(info))
  1040. return -EINVAL;
  1041. if (mfbi->index == 0) /* plane 0 */
  1042. aoi_mode = fb_mode;
  1043. else
  1044. aoi_mode = init_aoi_mode;
  1045. pr_debug("mode used = %s\n", aoi_mode);
  1046. rc = fb_find_mode(&info->var, info, aoi_mode, fsl_diu_mode_db,
  1047. ARRAY_SIZE(fsl_diu_mode_db), &fsl_diu_default_mode, default_bpp);
  1048. switch (rc) {
  1049. case 1:
  1050. pr_debug("using mode specified in @mode\n");
  1051. break;
  1052. case 2:
  1053. pr_debug("using mode specified in @mode "
  1054. "with ignored refresh rate\n");
  1055. break;
  1056. case 3:
  1057. pr_debug("using mode default mode\n");
  1058. break;
  1059. case 4:
  1060. pr_debug("using mode from list\n");
  1061. break;
  1062. default:
  1063. pr_debug("rc = %d\n", rc);
  1064. pr_debug("failed to find mode\n");
  1065. return -EINVAL;
  1066. break;
  1067. }
  1068. pr_debug("xres_virtual %d\n", info->var.xres_virtual);
  1069. pr_debug("bits_per_pixel %d\n", info->var.bits_per_pixel);
  1070. pr_debug("info->var.yres_virtual = %d\n", info->var.yres_virtual);
  1071. pr_debug("info->fix.line_length = %d\n", info->fix.line_length);
  1072. if (mfbi->type == MFB_TYPE_OFF)
  1073. mfbi->blank = FB_BLANK_NORMAL;
  1074. else
  1075. mfbi->blank = FB_BLANK_UNBLANK;
  1076. if (fsl_diu_check_var(&info->var, info)) {
  1077. printk(KERN_ERR "fb_check_var failed");
  1078. fb_dealloc_cmap(&info->cmap);
  1079. return -EINVAL;
  1080. }
  1081. if (fsl_diu_set_par(info)) {
  1082. printk(KERN_ERR "fb_set_par failed");
  1083. fb_dealloc_cmap(&info->cmap);
  1084. return -EINVAL;
  1085. }
  1086. if (register_framebuffer(info) < 0) {
  1087. printk(KERN_ERR "register_framebuffer failed");
  1088. unmap_video_memory(info);
  1089. fb_dealloc_cmap(&info->cmap);
  1090. return -EINVAL;
  1091. }
  1092. mfbi->registered = 1;
  1093. printk(KERN_INFO "fb%d: %s fb device registered successfully.\n",
  1094. info->node, info->fix.id);
  1095. return 0;
  1096. }
  1097. static void uninstall_fb(struct fb_info *info)
  1098. {
  1099. struct mfb_info *mfbi = info->par;
  1100. if (!mfbi->registered)
  1101. return;
  1102. unregister_framebuffer(info);
  1103. unmap_video_memory(info);
  1104. if (&info->cmap)
  1105. fb_dealloc_cmap(&info->cmap);
  1106. mfbi->registered = 0;
  1107. }
  1108. static irqreturn_t fsl_diu_isr(int irq, void *dev_id)
  1109. {
  1110. struct diu *hw = dr.diu_reg;
  1111. unsigned int status = in_be32(&hw->int_status);
  1112. if (status) {
  1113. /* This is the workaround for underrun */
  1114. if (status & INT_UNDRUN) {
  1115. out_be32(&hw->diu_mode, 0);
  1116. pr_debug("Err: DIU occurs underrun!\n");
  1117. udelay(1);
  1118. out_be32(&hw->diu_mode, 1);
  1119. }
  1120. #if defined(CONFIG_NOT_COHERENT_CACHE)
  1121. else if (status & INT_VSYNC) {
  1122. unsigned int i;
  1123. for (i = 0; i < coherence_data_size;
  1124. i += d_cache_line_size)
  1125. __asm__ __volatile__ (
  1126. "dcbz 0, %[input]"
  1127. ::[input]"r"(&coherence_data[i]));
  1128. }
  1129. #endif
  1130. return IRQ_HANDLED;
  1131. }
  1132. return IRQ_NONE;
  1133. }
  1134. static int request_irq_local(int irq)
  1135. {
  1136. unsigned long status, ints;
  1137. struct diu *hw;
  1138. int ret;
  1139. hw = dr.diu_reg;
  1140. /* Read to clear the status */
  1141. status = in_be32(&hw->int_status);
  1142. ret = request_irq(irq, fsl_diu_isr, 0, "diu", NULL);
  1143. if (ret)
  1144. pr_info("Request diu IRQ failed.\n");
  1145. else {
  1146. ints = INT_PARERR | INT_LS_BF_VS;
  1147. #if !defined(CONFIG_NOT_COHERENT_CACHE)
  1148. ints |= INT_VSYNC;
  1149. #endif
  1150. if (dr.mode == MFB_MODE2 || dr.mode == MFB_MODE3)
  1151. ints |= INT_VSYNC_WB;
  1152. /* Read to clear the status */
  1153. status = in_be32(&hw->int_status);
  1154. out_be32(&hw->int_mask, ints);
  1155. }
  1156. return ret;
  1157. }
  1158. static void free_irq_local(int irq)
  1159. {
  1160. struct diu *hw = dr.diu_reg;
  1161. /* Disable all LCDC interrupt */
  1162. out_be32(&hw->int_mask, 0x1f);
  1163. free_irq(irq, NULL);
  1164. }
  1165. #ifdef CONFIG_PM
  1166. /*
  1167. * Power management hooks. Note that we won't be called from IRQ context,
  1168. * unlike the blank functions above, so we may sleep.
  1169. */
  1170. static int fsl_diu_suspend(struct of_device *ofdev, pm_message_t state)
  1171. {
  1172. struct fsl_diu_data *machine_data;
  1173. machine_data = dev_get_drvdata(&ofdev->dev);
  1174. disable_lcdc(machine_data->fsl_diu_info[0]);
  1175. return 0;
  1176. }
  1177. static int fsl_diu_resume(struct of_device *ofdev)
  1178. {
  1179. struct fsl_diu_data *machine_data;
  1180. machine_data = dev_get_drvdata(&ofdev->dev);
  1181. enable_lcdc(machine_data->fsl_diu_info[0]);
  1182. return 0;
  1183. }
  1184. #else
  1185. #define fsl_diu_suspend NULL
  1186. #define fsl_diu_resume NULL
  1187. #endif /* CONFIG_PM */
  1188. /* Align to 64-bit(8-byte), 32-byte, etc. */
  1189. static int allocate_buf(struct diu_addr *buf, u32 size, u32 bytes_align)
  1190. {
  1191. u32 offset, ssize;
  1192. u32 mask;
  1193. dma_addr_t paddr = 0;
  1194. ssize = size + bytes_align;
  1195. buf->vaddr = dma_alloc_coherent(NULL, ssize, &paddr, GFP_DMA |
  1196. __GFP_ZERO);
  1197. if (!buf->vaddr)
  1198. return -ENOMEM;
  1199. buf->paddr = (__u32) paddr;
  1200. mask = bytes_align - 1;
  1201. offset = (u32)buf->paddr & mask;
  1202. if (offset) {
  1203. buf->offset = bytes_align - offset;
  1204. buf->paddr = (u32)buf->paddr + offset;
  1205. } else
  1206. buf->offset = 0;
  1207. return 0;
  1208. }
  1209. static void free_buf(struct diu_addr *buf, u32 size, u32 bytes_align)
  1210. {
  1211. dma_free_coherent(NULL, size + bytes_align,
  1212. buf->vaddr, (buf->paddr - buf->offset));
  1213. return;
  1214. }
  1215. static ssize_t store_monitor(struct device *device,
  1216. struct device_attribute *attr, const char *buf, size_t count)
  1217. {
  1218. int old_monitor_port;
  1219. unsigned long val;
  1220. struct fsl_diu_data *machine_data =
  1221. container_of(attr, struct fsl_diu_data, dev_attr);
  1222. if (strict_strtoul(buf, 10, &val))
  1223. return 0;
  1224. old_monitor_port = machine_data->monitor_port;
  1225. machine_data->monitor_port = diu_ops.set_sysfs_monitor_port(val);
  1226. if (old_monitor_port != machine_data->monitor_port) {
  1227. /* All AOIs need adjust pixel format
  1228. * fsl_diu_set_par only change the pixsel format here
  1229. * unlikely to fail. */
  1230. fsl_diu_set_par(machine_data->fsl_diu_info[0]);
  1231. fsl_diu_set_par(machine_data->fsl_diu_info[1]);
  1232. fsl_diu_set_par(machine_data->fsl_diu_info[2]);
  1233. fsl_diu_set_par(machine_data->fsl_diu_info[3]);
  1234. fsl_diu_set_par(machine_data->fsl_diu_info[4]);
  1235. }
  1236. return count;
  1237. }
  1238. static ssize_t show_monitor(struct device *device,
  1239. struct device_attribute *attr, char *buf)
  1240. {
  1241. struct fsl_diu_data *machine_data =
  1242. container_of(attr, struct fsl_diu_data, dev_attr);
  1243. return diu_ops.show_monitor_port(machine_data->monitor_port, buf);
  1244. }
  1245. static int __devinit fsl_diu_probe(struct of_device *ofdev,
  1246. const struct of_device_id *match)
  1247. {
  1248. struct device_node *np = ofdev->node;
  1249. struct mfb_info *mfbi;
  1250. phys_addr_t dummy_ad_addr;
  1251. int ret, i, error = 0;
  1252. struct resource res;
  1253. struct fsl_diu_data *machine_data;
  1254. machine_data = kzalloc(sizeof(struct fsl_diu_data), GFP_KERNEL);
  1255. if (!machine_data)
  1256. return -ENOMEM;
  1257. for (i = 0; i < ARRAY_SIZE(machine_data->fsl_diu_info); i++) {
  1258. machine_data->fsl_diu_info[i] =
  1259. framebuffer_alloc(sizeof(struct mfb_info), &ofdev->dev);
  1260. if (!machine_data->fsl_diu_info[i]) {
  1261. dev_err(&ofdev->dev, "cannot allocate memory\n");
  1262. ret = -ENOMEM;
  1263. goto error2;
  1264. }
  1265. mfbi = machine_data->fsl_diu_info[i]->par;
  1266. memcpy(mfbi, &mfb_template[i], sizeof(struct mfb_info));
  1267. mfbi->parent = machine_data;
  1268. }
  1269. ret = of_address_to_resource(np, 0, &res);
  1270. if (ret) {
  1271. dev_err(&ofdev->dev, "could not obtain DIU address\n");
  1272. goto error;
  1273. }
  1274. if (!res.start) {
  1275. dev_err(&ofdev->dev, "invalid DIU address\n");
  1276. goto error;
  1277. }
  1278. dev_dbg(&ofdev->dev, "%s, res.start: 0x%08x\n", __func__, res.start);
  1279. dr.diu_reg = ioremap(res.start, sizeof(struct diu));
  1280. if (!dr.diu_reg) {
  1281. dev_err(&ofdev->dev, "Err: can't map DIU registers!\n");
  1282. ret = -EFAULT;
  1283. goto error2;
  1284. }
  1285. out_be32(&dr.diu_reg->diu_mode, 0); /* disable DIU anyway*/
  1286. /* Get the IRQ of the DIU */
  1287. machine_data->irq = irq_of_parse_and_map(np, 0);
  1288. if (!machine_data->irq) {
  1289. dev_err(&ofdev->dev, "could not get DIU IRQ\n");
  1290. ret = -EINVAL;
  1291. goto error;
  1292. }
  1293. machine_data->monitor_port = monitor_port;
  1294. /* Area descriptor memory pool aligns to 64-bit boundary */
  1295. if (allocate_buf(&pool.ad, sizeof(struct diu_ad) * FSL_AOI_NUM, 8))
  1296. return -ENOMEM;
  1297. /* Get memory for Gamma Table - 32-byte aligned memory */
  1298. if (allocate_buf(&pool.gamma, 768, 32)) {
  1299. ret = -ENOMEM;
  1300. goto error;
  1301. }
  1302. /* For performance, cursor bitmap buffer aligns to 32-byte boundary */
  1303. if (allocate_buf(&pool.cursor, MAX_CURS * MAX_CURS * 2, 32)) {
  1304. ret = -ENOMEM;
  1305. goto error;
  1306. }
  1307. i = ARRAY_SIZE(machine_data->fsl_diu_info);
  1308. machine_data->dummy_ad = (struct diu_ad *)
  1309. ((u32)pool.ad.vaddr + pool.ad.offset) + i;
  1310. machine_data->dummy_ad->paddr = pool.ad.paddr +
  1311. i * sizeof(struct diu_ad);
  1312. machine_data->dummy_aoi_virt = fsl_diu_alloc(64, &dummy_ad_addr);
  1313. if (!machine_data->dummy_aoi_virt) {
  1314. ret = -ENOMEM;
  1315. goto error;
  1316. }
  1317. machine_data->dummy_ad->addr = cpu_to_le32(dummy_ad_addr);
  1318. machine_data->dummy_ad->pix_fmt = 0x88882317;
  1319. machine_data->dummy_ad->src_size_g_alpha = cpu_to_le32((4 << 12) | 4);
  1320. machine_data->dummy_ad->aoi_size = cpu_to_le32((4 << 16) | 2);
  1321. machine_data->dummy_ad->offset_xyi = 0;
  1322. machine_data->dummy_ad->offset_xyd = 0;
  1323. machine_data->dummy_ad->next_ad = 0;
  1324. out_be32(&dr.diu_reg->desc[0], machine_data->dummy_ad->paddr);
  1325. out_be32(&dr.diu_reg->desc[1], machine_data->dummy_ad->paddr);
  1326. out_be32(&dr.diu_reg->desc[2], machine_data->dummy_ad->paddr);
  1327. for (i = 0; i < ARRAY_SIZE(machine_data->fsl_diu_info); i++) {
  1328. machine_data->fsl_diu_info[i]->fix.smem_start = 0;
  1329. mfbi = machine_data->fsl_diu_info[i]->par;
  1330. mfbi->ad = (struct diu_ad *)((u32)pool.ad.vaddr
  1331. + pool.ad.offset) + i;
  1332. mfbi->ad->paddr = pool.ad.paddr + i * sizeof(struct diu_ad);
  1333. ret = install_fb(machine_data->fsl_diu_info[i]);
  1334. if (ret) {
  1335. dev_err(&ofdev->dev,
  1336. "Failed to register framebuffer %d\n",
  1337. i);
  1338. goto error;
  1339. }
  1340. }
  1341. if (request_irq_local(machine_data->irq)) {
  1342. dev_err(machine_data->fsl_diu_info[0]->dev,
  1343. "could not request irq for diu.");
  1344. goto error;
  1345. }
  1346. machine_data->dev_attr.attr.name = "monitor";
  1347. machine_data->dev_attr.attr.mode = S_IRUGO|S_IWUSR;
  1348. machine_data->dev_attr.show = show_monitor;
  1349. machine_data->dev_attr.store = store_monitor;
  1350. error = device_create_file(machine_data->fsl_diu_info[0]->dev,
  1351. &machine_data->dev_attr);
  1352. if (error) {
  1353. dev_err(machine_data->fsl_diu_info[0]->dev,
  1354. "could not create sysfs %s file\n",
  1355. machine_data->dev_attr.attr.name);
  1356. }
  1357. dev_set_drvdata(&ofdev->dev, machine_data);
  1358. return 0;
  1359. error:
  1360. for (i = ARRAY_SIZE(machine_data->fsl_diu_info);
  1361. i > 0; i--)
  1362. uninstall_fb(machine_data->fsl_diu_info[i - 1]);
  1363. if (pool.ad.vaddr)
  1364. free_buf(&pool.ad, sizeof(struct diu_ad) * FSL_AOI_NUM, 8);
  1365. if (pool.gamma.vaddr)
  1366. free_buf(&pool.gamma, 768, 32);
  1367. if (pool.cursor.vaddr)
  1368. free_buf(&pool.cursor, MAX_CURS * MAX_CURS * 2, 32);
  1369. if (machine_data->dummy_aoi_virt)
  1370. fsl_diu_free(machine_data->dummy_aoi_virt, 64);
  1371. iounmap(dr.diu_reg);
  1372. error2:
  1373. for (i = 0; i < ARRAY_SIZE(machine_data->fsl_diu_info); i++)
  1374. if (machine_data->fsl_diu_info[i])
  1375. framebuffer_release(machine_data->fsl_diu_info[i]);
  1376. kfree(machine_data);
  1377. return ret;
  1378. }
  1379. static int fsl_diu_remove(struct of_device *ofdev)
  1380. {
  1381. struct fsl_diu_data *machine_data;
  1382. int i;
  1383. machine_data = dev_get_drvdata(&ofdev->dev);
  1384. disable_lcdc(machine_data->fsl_diu_info[0]);
  1385. free_irq_local(machine_data->irq);
  1386. for (i = ARRAY_SIZE(machine_data->fsl_diu_info); i > 0; i--)
  1387. uninstall_fb(machine_data->fsl_diu_info[i - 1]);
  1388. if (pool.ad.vaddr)
  1389. free_buf(&pool.ad, sizeof(struct diu_ad) * FSL_AOI_NUM, 8);
  1390. if (pool.gamma.vaddr)
  1391. free_buf(&pool.gamma, 768, 32);
  1392. if (pool.cursor.vaddr)
  1393. free_buf(&pool.cursor, MAX_CURS * MAX_CURS * 2, 32);
  1394. if (machine_data->dummy_aoi_virt)
  1395. fsl_diu_free(machine_data->dummy_aoi_virt, 64);
  1396. iounmap(dr.diu_reg);
  1397. for (i = 0; i < ARRAY_SIZE(machine_data->fsl_diu_info); i++)
  1398. if (machine_data->fsl_diu_info[i])
  1399. framebuffer_release(machine_data->fsl_diu_info[i]);
  1400. kfree(machine_data);
  1401. return 0;
  1402. }
  1403. #ifndef MODULE
  1404. static int __init fsl_diu_setup(char *options)
  1405. {
  1406. char *opt;
  1407. unsigned long val;
  1408. if (!options || !*options)
  1409. return 0;
  1410. while ((opt = strsep(&options, ",")) != NULL) {
  1411. if (!*opt)
  1412. continue;
  1413. if (!strncmp(opt, "monitor=", 8)) {
  1414. if (!strict_strtoul(opt + 8, 10, &val) && (val <= 2))
  1415. monitor_port = val;
  1416. } else if (!strncmp(opt, "bpp=", 4)) {
  1417. if (!strict_strtoul(opt + 4, 10, &val))
  1418. default_bpp = val;
  1419. } else
  1420. fb_mode = opt;
  1421. }
  1422. return 0;
  1423. }
  1424. #endif
  1425. static struct of_device_id fsl_diu_match[] = {
  1426. {
  1427. .compatible = "fsl,diu",
  1428. },
  1429. {}
  1430. };
  1431. MODULE_DEVICE_TABLE(of, fsl_diu_match);
  1432. static struct of_platform_driver fsl_diu_driver = {
  1433. .owner = THIS_MODULE,
  1434. .name = "fsl_diu",
  1435. .match_table = fsl_diu_match,
  1436. .probe = fsl_diu_probe,
  1437. .remove = fsl_diu_remove,
  1438. .suspend = fsl_diu_suspend,
  1439. .resume = fsl_diu_resume,
  1440. };
  1441. static int __init fsl_diu_init(void)
  1442. {
  1443. #ifdef CONFIG_NOT_COHERENT_CACHE
  1444. struct device_node *np;
  1445. const u32 *prop;
  1446. #endif
  1447. int ret;
  1448. #ifndef MODULE
  1449. char *option;
  1450. /*
  1451. * For kernel boot options (in 'video=xxxfb:<options>' format)
  1452. */
  1453. if (fb_get_options("fslfb", &option))
  1454. return -ENODEV;
  1455. fsl_diu_setup(option);
  1456. #endif
  1457. printk(KERN_INFO "Freescale DIU driver\n");
  1458. #ifdef CONFIG_NOT_COHERENT_CACHE
  1459. np = of_find_node_by_type(NULL, "cpu");
  1460. if (!np) {
  1461. printk(KERN_ERR "Err: can't find device node 'cpu'\n");
  1462. return -ENODEV;
  1463. }
  1464. prop = of_get_property(np, "d-cache-size", NULL);
  1465. if (prop == NULL)
  1466. return -ENODEV;
  1467. /* Freescale PLRU requires 13/8 times the cache size to do a proper
  1468. displacement flush
  1469. */
  1470. coherence_data_size = *prop * 13;
  1471. coherence_data_size /= 8;
  1472. prop = of_get_property(np, "d-cache-line-size", NULL);
  1473. if (prop == NULL)
  1474. return -ENODEV;
  1475. d_cache_line_size = *prop;
  1476. of_node_put(np);
  1477. coherence_data = vmalloc(coherence_data_size);
  1478. if (!coherence_data)
  1479. return -ENOMEM;
  1480. #endif
  1481. ret = of_register_platform_driver(&fsl_diu_driver);
  1482. if (ret) {
  1483. printk(KERN_ERR
  1484. "fsl-diu: failed to register platform driver\n");
  1485. #if defined(CONFIG_NOT_COHERENT_CACHE)
  1486. vfree(coherence_data);
  1487. #endif
  1488. iounmap(dr.diu_reg);
  1489. }
  1490. return ret;
  1491. }
  1492. static void __exit fsl_diu_exit(void)
  1493. {
  1494. of_unregister_platform_driver(&fsl_diu_driver);
  1495. #if defined(CONFIG_NOT_COHERENT_CACHE)
  1496. vfree(coherence_data);
  1497. #endif
  1498. }
  1499. module_init(fsl_diu_init);
  1500. module_exit(fsl_diu_exit);
  1501. MODULE_AUTHOR("York Sun <yorksun@freescale.com>");
  1502. MODULE_DESCRIPTION("Freescale DIU framebuffer driver");
  1503. MODULE_LICENSE("GPL");
  1504. module_param_named(mode, fb_mode, charp, 0);
  1505. MODULE_PARM_DESC(mode,
  1506. "Specify resolution as \"<xres>x<yres>[-<bpp>][@<refresh>]\" ");
  1507. module_param_named(bpp, default_bpp, ulong, 0);
  1508. MODULE_PARM_DESC(bpp, "Specify bit-per-pixel if not specified mode");
  1509. module_param_named(monitor, monitor_port, int, 0);
  1510. MODULE_PARM_DESC(monitor,
  1511. "Specify the monitor port (0, 1 or 2) if supported by the platform");