pciehp_hpc.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248
  1. /*
  2. * PCI Express PCI Hot Plug Driver
  3. *
  4. * Copyright (C) 1995,2001 Compaq Computer Corporation
  5. * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com)
  6. * Copyright (C) 2001 IBM Corp.
  7. * Copyright (C) 2003-2004 Intel Corporation
  8. *
  9. * All rights reserved.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or (at
  14. * your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful, but
  17. * WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  19. * NON INFRINGEMENT. See the GNU General Public License for more
  20. * details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  25. *
  26. * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com>
  27. *
  28. */
  29. #include <linux/kernel.h>
  30. #include <linux/module.h>
  31. #include <linux/types.h>
  32. #include <linux/signal.h>
  33. #include <linux/jiffies.h>
  34. #include <linux/timer.h>
  35. #include <linux/pci.h>
  36. #include <linux/interrupt.h>
  37. #include <linux/time.h>
  38. #include "../pci.h"
  39. #include "pciehp.h"
  40. static atomic_t pciehp_num_controllers = ATOMIC_INIT(0);
  41. struct ctrl_reg {
  42. u8 cap_id;
  43. u8 nxt_ptr;
  44. u16 cap_reg;
  45. u32 dev_cap;
  46. u16 dev_ctrl;
  47. u16 dev_status;
  48. u32 lnk_cap;
  49. u16 lnk_ctrl;
  50. u16 lnk_status;
  51. u32 slot_cap;
  52. u16 slot_ctrl;
  53. u16 slot_status;
  54. u16 root_ctrl;
  55. u16 rsvp;
  56. u32 root_status;
  57. } __attribute__ ((packed));
  58. /* offsets to the controller registers based on the above structure layout */
  59. enum ctrl_offsets {
  60. PCIECAPID = offsetof(struct ctrl_reg, cap_id),
  61. NXTCAPPTR = offsetof(struct ctrl_reg, nxt_ptr),
  62. CAPREG = offsetof(struct ctrl_reg, cap_reg),
  63. DEVCAP = offsetof(struct ctrl_reg, dev_cap),
  64. DEVCTRL = offsetof(struct ctrl_reg, dev_ctrl),
  65. DEVSTATUS = offsetof(struct ctrl_reg, dev_status),
  66. LNKCAP = offsetof(struct ctrl_reg, lnk_cap),
  67. LNKCTRL = offsetof(struct ctrl_reg, lnk_ctrl),
  68. LNKSTATUS = offsetof(struct ctrl_reg, lnk_status),
  69. SLOTCAP = offsetof(struct ctrl_reg, slot_cap),
  70. SLOTCTRL = offsetof(struct ctrl_reg, slot_ctrl),
  71. SLOTSTATUS = offsetof(struct ctrl_reg, slot_status),
  72. ROOTCTRL = offsetof(struct ctrl_reg, root_ctrl),
  73. ROOTSTATUS = offsetof(struct ctrl_reg, root_status),
  74. };
  75. static inline int pciehp_readw(struct controller *ctrl, int reg, u16 *value)
  76. {
  77. struct pci_dev *dev = ctrl->pci_dev;
  78. return pci_read_config_word(dev, ctrl->cap_base + reg, value);
  79. }
  80. static inline int pciehp_readl(struct controller *ctrl, int reg, u32 *value)
  81. {
  82. struct pci_dev *dev = ctrl->pci_dev;
  83. return pci_read_config_dword(dev, ctrl->cap_base + reg, value);
  84. }
  85. static inline int pciehp_writew(struct controller *ctrl, int reg, u16 value)
  86. {
  87. struct pci_dev *dev = ctrl->pci_dev;
  88. return pci_write_config_word(dev, ctrl->cap_base + reg, value);
  89. }
  90. static inline int pciehp_writel(struct controller *ctrl, int reg, u32 value)
  91. {
  92. struct pci_dev *dev = ctrl->pci_dev;
  93. return pci_write_config_dword(dev, ctrl->cap_base + reg, value);
  94. }
  95. /* Field definitions in PCI Express Capabilities Register */
  96. #define CAP_VER 0x000F
  97. #define DEV_PORT_TYPE 0x00F0
  98. #define SLOT_IMPL 0x0100
  99. #define MSG_NUM 0x3E00
  100. /* Device or Port Type */
  101. #define NAT_ENDPT 0x00
  102. #define LEG_ENDPT 0x01
  103. #define ROOT_PORT 0x04
  104. #define UP_STREAM 0x05
  105. #define DN_STREAM 0x06
  106. #define PCIE_PCI_BRDG 0x07
  107. #define PCI_PCIE_BRDG 0x10
  108. /* Field definitions in Device Capabilities Register */
  109. #define DATTN_BUTTN_PRSN 0x1000
  110. #define DATTN_LED_PRSN 0x2000
  111. #define DPWR_LED_PRSN 0x4000
  112. /* Field definitions in Link Capabilities Register */
  113. #define MAX_LNK_SPEED 0x000F
  114. #define MAX_LNK_WIDTH 0x03F0
  115. /* Link Width Encoding */
  116. #define LNK_X1 0x01
  117. #define LNK_X2 0x02
  118. #define LNK_X4 0x04
  119. #define LNK_X8 0x08
  120. #define LNK_X12 0x0C
  121. #define LNK_X16 0x10
  122. #define LNK_X32 0x20
  123. /*Field definitions of Link Status Register */
  124. #define LNK_SPEED 0x000F
  125. #define NEG_LINK_WD 0x03F0
  126. #define LNK_TRN_ERR 0x0400
  127. #define LNK_TRN 0x0800
  128. #define SLOT_CLK_CONF 0x1000
  129. /* Field definitions in Slot Capabilities Register */
  130. #define ATTN_BUTTN_PRSN 0x00000001
  131. #define PWR_CTRL_PRSN 0x00000002
  132. #define MRL_SENS_PRSN 0x00000004
  133. #define ATTN_LED_PRSN 0x00000008
  134. #define PWR_LED_PRSN 0x00000010
  135. #define HP_SUPR_RM_SUP 0x00000020
  136. #define HP_CAP 0x00000040
  137. #define SLOT_PWR_VALUE 0x000003F8
  138. #define SLOT_PWR_LIMIT 0x00000C00
  139. #define PSN 0xFFF80000 /* PSN: Physical Slot Number */
  140. /* Field definitions in Slot Control Register */
  141. #define ATTN_BUTTN_ENABLE 0x0001
  142. #define PWR_FAULT_DETECT_ENABLE 0x0002
  143. #define MRL_DETECT_ENABLE 0x0004
  144. #define PRSN_DETECT_ENABLE 0x0008
  145. #define CMD_CMPL_INTR_ENABLE 0x0010
  146. #define HP_INTR_ENABLE 0x0020
  147. #define ATTN_LED_CTRL 0x00C0
  148. #define PWR_LED_CTRL 0x0300
  149. #define PWR_CTRL 0x0400
  150. #define EMI_CTRL 0x0800
  151. /* Attention indicator and Power indicator states */
  152. #define LED_ON 0x01
  153. #define LED_BLINK 0x10
  154. #define LED_OFF 0x11
  155. /* Power Control Command */
  156. #define POWER_ON 0
  157. #define POWER_OFF 0x0400
  158. /* EMI Status defines */
  159. #define EMI_DISENGAGED 0
  160. #define EMI_ENGAGED 1
  161. /* Field definitions in Slot Status Register */
  162. #define ATTN_BUTTN_PRESSED 0x0001
  163. #define PWR_FAULT_DETECTED 0x0002
  164. #define MRL_SENS_CHANGED 0x0004
  165. #define PRSN_DETECT_CHANGED 0x0008
  166. #define CMD_COMPLETED 0x0010
  167. #define MRL_STATE 0x0020
  168. #define PRSN_STATE 0x0040
  169. #define EMI_STATE 0x0080
  170. #define EMI_STATUS_BIT 7
  171. static irqreturn_t pcie_isr(int irq, void *dev_id);
  172. static void start_int_poll_timer(struct controller *ctrl, int sec);
  173. /* This is the interrupt polling timeout function. */
  174. static void int_poll_timeout(unsigned long data)
  175. {
  176. struct controller *ctrl = (struct controller *)data;
  177. /* Poll for interrupt events. regs == NULL => polling */
  178. pcie_isr(0, ctrl);
  179. init_timer(&ctrl->poll_timer);
  180. if (!pciehp_poll_time)
  181. pciehp_poll_time = 2; /* default polling interval is 2 sec */
  182. start_int_poll_timer(ctrl, pciehp_poll_time);
  183. }
  184. /* This function starts the interrupt polling timer. */
  185. static void start_int_poll_timer(struct controller *ctrl, int sec)
  186. {
  187. /* Clamp to sane value */
  188. if ((sec <= 0) || (sec > 60))
  189. sec = 2;
  190. ctrl->poll_timer.function = &int_poll_timeout;
  191. ctrl->poll_timer.data = (unsigned long)ctrl;
  192. ctrl->poll_timer.expires = jiffies + sec * HZ;
  193. add_timer(&ctrl->poll_timer);
  194. }
  195. static inline int pciehp_request_irq(struct controller *ctrl)
  196. {
  197. int retval, irq = ctrl->pci_dev->irq;
  198. /* Install interrupt polling timer. Start with 10 sec delay */
  199. if (pciehp_poll_mode) {
  200. init_timer(&ctrl->poll_timer);
  201. start_int_poll_timer(ctrl, 10);
  202. return 0;
  203. }
  204. /* Installs the interrupt handler */
  205. retval = request_irq(irq, pcie_isr, IRQF_SHARED, MY_NAME, ctrl);
  206. if (retval)
  207. err("Cannot get irq %d for the hotplug controller\n", irq);
  208. return retval;
  209. }
  210. static inline void pciehp_free_irq(struct controller *ctrl)
  211. {
  212. if (pciehp_poll_mode)
  213. del_timer_sync(&ctrl->poll_timer);
  214. else
  215. free_irq(ctrl->pci_dev->irq, ctrl);
  216. }
  217. static inline int pcie_poll_cmd(struct controller *ctrl)
  218. {
  219. u16 slot_status;
  220. int timeout = 1000;
  221. if (!pciehp_readw(ctrl, SLOTSTATUS, &slot_status))
  222. if (slot_status & CMD_COMPLETED)
  223. goto completed;
  224. for (timeout = 1000; timeout > 0; timeout -= 100) {
  225. msleep(100);
  226. if (!pciehp_readw(ctrl, SLOTSTATUS, &slot_status))
  227. if (slot_status & CMD_COMPLETED)
  228. goto completed;
  229. }
  230. return 0; /* timeout */
  231. completed:
  232. pciehp_writew(ctrl, SLOTSTATUS, CMD_COMPLETED);
  233. return timeout;
  234. }
  235. static inline int pcie_wait_cmd(struct controller *ctrl, int poll)
  236. {
  237. int retval = 0;
  238. unsigned int msecs = pciehp_poll_mode ? 2500 : 1000;
  239. unsigned long timeout = msecs_to_jiffies(msecs);
  240. int rc;
  241. if (poll)
  242. rc = pcie_poll_cmd(ctrl);
  243. else
  244. rc = wait_event_interruptible_timeout(ctrl->queue,
  245. !ctrl->cmd_busy, timeout);
  246. if (!rc)
  247. dbg("Command not completed in 1000 msec\n");
  248. else if (rc < 0) {
  249. retval = -EINTR;
  250. info("Command was interrupted by a signal\n");
  251. }
  252. return retval;
  253. }
  254. /**
  255. * pcie_write_cmd - Issue controller command
  256. * @ctrl: controller to which the command is issued
  257. * @cmd: command value written to slot control register
  258. * @mask: bitmask of slot control register to be modified
  259. */
  260. static int pcie_write_cmd(struct controller *ctrl, u16 cmd, u16 mask)
  261. {
  262. int retval = 0;
  263. u16 slot_status;
  264. u16 slot_ctrl;
  265. mutex_lock(&ctrl->ctrl_lock);
  266. retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
  267. if (retval) {
  268. err("%s: Cannot read SLOTSTATUS register\n", __func__);
  269. goto out;
  270. }
  271. if (slot_status & CMD_COMPLETED) {
  272. if (!ctrl->no_cmd_complete) {
  273. /*
  274. * After 1 sec and CMD_COMPLETED still not set, just
  275. * proceed forward to issue the next command according
  276. * to spec. Just print out the error message.
  277. */
  278. dbg("%s: CMD_COMPLETED not clear after 1 sec.\n",
  279. __func__);
  280. } else if (!NO_CMD_CMPL(ctrl)) {
  281. /*
  282. * This controller semms to notify of command completed
  283. * event even though it supports none of power
  284. * controller, attention led, power led and EMI.
  285. */
  286. dbg("%s: Unexpected CMD_COMPLETED. Need to wait for "
  287. "command completed event.\n", __func__);
  288. ctrl->no_cmd_complete = 0;
  289. } else {
  290. dbg("%s: Unexpected CMD_COMPLETED. Maybe the "
  291. "controller is broken.\n", __func__);
  292. }
  293. }
  294. retval = pciehp_readw(ctrl, SLOTCTRL, &slot_ctrl);
  295. if (retval) {
  296. err("%s: Cannot read SLOTCTRL register\n", __func__);
  297. goto out;
  298. }
  299. slot_ctrl &= ~mask;
  300. slot_ctrl |= (cmd & mask);
  301. /* Don't enable command completed if caller is changing it. */
  302. if (!(mask & CMD_CMPL_INTR_ENABLE))
  303. slot_ctrl |= CMD_CMPL_INTR_ENABLE;
  304. ctrl->cmd_busy = 1;
  305. smp_mb();
  306. retval = pciehp_writew(ctrl, SLOTCTRL, slot_ctrl);
  307. if (retval)
  308. err("%s: Cannot write to SLOTCTRL register\n", __func__);
  309. /*
  310. * Wait for command completion.
  311. */
  312. if (!retval && !ctrl->no_cmd_complete) {
  313. int poll = 0;
  314. /*
  315. * if hotplug interrupt is not enabled or command
  316. * completed interrupt is not enabled, we need to poll
  317. * command completed event.
  318. */
  319. if (!(slot_ctrl & HP_INTR_ENABLE) ||
  320. !(slot_ctrl & CMD_CMPL_INTR_ENABLE))
  321. poll = 1;
  322. retval = pcie_wait_cmd(ctrl, poll);
  323. }
  324. out:
  325. mutex_unlock(&ctrl->ctrl_lock);
  326. return retval;
  327. }
  328. static int hpc_check_lnk_status(struct controller *ctrl)
  329. {
  330. u16 lnk_status;
  331. int retval = 0;
  332. retval = pciehp_readw(ctrl, LNKSTATUS, &lnk_status);
  333. if (retval) {
  334. err("%s: Cannot read LNKSTATUS register\n", __func__);
  335. return retval;
  336. }
  337. dbg("%s: lnk_status = %x\n", __func__, lnk_status);
  338. if ( (lnk_status & LNK_TRN) || (lnk_status & LNK_TRN_ERR) ||
  339. !(lnk_status & NEG_LINK_WD)) {
  340. err("%s : Link Training Error occurs \n", __func__);
  341. retval = -1;
  342. return retval;
  343. }
  344. return retval;
  345. }
  346. static int hpc_get_attention_status(struct slot *slot, u8 *status)
  347. {
  348. struct controller *ctrl = slot->ctrl;
  349. u16 slot_ctrl;
  350. u8 atten_led_state;
  351. int retval = 0;
  352. retval = pciehp_readw(ctrl, SLOTCTRL, &slot_ctrl);
  353. if (retval) {
  354. err("%s: Cannot read SLOTCTRL register\n", __func__);
  355. return retval;
  356. }
  357. dbg("%s: SLOTCTRL %x, value read %x\n",
  358. __func__, ctrl->cap_base + SLOTCTRL, slot_ctrl);
  359. atten_led_state = (slot_ctrl & ATTN_LED_CTRL) >> 6;
  360. switch (atten_led_state) {
  361. case 0:
  362. *status = 0xFF; /* Reserved */
  363. break;
  364. case 1:
  365. *status = 1; /* On */
  366. break;
  367. case 2:
  368. *status = 2; /* Blink */
  369. break;
  370. case 3:
  371. *status = 0; /* Off */
  372. break;
  373. default:
  374. *status = 0xFF;
  375. break;
  376. }
  377. return 0;
  378. }
  379. static int hpc_get_power_status(struct slot *slot, u8 *status)
  380. {
  381. struct controller *ctrl = slot->ctrl;
  382. u16 slot_ctrl;
  383. u8 pwr_state;
  384. int retval = 0;
  385. retval = pciehp_readw(ctrl, SLOTCTRL, &slot_ctrl);
  386. if (retval) {
  387. err("%s: Cannot read SLOTCTRL register\n", __func__);
  388. return retval;
  389. }
  390. dbg("%s: SLOTCTRL %x value read %x\n",
  391. __func__, ctrl->cap_base + SLOTCTRL, slot_ctrl);
  392. pwr_state = (slot_ctrl & PWR_CTRL) >> 10;
  393. switch (pwr_state) {
  394. case 0:
  395. *status = 1;
  396. break;
  397. case 1:
  398. *status = 0;
  399. break;
  400. default:
  401. *status = 0xFF;
  402. break;
  403. }
  404. return retval;
  405. }
  406. static int hpc_get_latch_status(struct slot *slot, u8 *status)
  407. {
  408. struct controller *ctrl = slot->ctrl;
  409. u16 slot_status;
  410. int retval = 0;
  411. retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
  412. if (retval) {
  413. err("%s: Cannot read SLOTSTATUS register\n", __func__);
  414. return retval;
  415. }
  416. *status = (((slot_status & MRL_STATE) >> 5) == 0) ? 0 : 1;
  417. return 0;
  418. }
  419. static int hpc_get_adapter_status(struct slot *slot, u8 *status)
  420. {
  421. struct controller *ctrl = slot->ctrl;
  422. u16 slot_status;
  423. u8 card_state;
  424. int retval = 0;
  425. retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
  426. if (retval) {
  427. err("%s: Cannot read SLOTSTATUS register\n", __func__);
  428. return retval;
  429. }
  430. card_state = (u8)((slot_status & PRSN_STATE) >> 6);
  431. *status = (card_state == 1) ? 1 : 0;
  432. return 0;
  433. }
  434. static int hpc_query_power_fault(struct slot *slot)
  435. {
  436. struct controller *ctrl = slot->ctrl;
  437. u16 slot_status;
  438. u8 pwr_fault;
  439. int retval = 0;
  440. retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
  441. if (retval) {
  442. err("%s: Cannot check for power fault\n", __func__);
  443. return retval;
  444. }
  445. pwr_fault = (u8)((slot_status & PWR_FAULT_DETECTED) >> 1);
  446. return pwr_fault;
  447. }
  448. static int hpc_get_emi_status(struct slot *slot, u8 *status)
  449. {
  450. struct controller *ctrl = slot->ctrl;
  451. u16 slot_status;
  452. int retval = 0;
  453. retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
  454. if (retval) {
  455. err("%s : Cannot check EMI status\n", __func__);
  456. return retval;
  457. }
  458. *status = (slot_status & EMI_STATE) >> EMI_STATUS_BIT;
  459. return retval;
  460. }
  461. static int hpc_toggle_emi(struct slot *slot)
  462. {
  463. u16 slot_cmd;
  464. u16 cmd_mask;
  465. int rc;
  466. slot_cmd = EMI_CTRL;
  467. cmd_mask = EMI_CTRL;
  468. rc = pcie_write_cmd(slot->ctrl, slot_cmd, cmd_mask);
  469. slot->last_emi_toggle = get_seconds();
  470. return rc;
  471. }
  472. static int hpc_set_attention_status(struct slot *slot, u8 value)
  473. {
  474. struct controller *ctrl = slot->ctrl;
  475. u16 slot_cmd;
  476. u16 cmd_mask;
  477. int rc;
  478. cmd_mask = ATTN_LED_CTRL;
  479. switch (value) {
  480. case 0 : /* turn off */
  481. slot_cmd = 0x00C0;
  482. break;
  483. case 1: /* turn on */
  484. slot_cmd = 0x0040;
  485. break;
  486. case 2: /* turn blink */
  487. slot_cmd = 0x0080;
  488. break;
  489. default:
  490. return -1;
  491. }
  492. rc = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  493. dbg("%s: SLOTCTRL %x write cmd %x\n",
  494. __func__, ctrl->cap_base + SLOTCTRL, slot_cmd);
  495. return rc;
  496. }
  497. static void hpc_set_green_led_on(struct slot *slot)
  498. {
  499. struct controller *ctrl = slot->ctrl;
  500. u16 slot_cmd;
  501. u16 cmd_mask;
  502. slot_cmd = 0x0100;
  503. cmd_mask = PWR_LED_CTRL;
  504. pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  505. dbg("%s: SLOTCTRL %x write cmd %x\n",
  506. __func__, ctrl->cap_base + SLOTCTRL, slot_cmd);
  507. }
  508. static void hpc_set_green_led_off(struct slot *slot)
  509. {
  510. struct controller *ctrl = slot->ctrl;
  511. u16 slot_cmd;
  512. u16 cmd_mask;
  513. slot_cmd = 0x0300;
  514. cmd_mask = PWR_LED_CTRL;
  515. pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  516. dbg("%s: SLOTCTRL %x write cmd %x\n",
  517. __func__, ctrl->cap_base + SLOTCTRL, slot_cmd);
  518. }
  519. static void hpc_set_green_led_blink(struct slot *slot)
  520. {
  521. struct controller *ctrl = slot->ctrl;
  522. u16 slot_cmd;
  523. u16 cmd_mask;
  524. slot_cmd = 0x0200;
  525. cmd_mask = PWR_LED_CTRL;
  526. pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  527. dbg("%s: SLOTCTRL %x write cmd %x\n",
  528. __func__, ctrl->cap_base + SLOTCTRL, slot_cmd);
  529. }
  530. static void hpc_release_ctlr(struct controller *ctrl)
  531. {
  532. /* Mask Hot-plug Interrupt Enable */
  533. if (pcie_write_cmd(ctrl, 0, HP_INTR_ENABLE | CMD_CMPL_INTR_ENABLE))
  534. err("%s: Cannot mask hotplut interrupt enable\n", __func__);
  535. /* Free interrupt handler or interrupt polling timer */
  536. pciehp_free_irq(ctrl);
  537. /*
  538. * If this is the last controller to be released, destroy the
  539. * pciehp work queue
  540. */
  541. if (atomic_dec_and_test(&pciehp_num_controllers))
  542. destroy_workqueue(pciehp_wq);
  543. }
  544. static int hpc_power_on_slot(struct slot * slot)
  545. {
  546. struct controller *ctrl = slot->ctrl;
  547. u16 slot_cmd;
  548. u16 cmd_mask;
  549. u16 slot_status;
  550. int retval = 0;
  551. dbg("%s: slot->hp_slot %x\n", __func__, slot->hp_slot);
  552. /* Clear sticky power-fault bit from previous power failures */
  553. retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
  554. if (retval) {
  555. err("%s: Cannot read SLOTSTATUS register\n", __func__);
  556. return retval;
  557. }
  558. slot_status &= PWR_FAULT_DETECTED;
  559. if (slot_status) {
  560. retval = pciehp_writew(ctrl, SLOTSTATUS, slot_status);
  561. if (retval) {
  562. err("%s: Cannot write to SLOTSTATUS register\n",
  563. __func__);
  564. return retval;
  565. }
  566. }
  567. slot_cmd = POWER_ON;
  568. cmd_mask = PWR_CTRL;
  569. /* Enable detection that we turned off at slot power-off time */
  570. if (!pciehp_poll_mode) {
  571. slot_cmd |= (PWR_FAULT_DETECT_ENABLE | MRL_DETECT_ENABLE |
  572. PRSN_DETECT_ENABLE);
  573. cmd_mask |= (PWR_FAULT_DETECT_ENABLE | MRL_DETECT_ENABLE |
  574. PRSN_DETECT_ENABLE);
  575. }
  576. retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  577. if (retval) {
  578. err("%s: Write %x command failed!\n", __func__, slot_cmd);
  579. return -1;
  580. }
  581. dbg("%s: SLOTCTRL %x write cmd %x\n",
  582. __func__, ctrl->cap_base + SLOTCTRL, slot_cmd);
  583. return retval;
  584. }
  585. static inline int pcie_mask_bad_dllp(struct controller *ctrl)
  586. {
  587. struct pci_dev *dev = ctrl->pci_dev;
  588. int pos;
  589. u32 reg;
  590. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
  591. if (!pos)
  592. return 0;
  593. pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, &reg);
  594. if (reg & PCI_ERR_COR_BAD_DLLP)
  595. return 0;
  596. reg |= PCI_ERR_COR_BAD_DLLP;
  597. pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg);
  598. return 1;
  599. }
  600. static inline void pcie_unmask_bad_dllp(struct controller *ctrl)
  601. {
  602. struct pci_dev *dev = ctrl->pci_dev;
  603. u32 reg;
  604. int pos;
  605. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
  606. if (!pos)
  607. return;
  608. pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, &reg);
  609. if (!(reg & PCI_ERR_COR_BAD_DLLP))
  610. return;
  611. reg &= ~PCI_ERR_COR_BAD_DLLP;
  612. pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg);
  613. }
  614. static int hpc_power_off_slot(struct slot * slot)
  615. {
  616. struct controller *ctrl = slot->ctrl;
  617. u16 slot_cmd;
  618. u16 cmd_mask;
  619. int retval = 0;
  620. int changed;
  621. dbg("%s: slot->hp_slot %x\n", __func__, slot->hp_slot);
  622. /*
  623. * Set Bad DLLP Mask bit in Correctable Error Mask
  624. * Register. This is the workaround against Bad DLLP error
  625. * that sometimes happens during turning power off the slot
  626. * which conforms to PCI Express 1.0a spec.
  627. */
  628. changed = pcie_mask_bad_dllp(ctrl);
  629. slot_cmd = POWER_OFF;
  630. cmd_mask = PWR_CTRL;
  631. /*
  632. * If we get MRL or presence detect interrupts now, the isr
  633. * will notice the sticky power-fault bit too and issue power
  634. * indicator change commands. This will lead to an endless loop
  635. * of command completions, since the power-fault bit remains on
  636. * till the slot is powered on again.
  637. */
  638. if (!pciehp_poll_mode) {
  639. slot_cmd &= ~(PWR_FAULT_DETECT_ENABLE | MRL_DETECT_ENABLE |
  640. PRSN_DETECT_ENABLE);
  641. cmd_mask |= (PWR_FAULT_DETECT_ENABLE | MRL_DETECT_ENABLE |
  642. PRSN_DETECT_ENABLE);
  643. }
  644. retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  645. if (retval) {
  646. err("%s: Write command failed!\n", __func__);
  647. retval = -1;
  648. goto out;
  649. }
  650. dbg("%s: SLOTCTRL %x write cmd %x\n",
  651. __func__, ctrl->cap_base + SLOTCTRL, slot_cmd);
  652. out:
  653. if (changed)
  654. pcie_unmask_bad_dllp(ctrl);
  655. return retval;
  656. }
  657. static irqreturn_t pcie_isr(int irq, void *dev_id)
  658. {
  659. struct controller *ctrl = (struct controller *)dev_id;
  660. u16 detected, intr_loc;
  661. struct slot *p_slot;
  662. /*
  663. * In order to guarantee that all interrupt events are
  664. * serviced, we need to re-inspect Slot Status register after
  665. * clearing what is presumed to be the last pending interrupt.
  666. */
  667. intr_loc = 0;
  668. do {
  669. if (pciehp_readw(ctrl, SLOTSTATUS, &detected)) {
  670. err("%s: Cannot read SLOTSTATUS\n", __func__);
  671. return IRQ_NONE;
  672. }
  673. detected &= (ATTN_BUTTN_PRESSED | PWR_FAULT_DETECTED |
  674. MRL_SENS_CHANGED | PRSN_DETECT_CHANGED |
  675. CMD_COMPLETED);
  676. intr_loc |= detected;
  677. if (!intr_loc)
  678. return IRQ_NONE;
  679. if (pciehp_writew(ctrl, SLOTSTATUS, detected)) {
  680. err("%s: Cannot write to SLOTSTATUS\n", __func__);
  681. return IRQ_NONE;
  682. }
  683. } while (detected);
  684. dbg("%s: intr_loc %x\n", __FUNCTION__, intr_loc);
  685. /* Check Command Complete Interrupt Pending */
  686. if (intr_loc & CMD_COMPLETED) {
  687. ctrl->cmd_busy = 0;
  688. smp_mb();
  689. wake_up_interruptible(&ctrl->queue);
  690. }
  691. if (!(intr_loc & ~CMD_COMPLETED))
  692. return IRQ_HANDLED;
  693. /*
  694. * Return without handling events if this handler routine is
  695. * called before controller initialization is done. This may
  696. * happen if hotplug event or another interrupt that shares
  697. * the IRQ with pciehp arrives before slot initialization is
  698. * done after interrupt handler is registered.
  699. *
  700. * FIXME - Need more structural fixes. We need to be ready to
  701. * handle the event before installing interrupt handler.
  702. */
  703. p_slot = pciehp_find_slot(ctrl, ctrl->slot_device_offset);
  704. if (!p_slot || !p_slot->hpc_ops)
  705. return IRQ_HANDLED;
  706. /* Check MRL Sensor Changed */
  707. if (intr_loc & MRL_SENS_CHANGED)
  708. pciehp_handle_switch_change(p_slot);
  709. /* Check Attention Button Pressed */
  710. if (intr_loc & ATTN_BUTTN_PRESSED)
  711. pciehp_handle_attention_button(p_slot);
  712. /* Check Presence Detect Changed */
  713. if (intr_loc & PRSN_DETECT_CHANGED)
  714. pciehp_handle_presence_change(p_slot);
  715. /* Check Power Fault Detected */
  716. if (intr_loc & PWR_FAULT_DETECTED)
  717. pciehp_handle_power_fault(p_slot);
  718. return IRQ_HANDLED;
  719. }
  720. static int hpc_get_max_lnk_speed(struct slot *slot, enum pci_bus_speed *value)
  721. {
  722. struct controller *ctrl = slot->ctrl;
  723. enum pcie_link_speed lnk_speed;
  724. u32 lnk_cap;
  725. int retval = 0;
  726. retval = pciehp_readl(ctrl, LNKCAP, &lnk_cap);
  727. if (retval) {
  728. err("%s: Cannot read LNKCAP register\n", __func__);
  729. return retval;
  730. }
  731. switch (lnk_cap & 0x000F) {
  732. case 1:
  733. lnk_speed = PCIE_2PT5GB;
  734. break;
  735. default:
  736. lnk_speed = PCIE_LNK_SPEED_UNKNOWN;
  737. break;
  738. }
  739. *value = lnk_speed;
  740. dbg("Max link speed = %d\n", lnk_speed);
  741. return retval;
  742. }
  743. static int hpc_get_max_lnk_width(struct slot *slot,
  744. enum pcie_link_width *value)
  745. {
  746. struct controller *ctrl = slot->ctrl;
  747. enum pcie_link_width lnk_wdth;
  748. u32 lnk_cap;
  749. int retval = 0;
  750. retval = pciehp_readl(ctrl, LNKCAP, &lnk_cap);
  751. if (retval) {
  752. err("%s: Cannot read LNKCAP register\n", __func__);
  753. return retval;
  754. }
  755. switch ((lnk_cap & 0x03F0) >> 4){
  756. case 0:
  757. lnk_wdth = PCIE_LNK_WIDTH_RESRV;
  758. break;
  759. case 1:
  760. lnk_wdth = PCIE_LNK_X1;
  761. break;
  762. case 2:
  763. lnk_wdth = PCIE_LNK_X2;
  764. break;
  765. case 4:
  766. lnk_wdth = PCIE_LNK_X4;
  767. break;
  768. case 8:
  769. lnk_wdth = PCIE_LNK_X8;
  770. break;
  771. case 12:
  772. lnk_wdth = PCIE_LNK_X12;
  773. break;
  774. case 16:
  775. lnk_wdth = PCIE_LNK_X16;
  776. break;
  777. case 32:
  778. lnk_wdth = PCIE_LNK_X32;
  779. break;
  780. default:
  781. lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
  782. break;
  783. }
  784. *value = lnk_wdth;
  785. dbg("Max link width = %d\n", lnk_wdth);
  786. return retval;
  787. }
  788. static int hpc_get_cur_lnk_speed(struct slot *slot, enum pci_bus_speed *value)
  789. {
  790. struct controller *ctrl = slot->ctrl;
  791. enum pcie_link_speed lnk_speed = PCI_SPEED_UNKNOWN;
  792. int retval = 0;
  793. u16 lnk_status;
  794. retval = pciehp_readw(ctrl, LNKSTATUS, &lnk_status);
  795. if (retval) {
  796. err("%s: Cannot read LNKSTATUS register\n", __func__);
  797. return retval;
  798. }
  799. switch (lnk_status & 0x0F) {
  800. case 1:
  801. lnk_speed = PCIE_2PT5GB;
  802. break;
  803. default:
  804. lnk_speed = PCIE_LNK_SPEED_UNKNOWN;
  805. break;
  806. }
  807. *value = lnk_speed;
  808. dbg("Current link speed = %d\n", lnk_speed);
  809. return retval;
  810. }
  811. static int hpc_get_cur_lnk_width(struct slot *slot,
  812. enum pcie_link_width *value)
  813. {
  814. struct controller *ctrl = slot->ctrl;
  815. enum pcie_link_width lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
  816. int retval = 0;
  817. u16 lnk_status;
  818. retval = pciehp_readw(ctrl, LNKSTATUS, &lnk_status);
  819. if (retval) {
  820. err("%s: Cannot read LNKSTATUS register\n", __func__);
  821. return retval;
  822. }
  823. switch ((lnk_status & 0x03F0) >> 4){
  824. case 0:
  825. lnk_wdth = PCIE_LNK_WIDTH_RESRV;
  826. break;
  827. case 1:
  828. lnk_wdth = PCIE_LNK_X1;
  829. break;
  830. case 2:
  831. lnk_wdth = PCIE_LNK_X2;
  832. break;
  833. case 4:
  834. lnk_wdth = PCIE_LNK_X4;
  835. break;
  836. case 8:
  837. lnk_wdth = PCIE_LNK_X8;
  838. break;
  839. case 12:
  840. lnk_wdth = PCIE_LNK_X12;
  841. break;
  842. case 16:
  843. lnk_wdth = PCIE_LNK_X16;
  844. break;
  845. case 32:
  846. lnk_wdth = PCIE_LNK_X32;
  847. break;
  848. default:
  849. lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
  850. break;
  851. }
  852. *value = lnk_wdth;
  853. dbg("Current link width = %d\n", lnk_wdth);
  854. return retval;
  855. }
  856. static struct hpc_ops pciehp_hpc_ops = {
  857. .power_on_slot = hpc_power_on_slot,
  858. .power_off_slot = hpc_power_off_slot,
  859. .set_attention_status = hpc_set_attention_status,
  860. .get_power_status = hpc_get_power_status,
  861. .get_attention_status = hpc_get_attention_status,
  862. .get_latch_status = hpc_get_latch_status,
  863. .get_adapter_status = hpc_get_adapter_status,
  864. .get_emi_status = hpc_get_emi_status,
  865. .toggle_emi = hpc_toggle_emi,
  866. .get_max_bus_speed = hpc_get_max_lnk_speed,
  867. .get_cur_bus_speed = hpc_get_cur_lnk_speed,
  868. .get_max_lnk_width = hpc_get_max_lnk_width,
  869. .get_cur_lnk_width = hpc_get_cur_lnk_width,
  870. .query_power_fault = hpc_query_power_fault,
  871. .green_led_on = hpc_set_green_led_on,
  872. .green_led_off = hpc_set_green_led_off,
  873. .green_led_blink = hpc_set_green_led_blink,
  874. .release_ctlr = hpc_release_ctlr,
  875. .check_lnk_status = hpc_check_lnk_status,
  876. };
  877. #ifdef CONFIG_ACPI
  878. static int pciehp_acpi_get_hp_hw_control_from_firmware(struct pci_dev *dev)
  879. {
  880. acpi_status status;
  881. acpi_handle chandle, handle = DEVICE_ACPI_HANDLE(&(dev->dev));
  882. struct pci_dev *pdev = dev;
  883. struct pci_bus *parent;
  884. struct acpi_buffer string = { ACPI_ALLOCATE_BUFFER, NULL };
  885. /*
  886. * Per PCI firmware specification, we should run the ACPI _OSC
  887. * method to get control of hotplug hardware before using it.
  888. * If an _OSC is missing, we look for an OSHP to do the same thing.
  889. * To handle different BIOS behavior, we look for _OSC and OSHP
  890. * within the scope of the hotplug controller and its parents, upto
  891. * the host bridge under which this controller exists.
  892. */
  893. while (!handle) {
  894. /*
  895. * This hotplug controller was not listed in the ACPI name
  896. * space at all. Try to get acpi handle of parent pci bus.
  897. */
  898. if (!pdev || !pdev->bus->parent)
  899. break;
  900. parent = pdev->bus->parent;
  901. dbg("Could not find %s in acpi namespace, trying parent\n",
  902. pci_name(pdev));
  903. if (!parent->self)
  904. /* Parent must be a host bridge */
  905. handle = acpi_get_pci_rootbridge_handle(
  906. pci_domain_nr(parent),
  907. parent->number);
  908. else
  909. handle = DEVICE_ACPI_HANDLE(
  910. &(parent->self->dev));
  911. pdev = parent->self;
  912. }
  913. while (handle) {
  914. acpi_get_name(handle, ACPI_FULL_PATHNAME, &string);
  915. dbg("Trying to get hotplug control for %s \n",
  916. (char *)string.pointer);
  917. status = pci_osc_control_set(handle,
  918. OSC_PCI_EXPRESS_CAP_STRUCTURE_CONTROL |
  919. OSC_PCI_EXPRESS_NATIVE_HP_CONTROL);
  920. if (status == AE_NOT_FOUND)
  921. status = acpi_run_oshp(handle);
  922. if (ACPI_SUCCESS(status)) {
  923. dbg("Gained control for hotplug HW for pci %s (%s)\n",
  924. pci_name(dev), (char *)string.pointer);
  925. kfree(string.pointer);
  926. return 0;
  927. }
  928. if (acpi_root_bridge(handle))
  929. break;
  930. chandle = handle;
  931. status = acpi_get_parent(chandle, &handle);
  932. if (ACPI_FAILURE(status))
  933. break;
  934. }
  935. dbg("Cannot get control of hotplug hardware for pci %s\n",
  936. pci_name(dev));
  937. kfree(string.pointer);
  938. return -1;
  939. }
  940. #endif
  941. static int pcie_init_hardware_part1(struct controller *ctrl,
  942. struct pcie_device *dev)
  943. {
  944. /* Clear all remaining event bits in Slot Status register */
  945. if (pciehp_writew(ctrl, SLOTSTATUS, 0x1f)) {
  946. err("%s: Cannot write to SLOTSTATUS register\n", __func__);
  947. return -1;
  948. }
  949. /* Mask Hot-plug Interrupt Enable */
  950. if (pcie_write_cmd(ctrl, 0, HP_INTR_ENABLE | CMD_CMPL_INTR_ENABLE)) {
  951. err("%s: Cannot mask hotplug interrupt enable\n", __func__);
  952. return -1;
  953. }
  954. return 0;
  955. }
  956. int pcie_init_hardware_part2(struct controller *ctrl, struct pcie_device *dev)
  957. {
  958. u16 cmd, mask;
  959. cmd = PRSN_DETECT_ENABLE;
  960. if (ATTN_BUTTN(ctrl))
  961. cmd |= ATTN_BUTTN_ENABLE;
  962. if (POWER_CTRL(ctrl))
  963. cmd |= PWR_FAULT_DETECT_ENABLE;
  964. if (MRL_SENS(ctrl))
  965. cmd |= MRL_DETECT_ENABLE;
  966. if (!pciehp_poll_mode)
  967. cmd |= HP_INTR_ENABLE;
  968. mask = PRSN_DETECT_ENABLE | ATTN_BUTTN_ENABLE |
  969. PWR_FAULT_DETECT_ENABLE | MRL_DETECT_ENABLE | HP_INTR_ENABLE;
  970. if (pcie_write_cmd(ctrl, cmd, mask)) {
  971. err("%s: Cannot enable software notification\n", __func__);
  972. goto abort;
  973. }
  974. if (pciehp_force)
  975. dbg("Bypassing BIOS check for pciehp use on %s\n",
  976. pci_name(ctrl->pci_dev));
  977. else if (pciehp_get_hp_hw_control_from_firmware(ctrl->pci_dev))
  978. goto abort_disable_intr;
  979. return 0;
  980. /* We end up here for the many possible ways to fail this API. */
  981. abort_disable_intr:
  982. if (pcie_write_cmd(ctrl, 0, HP_INTR_ENABLE))
  983. err("%s : disabling interrupts failed\n", __func__);
  984. abort:
  985. return -1;
  986. }
  987. static inline void dbg_ctrl(struct controller *ctrl)
  988. {
  989. int i;
  990. u16 reg16;
  991. struct pci_dev *pdev = ctrl->pci_dev;
  992. if (!pciehp_debug)
  993. return;
  994. dbg("Hotplug Controller:\n");
  995. dbg(" Seg/Bus/Dev/Func/IRQ : %s IRQ %d\n", pci_name(pdev), pdev->irq);
  996. dbg(" Vendor ID : 0x%04x\n", pdev->vendor);
  997. dbg(" Device ID : 0x%04x\n", pdev->device);
  998. dbg(" Subsystem ID : 0x%04x\n", pdev->subsystem_device);
  999. dbg(" Subsystem Vendor ID : 0x%04x\n", pdev->subsystem_vendor);
  1000. dbg(" PCIe Cap offset : 0x%02x\n", ctrl->cap_base);
  1001. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1002. if (!pci_resource_len(pdev, i))
  1003. continue;
  1004. dbg(" PCI resource [%d] : 0x%llx@0x%llx\n", i,
  1005. (unsigned long long)pci_resource_len(pdev, i),
  1006. (unsigned long long)pci_resource_start(pdev, i));
  1007. }
  1008. dbg("Slot Capabilities : 0x%08x\n", ctrl->slot_cap);
  1009. dbg(" Physical Slot Number : %d\n", ctrl->first_slot);
  1010. dbg(" Attention Button : %3s\n", ATTN_BUTTN(ctrl) ? "yes" : "no");
  1011. dbg(" Power Controller : %3s\n", POWER_CTRL(ctrl) ? "yes" : "no");
  1012. dbg(" MRL Sensor : %3s\n", MRL_SENS(ctrl) ? "yes" : "no");
  1013. dbg(" Attention Indicator : %3s\n", ATTN_LED(ctrl) ? "yes" : "no");
  1014. dbg(" Power Indicator : %3s\n", PWR_LED(ctrl) ? "yes" : "no");
  1015. dbg(" Hot-Plug Surprise : %3s\n", HP_SUPR_RM(ctrl) ? "yes" : "no");
  1016. dbg(" EMI Present : %3s\n", EMI(ctrl) ? "yes" : "no");
  1017. dbg(" Comamnd Completed : %3s\n", NO_CMD_CMPL(ctrl)? "no" : "yes");
  1018. pciehp_readw(ctrl, SLOTSTATUS, &reg16);
  1019. dbg("Slot Status : 0x%04x\n", reg16);
  1020. pciehp_readw(ctrl, SLOTSTATUS, &reg16);
  1021. dbg("Slot Control : 0x%04x\n", reg16);
  1022. }
  1023. int pcie_init(struct controller *ctrl, struct pcie_device *dev)
  1024. {
  1025. u32 slot_cap;
  1026. struct pci_dev *pdev = dev->port;
  1027. ctrl->pci_dev = pdev;
  1028. ctrl->cap_base = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  1029. if (!ctrl->cap_base) {
  1030. err("%s: Cannot find PCI Express capability\n", __func__);
  1031. goto abort;
  1032. }
  1033. if (pciehp_readl(ctrl, SLOTCAP, &slot_cap)) {
  1034. err("%s: Cannot read SLOTCAP register\n", __func__);
  1035. goto abort;
  1036. }
  1037. ctrl->slot_cap = slot_cap;
  1038. ctrl->first_slot = slot_cap >> 19;
  1039. ctrl->slot_device_offset = 0;
  1040. ctrl->num_slots = 1;
  1041. ctrl->hpc_ops = &pciehp_hpc_ops;
  1042. mutex_init(&ctrl->crit_sect);
  1043. mutex_init(&ctrl->ctrl_lock);
  1044. init_waitqueue_head(&ctrl->queue);
  1045. dbg_ctrl(ctrl);
  1046. /*
  1047. * Controller doesn't notify of command completion if the "No
  1048. * Command Completed Support" bit is set in Slot Capability
  1049. * register or the controller supports none of power
  1050. * controller, attention led, power led and EMI.
  1051. */
  1052. if (NO_CMD_CMPL(ctrl) ||
  1053. !(POWER_CTRL(ctrl) | ATTN_LED(ctrl) | PWR_LED(ctrl) | EMI(ctrl)))
  1054. ctrl->no_cmd_complete = 1;
  1055. info("HPC vendor_id %x device_id %x ss_vid %x ss_did %x\n",
  1056. pdev->vendor, pdev->device,
  1057. pdev->subsystem_vendor, pdev->subsystem_device);
  1058. if (pcie_init_hardware_part1(ctrl, dev))
  1059. goto abort;
  1060. if (pciehp_request_irq(ctrl))
  1061. goto abort;
  1062. /*
  1063. * If this is the first controller to be initialized,
  1064. * initialize the pciehp work queue
  1065. */
  1066. if (atomic_add_return(1, &pciehp_num_controllers) == 1) {
  1067. pciehp_wq = create_singlethread_workqueue("pciehpd");
  1068. if (!pciehp_wq) {
  1069. goto abort_free_irq;
  1070. }
  1071. }
  1072. if (pcie_init_hardware_part2(ctrl, dev))
  1073. goto abort_free_irq;
  1074. return 0;
  1075. abort_free_irq:
  1076. pciehp_free_irq(ctrl);
  1077. abort:
  1078. return -1;
  1079. }