iwl-4965-hw.h 60 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586
  1. /******************************************************************************
  2. *
  3. * This file is provided under a dual BSD/GPLv2 license. When using or
  4. * redistributing this file, you may do so under either license.
  5. *
  6. * GPL LICENSE SUMMARY
  7. *
  8. * Copyright(c) 2005 - 2008 Intel Corporation. All rights reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of version 2 of the GNU General Public License as
  12. * published by the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but
  15. * WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  17. * General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  22. * USA
  23. *
  24. * The full GNU General Public License is included in this distribution
  25. * in the file called LICENSE.GPL.
  26. *
  27. * Contact Information:
  28. * James P. Ketrenos <ipw2100-admin@linux.intel.com>
  29. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  30. *
  31. * BSD LICENSE
  32. *
  33. * Copyright(c) 2005 - 2008 Intel Corporation. All rights reserved.
  34. * All rights reserved.
  35. *
  36. * Redistribution and use in source and binary forms, with or without
  37. * modification, are permitted provided that the following conditions
  38. * are met:
  39. *
  40. * * Redistributions of source code must retain the above copyright
  41. * notice, this list of conditions and the following disclaimer.
  42. * * Redistributions in binary form must reproduce the above copyright
  43. * notice, this list of conditions and the following disclaimer in
  44. * the documentation and/or other materials provided with the
  45. * distribution.
  46. * * Neither the name Intel Corporation nor the names of its
  47. * contributors may be used to endorse or promote products derived
  48. * from this software without specific prior written permission.
  49. *
  50. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  51. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  52. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  53. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  54. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  55. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  56. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  57. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  58. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  59. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  60. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  61. *
  62. *****************************************************************************/
  63. /*
  64. * Please use this file (iwl-4965-hw.h) only for hardware-related definitions.
  65. * Use iwl-4965-commands.h for uCode API definitions.
  66. * Use iwl-4965.h for driver implementation definitions.
  67. */
  68. #ifndef __iwl_4965_hw_h__
  69. #define __iwl_4965_hw_h__
  70. /*
  71. * uCode queue management definitions ...
  72. * Queue #4 is the command queue for 3945 and 4965; map it to Tx FIFO chnl 4.
  73. * The first queue used for block-ack aggregation is #7 (4965 only).
  74. * All block-ack aggregation queues should map to Tx DMA/FIFO channel 7.
  75. */
  76. #define IWL_CMD_QUEUE_NUM 4
  77. #define IWL_CMD_FIFO_NUM 4
  78. #define IWL_BACK_QUEUE_FIRST_ID 7
  79. /* Tx rates */
  80. #define IWL_CCK_RATES 4
  81. #define IWL_OFDM_RATES 8
  82. #define IWL_HT_RATES 16
  83. #define IWL_MAX_RATES (IWL_CCK_RATES+IWL_OFDM_RATES+IWL_HT_RATES)
  84. /* Time constants */
  85. #define SHORT_SLOT_TIME 9
  86. #define LONG_SLOT_TIME 20
  87. /* RSSI to dBm */
  88. #define IWL_RSSI_OFFSET 44
  89. #include "iwl-4965-commands.h"
  90. #define PCI_LINK_CTRL 0x0F0
  91. #define PCI_POWER_SOURCE 0x0C8
  92. #define PCI_REG_WUM8 0x0E8
  93. #define PCI_CFG_PMC_PME_FROM_D3COLD_SUPPORT (0x80000000)
  94. #define TFD_QUEUE_SIZE_MAX (256)
  95. #define IWL_NUM_SCAN_RATES (2)
  96. #define IWL_DEFAULT_TX_RETRY 15
  97. #define RX_QUEUE_SIZE 256
  98. #define RX_QUEUE_MASK 255
  99. #define RX_QUEUE_SIZE_LOG 8
  100. #define TFD_TX_CMD_SLOTS 256
  101. #define TFD_CMD_SLOTS 32
  102. /*
  103. * RX related structures and functions
  104. */
  105. #define RX_FREE_BUFFERS 64
  106. #define RX_LOW_WATERMARK 8
  107. /* Size of one Rx buffer in host DRAM */
  108. #define IWL_RX_BUF_SIZE_4K (4 * 1024)
  109. #define IWL_RX_BUF_SIZE_8K (8 * 1024)
  110. /* Sizes and addresses for instruction and data memory (SRAM) in
  111. * 4965's embedded processor. Driver access is via HBUS_TARG_MEM_* regs. */
  112. #define RTC_INST_LOWER_BOUND (0x000000)
  113. #define IWL49_RTC_INST_UPPER_BOUND (0x018000)
  114. #define RTC_DATA_LOWER_BOUND (0x800000)
  115. #define IWL49_RTC_DATA_UPPER_BOUND (0x80A000)
  116. #define IWL49_RTC_INST_SIZE \
  117. (IWL49_RTC_INST_UPPER_BOUND - RTC_INST_LOWER_BOUND)
  118. #define IWL49_RTC_DATA_SIZE \
  119. (IWL49_RTC_DATA_UPPER_BOUND - RTC_DATA_LOWER_BOUND)
  120. #define IWL_MAX_INST_SIZE IWL49_RTC_INST_SIZE
  121. #define IWL_MAX_DATA_SIZE IWL49_RTC_DATA_SIZE
  122. /* Size of uCode instruction memory in bootstrap state machine */
  123. #define IWL_MAX_BSM_SIZE BSM_SRAM_SIZE
  124. static inline int iwl4965_hw_valid_rtc_data_addr(u32 addr)
  125. {
  126. return (addr >= RTC_DATA_LOWER_BOUND) &&
  127. (addr < IWL49_RTC_DATA_UPPER_BOUND);
  128. }
  129. /********************* START TEMPERATURE *************************************/
  130. /**
  131. * 4965 temperature calculation.
  132. *
  133. * The driver must calculate the device temperature before calculating
  134. * a txpower setting (amplifier gain is temperature dependent). The
  135. * calculation uses 4 measurements, 3 of which (R1, R2, R3) are calibration
  136. * values used for the life of the driver, and one of which (R4) is the
  137. * real-time temperature indicator.
  138. *
  139. * uCode provides all 4 values to the driver via the "initialize alive"
  140. * notification (see struct iwl4965_init_alive_resp). After the runtime uCode
  141. * image loads, uCode updates the R4 value via statistics notifications
  142. * (see STATISTICS_NOTIFICATION), which occur after each received beacon
  143. * when associated, or can be requested via REPLY_STATISTICS_CMD.
  144. *
  145. * NOTE: uCode provides the R4 value as a 23-bit signed value. Driver
  146. * must sign-extend to 32 bits before applying formula below.
  147. *
  148. * Formula:
  149. *
  150. * degrees Kelvin = ((97 * 259 * (R4 - R2) / (R3 - R1)) / 100) + 8
  151. *
  152. * NOTE: The basic formula is 259 * (R4-R2) / (R3-R1). The 97/100 is
  153. * an additional correction, which should be centered around 0 degrees
  154. * Celsius (273 degrees Kelvin). The 8 (3 percent of 273) compensates for
  155. * centering the 97/100 correction around 0 degrees K.
  156. *
  157. * Add 273 to Kelvin value to find degrees Celsius, for comparing current
  158. * temperature with factory-measured temperatures when calculating txpower
  159. * settings.
  160. */
  161. #define TEMPERATURE_CALIB_KELVIN_OFFSET 8
  162. #define TEMPERATURE_CALIB_A_VAL 259
  163. /* Limit range of calculated temperature to be between these Kelvin values */
  164. #define IWL_TX_POWER_TEMPERATURE_MIN (263)
  165. #define IWL_TX_POWER_TEMPERATURE_MAX (410)
  166. #define IWL_TX_POWER_TEMPERATURE_OUT_OF_RANGE(t) \
  167. (((t) < IWL_TX_POWER_TEMPERATURE_MIN) || \
  168. ((t) > IWL_TX_POWER_TEMPERATURE_MAX))
  169. /********************* END TEMPERATURE ***************************************/
  170. /********************* START TXPOWER *****************************************/
  171. /**
  172. * 4965 txpower calculations rely on information from three sources:
  173. *
  174. * 1) EEPROM
  175. * 2) "initialize" alive notification
  176. * 3) statistics notifications
  177. *
  178. * EEPROM data consists of:
  179. *
  180. * 1) Regulatory information (max txpower and channel usage flags) is provided
  181. * separately for each channel that can possibly supported by 4965.
  182. * 40 MHz wide (.11n fat) channels are listed separately from 20 MHz
  183. * (legacy) channels.
  184. *
  185. * See struct iwl4965_eeprom_channel for format, and struct iwl4965_eeprom
  186. * for locations in EEPROM.
  187. *
  188. * 2) Factory txpower calibration information is provided separately for
  189. * sub-bands of contiguous channels. 2.4GHz has just one sub-band,
  190. * but 5 GHz has several sub-bands.
  191. *
  192. * In addition, per-band (2.4 and 5 Ghz) saturation txpowers are provided.
  193. *
  194. * See struct iwl4965_eeprom_calib_info (and the tree of structures
  195. * contained within it) for format, and struct iwl4965_eeprom for
  196. * locations in EEPROM.
  197. *
  198. * "Initialization alive" notification (see struct iwl4965_init_alive_resp)
  199. * consists of:
  200. *
  201. * 1) Temperature calculation parameters.
  202. *
  203. * 2) Power supply voltage measurement.
  204. *
  205. * 3) Tx gain compensation to balance 2 transmitters for MIMO use.
  206. *
  207. * Statistics notifications deliver:
  208. *
  209. * 1) Current values for temperature param R4.
  210. */
  211. /**
  212. * To calculate a txpower setting for a given desired target txpower, channel,
  213. * modulation bit rate, and transmitter chain (4965 has 2 transmitters to
  214. * support MIMO and transmit diversity), driver must do the following:
  215. *
  216. * 1) Compare desired txpower vs. (EEPROM) regulatory limit for this channel.
  217. * Do not exceed regulatory limit; reduce target txpower if necessary.
  218. *
  219. * If setting up txpowers for MIMO rates (rate indexes 8-15, 24-31),
  220. * 2 transmitters will be used simultaneously; driver must reduce the
  221. * regulatory limit by 3 dB (half-power) for each transmitter, so the
  222. * combined total output of the 2 transmitters is within regulatory limits.
  223. *
  224. *
  225. * 2) Compare target txpower vs. (EEPROM) saturation txpower *reduced by
  226. * backoff for this bit rate*. Do not exceed (saturation - backoff[rate]);
  227. * reduce target txpower if necessary.
  228. *
  229. * Backoff values below are in 1/2 dB units (equivalent to steps in
  230. * txpower gain tables):
  231. *
  232. * OFDM 6 - 36 MBit: 10 steps (5 dB)
  233. * OFDM 48 MBit: 15 steps (7.5 dB)
  234. * OFDM 54 MBit: 17 steps (8.5 dB)
  235. * OFDM 60 MBit: 20 steps (10 dB)
  236. * CCK all rates: 10 steps (5 dB)
  237. *
  238. * Backoff values apply to saturation txpower on a per-transmitter basis;
  239. * when using MIMO (2 transmitters), each transmitter uses the same
  240. * saturation level provided in EEPROM, and the same backoff values;
  241. * no reduction (such as with regulatory txpower limits) is required.
  242. *
  243. * Saturation and Backoff values apply equally to 20 Mhz (legacy) channel
  244. * widths and 40 Mhz (.11n fat) channel widths; there is no separate
  245. * factory measurement for fat channels.
  246. *
  247. * The result of this step is the final target txpower. The rest of
  248. * the steps figure out the proper settings for the device to achieve
  249. * that target txpower.
  250. *
  251. *
  252. * 3) Determine (EEPROM) calibration subband for the target channel, by
  253. * comparing against first and last channels in each subband
  254. * (see struct iwl4965_eeprom_calib_subband_info).
  255. *
  256. *
  257. * 4) Linearly interpolate (EEPROM) factory calibration measurement sets,
  258. * referencing the 2 factory-measured (sample) channels within the subband.
  259. *
  260. * Interpolation is based on difference between target channel's frequency
  261. * and the sample channels' frequencies. Since channel numbers are based
  262. * on frequency (5 MHz between each channel number), this is equivalent
  263. * to interpolating based on channel number differences.
  264. *
  265. * Note that the sample channels may or may not be the channels at the
  266. * edges of the subband. The target channel may be "outside" of the
  267. * span of the sampled channels.
  268. *
  269. * Driver may choose the pair (for 2 Tx chains) of measurements (see
  270. * struct iwl4965_eeprom_calib_ch_info) for which the actual measured
  271. * txpower comes closest to the desired txpower. Usually, though,
  272. * the middle set of measurements is closest to the regulatory limits,
  273. * and is therefore a good choice for all txpower calculations (this
  274. * assumes that high accuracy is needed for maximizing legal txpower,
  275. * while lower txpower configurations do not need as much accuracy).
  276. *
  277. * Driver should interpolate both members of the chosen measurement pair,
  278. * i.e. for both Tx chains (radio transmitters), unless the driver knows
  279. * that only one of the chains will be used (e.g. only one tx antenna
  280. * connected, but this should be unusual). The rate scaling algorithm
  281. * switches antennas to find best performance, so both Tx chains will
  282. * be used (although only one at a time) even for non-MIMO transmissions.
  283. *
  284. * Driver should interpolate factory values for temperature, gain table
  285. * index, and actual power. The power amplifier detector values are
  286. * not used by the driver.
  287. *
  288. * Sanity check: If the target channel happens to be one of the sample
  289. * channels, the results should agree with the sample channel's
  290. * measurements!
  291. *
  292. *
  293. * 5) Find difference between desired txpower and (interpolated)
  294. * factory-measured txpower. Using (interpolated) factory gain table index
  295. * (shown elsewhere) as a starting point, adjust this index lower to
  296. * increase txpower, or higher to decrease txpower, until the target
  297. * txpower is reached. Each step in the gain table is 1/2 dB.
  298. *
  299. * For example, if factory measured txpower is 16 dBm, and target txpower
  300. * is 13 dBm, add 6 steps to the factory gain index to reduce txpower
  301. * by 3 dB.
  302. *
  303. *
  304. * 6) Find difference between current device temperature and (interpolated)
  305. * factory-measured temperature for sub-band. Factory values are in
  306. * degrees Celsius. To calculate current temperature, see comments for
  307. * "4965 temperature calculation".
  308. *
  309. * If current temperature is higher than factory temperature, driver must
  310. * increase gain (lower gain table index), and vice versa.
  311. *
  312. * Temperature affects gain differently for different channels:
  313. *
  314. * 2.4 GHz all channels: 3.5 degrees per half-dB step
  315. * 5 GHz channels 34-43: 4.5 degrees per half-dB step
  316. * 5 GHz channels >= 44: 4.0 degrees per half-dB step
  317. *
  318. * NOTE: Temperature can increase rapidly when transmitting, especially
  319. * with heavy traffic at high txpowers. Driver should update
  320. * temperature calculations often under these conditions to
  321. * maintain strong txpower in the face of rising temperature.
  322. *
  323. *
  324. * 7) Find difference between current power supply voltage indicator
  325. * (from "initialize alive") and factory-measured power supply voltage
  326. * indicator (EEPROM).
  327. *
  328. * If the current voltage is higher (indicator is lower) than factory
  329. * voltage, gain should be reduced (gain table index increased) by:
  330. *
  331. * (eeprom - current) / 7
  332. *
  333. * If the current voltage is lower (indicator is higher) than factory
  334. * voltage, gain should be increased (gain table index decreased) by:
  335. *
  336. * 2 * (current - eeprom) / 7
  337. *
  338. * If number of index steps in either direction turns out to be > 2,
  339. * something is wrong ... just use 0.
  340. *
  341. * NOTE: Voltage compensation is independent of band/channel.
  342. *
  343. * NOTE: "Initialize" uCode measures current voltage, which is assumed
  344. * to be constant after this initial measurement. Voltage
  345. * compensation for txpower (number of steps in gain table)
  346. * may be calculated once and used until the next uCode bootload.
  347. *
  348. *
  349. * 8) If setting up txpowers for MIMO rates (rate indexes 8-15, 24-31),
  350. * adjust txpower for each transmitter chain, so txpower is balanced
  351. * between the two chains. There are 5 pairs of tx_atten[group][chain]
  352. * values in "initialize alive", one pair for each of 5 channel ranges:
  353. *
  354. * Group 0: 5 GHz channel 34-43
  355. * Group 1: 5 GHz channel 44-70
  356. * Group 2: 5 GHz channel 71-124
  357. * Group 3: 5 GHz channel 125-200
  358. * Group 4: 2.4 GHz all channels
  359. *
  360. * Add the tx_atten[group][chain] value to the index for the target chain.
  361. * The values are signed, but are in pairs of 0 and a non-negative number,
  362. * so as to reduce gain (if necessary) of the "hotter" channel. This
  363. * avoids any need to double-check for regulatory compliance after
  364. * this step.
  365. *
  366. *
  367. * 9) If setting up for a CCK rate, lower the gain by adding a CCK compensation
  368. * value to the index:
  369. *
  370. * Hardware rev B: 9 steps (4.5 dB)
  371. * Hardware rev C: 5 steps (2.5 dB)
  372. *
  373. * Hardware rev for 4965 can be determined by reading CSR_HW_REV_WA_REG,
  374. * bits [3:2], 1 = B, 2 = C.
  375. *
  376. * NOTE: This compensation is in addition to any saturation backoff that
  377. * might have been applied in an earlier step.
  378. *
  379. *
  380. * 10) Select the gain table, based on band (2.4 vs 5 GHz).
  381. *
  382. * Limit the adjusted index to stay within the table!
  383. *
  384. *
  385. * 11) Read gain table entries for DSP and radio gain, place into appropriate
  386. * location(s) in command (struct iwl4965_txpowertable_cmd).
  387. */
  388. /* Limit range of txpower output target to be between these values */
  389. #define IWL_TX_POWER_TARGET_POWER_MIN (0) /* 0 dBm = 1 milliwatt */
  390. #define IWL_TX_POWER_TARGET_POWER_MAX (16) /* 16 dBm */
  391. /**
  392. * When MIMO is used (2 transmitters operating simultaneously), driver should
  393. * limit each transmitter to deliver a max of 3 dB below the regulatory limit
  394. * for the device. That is, use half power for each transmitter, so total
  395. * txpower is within regulatory limits.
  396. *
  397. * The value "6" represents number of steps in gain table to reduce power 3 dB.
  398. * Each step is 1/2 dB.
  399. */
  400. #define IWL_TX_POWER_MIMO_REGULATORY_COMPENSATION (6)
  401. /**
  402. * CCK gain compensation.
  403. *
  404. * When calculating txpowers for CCK, after making sure that the target power
  405. * is within regulatory and saturation limits, driver must additionally
  406. * back off gain by adding these values to the gain table index.
  407. *
  408. * Hardware rev for 4965 can be determined by reading CSR_HW_REV_WA_REG,
  409. * bits [3:2], 1 = B, 2 = C.
  410. */
  411. #define IWL_TX_POWER_CCK_COMPENSATION_B_STEP (9)
  412. #define IWL_TX_POWER_CCK_COMPENSATION_C_STEP (5)
  413. /*
  414. * 4965 power supply voltage compensation for txpower
  415. */
  416. #define TX_POWER_IWL_VOLTAGE_CODES_PER_03V (7)
  417. /**
  418. * Gain tables.
  419. *
  420. * The following tables contain pair of values for setting txpower, i.e.
  421. * gain settings for the output of the device's digital signal processor (DSP),
  422. * and for the analog gain structure of the transmitter.
  423. *
  424. * Each entry in the gain tables represents a step of 1/2 dB. Note that these
  425. * are *relative* steps, not indications of absolute output power. Output
  426. * power varies with temperature, voltage, and channel frequency, and also
  427. * requires consideration of average power (to satisfy regulatory constraints),
  428. * and peak power (to avoid distortion of the output signal).
  429. *
  430. * Each entry contains two values:
  431. * 1) DSP gain (or sometimes called DSP attenuation). This is a fine-grained
  432. * linear value that multiplies the output of the digital signal processor,
  433. * before being sent to the analog radio.
  434. * 2) Radio gain. This sets the analog gain of the radio Tx path.
  435. * It is a coarser setting, and behaves in a logarithmic (dB) fashion.
  436. *
  437. * EEPROM contains factory calibration data for txpower. This maps actual
  438. * measured txpower levels to gain settings in the "well known" tables
  439. * below ("well-known" means here that both factory calibration *and* the
  440. * driver work with the same table).
  441. *
  442. * There are separate tables for 2.4 GHz and 5 GHz bands. The 5 GHz table
  443. * has an extension (into negative indexes), in case the driver needs to
  444. * boost power setting for high device temperatures (higher than would be
  445. * present during factory calibration). A 5 Ghz EEPROM index of "40"
  446. * corresponds to the 49th entry in the table used by the driver.
  447. */
  448. #define MIN_TX_GAIN_INDEX (0) /* highest gain, lowest idx, 2.4 */
  449. #define MIN_TX_GAIN_INDEX_52GHZ_EXT (-9) /* highest gain, lowest idx, 5 */
  450. /**
  451. * 2.4 GHz gain table
  452. *
  453. * Index Dsp gain Radio gain
  454. * 0 110 0x3f (highest gain)
  455. * 1 104 0x3f
  456. * 2 98 0x3f
  457. * 3 110 0x3e
  458. * 4 104 0x3e
  459. * 5 98 0x3e
  460. * 6 110 0x3d
  461. * 7 104 0x3d
  462. * 8 98 0x3d
  463. * 9 110 0x3c
  464. * 10 104 0x3c
  465. * 11 98 0x3c
  466. * 12 110 0x3b
  467. * 13 104 0x3b
  468. * 14 98 0x3b
  469. * 15 110 0x3a
  470. * 16 104 0x3a
  471. * 17 98 0x3a
  472. * 18 110 0x39
  473. * 19 104 0x39
  474. * 20 98 0x39
  475. * 21 110 0x38
  476. * 22 104 0x38
  477. * 23 98 0x38
  478. * 24 110 0x37
  479. * 25 104 0x37
  480. * 26 98 0x37
  481. * 27 110 0x36
  482. * 28 104 0x36
  483. * 29 98 0x36
  484. * 30 110 0x35
  485. * 31 104 0x35
  486. * 32 98 0x35
  487. * 33 110 0x34
  488. * 34 104 0x34
  489. * 35 98 0x34
  490. * 36 110 0x33
  491. * 37 104 0x33
  492. * 38 98 0x33
  493. * 39 110 0x32
  494. * 40 104 0x32
  495. * 41 98 0x32
  496. * 42 110 0x31
  497. * 43 104 0x31
  498. * 44 98 0x31
  499. * 45 110 0x30
  500. * 46 104 0x30
  501. * 47 98 0x30
  502. * 48 110 0x6
  503. * 49 104 0x6
  504. * 50 98 0x6
  505. * 51 110 0x5
  506. * 52 104 0x5
  507. * 53 98 0x5
  508. * 54 110 0x4
  509. * 55 104 0x4
  510. * 56 98 0x4
  511. * 57 110 0x3
  512. * 58 104 0x3
  513. * 59 98 0x3
  514. * 60 110 0x2
  515. * 61 104 0x2
  516. * 62 98 0x2
  517. * 63 110 0x1
  518. * 64 104 0x1
  519. * 65 98 0x1
  520. * 66 110 0x0
  521. * 67 104 0x0
  522. * 68 98 0x0
  523. * 69 97 0
  524. * 70 96 0
  525. * 71 95 0
  526. * 72 94 0
  527. * 73 93 0
  528. * 74 92 0
  529. * 75 91 0
  530. * 76 90 0
  531. * 77 89 0
  532. * 78 88 0
  533. * 79 87 0
  534. * 80 86 0
  535. * 81 85 0
  536. * 82 84 0
  537. * 83 83 0
  538. * 84 82 0
  539. * 85 81 0
  540. * 86 80 0
  541. * 87 79 0
  542. * 88 78 0
  543. * 89 77 0
  544. * 90 76 0
  545. * 91 75 0
  546. * 92 74 0
  547. * 93 73 0
  548. * 94 72 0
  549. * 95 71 0
  550. * 96 70 0
  551. * 97 69 0
  552. * 98 68 0
  553. */
  554. /**
  555. * 5 GHz gain table
  556. *
  557. * Index Dsp gain Radio gain
  558. * -9 123 0x3F (highest gain)
  559. * -8 117 0x3F
  560. * -7 110 0x3F
  561. * -6 104 0x3F
  562. * -5 98 0x3F
  563. * -4 110 0x3E
  564. * -3 104 0x3E
  565. * -2 98 0x3E
  566. * -1 110 0x3D
  567. * 0 104 0x3D
  568. * 1 98 0x3D
  569. * 2 110 0x3C
  570. * 3 104 0x3C
  571. * 4 98 0x3C
  572. * 5 110 0x3B
  573. * 6 104 0x3B
  574. * 7 98 0x3B
  575. * 8 110 0x3A
  576. * 9 104 0x3A
  577. * 10 98 0x3A
  578. * 11 110 0x39
  579. * 12 104 0x39
  580. * 13 98 0x39
  581. * 14 110 0x38
  582. * 15 104 0x38
  583. * 16 98 0x38
  584. * 17 110 0x37
  585. * 18 104 0x37
  586. * 19 98 0x37
  587. * 20 110 0x36
  588. * 21 104 0x36
  589. * 22 98 0x36
  590. * 23 110 0x35
  591. * 24 104 0x35
  592. * 25 98 0x35
  593. * 26 110 0x34
  594. * 27 104 0x34
  595. * 28 98 0x34
  596. * 29 110 0x33
  597. * 30 104 0x33
  598. * 31 98 0x33
  599. * 32 110 0x32
  600. * 33 104 0x32
  601. * 34 98 0x32
  602. * 35 110 0x31
  603. * 36 104 0x31
  604. * 37 98 0x31
  605. * 38 110 0x30
  606. * 39 104 0x30
  607. * 40 98 0x30
  608. * 41 110 0x25
  609. * 42 104 0x25
  610. * 43 98 0x25
  611. * 44 110 0x24
  612. * 45 104 0x24
  613. * 46 98 0x24
  614. * 47 110 0x23
  615. * 48 104 0x23
  616. * 49 98 0x23
  617. * 50 110 0x22
  618. * 51 104 0x18
  619. * 52 98 0x18
  620. * 53 110 0x17
  621. * 54 104 0x17
  622. * 55 98 0x17
  623. * 56 110 0x16
  624. * 57 104 0x16
  625. * 58 98 0x16
  626. * 59 110 0x15
  627. * 60 104 0x15
  628. * 61 98 0x15
  629. * 62 110 0x14
  630. * 63 104 0x14
  631. * 64 98 0x14
  632. * 65 110 0x13
  633. * 66 104 0x13
  634. * 67 98 0x13
  635. * 68 110 0x12
  636. * 69 104 0x08
  637. * 70 98 0x08
  638. * 71 110 0x07
  639. * 72 104 0x07
  640. * 73 98 0x07
  641. * 74 110 0x06
  642. * 75 104 0x06
  643. * 76 98 0x06
  644. * 77 110 0x05
  645. * 78 104 0x05
  646. * 79 98 0x05
  647. * 80 110 0x04
  648. * 81 104 0x04
  649. * 82 98 0x04
  650. * 83 110 0x03
  651. * 84 104 0x03
  652. * 85 98 0x03
  653. * 86 110 0x02
  654. * 87 104 0x02
  655. * 88 98 0x02
  656. * 89 110 0x01
  657. * 90 104 0x01
  658. * 91 98 0x01
  659. * 92 110 0x00
  660. * 93 104 0x00
  661. * 94 98 0x00
  662. * 95 93 0x00
  663. * 96 88 0x00
  664. * 97 83 0x00
  665. * 98 78 0x00
  666. */
  667. /**
  668. * Sanity checks and default values for EEPROM regulatory levels.
  669. * If EEPROM values fall outside MIN/MAX range, use default values.
  670. *
  671. * Regulatory limits refer to the maximum average txpower allowed by
  672. * regulatory agencies in the geographies in which the device is meant
  673. * to be operated. These limits are SKU-specific (i.e. geography-specific),
  674. * and channel-specific; each channel has an individual regulatory limit
  675. * listed in the EEPROM.
  676. *
  677. * Units are in half-dBm (i.e. "34" means 17 dBm).
  678. */
  679. #define IWL_TX_POWER_DEFAULT_REGULATORY_24 (34)
  680. #define IWL_TX_POWER_DEFAULT_REGULATORY_52 (34)
  681. #define IWL_TX_POWER_REGULATORY_MIN (0)
  682. #define IWL_TX_POWER_REGULATORY_MAX (34)
  683. /**
  684. * Sanity checks and default values for EEPROM saturation levels.
  685. * If EEPROM values fall outside MIN/MAX range, use default values.
  686. *
  687. * Saturation is the highest level that the output power amplifier can produce
  688. * without significant clipping distortion. This is a "peak" power level.
  689. * Different types of modulation (i.e. various "rates", and OFDM vs. CCK)
  690. * require differing amounts of backoff, relative to their average power output,
  691. * in order to avoid clipping distortion.
  692. *
  693. * Driver must make sure that it is violating neither the saturation limit,
  694. * nor the regulatory limit, when calculating Tx power settings for various
  695. * rates.
  696. *
  697. * Units are in half-dBm (i.e. "38" means 19 dBm).
  698. */
  699. #define IWL_TX_POWER_DEFAULT_SATURATION_24 (38)
  700. #define IWL_TX_POWER_DEFAULT_SATURATION_52 (38)
  701. #define IWL_TX_POWER_SATURATION_MIN (20)
  702. #define IWL_TX_POWER_SATURATION_MAX (50)
  703. /**
  704. * Channel groups used for Tx Attenuation calibration (MIMO tx channel balance)
  705. * and thermal Txpower calibration.
  706. *
  707. * When calculating txpower, driver must compensate for current device
  708. * temperature; higher temperature requires higher gain. Driver must calculate
  709. * current temperature (see "4965 temperature calculation"), then compare vs.
  710. * factory calibration temperature in EEPROM; if current temperature is higher
  711. * than factory temperature, driver must *increase* gain by proportions shown
  712. * in table below. If current temperature is lower than factory, driver must
  713. * *decrease* gain.
  714. *
  715. * Different frequency ranges require different compensation, as shown below.
  716. */
  717. /* Group 0, 5.2 GHz ch 34-43: 4.5 degrees per 1/2 dB. */
  718. #define CALIB_IWL_TX_ATTEN_GR1_FCH 34
  719. #define CALIB_IWL_TX_ATTEN_GR1_LCH 43
  720. /* Group 1, 5.3 GHz ch 44-70: 4.0 degrees per 1/2 dB. */
  721. #define CALIB_IWL_TX_ATTEN_GR2_FCH 44
  722. #define CALIB_IWL_TX_ATTEN_GR2_LCH 70
  723. /* Group 2, 5.5 GHz ch 71-124: 4.0 degrees per 1/2 dB. */
  724. #define CALIB_IWL_TX_ATTEN_GR3_FCH 71
  725. #define CALIB_IWL_TX_ATTEN_GR3_LCH 124
  726. /* Group 3, 5.7 GHz ch 125-200: 4.0 degrees per 1/2 dB. */
  727. #define CALIB_IWL_TX_ATTEN_GR4_FCH 125
  728. #define CALIB_IWL_TX_ATTEN_GR4_LCH 200
  729. /* Group 4, 2.4 GHz all channels: 3.5 degrees per 1/2 dB. */
  730. #define CALIB_IWL_TX_ATTEN_GR5_FCH 1
  731. #define CALIB_IWL_TX_ATTEN_GR5_LCH 20
  732. enum {
  733. CALIB_CH_GROUP_1 = 0,
  734. CALIB_CH_GROUP_2 = 1,
  735. CALIB_CH_GROUP_3 = 2,
  736. CALIB_CH_GROUP_4 = 3,
  737. CALIB_CH_GROUP_5 = 4,
  738. CALIB_CH_GROUP_MAX
  739. };
  740. /********************* END TXPOWER *****************************************/
  741. /****************************/
  742. /* Flow Handler Definitions */
  743. /****************************/
  744. /**
  745. * This I/O area is directly read/writable by driver (e.g. Linux uses writel())
  746. * Addresses are offsets from device's PCI hardware base address.
  747. */
  748. #define FH_MEM_LOWER_BOUND (0x1000)
  749. #define FH_MEM_UPPER_BOUND (0x1EF0)
  750. /**
  751. * Keep-Warm (KW) buffer base address.
  752. *
  753. * Driver must allocate a 4KByte buffer that is used by 4965 for keeping the
  754. * host DRAM powered on (via dummy accesses to DRAM) to maintain low-latency
  755. * DRAM access when 4965 is Txing or Rxing. The dummy accesses prevent host
  756. * from going into a power-savings mode that would cause higher DRAM latency,
  757. * and possible data over/under-runs, before all Tx/Rx is complete.
  758. *
  759. * Driver loads IWL_FH_KW_MEM_ADDR_REG with the physical address (bits 35:4)
  760. * of the buffer, which must be 4K aligned. Once this is set up, the 4965
  761. * automatically invokes keep-warm accesses when normal accesses might not
  762. * be sufficient to maintain fast DRAM response.
  763. *
  764. * Bit fields:
  765. * 31-0: Keep-warm buffer physical base address [35:4], must be 4K aligned
  766. */
  767. #define IWL_FH_KW_MEM_ADDR_REG (FH_MEM_LOWER_BOUND + 0x97C)
  768. /**
  769. * TFD Circular Buffers Base (CBBC) addresses
  770. *
  771. * 4965 has 16 base pointer registers, one for each of 16 host-DRAM-resident
  772. * circular buffers (CBs/queues) containing Transmit Frame Descriptors (TFDs)
  773. * (see struct iwl_tfd_frame). These 16 pointer registers are offset by 0x04
  774. * bytes from one another. Each TFD circular buffer in DRAM must be 256-byte
  775. * aligned (address bits 0-7 must be 0).
  776. *
  777. * Bit fields in each pointer register:
  778. * 27-0: TFD CB physical base address [35:8], must be 256-byte aligned
  779. */
  780. #define FH_MEM_CBBC_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0x9D0)
  781. #define FH_MEM_CBBC_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xA10)
  782. /* Find TFD CB base pointer for given queue (range 0-15). */
  783. #define FH_MEM_CBBC_QUEUE(x) (FH_MEM_CBBC_LOWER_BOUND + (x) * 0x4)
  784. /**
  785. * Rx SRAM Control and Status Registers (RSCSR)
  786. *
  787. * These registers provide handshake between driver and 4965 for the Rx queue
  788. * (this queue handles *all* command responses, notifications, Rx data, etc.
  789. * sent from 4965 uCode to host driver). Unlike Tx, there is only one Rx
  790. * queue, and only one Rx DMA/FIFO channel. Also unlike Tx, which can
  791. * concatenate up to 20 DRAM buffers to form a Tx frame, each Receive Buffer
  792. * Descriptor (RBD) points to only one Rx Buffer (RB); there is a 1:1
  793. * mapping between RBDs and RBs.
  794. *
  795. * Driver must allocate host DRAM memory for the following, and set the
  796. * physical address of each into 4965 registers:
  797. *
  798. * 1) Receive Buffer Descriptor (RBD) circular buffer (CB), typically with 256
  799. * entries (although any power of 2, up to 4096, is selectable by driver).
  800. * Each entry (1 dword) points to a receive buffer (RB) of consistent size
  801. * (typically 4K, although 8K or 16K are also selectable by driver).
  802. * Driver sets up RB size and number of RBDs in the CB via Rx config
  803. * register FH_MEM_RCSR_CHNL0_CONFIG_REG.
  804. *
  805. * Bit fields within one RBD:
  806. * 27-0: Receive Buffer physical address bits [35:8], 256-byte aligned
  807. *
  808. * Driver sets physical address [35:8] of base of RBD circular buffer
  809. * into FH_RSCSR_CHNL0_RBDCB_BASE_REG [27:0].
  810. *
  811. * 2) Rx status buffer, 8 bytes, in which 4965 indicates which Rx Buffers
  812. * (RBs) have been filled, via a "write pointer", actually the index of
  813. * the RB's corresponding RBD within the circular buffer. Driver sets
  814. * physical address [35:4] into FH_RSCSR_CHNL0_STTS_WPTR_REG [31:0].
  815. *
  816. * Bit fields in lower dword of Rx status buffer (upper dword not used
  817. * by driver; see struct iwl4965_shared, val0):
  818. * 31-12: Not used by driver
  819. * 11- 0: Index of last filled Rx buffer descriptor
  820. * (4965 writes, driver reads this value)
  821. *
  822. * As the driver prepares Receive Buffers (RBs) for 4965 to fill, driver must
  823. * enter pointers to these RBs into contiguous RBD circular buffer entries,
  824. * and update the 4965's "write" index register, FH_RSCSR_CHNL0_RBDCB_WPTR_REG.
  825. *
  826. * This "write" index corresponds to the *next* RBD that the driver will make
  827. * available, i.e. one RBD past the tail of the ready-to-fill RBDs within
  828. * the circular buffer. This value should initially be 0 (before preparing any
  829. * RBs), should be 8 after preparing the first 8 RBs (for example), and must
  830. * wrap back to 0 at the end of the circular buffer (but don't wrap before
  831. * "read" index has advanced past 1! See below).
  832. * NOTE: 4965 EXPECTS THE WRITE INDEX TO BE INCREMENTED IN MULTIPLES OF 8.
  833. *
  834. * As the 4965 fills RBs (referenced from contiguous RBDs within the circular
  835. * buffer), it updates the Rx status buffer in host DRAM, 2) described above,
  836. * to tell the driver the index of the latest filled RBD. The driver must
  837. * read this "read" index from DRAM after receiving an Rx interrupt from 4965.
  838. *
  839. * The driver must also internally keep track of a third index, which is the
  840. * next RBD to process. When receiving an Rx interrupt, driver should process
  841. * all filled but unprocessed RBs up to, but not including, the RB
  842. * corresponding to the "read" index. For example, if "read" index becomes "1",
  843. * driver may process the RB pointed to by RBD 0. Depending on volume of
  844. * traffic, there may be many RBs to process.
  845. *
  846. * If read index == write index, 4965 thinks there is no room to put new data.
  847. * Due to this, the maximum number of filled RBs is 255, instead of 256. To
  848. * be safe, make sure that there is a gap of at least 2 RBDs between "write"
  849. * and "read" indexes; that is, make sure that there are no more than 254
  850. * buffers waiting to be filled.
  851. */
  852. #define FH_MEM_RSCSR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xBC0)
  853. #define FH_MEM_RSCSR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xC00)
  854. #define FH_MEM_RSCSR_CHNL0 (FH_MEM_RSCSR_LOWER_BOUND)
  855. /**
  856. * Physical base address of 8-byte Rx Status buffer.
  857. * Bit fields:
  858. * 31-0: Rx status buffer physical base address [35:4], must 16-byte aligned.
  859. */
  860. #define FH_RSCSR_CHNL0_STTS_WPTR_REG (FH_MEM_RSCSR_CHNL0)
  861. /**
  862. * Physical base address of Rx Buffer Descriptor Circular Buffer.
  863. * Bit fields:
  864. * 27-0: RBD CD physical base address [35:8], must be 256-byte aligned.
  865. */
  866. #define FH_RSCSR_CHNL0_RBDCB_BASE_REG (FH_MEM_RSCSR_CHNL0 + 0x004)
  867. /**
  868. * Rx write pointer (index, really!).
  869. * Bit fields:
  870. * 11-0: Index of driver's most recent prepared-to-be-filled RBD, + 1.
  871. * NOTE: For 256-entry circular buffer, use only bits [7:0].
  872. */
  873. #define FH_RSCSR_CHNL0_RBDCB_WPTR_REG (FH_MEM_RSCSR_CHNL0 + 0x008)
  874. #define FH_RSCSR_CHNL0_WPTR (FH_RSCSR_CHNL0_RBDCB_WPTR_REG)
  875. /**
  876. * Rx Config/Status Registers (RCSR)
  877. * Rx Config Reg for channel 0 (only channel used)
  878. *
  879. * Driver must initialize FH_MEM_RCSR_CHNL0_CONFIG_REG as follows for
  880. * normal operation (see bit fields).
  881. *
  882. * Clearing FH_MEM_RCSR_CHNL0_CONFIG_REG to 0 turns off Rx DMA.
  883. * Driver should poll FH_MEM_RSSR_RX_STATUS_REG for
  884. * FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE (bit 24) before continuing.
  885. *
  886. * Bit fields:
  887. * 31-30: Rx DMA channel enable: '00' off/pause, '01' pause at end of frame,
  888. * '10' operate normally
  889. * 29-24: reserved
  890. * 23-20: # RBDs in circular buffer = 2^value; use "8" for 256 RBDs (normal),
  891. * min "5" for 32 RBDs, max "12" for 4096 RBDs.
  892. * 19-18: reserved
  893. * 17-16: size of each receive buffer; '00' 4K (normal), '01' 8K,
  894. * '10' 12K, '11' 16K.
  895. * 15-14: reserved
  896. * 13-12: IRQ destination; '00' none, '01' host driver (normal operation)
  897. * 11- 4: timeout for closing Rx buffer and interrupting host (units 32 usec)
  898. * typical value 0x10 (about 1/2 msec)
  899. * 3- 0: reserved
  900. */
  901. #define FH_MEM_RCSR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xC00)
  902. #define FH_MEM_RCSR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xCC0)
  903. #define FH_MEM_RCSR_CHNL0 (FH_MEM_RCSR_LOWER_BOUND)
  904. #define FH_MEM_RCSR_CHNL0_CONFIG_REG (FH_MEM_RCSR_CHNL0)
  905. #define FH_RCSR_CHNL0_RX_CONFIG_RB_TIMEOUT_MASK (0x00000FF0) /* bit 4-11 */
  906. #define FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_MASK (0x00001000) /* bit 12 */
  907. #define FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MASK (0x00008000) /* bit 15 */
  908. #define FH_RCSR_CHNL0_RX_CONFIG_RB_SIZE_MASK (0x00030000) /* bits 16-17 */
  909. #define FH_RCSR_CHNL0_RX_CONFIG_RBDBC_SIZE_MASK (0x00F00000) /* bits 20-23 */
  910. #define FH_RCSR_CHNL0_RX_CONFIG_DMA_CHNL_EN_MASK (0xC0000000) /* bits 30-31 */
  911. #define FH_RCSR_RX_CONFIG_RBDCB_SIZE_BITSHIFT (20)
  912. #define FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_BITSHIFT (4)
  913. #define RX_RB_TIMEOUT (0x10)
  914. #define FH_RCSR_RX_CONFIG_CHNL_EN_PAUSE_VAL (0x00000000)
  915. #define FH_RCSR_RX_CONFIG_CHNL_EN_PAUSE_EOF_VAL (0x40000000)
  916. #define FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL (0x80000000)
  917. #define FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K (0x00000000)
  918. #define FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K (0x00010000)
  919. #define FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_12K (0x00020000)
  920. #define FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_16K (0x00030000)
  921. #define FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_NO_INT_VAL (0x00000000)
  922. #define FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL (0x00001000)
  923. /**
  924. * Rx Shared Status Registers (RSSR)
  925. *
  926. * After stopping Rx DMA channel (writing 0 to FH_MEM_RCSR_CHNL0_CONFIG_REG),
  927. * driver must poll FH_MEM_RSSR_RX_STATUS_REG until Rx channel is idle.
  928. *
  929. * Bit fields:
  930. * 24: 1 = Channel 0 is idle
  931. *
  932. * FH_MEM_RSSR_SHARED_CTRL_REG and FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV contain
  933. * default values that should not be altered by the driver.
  934. */
  935. #define FH_MEM_RSSR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xC40)
  936. #define FH_MEM_RSSR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xD00)
  937. #define FH_MEM_RSSR_SHARED_CTRL_REG (FH_MEM_RSSR_LOWER_BOUND)
  938. #define FH_MEM_RSSR_RX_STATUS_REG (FH_MEM_RSSR_LOWER_BOUND + 0x004)
  939. #define FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV (FH_MEM_RSSR_LOWER_BOUND + 0x008)
  940. #define FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE (0x01000000)
  941. /**
  942. * Transmit DMA Channel Control/Status Registers (TCSR)
  943. *
  944. * 4965 has one configuration register for each of 8 Tx DMA/FIFO channels
  945. * supported in hardware (don't confuse these with the 16 Tx queues in DRAM,
  946. * which feed the DMA/FIFO channels); config regs are separated by 0x20 bytes.
  947. *
  948. * To use a Tx DMA channel, driver must initialize its
  949. * IWL_FH_TCSR_CHNL_TX_CONFIG_REG(chnl) with:
  950. *
  951. * IWL_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
  952. * IWL_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL
  953. *
  954. * All other bits should be 0.
  955. *
  956. * Bit fields:
  957. * 31-30: Tx DMA channel enable: '00' off/pause, '01' pause at end of frame,
  958. * '10' operate normally
  959. * 29- 4: Reserved, set to "0"
  960. * 3: Enable internal DMA requests (1, normal operation), disable (0)
  961. * 2- 0: Reserved, set to "0"
  962. */
  963. #define IWL_FH_TCSR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xD00)
  964. #define IWL_FH_TCSR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xE60)
  965. /* Find Control/Status reg for given Tx DMA/FIFO channel */
  966. #define IWL_FH_TCSR_CHNL_TX_CONFIG_REG(_chnl) \
  967. (IWL_FH_TCSR_LOWER_BOUND + 0x20 * _chnl)
  968. #define IWL_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE_VAL (0x00000000)
  969. #define IWL_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL (0x00000008)
  970. #define IWL_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE (0x00000000)
  971. #define IWL_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE_EOF (0x40000000)
  972. #define IWL_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE (0x80000000)
  973. /**
  974. * Tx Shared Status Registers (TSSR)
  975. *
  976. * After stopping Tx DMA channel (writing 0 to
  977. * IWL_FH_TCSR_CHNL_TX_CONFIG_REG(chnl)), driver must poll
  978. * IWL_FH_TSSR_TX_STATUS_REG until selected Tx channel is idle
  979. * (channel's buffers empty | no pending requests).
  980. *
  981. * Bit fields:
  982. * 31-24: 1 = Channel buffers empty (channel 7:0)
  983. * 23-16: 1 = No pending requests (channel 7:0)
  984. */
  985. #define IWL_FH_TSSR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xEA0)
  986. #define IWL_FH_TSSR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xEC0)
  987. #define IWL_FH_TSSR_TX_STATUS_REG (IWL_FH_TSSR_LOWER_BOUND + 0x010)
  988. #define IWL_FH_TSSR_TX_STATUS_REG_BIT_BUFS_EMPTY(_chnl) \
  989. ((1 << (_chnl)) << 24)
  990. #define IWL_FH_TSSR_TX_STATUS_REG_BIT_NO_PEND_REQ(_chnl) \
  991. ((1 << (_chnl)) << 16)
  992. #define IWL_FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(_chnl) \
  993. (IWL_FH_TSSR_TX_STATUS_REG_BIT_BUFS_EMPTY(_chnl) | \
  994. IWL_FH_TSSR_TX_STATUS_REG_BIT_NO_PEND_REQ(_chnl))
  995. /********************* START TX SCHEDULER *************************************/
  996. /**
  997. * 4965 Tx Scheduler
  998. *
  999. * The Tx Scheduler selects the next frame to be transmitted, chosing TFDs
  1000. * (Transmit Frame Descriptors) from up to 16 circular Tx queues resident in
  1001. * host DRAM. It steers each frame's Tx command (which contains the frame
  1002. * data) into one of up to 7 prioritized Tx DMA FIFO channels within the
  1003. * device. A queue maps to only one (selectable by driver) Tx DMA channel,
  1004. * but one DMA channel may take input from several queues.
  1005. *
  1006. * Tx DMA channels have dedicated purposes. For 4965, they are used as follows:
  1007. *
  1008. * 0 -- EDCA BK (background) frames, lowest priority
  1009. * 1 -- EDCA BE (best effort) frames, normal priority
  1010. * 2 -- EDCA VI (video) frames, higher priority
  1011. * 3 -- EDCA VO (voice) and management frames, highest priority
  1012. * 4 -- Commands (e.g. RXON, etc.)
  1013. * 5 -- HCCA short frames
  1014. * 6 -- HCCA long frames
  1015. * 7 -- not used by driver (device-internal only)
  1016. *
  1017. * Driver should normally map queues 0-6 to Tx DMA/FIFO channels 0-6.
  1018. * In addition, driver can map queues 7-15 to Tx DMA/FIFO channels 0-3 to
  1019. * support 11n aggregation via EDCA DMA channels.
  1020. *
  1021. * The driver sets up each queue to work in one of two modes:
  1022. *
  1023. * 1) Scheduler-Ack, in which the scheduler automatically supports a
  1024. * block-ack (BA) window of up to 64 TFDs. In this mode, each queue
  1025. * contains TFDs for a unique combination of Recipient Address (RA)
  1026. * and Traffic Identifier (TID), that is, traffic of a given
  1027. * Quality-Of-Service (QOS) priority, destined for a single station.
  1028. *
  1029. * In scheduler-ack mode, the scheduler keeps track of the Tx status of
  1030. * each frame within the BA window, including whether it's been transmitted,
  1031. * and whether it's been acknowledged by the receiving station. The device
  1032. * automatically processes block-acks received from the receiving STA,
  1033. * and reschedules un-acked frames to be retransmitted (successful
  1034. * Tx completion may end up being out-of-order).
  1035. *
  1036. * The driver must maintain the queue's Byte Count table in host DRAM
  1037. * (struct iwl4965_sched_queue_byte_cnt_tbl) for this mode.
  1038. * This mode does not support fragmentation.
  1039. *
  1040. * 2) FIFO (a.k.a. non-Scheduler-ACK), in which each TFD is processed in order.
  1041. * The device may automatically retry Tx, but will retry only one frame
  1042. * at a time, until receiving ACK from receiving station, or reaching
  1043. * retry limit and giving up.
  1044. *
  1045. * The command queue (#4) must use this mode!
  1046. * This mode does not require use of the Byte Count table in host DRAM.
  1047. *
  1048. * Driver controls scheduler operation via 3 means:
  1049. * 1) Scheduler registers
  1050. * 2) Shared scheduler data base in internal 4956 SRAM
  1051. * 3) Shared data in host DRAM
  1052. *
  1053. * Initialization:
  1054. *
  1055. * When loading, driver should allocate memory for:
  1056. * 1) 16 TFD circular buffers, each with space for (typically) 256 TFDs.
  1057. * 2) 16 Byte Count circular buffers in 16 KBytes contiguous memory
  1058. * (1024 bytes for each queue).
  1059. *
  1060. * After receiving "Alive" response from uCode, driver must initialize
  1061. * the scheduler (especially for queue #4, the command queue, otherwise
  1062. * the driver can't issue commands!):
  1063. */
  1064. /**
  1065. * Max Tx window size is the max number of contiguous TFDs that the scheduler
  1066. * can keep track of at one time when creating block-ack chains of frames.
  1067. * Note that "64" matches the number of ack bits in a block-ack packet.
  1068. * Driver should use SCD_WIN_SIZE and SCD_FRAME_LIMIT values to initialize
  1069. * SCD_CONTEXT_QUEUE_OFFSET(x) values.
  1070. */
  1071. #define SCD_WIN_SIZE 64
  1072. #define SCD_FRAME_LIMIT 64
  1073. /* SCD registers are internal, must be accessed via HBUS_TARG_PRPH regs */
  1074. #define SCD_START_OFFSET 0xa02c00
  1075. /*
  1076. * 4965 tells driver SRAM address for internal scheduler structs via this reg.
  1077. * Value is valid only after "Alive" response from uCode.
  1078. */
  1079. #define SCD_SRAM_BASE_ADDR (SCD_START_OFFSET + 0x0)
  1080. /*
  1081. * Driver may need to update queue-empty bits after changing queue's
  1082. * write and read pointers (indexes) during (re-)initialization (i.e. when
  1083. * scheduler is not tracking what's happening).
  1084. * Bit fields:
  1085. * 31-16: Write mask -- 1: update empty bit, 0: don't change empty bit
  1086. * 15-00: Empty state, one for each queue -- 1: empty, 0: non-empty
  1087. * NOTE: This register is not used by Linux driver.
  1088. */
  1089. #define SCD_EMPTY_BITS (SCD_START_OFFSET + 0x4)
  1090. /*
  1091. * Physical base address of array of byte count (BC) circular buffers (CBs).
  1092. * Each Tx queue has a BC CB in host DRAM to support Scheduler-ACK mode.
  1093. * This register points to BC CB for queue 0, must be on 1024-byte boundary.
  1094. * Others are spaced by 1024 bytes.
  1095. * Each BC CB is 2 bytes * (256 + 64) = 740 bytes, followed by 384 bytes pad.
  1096. * (Index into a queue's BC CB) = (index into queue's TFD CB) = (SSN & 0xff).
  1097. * Bit fields:
  1098. * 25-00: Byte Count CB physical address [35:10], must be 1024-byte aligned.
  1099. */
  1100. #define SCD_DRAM_BASE_ADDR (SCD_START_OFFSET + 0x10)
  1101. /*
  1102. * Enables any/all Tx DMA/FIFO channels.
  1103. * Scheduler generates requests for only the active channels.
  1104. * Set this to 0xff to enable all 8 channels (normal usage).
  1105. * Bit fields:
  1106. * 7- 0: Enable (1), disable (0), one bit for each channel 0-7
  1107. */
  1108. #define SCD_TXFACT (SCD_START_OFFSET + 0x1c)
  1109. /* Mask to enable contiguous Tx DMA/FIFO channels between "lo" and "hi". */
  1110. #define SCD_TXFACT_REG_TXFIFO_MASK(lo, hi) \
  1111. ((1 << (hi)) | ((1 << (hi)) - (1 << (lo))))
  1112. /*
  1113. * Queue (x) Write Pointers (indexes, really!), one for each Tx queue.
  1114. * Initialized and updated by driver as new TFDs are added to queue.
  1115. * NOTE: If using Block Ack, index must correspond to frame's
  1116. * Start Sequence Number; index = (SSN & 0xff)
  1117. * NOTE: Alternative to HBUS_TARG_WRPTR, which is what Linux driver uses?
  1118. */
  1119. #define SCD_QUEUE_WRPTR(x) (SCD_START_OFFSET + 0x24 + (x) * 4)
  1120. /*
  1121. * Queue (x) Read Pointers (indexes, really!), one for each Tx queue.
  1122. * For FIFO mode, index indicates next frame to transmit.
  1123. * For Scheduler-ACK mode, index indicates first frame in Tx window.
  1124. * Initialized by driver, updated by scheduler.
  1125. */
  1126. #define SCD_QUEUE_RDPTR(x) (SCD_START_OFFSET + 0x64 + (x) * 4)
  1127. /*
  1128. * Select which queues work in chain mode (1) vs. not (0).
  1129. * Use chain mode to build chains of aggregated frames.
  1130. * Bit fields:
  1131. * 31-16: Reserved
  1132. * 15-00: Mode, one bit for each queue -- 1: Chain mode, 0: one-at-a-time
  1133. * NOTE: If driver sets up queue for chain mode, it should be also set up
  1134. * Scheduler-ACK mode as well, via SCD_QUEUE_STATUS_BITS(x).
  1135. */
  1136. #define SCD_QUEUECHAIN_SEL (SCD_START_OFFSET + 0xd0)
  1137. /*
  1138. * Select which queues interrupt driver when scheduler increments
  1139. * a queue's read pointer (index).
  1140. * Bit fields:
  1141. * 31-16: Reserved
  1142. * 15-00: Interrupt enable, one bit for each queue -- 1: enabled, 0: disabled
  1143. * NOTE: This functionality is apparently a no-op; driver relies on interrupts
  1144. * from Rx queue to read Tx command responses and update Tx queues.
  1145. */
  1146. #define SCD_INTERRUPT_MASK (SCD_START_OFFSET + 0xe4)
  1147. /*
  1148. * Queue search status registers. One for each queue.
  1149. * Sets up queue mode and assigns queue to Tx DMA channel.
  1150. * Bit fields:
  1151. * 19-10: Write mask/enable bits for bits 0-9
  1152. * 9: Driver should init to "0"
  1153. * 8: Scheduler-ACK mode (1), non-Scheduler-ACK (i.e. FIFO) mode (0).
  1154. * Driver should init to "1" for aggregation mode, or "0" otherwise.
  1155. * 7-6: Driver should init to "0"
  1156. * 5: Window Size Left; indicates whether scheduler can request
  1157. * another TFD, based on window size, etc. Driver should init
  1158. * this bit to "1" for aggregation mode, or "0" for non-agg.
  1159. * 4-1: Tx FIFO to use (range 0-7).
  1160. * 0: Queue is active (1), not active (0).
  1161. * Other bits should be written as "0"
  1162. *
  1163. * NOTE: If enabling Scheduler-ACK mode, chain mode should also be enabled
  1164. * via SCD_QUEUECHAIN_SEL.
  1165. */
  1166. #define SCD_QUEUE_STATUS_BITS(x) (SCD_START_OFFSET + 0x104 + (x) * 4)
  1167. /* Bit field positions */
  1168. #define SCD_QUEUE_STTS_REG_POS_ACTIVE (0)
  1169. #define SCD_QUEUE_STTS_REG_POS_TXF (1)
  1170. #define SCD_QUEUE_STTS_REG_POS_WSL (5)
  1171. #define SCD_QUEUE_STTS_REG_POS_SCD_ACK (8)
  1172. /* Write masks */
  1173. #define SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN (10)
  1174. #define SCD_QUEUE_STTS_REG_MSK (0x0007FC00)
  1175. /**
  1176. * 4965 internal SRAM structures for scheduler, shared with driver ...
  1177. *
  1178. * Driver should clear and initialize the following areas after receiving
  1179. * "Alive" response from 4965 uCode, i.e. after initial
  1180. * uCode load, or after a uCode load done for error recovery:
  1181. *
  1182. * SCD_CONTEXT_DATA_OFFSET (size 128 bytes)
  1183. * SCD_TX_STTS_BITMAP_OFFSET (size 256 bytes)
  1184. * SCD_TRANSLATE_TBL_OFFSET (size 32 bytes)
  1185. *
  1186. * Driver accesses SRAM via HBUS_TARG_MEM_* registers.
  1187. * Driver reads base address of this scheduler area from SCD_SRAM_BASE_ADDR.
  1188. * All OFFSET values must be added to this base address.
  1189. */
  1190. /*
  1191. * Queue context. One 8-byte entry for each of 16 queues.
  1192. *
  1193. * Driver should clear this entire area (size 0x80) to 0 after receiving
  1194. * "Alive" notification from uCode. Additionally, driver should init
  1195. * each queue's entry as follows:
  1196. *
  1197. * LS Dword bit fields:
  1198. * 0-06: Max Tx window size for Scheduler-ACK. Driver should init to 64.
  1199. *
  1200. * MS Dword bit fields:
  1201. * 16-22: Frame limit. Driver should init to 10 (0xa).
  1202. *
  1203. * Driver should init all other bits to 0.
  1204. *
  1205. * Init must be done after driver receives "Alive" response from 4965 uCode,
  1206. * and when setting up queue for aggregation.
  1207. */
  1208. #define SCD_CONTEXT_DATA_OFFSET 0x380
  1209. #define SCD_CONTEXT_QUEUE_OFFSET(x) (SCD_CONTEXT_DATA_OFFSET + ((x) * 8))
  1210. #define SCD_QUEUE_CTX_REG1_WIN_SIZE_POS (0)
  1211. #define SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK (0x0000007F)
  1212. #define SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS (16)
  1213. #define SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK (0x007F0000)
  1214. /*
  1215. * Tx Status Bitmap
  1216. *
  1217. * Driver should clear this entire area (size 0x100) to 0 after receiving
  1218. * "Alive" notification from uCode. Area is used only by device itself;
  1219. * no other support (besides clearing) is required from driver.
  1220. */
  1221. #define SCD_TX_STTS_BITMAP_OFFSET 0x400
  1222. /*
  1223. * RAxTID to queue translation mapping.
  1224. *
  1225. * When queue is in Scheduler-ACK mode, frames placed in a that queue must be
  1226. * for only one combination of receiver address (RA) and traffic ID (TID), i.e.
  1227. * one QOS priority level destined for one station (for this wireless link,
  1228. * not final destination). The SCD_TRANSLATE_TABLE area provides 16 16-bit
  1229. * mappings, one for each of the 16 queues. If queue is not in Scheduler-ACK
  1230. * mode, the device ignores the mapping value.
  1231. *
  1232. * Bit fields, for each 16-bit map:
  1233. * 15-9: Reserved, set to 0
  1234. * 8-4: Index into device's station table for recipient station
  1235. * 3-0: Traffic ID (tid), range 0-15
  1236. *
  1237. * Driver should clear this entire area (size 32 bytes) to 0 after receiving
  1238. * "Alive" notification from uCode. To update a 16-bit map value, driver
  1239. * must read a dword-aligned value from device SRAM, replace the 16-bit map
  1240. * value of interest, and write the dword value back into device SRAM.
  1241. */
  1242. #define SCD_TRANSLATE_TBL_OFFSET 0x500
  1243. /* Find translation table dword to read/write for given queue */
  1244. #define SCD_TRANSLATE_TBL_OFFSET_QUEUE(x) \
  1245. ((SCD_TRANSLATE_TBL_OFFSET + ((x) * 2)) & 0xfffffffc)
  1246. #define SCD_TXFIFO_POS_TID (0)
  1247. #define SCD_TXFIFO_POS_RA (4)
  1248. #define SCD_QUEUE_RA_TID_MAP_RATID_MSK (0x01FF)
  1249. /*********************** END TX SCHEDULER *************************************/
  1250. static inline u8 iwl4965_hw_get_rate(__le32 rate_n_flags)
  1251. {
  1252. return le32_to_cpu(rate_n_flags) & 0xFF;
  1253. }
  1254. static inline u16 iwl4965_hw_get_rate_n_flags(__le32 rate_n_flags)
  1255. {
  1256. return le32_to_cpu(rate_n_flags) & 0xFFFF;
  1257. }
  1258. static inline __le32 iwl4965_hw_set_rate_n_flags(u8 rate, u16 flags)
  1259. {
  1260. return cpu_to_le32(flags|(u16)rate);
  1261. }
  1262. /**
  1263. * Tx/Rx Queues
  1264. *
  1265. * Most communication between driver and 4965 is via queues of data buffers.
  1266. * For example, all commands that the driver issues to device's embedded
  1267. * controller (uCode) are via the command queue (one of the Tx queues). All
  1268. * uCode command responses/replies/notifications, including Rx frames, are
  1269. * conveyed from uCode to driver via the Rx queue.
  1270. *
  1271. * Most support for these queues, including handshake support, resides in
  1272. * structures in host DRAM, shared between the driver and the device. When
  1273. * allocating this memory, the driver must make sure that data written by
  1274. * the host CPU updates DRAM immediately (and does not get "stuck" in CPU's
  1275. * cache memory), so DRAM and cache are consistent, and the device can
  1276. * immediately see changes made by the driver.
  1277. *
  1278. * 4965 supports up to 16 DRAM-based Tx queues, and services these queues via
  1279. * up to 7 DMA channels (FIFOs). Each Tx queue is supported by a circular array
  1280. * in DRAM containing 256 Transmit Frame Descriptors (TFDs).
  1281. */
  1282. #define IWL4965_MAX_WIN_SIZE 64
  1283. #define IWL4965_QUEUE_SIZE 256
  1284. #define IWL4965_NUM_FIFOS 7
  1285. #define IWL4965_MAX_NUM_QUEUES 16
  1286. /**
  1287. * struct iwl4965_tfd_frame_data
  1288. *
  1289. * Describes up to 2 buffers containing (contiguous) portions of a Tx frame.
  1290. * Each buffer must be on dword boundary.
  1291. * Up to 10 iwl_tfd_frame_data structures, describing up to 20 buffers,
  1292. * may be filled within a TFD (iwl_tfd_frame).
  1293. *
  1294. * Bit fields in tb1_addr:
  1295. * 31- 0: Tx buffer 1 address bits [31:0]
  1296. *
  1297. * Bit fields in val1:
  1298. * 31-16: Tx buffer 2 address bits [15:0]
  1299. * 15- 4: Tx buffer 1 length (bytes)
  1300. * 3- 0: Tx buffer 1 address bits [32:32]
  1301. *
  1302. * Bit fields in val2:
  1303. * 31-20: Tx buffer 2 length (bytes)
  1304. * 19- 0: Tx buffer 2 address bits [35:16]
  1305. */
  1306. struct iwl4965_tfd_frame_data {
  1307. __le32 tb1_addr;
  1308. __le32 val1;
  1309. /* __le32 ptb1_32_35:4; */
  1310. #define IWL_tb1_addr_hi_POS 0
  1311. #define IWL_tb1_addr_hi_LEN 4
  1312. #define IWL_tb1_addr_hi_SYM val1
  1313. /* __le32 tb_len1:12; */
  1314. #define IWL_tb1_len_POS 4
  1315. #define IWL_tb1_len_LEN 12
  1316. #define IWL_tb1_len_SYM val1
  1317. /* __le32 ptb2_0_15:16; */
  1318. #define IWL_tb2_addr_lo16_POS 16
  1319. #define IWL_tb2_addr_lo16_LEN 16
  1320. #define IWL_tb2_addr_lo16_SYM val1
  1321. __le32 val2;
  1322. /* __le32 ptb2_16_35:20; */
  1323. #define IWL_tb2_addr_hi20_POS 0
  1324. #define IWL_tb2_addr_hi20_LEN 20
  1325. #define IWL_tb2_addr_hi20_SYM val2
  1326. /* __le32 tb_len2:12; */
  1327. #define IWL_tb2_len_POS 20
  1328. #define IWL_tb2_len_LEN 12
  1329. #define IWL_tb2_len_SYM val2
  1330. } __attribute__ ((packed));
  1331. /**
  1332. * struct iwl4965_tfd_frame
  1333. *
  1334. * Transmit Frame Descriptor (TFD)
  1335. *
  1336. * 4965 supports up to 16 Tx queues resident in host DRAM.
  1337. * Each Tx queue uses a circular buffer of 256 TFDs stored in host DRAM.
  1338. * Both driver and device share these circular buffers, each of which must be
  1339. * contiguous 256 TFDs x 128 bytes-per-TFD = 32 KBytes for 4965.
  1340. *
  1341. * Driver must indicate the physical address of the base of each
  1342. * circular buffer via the 4965's FH_MEM_CBBC_QUEUE registers.
  1343. *
  1344. * Each TFD contains pointer/size information for up to 20 data buffers
  1345. * in host DRAM. These buffers collectively contain the (one) frame described
  1346. * by the TFD. Each buffer must be a single contiguous block of memory within
  1347. * itself, but buffers may be scattered in host DRAM. Each buffer has max size
  1348. * of (4K - 4). The 4965 concatenates all of a TFD's buffers into a single
  1349. * Tx frame, up to 8 KBytes in size.
  1350. *
  1351. * Bit fields in the control dword (val0):
  1352. * 31-30: # dwords (0-3) of padding required at end of frame for 16-byte bound
  1353. * 29: reserved
  1354. * 28-24: # Transmit Buffer Descriptors in TFD
  1355. * 23- 0: reserved
  1356. *
  1357. * A maximum of 255 (not 256!) TFDs may be on a queue waiting for Tx.
  1358. */
  1359. struct iwl4965_tfd_frame {
  1360. __le32 val0;
  1361. /* __le32 rsvd1:24; */
  1362. /* __le32 num_tbs:5; */
  1363. #define IWL_num_tbs_POS 24
  1364. #define IWL_num_tbs_LEN 5
  1365. #define IWL_num_tbs_SYM val0
  1366. /* __le32 rsvd2:1; */
  1367. /* __le32 padding:2; */
  1368. struct iwl4965_tfd_frame_data pa[10];
  1369. __le32 reserved;
  1370. } __attribute__ ((packed));
  1371. /**
  1372. * struct iwl4965_queue_byte_cnt_entry
  1373. *
  1374. * Byte Count Table Entry
  1375. *
  1376. * Bit fields:
  1377. * 15-12: reserved
  1378. * 11- 0: total to-be-transmitted byte count of frame (does not include command)
  1379. */
  1380. struct iwl4965_queue_byte_cnt_entry {
  1381. __le16 val;
  1382. /* __le16 byte_cnt:12; */
  1383. #define IWL_byte_cnt_POS 0
  1384. #define IWL_byte_cnt_LEN 12
  1385. #define IWL_byte_cnt_SYM val
  1386. /* __le16 rsvd:4; */
  1387. } __attribute__ ((packed));
  1388. /**
  1389. * struct iwl4965_sched_queue_byte_cnt_tbl
  1390. *
  1391. * Byte Count table
  1392. *
  1393. * Each Tx queue uses a byte-count table containing 320 entries:
  1394. * one 16-bit entry for each of 256 TFDs, plus an additional 64 entries that
  1395. * duplicate the first 64 entries (to avoid wrap-around within a Tx window;
  1396. * max Tx window is 64 TFDs).
  1397. *
  1398. * When driver sets up a new TFD, it must also enter the total byte count
  1399. * of the frame to be transmitted into the corresponding entry in the byte
  1400. * count table for the chosen Tx queue. If the TFD index is 0-63, the driver
  1401. * must duplicate the byte count entry in corresponding index 256-319.
  1402. *
  1403. * "dont_care" padding puts each byte count table on a 1024-byte boundary;
  1404. * 4965 assumes tables are separated by 1024 bytes.
  1405. */
  1406. struct iwl4965_sched_queue_byte_cnt_tbl {
  1407. struct iwl4965_queue_byte_cnt_entry tfd_offset[IWL4965_QUEUE_SIZE +
  1408. IWL4965_MAX_WIN_SIZE];
  1409. u8 dont_care[1024 -
  1410. (IWL4965_QUEUE_SIZE + IWL4965_MAX_WIN_SIZE) *
  1411. sizeof(__le16)];
  1412. } __attribute__ ((packed));
  1413. /**
  1414. * struct iwl4965_shared - handshake area for Tx and Rx
  1415. *
  1416. * For convenience in allocating memory, this structure combines 2 areas of
  1417. * DRAM which must be shared between driver and 4965. These do not need to
  1418. * be combined, if better allocation would result from keeping them separate:
  1419. *
  1420. * 1) The Tx byte count tables occupy 1024 bytes each (16 KBytes total for
  1421. * 16 queues). Driver uses SCD_DRAM_BASE_ADDR to tell 4965 where to find
  1422. * the first of these tables. 4965 assumes tables are 1024 bytes apart.
  1423. *
  1424. * 2) The Rx status (val0 and val1) occupies only 8 bytes. Driver uses
  1425. * FH_RSCSR_CHNL0_STTS_WPTR_REG to tell 4965 where to find this area.
  1426. * Driver reads val0 to determine the latest Receive Buffer Descriptor (RBD)
  1427. * that has been filled by the 4965.
  1428. *
  1429. * Bit fields val0:
  1430. * 31-12: Not used
  1431. * 11- 0: Index of last filled Rx buffer descriptor (4965 writes, driver reads)
  1432. *
  1433. * Bit fields val1:
  1434. * 31- 0: Not used
  1435. */
  1436. struct iwl4965_shared {
  1437. struct iwl4965_sched_queue_byte_cnt_tbl
  1438. queues_byte_cnt_tbls[IWL4965_MAX_NUM_QUEUES];
  1439. __le32 rb_closed;
  1440. /* __le32 rb_closed_stts_rb_num:12; */
  1441. #define IWL_rb_closed_stts_rb_num_POS 0
  1442. #define IWL_rb_closed_stts_rb_num_LEN 12
  1443. #define IWL_rb_closed_stts_rb_num_SYM rb_closed
  1444. /* __le32 rsrv1:4; */
  1445. /* __le32 rb_closed_stts_rx_frame_num:12; */
  1446. #define IWL_rb_closed_stts_rx_frame_num_POS 16
  1447. #define IWL_rb_closed_stts_rx_frame_num_LEN 12
  1448. #define IWL_rb_closed_stts_rx_frame_num_SYM rb_closed
  1449. /* __le32 rsrv2:4; */
  1450. __le32 frm_finished;
  1451. /* __le32 frame_finished_stts_rb_num:12; */
  1452. #define IWL_frame_finished_stts_rb_num_POS 0
  1453. #define IWL_frame_finished_stts_rb_num_LEN 12
  1454. #define IWL_frame_finished_stts_rb_num_SYM frm_finished
  1455. /* __le32 rsrv3:4; */
  1456. /* __le32 frame_finished_stts_rx_frame_num:12; */
  1457. #define IWL_frame_finished_stts_rx_frame_num_POS 16
  1458. #define IWL_frame_finished_stts_rx_frame_num_LEN 12
  1459. #define IWL_frame_finished_stts_rx_frame_num_SYM frm_finished
  1460. /* __le32 rsrv4:4; */
  1461. __le32 padding1; /* so that allocation will be aligned to 16B */
  1462. __le32 padding2;
  1463. } __attribute__ ((packed));
  1464. #endif /* __iwl4965_4965_hw_h__ */