sky2.c 116 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <linux/crc32.h>
  25. #include <linux/kernel.h>
  26. #include <linux/version.h>
  27. #include <linux/module.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/pci.h>
  33. #include <linux/ip.h>
  34. #include <net/ip.h>
  35. #include <linux/tcp.h>
  36. #include <linux/in.h>
  37. #include <linux/delay.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/if_vlan.h>
  40. #include <linux/prefetch.h>
  41. #include <linux/debugfs.h>
  42. #include <linux/mii.h>
  43. #include <asm/irq.h>
  44. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  45. #define SKY2_VLAN_TAG_USED 1
  46. #endif
  47. #include "sky2.h"
  48. #define DRV_NAME "sky2"
  49. #define DRV_VERSION "1.21"
  50. #define PFX DRV_NAME " "
  51. /*
  52. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  53. * that are organized into three (receive, transmit, status) different rings
  54. * similar to Tigon3.
  55. */
  56. #define RX_LE_SIZE 1024
  57. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  58. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  59. #define RX_DEF_PENDING RX_MAX_PENDING
  60. #define TX_RING_SIZE 512
  61. #define TX_DEF_PENDING (TX_RING_SIZE - 1)
  62. #define TX_MIN_PENDING 64
  63. #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
  64. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  65. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  66. #define TX_WATCHDOG (5 * HZ)
  67. #define NAPI_WEIGHT 64
  68. #define PHY_RETRIES 1000
  69. #define SKY2_EEPROM_MAGIC 0x9955aabb
  70. #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
  71. static const u32 default_msg =
  72. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  73. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  74. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  75. static int debug = -1; /* defaults above */
  76. module_param(debug, int, 0);
  77. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  78. static int copybreak __read_mostly = 128;
  79. module_param(copybreak, int, 0);
  80. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  81. static int disable_msi = 0;
  82. module_param(disable_msi, int, 0);
  83. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  84. static const struct pci_device_id sky2_id_table[] = {
  85. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  86. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  87. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  88. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  89. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  90. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  91. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  92. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  117. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  118. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  119. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  120. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
  121. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
  122. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
  123. { 0 }
  124. };
  125. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  126. /* Avoid conditionals by using array */
  127. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  128. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  129. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  130. /* This driver supports yukon2 chipset only */
  131. static const char *yukon2_name[] = {
  132. "XL", /* 0xb3 */
  133. "EC Ultra", /* 0xb4 */
  134. "Extreme", /* 0xb5 */
  135. "EC", /* 0xb6 */
  136. "FE", /* 0xb7 */
  137. "FE+", /* 0xb8 */
  138. "Supreme", /* 0xb9 */
  139. };
  140. static void sky2_set_multicast(struct net_device *dev);
  141. /* Access to PHY via serial interconnect */
  142. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  143. {
  144. int i;
  145. gma_write16(hw, port, GM_SMI_DATA, val);
  146. gma_write16(hw, port, GM_SMI_CTRL,
  147. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  148. for (i = 0; i < PHY_RETRIES; i++) {
  149. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  150. if (ctrl == 0xffff)
  151. goto io_error;
  152. if (!(ctrl & GM_SMI_CT_BUSY))
  153. return 0;
  154. udelay(10);
  155. }
  156. dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
  157. return -ETIMEDOUT;
  158. io_error:
  159. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  160. return -EIO;
  161. }
  162. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  163. {
  164. int i;
  165. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  166. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  167. for (i = 0; i < PHY_RETRIES; i++) {
  168. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  169. if (ctrl == 0xffff)
  170. goto io_error;
  171. if (ctrl & GM_SMI_CT_RD_VAL) {
  172. *val = gma_read16(hw, port, GM_SMI_DATA);
  173. return 0;
  174. }
  175. udelay(10);
  176. }
  177. dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
  178. return -ETIMEDOUT;
  179. io_error:
  180. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  181. return -EIO;
  182. }
  183. static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  184. {
  185. u16 v;
  186. __gm_phy_read(hw, port, reg, &v);
  187. return v;
  188. }
  189. static void sky2_power_on(struct sky2_hw *hw)
  190. {
  191. /* switch power to VCC (WA for VAUX problem) */
  192. sky2_write8(hw, B0_POWER_CTRL,
  193. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  194. /* disable Core Clock Division, */
  195. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  196. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  197. /* enable bits are inverted */
  198. sky2_write8(hw, B2_Y2_CLK_GATE,
  199. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  200. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  201. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  202. else
  203. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  204. if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
  205. u32 reg;
  206. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  207. reg = sky2_pci_read32(hw, PCI_DEV_REG4);
  208. /* set all bits to 0 except bits 15..12 and 8 */
  209. reg &= P_ASPM_CONTROL_MSK;
  210. sky2_pci_write32(hw, PCI_DEV_REG4, reg);
  211. reg = sky2_pci_read32(hw, PCI_DEV_REG5);
  212. /* set all bits to 0 except bits 28 & 27 */
  213. reg &= P_CTL_TIM_VMAIN_AV_MSK;
  214. sky2_pci_write32(hw, PCI_DEV_REG5, reg);
  215. sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
  216. /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
  217. reg = sky2_read32(hw, B2_GP_IO);
  218. reg |= GLB_GPIO_STAT_RACE_DIS;
  219. sky2_write32(hw, B2_GP_IO, reg);
  220. sky2_read32(hw, B2_GP_IO);
  221. }
  222. }
  223. static void sky2_power_aux(struct sky2_hw *hw)
  224. {
  225. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  226. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  227. else
  228. /* enable bits are inverted */
  229. sky2_write8(hw, B2_Y2_CLK_GATE,
  230. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  231. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  232. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  233. /* switch power to VAUX */
  234. if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
  235. sky2_write8(hw, B0_POWER_CTRL,
  236. (PC_VAUX_ENA | PC_VCC_ENA |
  237. PC_VAUX_ON | PC_VCC_OFF));
  238. }
  239. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  240. {
  241. u16 reg;
  242. /* disable all GMAC IRQ's */
  243. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  244. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  245. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  246. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  247. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  248. reg = gma_read16(hw, port, GM_RX_CTRL);
  249. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  250. gma_write16(hw, port, GM_RX_CTRL, reg);
  251. }
  252. /* flow control to advertise bits */
  253. static const u16 copper_fc_adv[] = {
  254. [FC_NONE] = 0,
  255. [FC_TX] = PHY_M_AN_ASP,
  256. [FC_RX] = PHY_M_AN_PC,
  257. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  258. };
  259. /* flow control to advertise bits when using 1000BaseX */
  260. static const u16 fiber_fc_adv[] = {
  261. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  262. [FC_TX] = PHY_M_P_ASYM_MD_X,
  263. [FC_RX] = PHY_M_P_SYM_MD_X,
  264. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  265. };
  266. /* flow control to GMA disable bits */
  267. static const u16 gm_fc_disable[] = {
  268. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  269. [FC_TX] = GM_GPCR_FC_RX_DIS,
  270. [FC_RX] = GM_GPCR_FC_TX_DIS,
  271. [FC_BOTH] = 0,
  272. };
  273. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  274. {
  275. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  276. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  277. if (sky2->autoneg == AUTONEG_ENABLE &&
  278. !(hw->flags & SKY2_HW_NEWER_PHY)) {
  279. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  280. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  281. PHY_M_EC_MAC_S_MSK);
  282. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  283. /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
  284. if (hw->chip_id == CHIP_ID_YUKON_EC)
  285. /* set downshift counter to 3x and enable downshift */
  286. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  287. else
  288. /* set master & slave downshift counter to 1x */
  289. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  290. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  291. }
  292. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  293. if (sky2_is_copper(hw)) {
  294. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  295. /* enable automatic crossover */
  296. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  297. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  298. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  299. u16 spec;
  300. /* Enable Class A driver for FE+ A0 */
  301. spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
  302. spec |= PHY_M_FESC_SEL_CL_A;
  303. gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
  304. }
  305. } else {
  306. /* disable energy detect */
  307. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  308. /* enable automatic crossover */
  309. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  310. /* downshift on PHY 88E1112 and 88E1149 is changed */
  311. if (sky2->autoneg == AUTONEG_ENABLE
  312. && (hw->flags & SKY2_HW_NEWER_PHY)) {
  313. /* set downshift counter to 3x and enable downshift */
  314. ctrl &= ~PHY_M_PC_DSC_MSK;
  315. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  316. }
  317. }
  318. } else {
  319. /* workaround for deviation #4.88 (CRC errors) */
  320. /* disable Automatic Crossover */
  321. ctrl &= ~PHY_M_PC_MDIX_MSK;
  322. }
  323. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  324. /* special setup for PHY 88E1112 Fiber */
  325. if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
  326. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  327. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  328. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  329. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  330. ctrl &= ~PHY_M_MAC_MD_MSK;
  331. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  332. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  333. if (hw->pmd_type == 'P') {
  334. /* select page 1 to access Fiber registers */
  335. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  336. /* for SFP-module set SIGDET polarity to low */
  337. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  338. ctrl |= PHY_M_FIB_SIGD_POL;
  339. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  340. }
  341. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  342. }
  343. ctrl = PHY_CT_RESET;
  344. ct1000 = 0;
  345. adv = PHY_AN_CSMA;
  346. reg = 0;
  347. if (sky2->autoneg == AUTONEG_ENABLE) {
  348. if (sky2_is_copper(hw)) {
  349. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  350. ct1000 |= PHY_M_1000C_AFD;
  351. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  352. ct1000 |= PHY_M_1000C_AHD;
  353. if (sky2->advertising & ADVERTISED_100baseT_Full)
  354. adv |= PHY_M_AN_100_FD;
  355. if (sky2->advertising & ADVERTISED_100baseT_Half)
  356. adv |= PHY_M_AN_100_HD;
  357. if (sky2->advertising & ADVERTISED_10baseT_Full)
  358. adv |= PHY_M_AN_10_FD;
  359. if (sky2->advertising & ADVERTISED_10baseT_Half)
  360. adv |= PHY_M_AN_10_HD;
  361. adv |= copper_fc_adv[sky2->flow_mode];
  362. } else { /* special defines for FIBER (88E1040S only) */
  363. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  364. adv |= PHY_M_AN_1000X_AFD;
  365. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  366. adv |= PHY_M_AN_1000X_AHD;
  367. adv |= fiber_fc_adv[sky2->flow_mode];
  368. }
  369. /* Restart Auto-negotiation */
  370. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  371. } else {
  372. /* forced speed/duplex settings */
  373. ct1000 = PHY_M_1000C_MSE;
  374. /* Disable auto update for duplex flow control and speed */
  375. reg |= GM_GPCR_AU_ALL_DIS;
  376. switch (sky2->speed) {
  377. case SPEED_1000:
  378. ctrl |= PHY_CT_SP1000;
  379. reg |= GM_GPCR_SPEED_1000;
  380. break;
  381. case SPEED_100:
  382. ctrl |= PHY_CT_SP100;
  383. reg |= GM_GPCR_SPEED_100;
  384. break;
  385. }
  386. if (sky2->duplex == DUPLEX_FULL) {
  387. reg |= GM_GPCR_DUP_FULL;
  388. ctrl |= PHY_CT_DUP_MD;
  389. } else if (sky2->speed < SPEED_1000)
  390. sky2->flow_mode = FC_NONE;
  391. reg |= gm_fc_disable[sky2->flow_mode];
  392. /* Forward pause packets to GMAC? */
  393. if (sky2->flow_mode & FC_RX)
  394. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  395. else
  396. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  397. }
  398. gma_write16(hw, port, GM_GP_CTRL, reg);
  399. if (hw->flags & SKY2_HW_GIGABIT)
  400. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  401. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  402. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  403. /* Setup Phy LED's */
  404. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  405. ledover = 0;
  406. switch (hw->chip_id) {
  407. case CHIP_ID_YUKON_FE:
  408. /* on 88E3082 these bits are at 11..9 (shifted left) */
  409. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  410. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  411. /* delete ACT LED control bits */
  412. ctrl &= ~PHY_M_FELP_LED1_MSK;
  413. /* change ACT LED control to blink mode */
  414. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  415. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  416. break;
  417. case CHIP_ID_YUKON_FE_P:
  418. /* Enable Link Partner Next Page */
  419. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  420. ctrl |= PHY_M_PC_ENA_LIP_NP;
  421. /* disable Energy Detect and enable scrambler */
  422. ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
  423. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  424. /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
  425. ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
  426. PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
  427. PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
  428. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  429. break;
  430. case CHIP_ID_YUKON_XL:
  431. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  432. /* select page 3 to access LED control register */
  433. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  434. /* set LED Function Control register */
  435. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  436. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  437. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  438. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  439. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  440. /* set Polarity Control register */
  441. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  442. (PHY_M_POLC_LS1_P_MIX(4) |
  443. PHY_M_POLC_IS0_P_MIX(4) |
  444. PHY_M_POLC_LOS_CTRL(2) |
  445. PHY_M_POLC_INIT_CTRL(2) |
  446. PHY_M_POLC_STA1_CTRL(2) |
  447. PHY_M_POLC_STA0_CTRL(2)));
  448. /* restore page register */
  449. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  450. break;
  451. case CHIP_ID_YUKON_EC_U:
  452. case CHIP_ID_YUKON_EX:
  453. case CHIP_ID_YUKON_SUPR:
  454. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  455. /* select page 3 to access LED control register */
  456. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  457. /* set LED Function Control register */
  458. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  459. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  460. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  461. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  462. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  463. /* set Blink Rate in LED Timer Control Register */
  464. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  465. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  466. /* restore page register */
  467. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  468. break;
  469. default:
  470. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  471. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  472. /* turn off the Rx LED (LED_RX) */
  473. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  474. }
  475. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  476. hw->chip_rev == CHIP_REV_YU_EC_U_A1) {
  477. /* apply fixes in PHY AFE */
  478. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  479. /* increase differential signal amplitude in 10BASE-T */
  480. gm_phy_write(hw, port, 0x18, 0xaa99);
  481. gm_phy_write(hw, port, 0x17, 0x2011);
  482. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  483. gm_phy_write(hw, port, 0x18, 0xa204);
  484. gm_phy_write(hw, port, 0x17, 0x2002);
  485. /* set page register to 0 */
  486. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  487. } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  488. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  489. /* apply workaround for integrated resistors calibration */
  490. gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
  491. gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
  492. } else if (hw->chip_id != CHIP_ID_YUKON_EX) {
  493. /* no effect on Yukon-XL */
  494. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  495. if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
  496. /* turn on 100 Mbps LED (LED_LINK100) */
  497. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  498. }
  499. if (ledover)
  500. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  501. }
  502. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  503. if (sky2->autoneg == AUTONEG_ENABLE)
  504. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  505. else
  506. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  507. }
  508. static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
  509. {
  510. u32 reg1;
  511. static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  512. static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
  513. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  514. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  515. /* Turn on/off phy power saving */
  516. if (onoff)
  517. reg1 &= ~phy_power[port];
  518. else
  519. reg1 |= phy_power[port];
  520. if (onoff && hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  521. reg1 |= coma_mode[port];
  522. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  523. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  524. sky2_pci_read32(hw, PCI_DEV_REG1);
  525. udelay(100);
  526. }
  527. /* Force a renegotiation */
  528. static void sky2_phy_reinit(struct sky2_port *sky2)
  529. {
  530. spin_lock_bh(&sky2->phy_lock);
  531. sky2_phy_init(sky2->hw, sky2->port);
  532. spin_unlock_bh(&sky2->phy_lock);
  533. }
  534. /* Put device in state to listen for Wake On Lan */
  535. static void sky2_wol_init(struct sky2_port *sky2)
  536. {
  537. struct sky2_hw *hw = sky2->hw;
  538. unsigned port = sky2->port;
  539. enum flow_control save_mode;
  540. u16 ctrl;
  541. u32 reg1;
  542. /* Bring hardware out of reset */
  543. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  544. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  545. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  546. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  547. /* Force to 10/100
  548. * sky2_reset will re-enable on resume
  549. */
  550. save_mode = sky2->flow_mode;
  551. ctrl = sky2->advertising;
  552. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  553. sky2->flow_mode = FC_NONE;
  554. sky2_phy_power(hw, port, 1);
  555. sky2_phy_reinit(sky2);
  556. sky2->flow_mode = save_mode;
  557. sky2->advertising = ctrl;
  558. /* Set GMAC to no flow control and auto update for speed/duplex */
  559. gma_write16(hw, port, GM_GP_CTRL,
  560. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  561. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  562. /* Set WOL address */
  563. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  564. sky2->netdev->dev_addr, ETH_ALEN);
  565. /* Turn on appropriate WOL control bits */
  566. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  567. ctrl = 0;
  568. if (sky2->wol & WAKE_PHY)
  569. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  570. else
  571. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  572. if (sky2->wol & WAKE_MAGIC)
  573. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  574. else
  575. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
  576. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  577. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  578. /* Turn on legacy PCI-Express PME mode */
  579. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  580. reg1 |= PCI_Y2_PME_LEGACY;
  581. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  582. /* block receiver */
  583. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  584. }
  585. static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
  586. {
  587. struct net_device *dev = hw->dev[port];
  588. if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
  589. hw->chip_rev != CHIP_REV_YU_EX_A0) ||
  590. hw->chip_id == CHIP_ID_YUKON_FE_P ||
  591. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  592. /* Yukon-Extreme B0 and further Extreme devices */
  593. /* enable Store & Forward mode for TX */
  594. if (dev->mtu <= ETH_DATA_LEN)
  595. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  596. TX_JUMBO_DIS | TX_STFW_ENA);
  597. else
  598. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  599. TX_JUMBO_ENA| TX_STFW_ENA);
  600. } else {
  601. if (dev->mtu <= ETH_DATA_LEN)
  602. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
  603. else {
  604. /* set Tx GMAC FIFO Almost Empty Threshold */
  605. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
  606. (ECU_JUMBO_WM << 16) | ECU_AE_THR);
  607. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
  608. /* Can't do offload because of lack of store/forward */
  609. dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
  610. }
  611. }
  612. }
  613. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  614. {
  615. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  616. u16 reg;
  617. u32 rx_reg;
  618. int i;
  619. const u8 *addr = hw->dev[port]->dev_addr;
  620. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  621. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  622. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  623. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  624. /* WA DEV_472 -- looks like crossed wires on port 2 */
  625. /* clear GMAC 1 Control reset */
  626. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  627. do {
  628. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  629. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  630. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  631. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  632. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  633. }
  634. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  635. /* Enable Transmit FIFO Underrun */
  636. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  637. spin_lock_bh(&sky2->phy_lock);
  638. sky2_phy_init(hw, port);
  639. spin_unlock_bh(&sky2->phy_lock);
  640. /* MIB clear */
  641. reg = gma_read16(hw, port, GM_PHY_ADDR);
  642. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  643. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  644. gma_read16(hw, port, i);
  645. gma_write16(hw, port, GM_PHY_ADDR, reg);
  646. /* transmit control */
  647. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  648. /* receive control reg: unicast + multicast + no FCS */
  649. gma_write16(hw, port, GM_RX_CTRL,
  650. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  651. /* transmit flow control */
  652. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  653. /* transmit parameter */
  654. gma_write16(hw, port, GM_TX_PARAM,
  655. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  656. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  657. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  658. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  659. /* serial mode register */
  660. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  661. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  662. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  663. reg |= GM_SMOD_JUMBO_ENA;
  664. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  665. /* virtual address for data */
  666. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  667. /* physical address: used for pause frames */
  668. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  669. /* ignore counter overflows */
  670. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  671. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  672. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  673. /* Configure Rx MAC FIFO */
  674. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  675. rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  676. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  677. hw->chip_id == CHIP_ID_YUKON_FE_P)
  678. rx_reg |= GMF_RX_OVER_ON;
  679. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
  680. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  681. /* Hardware errata - clear flush mask */
  682. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
  683. } else {
  684. /* Flush Rx MAC FIFO on any flow control or error */
  685. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  686. }
  687. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  688. reg = RX_GMF_FL_THR_DEF + 1;
  689. /* Another magic mystery workaround from sk98lin */
  690. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  691. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  692. reg = 0x178;
  693. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
  694. /* Configure Tx MAC FIFO */
  695. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  696. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  697. /* On chips without ram buffer, pause is controled by MAC level */
  698. if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
  699. sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
  700. sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
  701. sky2_set_tx_stfwd(hw, port);
  702. }
  703. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  704. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  705. /* disable dynamic watermark */
  706. reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
  707. reg &= ~TX_DYN_WM_ENA;
  708. sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
  709. }
  710. }
  711. /* Assign Ram Buffer allocation to queue */
  712. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  713. {
  714. u32 end;
  715. /* convert from K bytes to qwords used for hw register */
  716. start *= 1024/8;
  717. space *= 1024/8;
  718. end = start + space - 1;
  719. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  720. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  721. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  722. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  723. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  724. if (q == Q_R1 || q == Q_R2) {
  725. u32 tp = space - space/4;
  726. /* On receive queue's set the thresholds
  727. * give receiver priority when > 3/4 full
  728. * send pause when down to 2K
  729. */
  730. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  731. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  732. tp = space - 2048/8;
  733. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  734. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  735. } else {
  736. /* Enable store & forward on Tx queue's because
  737. * Tx FIFO is only 1K on Yukon
  738. */
  739. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  740. }
  741. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  742. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  743. }
  744. /* Setup Bus Memory Interface */
  745. static void sky2_qset(struct sky2_hw *hw, u16 q)
  746. {
  747. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  748. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  749. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  750. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  751. }
  752. /* Setup prefetch unit registers. This is the interface between
  753. * hardware and driver list elements
  754. */
  755. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  756. u64 addr, u32 last)
  757. {
  758. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  759. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  760. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
  761. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
  762. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  763. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  764. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  765. }
  766. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
  767. {
  768. struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
  769. sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
  770. le->ctrl = 0;
  771. return le;
  772. }
  773. static void tx_init(struct sky2_port *sky2)
  774. {
  775. struct sky2_tx_le *le;
  776. sky2->tx_prod = sky2->tx_cons = 0;
  777. sky2->tx_tcpsum = 0;
  778. sky2->tx_last_mss = 0;
  779. le = get_tx_le(sky2);
  780. le->addr = 0;
  781. le->opcode = OP_ADDR64 | HW_OWNER;
  782. }
  783. static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
  784. struct sky2_tx_le *le)
  785. {
  786. return sky2->tx_ring + (le - sky2->tx_le);
  787. }
  788. /* Update chip's next pointer */
  789. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  790. {
  791. /* Make sure write' to descriptors are complete before we tell hardware */
  792. wmb();
  793. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  794. /* Synchronize I/O on since next processor may write to tail */
  795. mmiowb();
  796. }
  797. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  798. {
  799. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  800. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  801. le->ctrl = 0;
  802. return le;
  803. }
  804. /* Build description to hardware for one receive segment */
  805. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  806. dma_addr_t map, unsigned len)
  807. {
  808. struct sky2_rx_le *le;
  809. if (sizeof(dma_addr_t) > sizeof(u32)) {
  810. le = sky2_next_rx(sky2);
  811. le->addr = cpu_to_le32(upper_32_bits(map));
  812. le->opcode = OP_ADDR64 | HW_OWNER;
  813. }
  814. le = sky2_next_rx(sky2);
  815. le->addr = cpu_to_le32((u32) map);
  816. le->length = cpu_to_le16(len);
  817. le->opcode = op | HW_OWNER;
  818. }
  819. /* Build description to hardware for one possibly fragmented skb */
  820. static void sky2_rx_submit(struct sky2_port *sky2,
  821. const struct rx_ring_info *re)
  822. {
  823. int i;
  824. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  825. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  826. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  827. }
  828. static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  829. unsigned size)
  830. {
  831. struct sk_buff *skb = re->skb;
  832. int i;
  833. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  834. pci_unmap_len_set(re, data_size, size);
  835. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  836. re->frag_addr[i] = pci_map_page(pdev,
  837. skb_shinfo(skb)->frags[i].page,
  838. skb_shinfo(skb)->frags[i].page_offset,
  839. skb_shinfo(skb)->frags[i].size,
  840. PCI_DMA_FROMDEVICE);
  841. }
  842. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  843. {
  844. struct sk_buff *skb = re->skb;
  845. int i;
  846. pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
  847. PCI_DMA_FROMDEVICE);
  848. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  849. pci_unmap_page(pdev, re->frag_addr[i],
  850. skb_shinfo(skb)->frags[i].size,
  851. PCI_DMA_FROMDEVICE);
  852. }
  853. /* Tell chip where to start receive checksum.
  854. * Actually has two checksums, but set both same to avoid possible byte
  855. * order problems.
  856. */
  857. static void rx_set_checksum(struct sky2_port *sky2)
  858. {
  859. struct sky2_rx_le *le = sky2_next_rx(sky2);
  860. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  861. le->ctrl = 0;
  862. le->opcode = OP_TCPSTART | HW_OWNER;
  863. sky2_write32(sky2->hw,
  864. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  865. sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  866. }
  867. /*
  868. * The RX Stop command will not work for Yukon-2 if the BMU does not
  869. * reach the end of packet and since we can't make sure that we have
  870. * incoming data, we must reset the BMU while it is not doing a DMA
  871. * transfer. Since it is possible that the RX path is still active,
  872. * the RX RAM buffer will be stopped first, so any possible incoming
  873. * data will not trigger a DMA. After the RAM buffer is stopped, the
  874. * BMU is polled until any DMA in progress is ended and only then it
  875. * will be reset.
  876. */
  877. static void sky2_rx_stop(struct sky2_port *sky2)
  878. {
  879. struct sky2_hw *hw = sky2->hw;
  880. unsigned rxq = rxqaddr[sky2->port];
  881. int i;
  882. /* disable the RAM Buffer receive queue */
  883. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  884. for (i = 0; i < 0xffff; i++)
  885. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  886. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  887. goto stopped;
  888. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  889. sky2->netdev->name);
  890. stopped:
  891. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  892. /* reset the Rx prefetch unit */
  893. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  894. mmiowb();
  895. }
  896. /* Clean out receive buffer area, assumes receiver hardware stopped */
  897. static void sky2_rx_clean(struct sky2_port *sky2)
  898. {
  899. unsigned i;
  900. memset(sky2->rx_le, 0, RX_LE_BYTES);
  901. for (i = 0; i < sky2->rx_pending; i++) {
  902. struct rx_ring_info *re = sky2->rx_ring + i;
  903. if (re->skb) {
  904. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  905. kfree_skb(re->skb);
  906. re->skb = NULL;
  907. }
  908. }
  909. }
  910. /* Basic MII support */
  911. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  912. {
  913. struct mii_ioctl_data *data = if_mii(ifr);
  914. struct sky2_port *sky2 = netdev_priv(dev);
  915. struct sky2_hw *hw = sky2->hw;
  916. int err = -EOPNOTSUPP;
  917. if (!netif_running(dev))
  918. return -ENODEV; /* Phy still in reset */
  919. switch (cmd) {
  920. case SIOCGMIIPHY:
  921. data->phy_id = PHY_ADDR_MARV;
  922. /* fallthru */
  923. case SIOCGMIIREG: {
  924. u16 val = 0;
  925. spin_lock_bh(&sky2->phy_lock);
  926. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  927. spin_unlock_bh(&sky2->phy_lock);
  928. data->val_out = val;
  929. break;
  930. }
  931. case SIOCSMIIREG:
  932. if (!capable(CAP_NET_ADMIN))
  933. return -EPERM;
  934. spin_lock_bh(&sky2->phy_lock);
  935. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  936. data->val_in);
  937. spin_unlock_bh(&sky2->phy_lock);
  938. break;
  939. }
  940. return err;
  941. }
  942. #ifdef SKY2_VLAN_TAG_USED
  943. static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
  944. {
  945. if (onoff) {
  946. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  947. RX_VLAN_STRIP_ON);
  948. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  949. TX_VLAN_TAG_ON);
  950. } else {
  951. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  952. RX_VLAN_STRIP_OFF);
  953. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  954. TX_VLAN_TAG_OFF);
  955. }
  956. }
  957. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  958. {
  959. struct sky2_port *sky2 = netdev_priv(dev);
  960. struct sky2_hw *hw = sky2->hw;
  961. u16 port = sky2->port;
  962. netif_tx_lock_bh(dev);
  963. napi_disable(&hw->napi);
  964. sky2->vlgrp = grp;
  965. sky2_set_vlan_mode(hw, port, grp != NULL);
  966. sky2_read32(hw, B0_Y2_SP_LISR);
  967. napi_enable(&hw->napi);
  968. netif_tx_unlock_bh(dev);
  969. }
  970. #endif
  971. /*
  972. * Allocate an skb for receiving. If the MTU is large enough
  973. * make the skb non-linear with a fragment list of pages.
  974. */
  975. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
  976. {
  977. struct sk_buff *skb;
  978. int i;
  979. if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
  980. unsigned char *start;
  981. /*
  982. * Workaround for a bug in FIFO that cause hang
  983. * if the FIFO if the receive buffer is not 64 byte aligned.
  984. * The buffer returned from netdev_alloc_skb is
  985. * aligned except if slab debugging is enabled.
  986. */
  987. skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + 8);
  988. if (!skb)
  989. goto nomem;
  990. start = PTR_ALIGN(skb->data, 8);
  991. skb_reserve(skb, start - skb->data);
  992. } else {
  993. skb = netdev_alloc_skb(sky2->netdev,
  994. sky2->rx_data_size + NET_IP_ALIGN);
  995. if (!skb)
  996. goto nomem;
  997. skb_reserve(skb, NET_IP_ALIGN);
  998. }
  999. for (i = 0; i < sky2->rx_nfrags; i++) {
  1000. struct page *page = alloc_page(GFP_ATOMIC);
  1001. if (!page)
  1002. goto free_partial;
  1003. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  1004. }
  1005. return skb;
  1006. free_partial:
  1007. kfree_skb(skb);
  1008. nomem:
  1009. return NULL;
  1010. }
  1011. static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
  1012. {
  1013. sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
  1014. }
  1015. /*
  1016. * Allocate and setup receiver buffer pool.
  1017. * Normal case this ends up creating one list element for skb
  1018. * in the receive ring. Worst case if using large MTU and each
  1019. * allocation falls on a different 64 bit region, that results
  1020. * in 6 list elements per ring entry.
  1021. * One element is used for checksum enable/disable, and one
  1022. * extra to avoid wrap.
  1023. */
  1024. static int sky2_rx_start(struct sky2_port *sky2)
  1025. {
  1026. struct sky2_hw *hw = sky2->hw;
  1027. struct rx_ring_info *re;
  1028. unsigned rxq = rxqaddr[sky2->port];
  1029. unsigned i, size, thresh;
  1030. sky2->rx_put = sky2->rx_next = 0;
  1031. sky2_qset(hw, rxq);
  1032. /* On PCI express lowering the watermark gives better performance */
  1033. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  1034. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  1035. /* These chips have no ram buffer?
  1036. * MAC Rx RAM Read is controlled by hardware */
  1037. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1038. (hw->chip_rev == CHIP_REV_YU_EC_U_A1
  1039. || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
  1040. sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
  1041. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  1042. if (!(hw->flags & SKY2_HW_NEW_LE))
  1043. rx_set_checksum(sky2);
  1044. /* Space needed for frame data + headers rounded up */
  1045. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  1046. /* Stopping point for hardware truncation */
  1047. thresh = (size - 8) / sizeof(u32);
  1048. sky2->rx_nfrags = size >> PAGE_SHIFT;
  1049. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  1050. /* Compute residue after pages */
  1051. size -= sky2->rx_nfrags << PAGE_SHIFT;
  1052. /* Optimize to handle small packets and headers */
  1053. if (size < copybreak)
  1054. size = copybreak;
  1055. if (size < ETH_HLEN)
  1056. size = ETH_HLEN;
  1057. sky2->rx_data_size = size;
  1058. /* Fill Rx ring */
  1059. for (i = 0; i < sky2->rx_pending; i++) {
  1060. re = sky2->rx_ring + i;
  1061. re->skb = sky2_rx_alloc(sky2);
  1062. if (!re->skb)
  1063. goto nomem;
  1064. sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
  1065. sky2_rx_submit(sky2, re);
  1066. }
  1067. /*
  1068. * The receiver hangs if it receives frames larger than the
  1069. * packet buffer. As a workaround, truncate oversize frames, but
  1070. * the register is limited to 9 bits, so if you do frames > 2052
  1071. * you better get the MTU right!
  1072. */
  1073. if (thresh > 0x1ff)
  1074. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  1075. else {
  1076. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  1077. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  1078. }
  1079. /* Tell chip about available buffers */
  1080. sky2_rx_update(sky2, rxq);
  1081. return 0;
  1082. nomem:
  1083. sky2_rx_clean(sky2);
  1084. return -ENOMEM;
  1085. }
  1086. /* Bring up network interface. */
  1087. static int sky2_up(struct net_device *dev)
  1088. {
  1089. struct sky2_port *sky2 = netdev_priv(dev);
  1090. struct sky2_hw *hw = sky2->hw;
  1091. unsigned port = sky2->port;
  1092. u32 imask, ramsize;
  1093. int cap, err = -ENOMEM;
  1094. struct net_device *otherdev = hw->dev[sky2->port^1];
  1095. /*
  1096. * On dual port PCI-X card, there is an problem where status
  1097. * can be received out of order due to split transactions
  1098. */
  1099. if (otherdev && netif_running(otherdev) &&
  1100. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  1101. u16 cmd;
  1102. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  1103. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  1104. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  1105. }
  1106. if (netif_msg_ifup(sky2))
  1107. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  1108. netif_carrier_off(dev);
  1109. /* must be power of 2 */
  1110. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1111. TX_RING_SIZE *
  1112. sizeof(struct sky2_tx_le),
  1113. &sky2->tx_le_map);
  1114. if (!sky2->tx_le)
  1115. goto err_out;
  1116. sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
  1117. GFP_KERNEL);
  1118. if (!sky2->tx_ring)
  1119. goto err_out;
  1120. tx_init(sky2);
  1121. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  1122. &sky2->rx_le_map);
  1123. if (!sky2->rx_le)
  1124. goto err_out;
  1125. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1126. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1127. GFP_KERNEL);
  1128. if (!sky2->rx_ring)
  1129. goto err_out;
  1130. sky2_phy_power(hw, port, 1);
  1131. sky2_mac_init(hw, port);
  1132. /* Register is number of 4K blocks on internal RAM buffer. */
  1133. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1134. if (ramsize > 0) {
  1135. u32 rxspace;
  1136. hw->flags |= SKY2_HW_RAM_BUFFER;
  1137. pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
  1138. if (ramsize < 16)
  1139. rxspace = ramsize / 2;
  1140. else
  1141. rxspace = 8 + (2*(ramsize - 16))/3;
  1142. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1143. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1144. /* Make sure SyncQ is disabled */
  1145. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1146. RB_RST_SET);
  1147. }
  1148. sky2_qset(hw, txqaddr[port]);
  1149. /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
  1150. if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
  1151. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
  1152. /* Set almost empty threshold */
  1153. if (hw->chip_id == CHIP_ID_YUKON_EC_U
  1154. && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1155. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
  1156. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1157. TX_RING_SIZE - 1);
  1158. #ifdef SKY2_VLAN_TAG_USED
  1159. sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
  1160. #endif
  1161. err = sky2_rx_start(sky2);
  1162. if (err)
  1163. goto err_out;
  1164. /* Enable interrupts from phy/mac for port */
  1165. imask = sky2_read32(hw, B0_IMSK);
  1166. imask |= portirq_msk[port];
  1167. sky2_write32(hw, B0_IMSK, imask);
  1168. sky2_set_multicast(dev);
  1169. return 0;
  1170. err_out:
  1171. if (sky2->rx_le) {
  1172. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1173. sky2->rx_le, sky2->rx_le_map);
  1174. sky2->rx_le = NULL;
  1175. }
  1176. if (sky2->tx_le) {
  1177. pci_free_consistent(hw->pdev,
  1178. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1179. sky2->tx_le, sky2->tx_le_map);
  1180. sky2->tx_le = NULL;
  1181. }
  1182. kfree(sky2->tx_ring);
  1183. kfree(sky2->rx_ring);
  1184. sky2->tx_ring = NULL;
  1185. sky2->rx_ring = NULL;
  1186. return err;
  1187. }
  1188. /* Modular subtraction in ring */
  1189. static inline int tx_dist(unsigned tail, unsigned head)
  1190. {
  1191. return (head - tail) & (TX_RING_SIZE - 1);
  1192. }
  1193. /* Number of list elements available for next tx */
  1194. static inline int tx_avail(const struct sky2_port *sky2)
  1195. {
  1196. return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
  1197. }
  1198. /* Estimate of number of transmit list elements required */
  1199. static unsigned tx_le_req(const struct sk_buff *skb)
  1200. {
  1201. unsigned count;
  1202. count = sizeof(dma_addr_t) / sizeof(u32);
  1203. count += skb_shinfo(skb)->nr_frags * count;
  1204. if (skb_is_gso(skb))
  1205. ++count;
  1206. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1207. ++count;
  1208. return count;
  1209. }
  1210. /*
  1211. * Put one packet in ring for transmit.
  1212. * A single packet can generate multiple list elements, and
  1213. * the number of ring elements will probably be less than the number
  1214. * of list elements used.
  1215. */
  1216. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  1217. {
  1218. struct sky2_port *sky2 = netdev_priv(dev);
  1219. struct sky2_hw *hw = sky2->hw;
  1220. struct sky2_tx_le *le = NULL;
  1221. struct tx_ring_info *re;
  1222. unsigned i, len;
  1223. dma_addr_t mapping;
  1224. u16 mss;
  1225. u8 ctrl;
  1226. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1227. return NETDEV_TX_BUSY;
  1228. if (unlikely(netif_msg_tx_queued(sky2)))
  1229. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  1230. dev->name, sky2->tx_prod, skb->len);
  1231. len = skb_headlen(skb);
  1232. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1233. /* Send high bits if needed */
  1234. if (sizeof(dma_addr_t) > sizeof(u32)) {
  1235. le = get_tx_le(sky2);
  1236. le->addr = cpu_to_le32(upper_32_bits(mapping));
  1237. le->opcode = OP_ADDR64 | HW_OWNER;
  1238. }
  1239. /* Check for TCP Segmentation Offload */
  1240. mss = skb_shinfo(skb)->gso_size;
  1241. if (mss != 0) {
  1242. if (!(hw->flags & SKY2_HW_NEW_LE))
  1243. mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
  1244. if (mss != sky2->tx_last_mss) {
  1245. le = get_tx_le(sky2);
  1246. le->addr = cpu_to_le32(mss);
  1247. if (hw->flags & SKY2_HW_NEW_LE)
  1248. le->opcode = OP_MSS | HW_OWNER;
  1249. else
  1250. le->opcode = OP_LRGLEN | HW_OWNER;
  1251. sky2->tx_last_mss = mss;
  1252. }
  1253. }
  1254. ctrl = 0;
  1255. #ifdef SKY2_VLAN_TAG_USED
  1256. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1257. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  1258. if (!le) {
  1259. le = get_tx_le(sky2);
  1260. le->addr = 0;
  1261. le->opcode = OP_VLAN|HW_OWNER;
  1262. } else
  1263. le->opcode |= OP_VLAN;
  1264. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1265. ctrl |= INS_VLAN;
  1266. }
  1267. #endif
  1268. /* Handle TCP checksum offload */
  1269. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1270. /* On Yukon EX (some versions) encoding change. */
  1271. if (hw->flags & SKY2_HW_AUTO_TX_SUM)
  1272. ctrl |= CALSUM; /* auto checksum */
  1273. else {
  1274. const unsigned offset = skb_transport_offset(skb);
  1275. u32 tcpsum;
  1276. tcpsum = offset << 16; /* sum start */
  1277. tcpsum |= offset + skb->csum_offset; /* sum write */
  1278. ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1279. if (ip_hdr(skb)->protocol == IPPROTO_UDP)
  1280. ctrl |= UDPTCP;
  1281. if (tcpsum != sky2->tx_tcpsum) {
  1282. sky2->tx_tcpsum = tcpsum;
  1283. le = get_tx_le(sky2);
  1284. le->addr = cpu_to_le32(tcpsum);
  1285. le->length = 0; /* initial checksum value */
  1286. le->ctrl = 1; /* one packet */
  1287. le->opcode = OP_TCPLISW | HW_OWNER;
  1288. }
  1289. }
  1290. }
  1291. le = get_tx_le(sky2);
  1292. le->addr = cpu_to_le32((u32) mapping);
  1293. le->length = cpu_to_le16(len);
  1294. le->ctrl = ctrl;
  1295. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1296. re = tx_le_re(sky2, le);
  1297. re->skb = skb;
  1298. pci_unmap_addr_set(re, mapaddr, mapping);
  1299. pci_unmap_len_set(re, maplen, len);
  1300. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1301. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1302. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1303. frag->size, PCI_DMA_TODEVICE);
  1304. if (sizeof(dma_addr_t) > sizeof(u32)) {
  1305. le = get_tx_le(sky2);
  1306. le->addr = cpu_to_le32(upper_32_bits(mapping));
  1307. le->ctrl = 0;
  1308. le->opcode = OP_ADDR64 | HW_OWNER;
  1309. }
  1310. le = get_tx_le(sky2);
  1311. le->addr = cpu_to_le32((u32) mapping);
  1312. le->length = cpu_to_le16(frag->size);
  1313. le->ctrl = ctrl;
  1314. le->opcode = OP_BUFFER | HW_OWNER;
  1315. re = tx_le_re(sky2, le);
  1316. re->skb = skb;
  1317. pci_unmap_addr_set(re, mapaddr, mapping);
  1318. pci_unmap_len_set(re, maplen, frag->size);
  1319. }
  1320. le->ctrl |= EOP;
  1321. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1322. netif_stop_queue(dev);
  1323. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1324. dev->trans_start = jiffies;
  1325. return NETDEV_TX_OK;
  1326. }
  1327. /*
  1328. * Free ring elements from starting at tx_cons until "done"
  1329. *
  1330. * NB: the hardware will tell us about partial completion of multi-part
  1331. * buffers so make sure not to free skb to early.
  1332. */
  1333. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1334. {
  1335. struct net_device *dev = sky2->netdev;
  1336. struct pci_dev *pdev = sky2->hw->pdev;
  1337. unsigned idx;
  1338. BUG_ON(done >= TX_RING_SIZE);
  1339. for (idx = sky2->tx_cons; idx != done;
  1340. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  1341. struct sky2_tx_le *le = sky2->tx_le + idx;
  1342. struct tx_ring_info *re = sky2->tx_ring + idx;
  1343. switch(le->opcode & ~HW_OWNER) {
  1344. case OP_LARGESEND:
  1345. case OP_PACKET:
  1346. pci_unmap_single(pdev,
  1347. pci_unmap_addr(re, mapaddr),
  1348. pci_unmap_len(re, maplen),
  1349. PCI_DMA_TODEVICE);
  1350. break;
  1351. case OP_BUFFER:
  1352. pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
  1353. pci_unmap_len(re, maplen),
  1354. PCI_DMA_TODEVICE);
  1355. break;
  1356. }
  1357. if (le->ctrl & EOP) {
  1358. if (unlikely(netif_msg_tx_done(sky2)))
  1359. printk(KERN_DEBUG "%s: tx done %u\n",
  1360. dev->name, idx);
  1361. dev->stats.tx_packets++;
  1362. dev->stats.tx_bytes += re->skb->len;
  1363. dev_kfree_skb_any(re->skb);
  1364. sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
  1365. }
  1366. }
  1367. sky2->tx_cons = idx;
  1368. smp_mb();
  1369. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  1370. netif_wake_queue(dev);
  1371. }
  1372. /* Cleanup all untransmitted buffers, assume transmitter not running */
  1373. static void sky2_tx_clean(struct net_device *dev)
  1374. {
  1375. struct sky2_port *sky2 = netdev_priv(dev);
  1376. netif_tx_lock_bh(dev);
  1377. sky2_tx_complete(sky2, sky2->tx_prod);
  1378. netif_tx_unlock_bh(dev);
  1379. }
  1380. /* Network shutdown */
  1381. static int sky2_down(struct net_device *dev)
  1382. {
  1383. struct sky2_port *sky2 = netdev_priv(dev);
  1384. struct sky2_hw *hw = sky2->hw;
  1385. unsigned port = sky2->port;
  1386. u16 ctrl;
  1387. u32 imask;
  1388. /* Never really got started! */
  1389. if (!sky2->tx_le)
  1390. return 0;
  1391. if (netif_msg_ifdown(sky2))
  1392. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1393. /* Stop more packets from being queued */
  1394. netif_stop_queue(dev);
  1395. /* Disable port IRQ */
  1396. imask = sky2_read32(hw, B0_IMSK);
  1397. imask &= ~portirq_msk[port];
  1398. sky2_write32(hw, B0_IMSK, imask);
  1399. synchronize_irq(hw->pdev->irq);
  1400. sky2_gmac_reset(hw, port);
  1401. /* Stop transmitter */
  1402. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1403. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1404. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1405. RB_RST_SET | RB_DIS_OP_MD);
  1406. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1407. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1408. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1409. /* Make sure no packets are pending */
  1410. napi_synchronize(&hw->napi);
  1411. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1412. /* Workaround shared GMAC reset */
  1413. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1414. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1415. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1416. /* Disable Force Sync bit and Enable Alloc bit */
  1417. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1418. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1419. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1420. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1421. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1422. /* Reset the PCI FIFO of the async Tx queue */
  1423. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1424. BMU_RST_SET | BMU_FIFO_RST);
  1425. /* Reset the Tx prefetch units */
  1426. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1427. PREF_UNIT_RST_SET);
  1428. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1429. sky2_rx_stop(sky2);
  1430. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1431. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1432. sky2_phy_power(hw, port, 0);
  1433. netif_carrier_off(dev);
  1434. /* turn off LED's */
  1435. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  1436. sky2_tx_clean(dev);
  1437. sky2_rx_clean(sky2);
  1438. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1439. sky2->rx_le, sky2->rx_le_map);
  1440. kfree(sky2->rx_ring);
  1441. pci_free_consistent(hw->pdev,
  1442. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1443. sky2->tx_le, sky2->tx_le_map);
  1444. kfree(sky2->tx_ring);
  1445. sky2->tx_le = NULL;
  1446. sky2->rx_le = NULL;
  1447. sky2->rx_ring = NULL;
  1448. sky2->tx_ring = NULL;
  1449. return 0;
  1450. }
  1451. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1452. {
  1453. if (hw->flags & SKY2_HW_FIBRE_PHY)
  1454. return SPEED_1000;
  1455. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  1456. if (aux & PHY_M_PS_SPEED_100)
  1457. return SPEED_100;
  1458. else
  1459. return SPEED_10;
  1460. }
  1461. switch (aux & PHY_M_PS_SPEED_MSK) {
  1462. case PHY_M_PS_SPEED_1000:
  1463. return SPEED_1000;
  1464. case PHY_M_PS_SPEED_100:
  1465. return SPEED_100;
  1466. default:
  1467. return SPEED_10;
  1468. }
  1469. }
  1470. static void sky2_link_up(struct sky2_port *sky2)
  1471. {
  1472. struct sky2_hw *hw = sky2->hw;
  1473. unsigned port = sky2->port;
  1474. u16 reg;
  1475. static const char *fc_name[] = {
  1476. [FC_NONE] = "none",
  1477. [FC_TX] = "tx",
  1478. [FC_RX] = "rx",
  1479. [FC_BOTH] = "both",
  1480. };
  1481. /* enable Rx/Tx */
  1482. reg = gma_read16(hw, port, GM_GP_CTRL);
  1483. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1484. gma_write16(hw, port, GM_GP_CTRL, reg);
  1485. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1486. netif_carrier_on(sky2->netdev);
  1487. mod_timer(&hw->watchdog_timer, jiffies + 1);
  1488. /* Turn on link LED */
  1489. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1490. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1491. if (netif_msg_link(sky2))
  1492. printk(KERN_INFO PFX
  1493. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1494. sky2->netdev->name, sky2->speed,
  1495. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1496. fc_name[sky2->flow_status]);
  1497. }
  1498. static void sky2_link_down(struct sky2_port *sky2)
  1499. {
  1500. struct sky2_hw *hw = sky2->hw;
  1501. unsigned port = sky2->port;
  1502. u16 reg;
  1503. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1504. reg = gma_read16(hw, port, GM_GP_CTRL);
  1505. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1506. gma_write16(hw, port, GM_GP_CTRL, reg);
  1507. netif_carrier_off(sky2->netdev);
  1508. /* Turn on link LED */
  1509. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1510. if (netif_msg_link(sky2))
  1511. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1512. sky2_phy_init(hw, port);
  1513. }
  1514. static enum flow_control sky2_flow(int rx, int tx)
  1515. {
  1516. if (rx)
  1517. return tx ? FC_BOTH : FC_RX;
  1518. else
  1519. return tx ? FC_TX : FC_NONE;
  1520. }
  1521. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1522. {
  1523. struct sky2_hw *hw = sky2->hw;
  1524. unsigned port = sky2->port;
  1525. u16 advert, lpa;
  1526. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1527. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1528. if (lpa & PHY_M_AN_RF) {
  1529. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1530. return -1;
  1531. }
  1532. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1533. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1534. sky2->netdev->name);
  1535. return -1;
  1536. }
  1537. sky2->speed = sky2_phy_speed(hw, aux);
  1538. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1539. /* Since the pause result bits seem to in different positions on
  1540. * different chips. look at registers.
  1541. */
  1542. if (hw->flags & SKY2_HW_FIBRE_PHY) {
  1543. /* Shift for bits in fiber PHY */
  1544. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1545. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1546. if (advert & ADVERTISE_1000XPAUSE)
  1547. advert |= ADVERTISE_PAUSE_CAP;
  1548. if (advert & ADVERTISE_1000XPSE_ASYM)
  1549. advert |= ADVERTISE_PAUSE_ASYM;
  1550. if (lpa & LPA_1000XPAUSE)
  1551. lpa |= LPA_PAUSE_CAP;
  1552. if (lpa & LPA_1000XPAUSE_ASYM)
  1553. lpa |= LPA_PAUSE_ASYM;
  1554. }
  1555. sky2->flow_status = FC_NONE;
  1556. if (advert & ADVERTISE_PAUSE_CAP) {
  1557. if (lpa & LPA_PAUSE_CAP)
  1558. sky2->flow_status = FC_BOTH;
  1559. else if (advert & ADVERTISE_PAUSE_ASYM)
  1560. sky2->flow_status = FC_RX;
  1561. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1562. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1563. sky2->flow_status = FC_TX;
  1564. }
  1565. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
  1566. && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1567. sky2->flow_status = FC_NONE;
  1568. if (sky2->flow_status & FC_TX)
  1569. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1570. else
  1571. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1572. return 0;
  1573. }
  1574. /* Interrupt from PHY */
  1575. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1576. {
  1577. struct net_device *dev = hw->dev[port];
  1578. struct sky2_port *sky2 = netdev_priv(dev);
  1579. u16 istatus, phystat;
  1580. if (!netif_running(dev))
  1581. return;
  1582. spin_lock(&sky2->phy_lock);
  1583. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1584. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1585. if (netif_msg_intr(sky2))
  1586. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1587. sky2->netdev->name, istatus, phystat);
  1588. if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
  1589. if (sky2_autoneg_done(sky2, phystat) == 0)
  1590. sky2_link_up(sky2);
  1591. goto out;
  1592. }
  1593. if (istatus & PHY_M_IS_LSP_CHANGE)
  1594. sky2->speed = sky2_phy_speed(hw, phystat);
  1595. if (istatus & PHY_M_IS_DUP_CHANGE)
  1596. sky2->duplex =
  1597. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1598. if (istatus & PHY_M_IS_LST_CHANGE) {
  1599. if (phystat & PHY_M_PS_LINK_UP)
  1600. sky2_link_up(sky2);
  1601. else
  1602. sky2_link_down(sky2);
  1603. }
  1604. out:
  1605. spin_unlock(&sky2->phy_lock);
  1606. }
  1607. /* Transmit timeout is only called if we are running, carrier is up
  1608. * and tx queue is full (stopped).
  1609. */
  1610. static void sky2_tx_timeout(struct net_device *dev)
  1611. {
  1612. struct sky2_port *sky2 = netdev_priv(dev);
  1613. struct sky2_hw *hw = sky2->hw;
  1614. if (netif_msg_timer(sky2))
  1615. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1616. printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
  1617. dev->name, sky2->tx_cons, sky2->tx_prod,
  1618. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1619. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1620. /* can't restart safely under softirq */
  1621. schedule_work(&hw->restart_work);
  1622. }
  1623. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1624. {
  1625. struct sky2_port *sky2 = netdev_priv(dev);
  1626. struct sky2_hw *hw = sky2->hw;
  1627. unsigned port = sky2->port;
  1628. int err;
  1629. u16 ctl, mode;
  1630. u32 imask;
  1631. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1632. return -EINVAL;
  1633. if (new_mtu > ETH_DATA_LEN &&
  1634. (hw->chip_id == CHIP_ID_YUKON_FE ||
  1635. hw->chip_id == CHIP_ID_YUKON_FE_P))
  1636. return -EINVAL;
  1637. if (!netif_running(dev)) {
  1638. dev->mtu = new_mtu;
  1639. return 0;
  1640. }
  1641. imask = sky2_read32(hw, B0_IMSK);
  1642. sky2_write32(hw, B0_IMSK, 0);
  1643. dev->trans_start = jiffies; /* prevent tx timeout */
  1644. netif_stop_queue(dev);
  1645. napi_disable(&hw->napi);
  1646. synchronize_irq(hw->pdev->irq);
  1647. if (!(hw->flags & SKY2_HW_RAM_BUFFER))
  1648. sky2_set_tx_stfwd(hw, port);
  1649. ctl = gma_read16(hw, port, GM_GP_CTRL);
  1650. gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1651. sky2_rx_stop(sky2);
  1652. sky2_rx_clean(sky2);
  1653. dev->mtu = new_mtu;
  1654. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1655. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1656. if (dev->mtu > ETH_DATA_LEN)
  1657. mode |= GM_SMOD_JUMBO_ENA;
  1658. gma_write16(hw, port, GM_SERIAL_MODE, mode);
  1659. sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
  1660. err = sky2_rx_start(sky2);
  1661. sky2_write32(hw, B0_IMSK, imask);
  1662. sky2_read32(hw, B0_Y2_SP_LISR);
  1663. napi_enable(&hw->napi);
  1664. if (err)
  1665. dev_close(dev);
  1666. else {
  1667. gma_write16(hw, port, GM_GP_CTRL, ctl);
  1668. netif_wake_queue(dev);
  1669. }
  1670. return err;
  1671. }
  1672. /* For small just reuse existing skb for next receive */
  1673. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1674. const struct rx_ring_info *re,
  1675. unsigned length)
  1676. {
  1677. struct sk_buff *skb;
  1678. skb = netdev_alloc_skb(sky2->netdev, length + 2);
  1679. if (likely(skb)) {
  1680. skb_reserve(skb, 2);
  1681. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1682. length, PCI_DMA_FROMDEVICE);
  1683. skb_copy_from_linear_data(re->skb, skb->data, length);
  1684. skb->ip_summed = re->skb->ip_summed;
  1685. skb->csum = re->skb->csum;
  1686. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1687. length, PCI_DMA_FROMDEVICE);
  1688. re->skb->ip_summed = CHECKSUM_NONE;
  1689. skb_put(skb, length);
  1690. }
  1691. return skb;
  1692. }
  1693. /* Adjust length of skb with fragments to match received data */
  1694. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1695. unsigned int length)
  1696. {
  1697. int i, num_frags;
  1698. unsigned int size;
  1699. /* put header into skb */
  1700. size = min(length, hdr_space);
  1701. skb->tail += size;
  1702. skb->len += size;
  1703. length -= size;
  1704. num_frags = skb_shinfo(skb)->nr_frags;
  1705. for (i = 0; i < num_frags; i++) {
  1706. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1707. if (length == 0) {
  1708. /* don't need this page */
  1709. __free_page(frag->page);
  1710. --skb_shinfo(skb)->nr_frags;
  1711. } else {
  1712. size = min(length, (unsigned) PAGE_SIZE);
  1713. frag->size = size;
  1714. skb->data_len += size;
  1715. skb->truesize += size;
  1716. skb->len += size;
  1717. length -= size;
  1718. }
  1719. }
  1720. }
  1721. /* Normal packet - take skb from ring element and put in a new one */
  1722. static struct sk_buff *receive_new(struct sky2_port *sky2,
  1723. struct rx_ring_info *re,
  1724. unsigned int length)
  1725. {
  1726. struct sk_buff *skb, *nskb;
  1727. unsigned hdr_space = sky2->rx_data_size;
  1728. /* Don't be tricky about reusing pages (yet) */
  1729. nskb = sky2_rx_alloc(sky2);
  1730. if (unlikely(!nskb))
  1731. return NULL;
  1732. skb = re->skb;
  1733. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1734. prefetch(skb->data);
  1735. re->skb = nskb;
  1736. sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
  1737. if (skb_shinfo(skb)->nr_frags)
  1738. skb_put_frags(skb, hdr_space, length);
  1739. else
  1740. skb_put(skb, length);
  1741. return skb;
  1742. }
  1743. /*
  1744. * Receive one packet.
  1745. * For larger packets, get new buffer.
  1746. */
  1747. static struct sk_buff *sky2_receive(struct net_device *dev,
  1748. u16 length, u32 status)
  1749. {
  1750. struct sky2_port *sky2 = netdev_priv(dev);
  1751. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  1752. struct sk_buff *skb = NULL;
  1753. u16 count = (status & GMR_FS_LEN) >> 16;
  1754. #ifdef SKY2_VLAN_TAG_USED
  1755. /* Account for vlan tag */
  1756. if (sky2->vlgrp && (status & GMR_FS_VLAN))
  1757. count -= VLAN_HLEN;
  1758. #endif
  1759. if (unlikely(netif_msg_rx_status(sky2)))
  1760. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1761. dev->name, sky2->rx_next, status, length);
  1762. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1763. prefetch(sky2->rx_ring + sky2->rx_next);
  1764. /* This chip has hardware problems that generates bogus status.
  1765. * So do only marginal checking and expect higher level protocols
  1766. * to handle crap frames.
  1767. */
  1768. if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  1769. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
  1770. length != count)
  1771. goto okay;
  1772. if (status & GMR_FS_ANY_ERR)
  1773. goto error;
  1774. if (!(status & GMR_FS_RX_OK))
  1775. goto resubmit;
  1776. /* if length reported by DMA does not match PHY, packet was truncated */
  1777. if (length != count)
  1778. goto len_error;
  1779. okay:
  1780. if (length < copybreak)
  1781. skb = receive_copy(sky2, re, length);
  1782. else
  1783. skb = receive_new(sky2, re, length);
  1784. resubmit:
  1785. sky2_rx_submit(sky2, re);
  1786. return skb;
  1787. len_error:
  1788. /* Truncation of overlength packets
  1789. causes PHY length to not match MAC length */
  1790. ++dev->stats.rx_length_errors;
  1791. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1792. pr_info(PFX "%s: rx length error: status %#x length %d\n",
  1793. dev->name, status, length);
  1794. goto resubmit;
  1795. error:
  1796. ++dev->stats.rx_errors;
  1797. if (status & GMR_FS_RX_FF_OV) {
  1798. dev->stats.rx_over_errors++;
  1799. goto resubmit;
  1800. }
  1801. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1802. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1803. dev->name, status, length);
  1804. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1805. dev->stats.rx_length_errors++;
  1806. if (status & GMR_FS_FRAGMENT)
  1807. dev->stats.rx_frame_errors++;
  1808. if (status & GMR_FS_CRC_ERR)
  1809. dev->stats.rx_crc_errors++;
  1810. goto resubmit;
  1811. }
  1812. /* Transmit complete */
  1813. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  1814. {
  1815. struct sky2_port *sky2 = netdev_priv(dev);
  1816. if (netif_running(dev)) {
  1817. netif_tx_lock(dev);
  1818. sky2_tx_complete(sky2, last);
  1819. netif_tx_unlock(dev);
  1820. }
  1821. }
  1822. /* Process status response ring */
  1823. static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
  1824. {
  1825. int work_done = 0;
  1826. unsigned rx[2] = { 0, 0 };
  1827. rmb();
  1828. do {
  1829. struct sky2_port *sky2;
  1830. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1831. unsigned port;
  1832. struct net_device *dev;
  1833. struct sk_buff *skb;
  1834. u32 status;
  1835. u16 length;
  1836. u8 opcode = le->opcode;
  1837. if (!(opcode & HW_OWNER))
  1838. break;
  1839. hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
  1840. port = le->css & CSS_LINK_BIT;
  1841. dev = hw->dev[port];
  1842. sky2 = netdev_priv(dev);
  1843. length = le16_to_cpu(le->length);
  1844. status = le32_to_cpu(le->status);
  1845. le->opcode = 0;
  1846. switch (opcode & ~HW_OWNER) {
  1847. case OP_RXSTAT:
  1848. ++rx[port];
  1849. skb = sky2_receive(dev, length, status);
  1850. if (unlikely(!skb)) {
  1851. dev->stats.rx_dropped++;
  1852. break;
  1853. }
  1854. /* This chip reports checksum status differently */
  1855. if (hw->flags & SKY2_HW_NEW_LE) {
  1856. if (sky2->rx_csum &&
  1857. (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
  1858. (le->css & CSS_TCPUDPCSOK))
  1859. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1860. else
  1861. skb->ip_summed = CHECKSUM_NONE;
  1862. }
  1863. skb->protocol = eth_type_trans(skb, dev);
  1864. dev->stats.rx_packets++;
  1865. dev->stats.rx_bytes += skb->len;
  1866. dev->last_rx = jiffies;
  1867. #ifdef SKY2_VLAN_TAG_USED
  1868. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1869. vlan_hwaccel_receive_skb(skb,
  1870. sky2->vlgrp,
  1871. be16_to_cpu(sky2->rx_tag));
  1872. } else
  1873. #endif
  1874. netif_receive_skb(skb);
  1875. /* Stop after net poll weight */
  1876. if (++work_done >= to_do)
  1877. goto exit_loop;
  1878. break;
  1879. #ifdef SKY2_VLAN_TAG_USED
  1880. case OP_RXVLAN:
  1881. sky2->rx_tag = length;
  1882. break;
  1883. case OP_RXCHKSVLAN:
  1884. sky2->rx_tag = length;
  1885. /* fall through */
  1886. #endif
  1887. case OP_RXCHKS:
  1888. if (!sky2->rx_csum)
  1889. break;
  1890. /* If this happens then driver assuming wrong format */
  1891. if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
  1892. if (net_ratelimit())
  1893. printk(KERN_NOTICE "%s: unexpected"
  1894. " checksum status\n",
  1895. dev->name);
  1896. break;
  1897. }
  1898. /* Both checksum counters are programmed to start at
  1899. * the same offset, so unless there is a problem they
  1900. * should match. This failure is an early indication that
  1901. * hardware receive checksumming won't work.
  1902. */
  1903. if (likely(status >> 16 == (status & 0xffff))) {
  1904. skb = sky2->rx_ring[sky2->rx_next].skb;
  1905. skb->ip_summed = CHECKSUM_COMPLETE;
  1906. skb->csum = status & 0xffff;
  1907. } else {
  1908. printk(KERN_NOTICE PFX "%s: hardware receive "
  1909. "checksum problem (status = %#x)\n",
  1910. dev->name, status);
  1911. sky2->rx_csum = 0;
  1912. sky2_write32(sky2->hw,
  1913. Q_ADDR(rxqaddr[port], Q_CSR),
  1914. BMU_DIS_RX_CHKSUM);
  1915. }
  1916. break;
  1917. case OP_TXINDEXLE:
  1918. /* TX index reports status for both ports */
  1919. BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
  1920. sky2_tx_done(hw->dev[0], status & 0xfff);
  1921. if (hw->dev[1])
  1922. sky2_tx_done(hw->dev[1],
  1923. ((status >> 24) & 0xff)
  1924. | (u16)(length & 0xf) << 8);
  1925. break;
  1926. default:
  1927. if (net_ratelimit())
  1928. printk(KERN_WARNING PFX
  1929. "unknown status opcode 0x%x\n", opcode);
  1930. }
  1931. } while (hw->st_idx != idx);
  1932. /* Fully processed status ring so clear irq */
  1933. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  1934. exit_loop:
  1935. if (rx[0])
  1936. sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
  1937. if (rx[1])
  1938. sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
  1939. return work_done;
  1940. }
  1941. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  1942. {
  1943. struct net_device *dev = hw->dev[port];
  1944. if (net_ratelimit())
  1945. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  1946. dev->name, status);
  1947. if (status & Y2_IS_PAR_RD1) {
  1948. if (net_ratelimit())
  1949. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  1950. dev->name);
  1951. /* Clear IRQ */
  1952. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  1953. }
  1954. if (status & Y2_IS_PAR_WR1) {
  1955. if (net_ratelimit())
  1956. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  1957. dev->name);
  1958. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  1959. }
  1960. if (status & Y2_IS_PAR_MAC1) {
  1961. if (net_ratelimit())
  1962. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  1963. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  1964. }
  1965. if (status & Y2_IS_PAR_RX1) {
  1966. if (net_ratelimit())
  1967. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  1968. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  1969. }
  1970. if (status & Y2_IS_TCP_TXA1) {
  1971. if (net_ratelimit())
  1972. printk(KERN_ERR PFX "%s: TCP segmentation error\n",
  1973. dev->name);
  1974. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  1975. }
  1976. }
  1977. static void sky2_hw_intr(struct sky2_hw *hw)
  1978. {
  1979. struct pci_dev *pdev = hw->pdev;
  1980. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  1981. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  1982. status &= hwmsk;
  1983. if (status & Y2_IS_TIST_OV)
  1984. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1985. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  1986. u16 pci_err;
  1987. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1988. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  1989. if (net_ratelimit())
  1990. dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
  1991. pci_err);
  1992. sky2_pci_write16(hw, PCI_STATUS,
  1993. pci_err | PCI_STATUS_ERROR_BITS);
  1994. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1995. }
  1996. if (status & Y2_IS_PCI_EXP) {
  1997. /* PCI-Express uncorrectable Error occurred */
  1998. u32 err;
  1999. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2000. err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2001. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2002. 0xfffffffful);
  2003. if (net_ratelimit())
  2004. dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
  2005. sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2006. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2007. }
  2008. if (status & Y2_HWE_L1_MASK)
  2009. sky2_hw_error(hw, 0, status);
  2010. status >>= 8;
  2011. if (status & Y2_HWE_L1_MASK)
  2012. sky2_hw_error(hw, 1, status);
  2013. }
  2014. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  2015. {
  2016. struct net_device *dev = hw->dev[port];
  2017. struct sky2_port *sky2 = netdev_priv(dev);
  2018. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  2019. if (netif_msg_intr(sky2))
  2020. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  2021. dev->name, status);
  2022. if (status & GM_IS_RX_CO_OV)
  2023. gma_read16(hw, port, GM_RX_IRQ_SRC);
  2024. if (status & GM_IS_TX_CO_OV)
  2025. gma_read16(hw, port, GM_TX_IRQ_SRC);
  2026. if (status & GM_IS_RX_FF_OR) {
  2027. ++dev->stats.rx_fifo_errors;
  2028. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  2029. }
  2030. if (status & GM_IS_TX_FF_UR) {
  2031. ++dev->stats.tx_fifo_errors;
  2032. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  2033. }
  2034. }
  2035. /* This should never happen it is a bug. */
  2036. static void sky2_le_error(struct sky2_hw *hw, unsigned port,
  2037. u16 q, unsigned ring_size)
  2038. {
  2039. struct net_device *dev = hw->dev[port];
  2040. struct sky2_port *sky2 = netdev_priv(dev);
  2041. unsigned idx;
  2042. const u64 *le = (q == Q_R1 || q == Q_R2)
  2043. ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
  2044. idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  2045. printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
  2046. dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
  2047. (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
  2048. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
  2049. }
  2050. static int sky2_rx_hung(struct net_device *dev)
  2051. {
  2052. struct sky2_port *sky2 = netdev_priv(dev);
  2053. struct sky2_hw *hw = sky2->hw;
  2054. unsigned port = sky2->port;
  2055. unsigned rxq = rxqaddr[port];
  2056. u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
  2057. u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
  2058. u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
  2059. u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
  2060. /* If idle and MAC or PCI is stuck */
  2061. if (sky2->check.last == dev->last_rx &&
  2062. ((mac_rp == sky2->check.mac_rp &&
  2063. mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
  2064. /* Check if the PCI RX hang */
  2065. (fifo_rp == sky2->check.fifo_rp &&
  2066. fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
  2067. printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
  2068. dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
  2069. sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
  2070. return 1;
  2071. } else {
  2072. sky2->check.last = dev->last_rx;
  2073. sky2->check.mac_rp = mac_rp;
  2074. sky2->check.mac_lev = mac_lev;
  2075. sky2->check.fifo_rp = fifo_rp;
  2076. sky2->check.fifo_lev = fifo_lev;
  2077. return 0;
  2078. }
  2079. }
  2080. static void sky2_watchdog(unsigned long arg)
  2081. {
  2082. struct sky2_hw *hw = (struct sky2_hw *) arg;
  2083. /* Check for lost IRQ once a second */
  2084. if (sky2_read32(hw, B0_ISRC)) {
  2085. napi_schedule(&hw->napi);
  2086. } else {
  2087. int i, active = 0;
  2088. for (i = 0; i < hw->ports; i++) {
  2089. struct net_device *dev = hw->dev[i];
  2090. if (!netif_running(dev))
  2091. continue;
  2092. ++active;
  2093. /* For chips with Rx FIFO, check if stuck */
  2094. if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
  2095. sky2_rx_hung(dev)) {
  2096. pr_info(PFX "%s: receiver hang detected\n",
  2097. dev->name);
  2098. schedule_work(&hw->restart_work);
  2099. return;
  2100. }
  2101. }
  2102. if (active == 0)
  2103. return;
  2104. }
  2105. mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
  2106. }
  2107. /* Hardware/software error handling */
  2108. static void sky2_err_intr(struct sky2_hw *hw, u32 status)
  2109. {
  2110. if (net_ratelimit())
  2111. dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
  2112. if (status & Y2_IS_HW_ERR)
  2113. sky2_hw_intr(hw);
  2114. if (status & Y2_IS_IRQ_MAC1)
  2115. sky2_mac_intr(hw, 0);
  2116. if (status & Y2_IS_IRQ_MAC2)
  2117. sky2_mac_intr(hw, 1);
  2118. if (status & Y2_IS_CHK_RX1)
  2119. sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
  2120. if (status & Y2_IS_CHK_RX2)
  2121. sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
  2122. if (status & Y2_IS_CHK_TXA1)
  2123. sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
  2124. if (status & Y2_IS_CHK_TXA2)
  2125. sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
  2126. }
  2127. static int sky2_poll(struct napi_struct *napi, int work_limit)
  2128. {
  2129. struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
  2130. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  2131. int work_done = 0;
  2132. u16 idx;
  2133. if (unlikely(status & Y2_IS_ERROR))
  2134. sky2_err_intr(hw, status);
  2135. if (status & Y2_IS_IRQ_PHY1)
  2136. sky2_phy_intr(hw, 0);
  2137. if (status & Y2_IS_IRQ_PHY2)
  2138. sky2_phy_intr(hw, 1);
  2139. while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
  2140. work_done += sky2_status_intr(hw, work_limit - work_done, idx);
  2141. if (work_done >= work_limit)
  2142. goto done;
  2143. }
  2144. /* Bug/Errata workaround?
  2145. * Need to kick the TX irq moderation timer.
  2146. */
  2147. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
  2148. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2149. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2150. }
  2151. napi_complete(napi);
  2152. sky2_read32(hw, B0_Y2_SP_LISR);
  2153. done:
  2154. return work_done;
  2155. }
  2156. static irqreturn_t sky2_intr(int irq, void *dev_id)
  2157. {
  2158. struct sky2_hw *hw = dev_id;
  2159. u32 status;
  2160. /* Reading this mask interrupts as side effect */
  2161. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2162. if (status == 0 || status == ~0)
  2163. return IRQ_NONE;
  2164. prefetch(&hw->st_le[hw->st_idx]);
  2165. napi_schedule(&hw->napi);
  2166. return IRQ_HANDLED;
  2167. }
  2168. #ifdef CONFIG_NET_POLL_CONTROLLER
  2169. static void sky2_netpoll(struct net_device *dev)
  2170. {
  2171. struct sky2_port *sky2 = netdev_priv(dev);
  2172. napi_schedule(&sky2->hw->napi);
  2173. }
  2174. #endif
  2175. /* Chip internal frequency for clock calculations */
  2176. static u32 sky2_mhz(const struct sky2_hw *hw)
  2177. {
  2178. switch (hw->chip_id) {
  2179. case CHIP_ID_YUKON_EC:
  2180. case CHIP_ID_YUKON_EC_U:
  2181. case CHIP_ID_YUKON_EX:
  2182. case CHIP_ID_YUKON_SUPR:
  2183. return 125;
  2184. case CHIP_ID_YUKON_FE:
  2185. return 100;
  2186. case CHIP_ID_YUKON_FE_P:
  2187. return 50;
  2188. case CHIP_ID_YUKON_XL:
  2189. return 156;
  2190. default:
  2191. BUG();
  2192. }
  2193. }
  2194. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2195. {
  2196. return sky2_mhz(hw) * us;
  2197. }
  2198. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2199. {
  2200. return clk / sky2_mhz(hw);
  2201. }
  2202. static int __devinit sky2_init(struct sky2_hw *hw)
  2203. {
  2204. u8 t8;
  2205. /* Enable all clocks and check for bad PCI access */
  2206. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  2207. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2208. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2209. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2210. switch(hw->chip_id) {
  2211. case CHIP_ID_YUKON_XL:
  2212. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
  2213. break;
  2214. case CHIP_ID_YUKON_EC_U:
  2215. hw->flags = SKY2_HW_GIGABIT
  2216. | SKY2_HW_NEWER_PHY
  2217. | SKY2_HW_ADV_POWER_CTL;
  2218. break;
  2219. case CHIP_ID_YUKON_EX:
  2220. hw->flags = SKY2_HW_GIGABIT
  2221. | SKY2_HW_NEWER_PHY
  2222. | SKY2_HW_NEW_LE
  2223. | SKY2_HW_ADV_POWER_CTL;
  2224. /* New transmit checksum */
  2225. if (hw->chip_rev != CHIP_REV_YU_EX_B0)
  2226. hw->flags |= SKY2_HW_AUTO_TX_SUM;
  2227. break;
  2228. case CHIP_ID_YUKON_EC:
  2229. /* This rev is really old, and requires untested workarounds */
  2230. if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2231. dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
  2232. return -EOPNOTSUPP;
  2233. }
  2234. hw->flags = SKY2_HW_GIGABIT;
  2235. break;
  2236. case CHIP_ID_YUKON_FE:
  2237. break;
  2238. case CHIP_ID_YUKON_FE_P:
  2239. hw->flags = SKY2_HW_NEWER_PHY
  2240. | SKY2_HW_NEW_LE
  2241. | SKY2_HW_AUTO_TX_SUM
  2242. | SKY2_HW_ADV_POWER_CTL;
  2243. break;
  2244. case CHIP_ID_YUKON_SUPR:
  2245. hw->flags = SKY2_HW_GIGABIT
  2246. | SKY2_HW_NEWER_PHY
  2247. | SKY2_HW_NEW_LE
  2248. | SKY2_HW_AUTO_TX_SUM
  2249. | SKY2_HW_ADV_POWER_CTL;
  2250. break;
  2251. default:
  2252. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2253. hw->chip_id);
  2254. return -EOPNOTSUPP;
  2255. }
  2256. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2257. if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
  2258. hw->flags |= SKY2_HW_FIBRE_PHY;
  2259. hw->ports = 1;
  2260. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2261. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2262. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2263. ++hw->ports;
  2264. }
  2265. return 0;
  2266. }
  2267. static void sky2_reset(struct sky2_hw *hw)
  2268. {
  2269. struct pci_dev *pdev = hw->pdev;
  2270. u16 status;
  2271. int i, cap;
  2272. u32 hwe_mask = Y2_HWE_ALL_MASK;
  2273. /* disable ASF */
  2274. if (hw->chip_id == CHIP_ID_YUKON_EX) {
  2275. status = sky2_read16(hw, HCU_CCSR);
  2276. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2277. HCU_CCSR_UC_STATE_MSK);
  2278. sky2_write16(hw, HCU_CCSR, status);
  2279. } else
  2280. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2281. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2282. /* do a SW reset */
  2283. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2284. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2285. /* allow writes to PCI config */
  2286. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2287. /* clear PCI errors, if any */
  2288. status = sky2_pci_read16(hw, PCI_STATUS);
  2289. status |= PCI_STATUS_ERROR_BITS;
  2290. sky2_pci_write16(hw, PCI_STATUS, status);
  2291. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2292. cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  2293. if (cap) {
  2294. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2295. 0xfffffffful);
  2296. /* If error bit is stuck on ignore it */
  2297. if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
  2298. dev_info(&pdev->dev, "ignoring stuck error report bit\n");
  2299. else
  2300. hwe_mask |= Y2_IS_PCI_EXP;
  2301. }
  2302. sky2_power_on(hw);
  2303. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2304. for (i = 0; i < hw->ports; i++) {
  2305. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2306. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2307. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  2308. hw->chip_id == CHIP_ID_YUKON_SUPR)
  2309. sky2_write16(hw, SK_REG(i, GMAC_CTRL),
  2310. GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
  2311. | GMC_BYP_RETR_ON);
  2312. }
  2313. /* Clear I2C IRQ noise */
  2314. sky2_write32(hw, B2_I2C_IRQ, 1);
  2315. /* turn off hardware timer (unused) */
  2316. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2317. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2318. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  2319. /* Turn off descriptor polling */
  2320. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2321. /* Turn off receive timestamp */
  2322. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2323. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2324. /* enable the Tx Arbiters */
  2325. for (i = 0; i < hw->ports; i++)
  2326. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2327. /* Initialize ram interface */
  2328. for (i = 0; i < hw->ports; i++) {
  2329. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2330. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2331. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2332. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2333. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2334. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2335. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2336. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2337. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2338. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2339. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2340. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2341. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2342. }
  2343. sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
  2344. for (i = 0; i < hw->ports; i++)
  2345. sky2_gmac_reset(hw, i);
  2346. memset(hw->st_le, 0, STATUS_LE_BYTES);
  2347. hw->st_idx = 0;
  2348. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2349. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2350. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2351. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2352. /* Set the list last index */
  2353. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  2354. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2355. sky2_write8(hw, STAT_FIFO_WM, 16);
  2356. /* set Status-FIFO ISR watermark */
  2357. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2358. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2359. else
  2360. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2361. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2362. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2363. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2364. /* enable status unit */
  2365. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2366. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2367. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2368. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2369. }
  2370. static void sky2_restart(struct work_struct *work)
  2371. {
  2372. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2373. struct net_device *dev;
  2374. int i, err;
  2375. rtnl_lock();
  2376. for (i = 0; i < hw->ports; i++) {
  2377. dev = hw->dev[i];
  2378. if (netif_running(dev))
  2379. sky2_down(dev);
  2380. }
  2381. napi_disable(&hw->napi);
  2382. sky2_write32(hw, B0_IMSK, 0);
  2383. sky2_reset(hw);
  2384. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2385. napi_enable(&hw->napi);
  2386. for (i = 0; i < hw->ports; i++) {
  2387. dev = hw->dev[i];
  2388. if (netif_running(dev)) {
  2389. err = sky2_up(dev);
  2390. if (err) {
  2391. printk(KERN_INFO PFX "%s: could not restart %d\n",
  2392. dev->name, err);
  2393. dev_close(dev);
  2394. }
  2395. }
  2396. }
  2397. rtnl_unlock();
  2398. }
  2399. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2400. {
  2401. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2402. }
  2403. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2404. {
  2405. const struct sky2_port *sky2 = netdev_priv(dev);
  2406. wol->supported = sky2_wol_supported(sky2->hw);
  2407. wol->wolopts = sky2->wol;
  2408. }
  2409. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2410. {
  2411. struct sky2_port *sky2 = netdev_priv(dev);
  2412. struct sky2_hw *hw = sky2->hw;
  2413. if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
  2414. return -EOPNOTSUPP;
  2415. sky2->wol = wol->wolopts;
  2416. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2417. hw->chip_id == CHIP_ID_YUKON_EX ||
  2418. hw->chip_id == CHIP_ID_YUKON_FE_P)
  2419. sky2_write32(hw, B0_CTST, sky2->wol
  2420. ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
  2421. if (!netif_running(dev))
  2422. sky2_wol_init(sky2);
  2423. return 0;
  2424. }
  2425. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2426. {
  2427. if (sky2_is_copper(hw)) {
  2428. u32 modes = SUPPORTED_10baseT_Half
  2429. | SUPPORTED_10baseT_Full
  2430. | SUPPORTED_100baseT_Half
  2431. | SUPPORTED_100baseT_Full
  2432. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2433. if (hw->flags & SKY2_HW_GIGABIT)
  2434. modes |= SUPPORTED_1000baseT_Half
  2435. | SUPPORTED_1000baseT_Full;
  2436. return modes;
  2437. } else
  2438. return SUPPORTED_1000baseT_Half
  2439. | SUPPORTED_1000baseT_Full
  2440. | SUPPORTED_Autoneg
  2441. | SUPPORTED_FIBRE;
  2442. }
  2443. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2444. {
  2445. struct sky2_port *sky2 = netdev_priv(dev);
  2446. struct sky2_hw *hw = sky2->hw;
  2447. ecmd->transceiver = XCVR_INTERNAL;
  2448. ecmd->supported = sky2_supported_modes(hw);
  2449. ecmd->phy_address = PHY_ADDR_MARV;
  2450. if (sky2_is_copper(hw)) {
  2451. ecmd->port = PORT_TP;
  2452. ecmd->speed = sky2->speed;
  2453. } else {
  2454. ecmd->speed = SPEED_1000;
  2455. ecmd->port = PORT_FIBRE;
  2456. }
  2457. ecmd->advertising = sky2->advertising;
  2458. ecmd->autoneg = sky2->autoneg;
  2459. ecmd->duplex = sky2->duplex;
  2460. return 0;
  2461. }
  2462. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2463. {
  2464. struct sky2_port *sky2 = netdev_priv(dev);
  2465. const struct sky2_hw *hw = sky2->hw;
  2466. u32 supported = sky2_supported_modes(hw);
  2467. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2468. ecmd->advertising = supported;
  2469. sky2->duplex = -1;
  2470. sky2->speed = -1;
  2471. } else {
  2472. u32 setting;
  2473. switch (ecmd->speed) {
  2474. case SPEED_1000:
  2475. if (ecmd->duplex == DUPLEX_FULL)
  2476. setting = SUPPORTED_1000baseT_Full;
  2477. else if (ecmd->duplex == DUPLEX_HALF)
  2478. setting = SUPPORTED_1000baseT_Half;
  2479. else
  2480. return -EINVAL;
  2481. break;
  2482. case SPEED_100:
  2483. if (ecmd->duplex == DUPLEX_FULL)
  2484. setting = SUPPORTED_100baseT_Full;
  2485. else if (ecmd->duplex == DUPLEX_HALF)
  2486. setting = SUPPORTED_100baseT_Half;
  2487. else
  2488. return -EINVAL;
  2489. break;
  2490. case SPEED_10:
  2491. if (ecmd->duplex == DUPLEX_FULL)
  2492. setting = SUPPORTED_10baseT_Full;
  2493. else if (ecmd->duplex == DUPLEX_HALF)
  2494. setting = SUPPORTED_10baseT_Half;
  2495. else
  2496. return -EINVAL;
  2497. break;
  2498. default:
  2499. return -EINVAL;
  2500. }
  2501. if ((setting & supported) == 0)
  2502. return -EINVAL;
  2503. sky2->speed = ecmd->speed;
  2504. sky2->duplex = ecmd->duplex;
  2505. }
  2506. sky2->autoneg = ecmd->autoneg;
  2507. sky2->advertising = ecmd->advertising;
  2508. if (netif_running(dev)) {
  2509. sky2_phy_reinit(sky2);
  2510. sky2_set_multicast(dev);
  2511. }
  2512. return 0;
  2513. }
  2514. static void sky2_get_drvinfo(struct net_device *dev,
  2515. struct ethtool_drvinfo *info)
  2516. {
  2517. struct sky2_port *sky2 = netdev_priv(dev);
  2518. strcpy(info->driver, DRV_NAME);
  2519. strcpy(info->version, DRV_VERSION);
  2520. strcpy(info->fw_version, "N/A");
  2521. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2522. }
  2523. static const struct sky2_stat {
  2524. char name[ETH_GSTRING_LEN];
  2525. u16 offset;
  2526. } sky2_stats[] = {
  2527. { "tx_bytes", GM_TXO_OK_HI },
  2528. { "rx_bytes", GM_RXO_OK_HI },
  2529. { "tx_broadcast", GM_TXF_BC_OK },
  2530. { "rx_broadcast", GM_RXF_BC_OK },
  2531. { "tx_multicast", GM_TXF_MC_OK },
  2532. { "rx_multicast", GM_RXF_MC_OK },
  2533. { "tx_unicast", GM_TXF_UC_OK },
  2534. { "rx_unicast", GM_RXF_UC_OK },
  2535. { "tx_mac_pause", GM_TXF_MPAUSE },
  2536. { "rx_mac_pause", GM_RXF_MPAUSE },
  2537. { "collisions", GM_TXF_COL },
  2538. { "late_collision",GM_TXF_LAT_COL },
  2539. { "aborted", GM_TXF_ABO_COL },
  2540. { "single_collisions", GM_TXF_SNG_COL },
  2541. { "multi_collisions", GM_TXF_MUL_COL },
  2542. { "rx_short", GM_RXF_SHT },
  2543. { "rx_runt", GM_RXE_FRAG },
  2544. { "rx_64_byte_packets", GM_RXF_64B },
  2545. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2546. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2547. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2548. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2549. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2550. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2551. { "rx_too_long", GM_RXF_LNG_ERR },
  2552. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2553. { "rx_jabber", GM_RXF_JAB_PKT },
  2554. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2555. { "tx_64_byte_packets", GM_TXF_64B },
  2556. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2557. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2558. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2559. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2560. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2561. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2562. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2563. };
  2564. static u32 sky2_get_rx_csum(struct net_device *dev)
  2565. {
  2566. struct sky2_port *sky2 = netdev_priv(dev);
  2567. return sky2->rx_csum;
  2568. }
  2569. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2570. {
  2571. struct sky2_port *sky2 = netdev_priv(dev);
  2572. sky2->rx_csum = data;
  2573. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2574. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2575. return 0;
  2576. }
  2577. static u32 sky2_get_msglevel(struct net_device *netdev)
  2578. {
  2579. struct sky2_port *sky2 = netdev_priv(netdev);
  2580. return sky2->msg_enable;
  2581. }
  2582. static int sky2_nway_reset(struct net_device *dev)
  2583. {
  2584. struct sky2_port *sky2 = netdev_priv(dev);
  2585. if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
  2586. return -EINVAL;
  2587. sky2_phy_reinit(sky2);
  2588. sky2_set_multicast(dev);
  2589. return 0;
  2590. }
  2591. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2592. {
  2593. struct sky2_hw *hw = sky2->hw;
  2594. unsigned port = sky2->port;
  2595. int i;
  2596. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2597. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2598. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2599. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2600. for (i = 2; i < count; i++)
  2601. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2602. }
  2603. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2604. {
  2605. struct sky2_port *sky2 = netdev_priv(netdev);
  2606. sky2->msg_enable = value;
  2607. }
  2608. static int sky2_get_sset_count(struct net_device *dev, int sset)
  2609. {
  2610. switch (sset) {
  2611. case ETH_SS_STATS:
  2612. return ARRAY_SIZE(sky2_stats);
  2613. default:
  2614. return -EOPNOTSUPP;
  2615. }
  2616. }
  2617. static void sky2_get_ethtool_stats(struct net_device *dev,
  2618. struct ethtool_stats *stats, u64 * data)
  2619. {
  2620. struct sky2_port *sky2 = netdev_priv(dev);
  2621. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2622. }
  2623. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2624. {
  2625. int i;
  2626. switch (stringset) {
  2627. case ETH_SS_STATS:
  2628. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2629. memcpy(data + i * ETH_GSTRING_LEN,
  2630. sky2_stats[i].name, ETH_GSTRING_LEN);
  2631. break;
  2632. }
  2633. }
  2634. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2635. {
  2636. struct sky2_port *sky2 = netdev_priv(dev);
  2637. struct sky2_hw *hw = sky2->hw;
  2638. unsigned port = sky2->port;
  2639. const struct sockaddr *addr = p;
  2640. if (!is_valid_ether_addr(addr->sa_data))
  2641. return -EADDRNOTAVAIL;
  2642. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2643. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2644. dev->dev_addr, ETH_ALEN);
  2645. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2646. dev->dev_addr, ETH_ALEN);
  2647. /* virtual address for data */
  2648. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2649. /* physical address: used for pause frames */
  2650. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2651. return 0;
  2652. }
  2653. static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
  2654. {
  2655. u32 bit;
  2656. bit = ether_crc(ETH_ALEN, addr) & 63;
  2657. filter[bit >> 3] |= 1 << (bit & 7);
  2658. }
  2659. static void sky2_set_multicast(struct net_device *dev)
  2660. {
  2661. struct sky2_port *sky2 = netdev_priv(dev);
  2662. struct sky2_hw *hw = sky2->hw;
  2663. unsigned port = sky2->port;
  2664. struct dev_mc_list *list = dev->mc_list;
  2665. u16 reg;
  2666. u8 filter[8];
  2667. int rx_pause;
  2668. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2669. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  2670. memset(filter, 0, sizeof(filter));
  2671. reg = gma_read16(hw, port, GM_RX_CTRL);
  2672. reg |= GM_RXCR_UCF_ENA;
  2673. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2674. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2675. else if (dev->flags & IFF_ALLMULTI)
  2676. memset(filter, 0xff, sizeof(filter));
  2677. else if (dev->mc_count == 0 && !rx_pause)
  2678. reg &= ~GM_RXCR_MCF_ENA;
  2679. else {
  2680. int i;
  2681. reg |= GM_RXCR_MCF_ENA;
  2682. if (rx_pause)
  2683. sky2_add_filter(filter, pause_mc_addr);
  2684. for (i = 0; list && i < dev->mc_count; i++, list = list->next)
  2685. sky2_add_filter(filter, list->dmi_addr);
  2686. }
  2687. gma_write16(hw, port, GM_MC_ADDR_H1,
  2688. (u16) filter[0] | ((u16) filter[1] << 8));
  2689. gma_write16(hw, port, GM_MC_ADDR_H2,
  2690. (u16) filter[2] | ((u16) filter[3] << 8));
  2691. gma_write16(hw, port, GM_MC_ADDR_H3,
  2692. (u16) filter[4] | ((u16) filter[5] << 8));
  2693. gma_write16(hw, port, GM_MC_ADDR_H4,
  2694. (u16) filter[6] | ((u16) filter[7] << 8));
  2695. gma_write16(hw, port, GM_RX_CTRL, reg);
  2696. }
  2697. /* Can have one global because blinking is controlled by
  2698. * ethtool and that is always under RTNL mutex
  2699. */
  2700. static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
  2701. {
  2702. struct sky2_hw *hw = sky2->hw;
  2703. unsigned port = sky2->port;
  2704. spin_lock_bh(&sky2->phy_lock);
  2705. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2706. hw->chip_id == CHIP_ID_YUKON_EX ||
  2707. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  2708. u16 pg;
  2709. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2710. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2711. switch (mode) {
  2712. case MO_LED_OFF:
  2713. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2714. PHY_M_LEDC_LOS_CTRL(8) |
  2715. PHY_M_LEDC_INIT_CTRL(8) |
  2716. PHY_M_LEDC_STA1_CTRL(8) |
  2717. PHY_M_LEDC_STA0_CTRL(8));
  2718. break;
  2719. case MO_LED_ON:
  2720. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2721. PHY_M_LEDC_LOS_CTRL(9) |
  2722. PHY_M_LEDC_INIT_CTRL(9) |
  2723. PHY_M_LEDC_STA1_CTRL(9) |
  2724. PHY_M_LEDC_STA0_CTRL(9));
  2725. break;
  2726. case MO_LED_BLINK:
  2727. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2728. PHY_M_LEDC_LOS_CTRL(0xa) |
  2729. PHY_M_LEDC_INIT_CTRL(0xa) |
  2730. PHY_M_LEDC_STA1_CTRL(0xa) |
  2731. PHY_M_LEDC_STA0_CTRL(0xa));
  2732. break;
  2733. case MO_LED_NORM:
  2734. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2735. PHY_M_LEDC_LOS_CTRL(1) |
  2736. PHY_M_LEDC_INIT_CTRL(8) |
  2737. PHY_M_LEDC_STA1_CTRL(7) |
  2738. PHY_M_LEDC_STA0_CTRL(7));
  2739. }
  2740. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2741. } else
  2742. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2743. PHY_M_LED_MO_DUP(mode) |
  2744. PHY_M_LED_MO_10(mode) |
  2745. PHY_M_LED_MO_100(mode) |
  2746. PHY_M_LED_MO_1000(mode) |
  2747. PHY_M_LED_MO_RX(mode) |
  2748. PHY_M_LED_MO_TX(mode));
  2749. spin_unlock_bh(&sky2->phy_lock);
  2750. }
  2751. /* blink LED's for finding board */
  2752. static int sky2_phys_id(struct net_device *dev, u32 data)
  2753. {
  2754. struct sky2_port *sky2 = netdev_priv(dev);
  2755. unsigned int i;
  2756. if (data == 0)
  2757. data = UINT_MAX;
  2758. for (i = 0; i < data; i++) {
  2759. sky2_led(sky2, MO_LED_ON);
  2760. if (msleep_interruptible(500))
  2761. break;
  2762. sky2_led(sky2, MO_LED_OFF);
  2763. if (msleep_interruptible(500))
  2764. break;
  2765. }
  2766. sky2_led(sky2, MO_LED_NORM);
  2767. return 0;
  2768. }
  2769. static void sky2_get_pauseparam(struct net_device *dev,
  2770. struct ethtool_pauseparam *ecmd)
  2771. {
  2772. struct sky2_port *sky2 = netdev_priv(dev);
  2773. switch (sky2->flow_mode) {
  2774. case FC_NONE:
  2775. ecmd->tx_pause = ecmd->rx_pause = 0;
  2776. break;
  2777. case FC_TX:
  2778. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  2779. break;
  2780. case FC_RX:
  2781. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  2782. break;
  2783. case FC_BOTH:
  2784. ecmd->tx_pause = ecmd->rx_pause = 1;
  2785. }
  2786. ecmd->autoneg = sky2->autoneg;
  2787. }
  2788. static int sky2_set_pauseparam(struct net_device *dev,
  2789. struct ethtool_pauseparam *ecmd)
  2790. {
  2791. struct sky2_port *sky2 = netdev_priv(dev);
  2792. sky2->autoneg = ecmd->autoneg;
  2793. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  2794. if (netif_running(dev))
  2795. sky2_phy_reinit(sky2);
  2796. return 0;
  2797. }
  2798. static int sky2_get_coalesce(struct net_device *dev,
  2799. struct ethtool_coalesce *ecmd)
  2800. {
  2801. struct sky2_port *sky2 = netdev_priv(dev);
  2802. struct sky2_hw *hw = sky2->hw;
  2803. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  2804. ecmd->tx_coalesce_usecs = 0;
  2805. else {
  2806. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  2807. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  2808. }
  2809. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  2810. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  2811. ecmd->rx_coalesce_usecs = 0;
  2812. else {
  2813. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  2814. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  2815. }
  2816. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  2817. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  2818. ecmd->rx_coalesce_usecs_irq = 0;
  2819. else {
  2820. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  2821. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  2822. }
  2823. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  2824. return 0;
  2825. }
  2826. /* Note: this affect both ports */
  2827. static int sky2_set_coalesce(struct net_device *dev,
  2828. struct ethtool_coalesce *ecmd)
  2829. {
  2830. struct sky2_port *sky2 = netdev_priv(dev);
  2831. struct sky2_hw *hw = sky2->hw;
  2832. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  2833. if (ecmd->tx_coalesce_usecs > tmax ||
  2834. ecmd->rx_coalesce_usecs > tmax ||
  2835. ecmd->rx_coalesce_usecs_irq > tmax)
  2836. return -EINVAL;
  2837. if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
  2838. return -EINVAL;
  2839. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  2840. return -EINVAL;
  2841. if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
  2842. return -EINVAL;
  2843. if (ecmd->tx_coalesce_usecs == 0)
  2844. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2845. else {
  2846. sky2_write32(hw, STAT_TX_TIMER_INI,
  2847. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  2848. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2849. }
  2850. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  2851. if (ecmd->rx_coalesce_usecs == 0)
  2852. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  2853. else {
  2854. sky2_write32(hw, STAT_LEV_TIMER_INI,
  2855. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  2856. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2857. }
  2858. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  2859. if (ecmd->rx_coalesce_usecs_irq == 0)
  2860. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  2861. else {
  2862. sky2_write32(hw, STAT_ISR_TIMER_INI,
  2863. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  2864. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2865. }
  2866. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  2867. return 0;
  2868. }
  2869. static void sky2_get_ringparam(struct net_device *dev,
  2870. struct ethtool_ringparam *ering)
  2871. {
  2872. struct sky2_port *sky2 = netdev_priv(dev);
  2873. ering->rx_max_pending = RX_MAX_PENDING;
  2874. ering->rx_mini_max_pending = 0;
  2875. ering->rx_jumbo_max_pending = 0;
  2876. ering->tx_max_pending = TX_RING_SIZE - 1;
  2877. ering->rx_pending = sky2->rx_pending;
  2878. ering->rx_mini_pending = 0;
  2879. ering->rx_jumbo_pending = 0;
  2880. ering->tx_pending = sky2->tx_pending;
  2881. }
  2882. static int sky2_set_ringparam(struct net_device *dev,
  2883. struct ethtool_ringparam *ering)
  2884. {
  2885. struct sky2_port *sky2 = netdev_priv(dev);
  2886. int err = 0;
  2887. if (ering->rx_pending > RX_MAX_PENDING ||
  2888. ering->rx_pending < 8 ||
  2889. ering->tx_pending < MAX_SKB_TX_LE ||
  2890. ering->tx_pending > TX_RING_SIZE - 1)
  2891. return -EINVAL;
  2892. if (netif_running(dev))
  2893. sky2_down(dev);
  2894. sky2->rx_pending = ering->rx_pending;
  2895. sky2->tx_pending = ering->tx_pending;
  2896. if (netif_running(dev)) {
  2897. err = sky2_up(dev);
  2898. if (err)
  2899. dev_close(dev);
  2900. }
  2901. return err;
  2902. }
  2903. static int sky2_get_regs_len(struct net_device *dev)
  2904. {
  2905. return 0x4000;
  2906. }
  2907. /*
  2908. * Returns copy of control register region
  2909. * Note: ethtool_get_regs always provides full size (16k) buffer
  2910. */
  2911. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  2912. void *p)
  2913. {
  2914. const struct sky2_port *sky2 = netdev_priv(dev);
  2915. const void __iomem *io = sky2->hw->regs;
  2916. unsigned int b;
  2917. regs->version = 1;
  2918. for (b = 0; b < 128; b++) {
  2919. /* This complicated switch statement is to make sure and
  2920. * only access regions that are unreserved.
  2921. * Some blocks are only valid on dual port cards.
  2922. * and block 3 has some special diagnostic registers that
  2923. * are poison.
  2924. */
  2925. switch (b) {
  2926. case 3:
  2927. /* skip diagnostic ram region */
  2928. memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
  2929. break;
  2930. /* dual port cards only */
  2931. case 5: /* Tx Arbiter 2 */
  2932. case 9: /* RX2 */
  2933. case 14 ... 15: /* TX2 */
  2934. case 17: case 19: /* Ram Buffer 2 */
  2935. case 22 ... 23: /* Tx Ram Buffer 2 */
  2936. case 25: /* Rx MAC Fifo 1 */
  2937. case 27: /* Tx MAC Fifo 2 */
  2938. case 31: /* GPHY 2 */
  2939. case 40 ... 47: /* Pattern Ram 2 */
  2940. case 52: case 54: /* TCP Segmentation 2 */
  2941. case 112 ... 116: /* GMAC 2 */
  2942. if (sky2->hw->ports == 1)
  2943. goto reserved;
  2944. /* fall through */
  2945. case 0: /* Control */
  2946. case 2: /* Mac address */
  2947. case 4: /* Tx Arbiter 1 */
  2948. case 7: /* PCI express reg */
  2949. case 8: /* RX1 */
  2950. case 12 ... 13: /* TX1 */
  2951. case 16: case 18:/* Rx Ram Buffer 1 */
  2952. case 20 ... 21: /* Tx Ram Buffer 1 */
  2953. case 24: /* Rx MAC Fifo 1 */
  2954. case 26: /* Tx MAC Fifo 1 */
  2955. case 28 ... 29: /* Descriptor and status unit */
  2956. case 30: /* GPHY 1*/
  2957. case 32 ... 39: /* Pattern Ram 1 */
  2958. case 48: case 50: /* TCP Segmentation 1 */
  2959. case 56 ... 60: /* PCI space */
  2960. case 80 ... 84: /* GMAC 1 */
  2961. memcpy_fromio(p, io, 128);
  2962. break;
  2963. default:
  2964. reserved:
  2965. memset(p, 0, 128);
  2966. }
  2967. p += 128;
  2968. io += 128;
  2969. }
  2970. }
  2971. /* In order to do Jumbo packets on these chips, need to turn off the
  2972. * transmit store/forward. Therefore checksum offload won't work.
  2973. */
  2974. static int no_tx_offload(struct net_device *dev)
  2975. {
  2976. const struct sky2_port *sky2 = netdev_priv(dev);
  2977. const struct sky2_hw *hw = sky2->hw;
  2978. return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
  2979. }
  2980. static int sky2_set_tx_csum(struct net_device *dev, u32 data)
  2981. {
  2982. if (data && no_tx_offload(dev))
  2983. return -EINVAL;
  2984. return ethtool_op_set_tx_csum(dev, data);
  2985. }
  2986. static int sky2_set_tso(struct net_device *dev, u32 data)
  2987. {
  2988. if (data && no_tx_offload(dev))
  2989. return -EINVAL;
  2990. return ethtool_op_set_tso(dev, data);
  2991. }
  2992. static int sky2_get_eeprom_len(struct net_device *dev)
  2993. {
  2994. struct sky2_port *sky2 = netdev_priv(dev);
  2995. struct sky2_hw *hw = sky2->hw;
  2996. u16 reg2;
  2997. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  2998. return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  2999. }
  3000. static u32 sky2_vpd_read(struct sky2_hw *hw, int cap, u16 offset)
  3001. {
  3002. u32 val;
  3003. sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
  3004. do {
  3005. offset = sky2_pci_read16(hw, cap + PCI_VPD_ADDR);
  3006. } while (!(offset & PCI_VPD_ADDR_F));
  3007. val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
  3008. return val;
  3009. }
  3010. static void sky2_vpd_write(struct sky2_hw *hw, int cap, u16 offset, u32 val)
  3011. {
  3012. sky2_pci_write16(hw, cap + PCI_VPD_DATA, val);
  3013. sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
  3014. do {
  3015. offset = sky2_pci_read16(hw, cap + PCI_VPD_ADDR);
  3016. } while (offset & PCI_VPD_ADDR_F);
  3017. }
  3018. static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3019. u8 *data)
  3020. {
  3021. struct sky2_port *sky2 = netdev_priv(dev);
  3022. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3023. int length = eeprom->len;
  3024. u16 offset = eeprom->offset;
  3025. if (!cap)
  3026. return -EINVAL;
  3027. eeprom->magic = SKY2_EEPROM_MAGIC;
  3028. while (length > 0) {
  3029. u32 val = sky2_vpd_read(sky2->hw, cap, offset);
  3030. int n = min_t(int, length, sizeof(val));
  3031. memcpy(data, &val, n);
  3032. length -= n;
  3033. data += n;
  3034. offset += n;
  3035. }
  3036. return 0;
  3037. }
  3038. static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3039. u8 *data)
  3040. {
  3041. struct sky2_port *sky2 = netdev_priv(dev);
  3042. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3043. int length = eeprom->len;
  3044. u16 offset = eeprom->offset;
  3045. if (!cap)
  3046. return -EINVAL;
  3047. if (eeprom->magic != SKY2_EEPROM_MAGIC)
  3048. return -EINVAL;
  3049. while (length > 0) {
  3050. u32 val;
  3051. int n = min_t(int, length, sizeof(val));
  3052. if (n < sizeof(val))
  3053. val = sky2_vpd_read(sky2->hw, cap, offset);
  3054. memcpy(&val, data, n);
  3055. sky2_vpd_write(sky2->hw, cap, offset, val);
  3056. length -= n;
  3057. data += n;
  3058. offset += n;
  3059. }
  3060. return 0;
  3061. }
  3062. static const struct ethtool_ops sky2_ethtool_ops = {
  3063. .get_settings = sky2_get_settings,
  3064. .set_settings = sky2_set_settings,
  3065. .get_drvinfo = sky2_get_drvinfo,
  3066. .get_wol = sky2_get_wol,
  3067. .set_wol = sky2_set_wol,
  3068. .get_msglevel = sky2_get_msglevel,
  3069. .set_msglevel = sky2_set_msglevel,
  3070. .nway_reset = sky2_nway_reset,
  3071. .get_regs_len = sky2_get_regs_len,
  3072. .get_regs = sky2_get_regs,
  3073. .get_link = ethtool_op_get_link,
  3074. .get_eeprom_len = sky2_get_eeprom_len,
  3075. .get_eeprom = sky2_get_eeprom,
  3076. .set_eeprom = sky2_set_eeprom,
  3077. .set_sg = ethtool_op_set_sg,
  3078. .set_tx_csum = sky2_set_tx_csum,
  3079. .set_tso = sky2_set_tso,
  3080. .get_rx_csum = sky2_get_rx_csum,
  3081. .set_rx_csum = sky2_set_rx_csum,
  3082. .get_strings = sky2_get_strings,
  3083. .get_coalesce = sky2_get_coalesce,
  3084. .set_coalesce = sky2_set_coalesce,
  3085. .get_ringparam = sky2_get_ringparam,
  3086. .set_ringparam = sky2_set_ringparam,
  3087. .get_pauseparam = sky2_get_pauseparam,
  3088. .set_pauseparam = sky2_set_pauseparam,
  3089. .phys_id = sky2_phys_id,
  3090. .get_sset_count = sky2_get_sset_count,
  3091. .get_ethtool_stats = sky2_get_ethtool_stats,
  3092. };
  3093. #ifdef CONFIG_SKY2_DEBUG
  3094. static struct dentry *sky2_debug;
  3095. static int sky2_debug_show(struct seq_file *seq, void *v)
  3096. {
  3097. struct net_device *dev = seq->private;
  3098. const struct sky2_port *sky2 = netdev_priv(dev);
  3099. struct sky2_hw *hw = sky2->hw;
  3100. unsigned port = sky2->port;
  3101. unsigned idx, last;
  3102. int sop;
  3103. if (!netif_running(dev))
  3104. return -ENETDOWN;
  3105. seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
  3106. sky2_read32(hw, B0_ISRC),
  3107. sky2_read32(hw, B0_IMSK),
  3108. sky2_read32(hw, B0_Y2_SP_ICR));
  3109. napi_disable(&hw->napi);
  3110. last = sky2_read16(hw, STAT_PUT_IDX);
  3111. if (hw->st_idx == last)
  3112. seq_puts(seq, "Status ring (empty)\n");
  3113. else {
  3114. seq_puts(seq, "Status ring\n");
  3115. for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
  3116. idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
  3117. const struct sky2_status_le *le = hw->st_le + idx;
  3118. seq_printf(seq, "[%d] %#x %d %#x\n",
  3119. idx, le->opcode, le->length, le->status);
  3120. }
  3121. seq_puts(seq, "\n");
  3122. }
  3123. seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
  3124. sky2->tx_cons, sky2->tx_prod,
  3125. sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  3126. sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
  3127. /* Dump contents of tx ring */
  3128. sop = 1;
  3129. for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
  3130. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  3131. const struct sky2_tx_le *le = sky2->tx_le + idx;
  3132. u32 a = le32_to_cpu(le->addr);
  3133. if (sop)
  3134. seq_printf(seq, "%u:", idx);
  3135. sop = 0;
  3136. switch(le->opcode & ~HW_OWNER) {
  3137. case OP_ADDR64:
  3138. seq_printf(seq, " %#x:", a);
  3139. break;
  3140. case OP_LRGLEN:
  3141. seq_printf(seq, " mtu=%d", a);
  3142. break;
  3143. case OP_VLAN:
  3144. seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
  3145. break;
  3146. case OP_TCPLISW:
  3147. seq_printf(seq, " csum=%#x", a);
  3148. break;
  3149. case OP_LARGESEND:
  3150. seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
  3151. break;
  3152. case OP_PACKET:
  3153. seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
  3154. break;
  3155. case OP_BUFFER:
  3156. seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
  3157. break;
  3158. default:
  3159. seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
  3160. a, le16_to_cpu(le->length));
  3161. }
  3162. if (le->ctrl & EOP) {
  3163. seq_putc(seq, '\n');
  3164. sop = 1;
  3165. }
  3166. }
  3167. seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
  3168. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
  3169. last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
  3170. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
  3171. sky2_read32(hw, B0_Y2_SP_LISR);
  3172. napi_enable(&hw->napi);
  3173. return 0;
  3174. }
  3175. static int sky2_debug_open(struct inode *inode, struct file *file)
  3176. {
  3177. return single_open(file, sky2_debug_show, inode->i_private);
  3178. }
  3179. static const struct file_operations sky2_debug_fops = {
  3180. .owner = THIS_MODULE,
  3181. .open = sky2_debug_open,
  3182. .read = seq_read,
  3183. .llseek = seq_lseek,
  3184. .release = single_release,
  3185. };
  3186. /*
  3187. * Use network device events to create/remove/rename
  3188. * debugfs file entries
  3189. */
  3190. static int sky2_device_event(struct notifier_block *unused,
  3191. unsigned long event, void *ptr)
  3192. {
  3193. struct net_device *dev = ptr;
  3194. struct sky2_port *sky2 = netdev_priv(dev);
  3195. if (dev->open != sky2_up || !sky2_debug)
  3196. return NOTIFY_DONE;
  3197. switch(event) {
  3198. case NETDEV_CHANGENAME:
  3199. if (sky2->debugfs) {
  3200. sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
  3201. sky2_debug, dev->name);
  3202. }
  3203. break;
  3204. case NETDEV_GOING_DOWN:
  3205. if (sky2->debugfs) {
  3206. printk(KERN_DEBUG PFX "%s: remove debugfs\n",
  3207. dev->name);
  3208. debugfs_remove(sky2->debugfs);
  3209. sky2->debugfs = NULL;
  3210. }
  3211. break;
  3212. case NETDEV_UP:
  3213. sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
  3214. sky2_debug, dev,
  3215. &sky2_debug_fops);
  3216. if (IS_ERR(sky2->debugfs))
  3217. sky2->debugfs = NULL;
  3218. }
  3219. return NOTIFY_DONE;
  3220. }
  3221. static struct notifier_block sky2_notifier = {
  3222. .notifier_call = sky2_device_event,
  3223. };
  3224. static __init void sky2_debug_init(void)
  3225. {
  3226. struct dentry *ent;
  3227. ent = debugfs_create_dir("sky2", NULL);
  3228. if (!ent || IS_ERR(ent))
  3229. return;
  3230. sky2_debug = ent;
  3231. register_netdevice_notifier(&sky2_notifier);
  3232. }
  3233. static __exit void sky2_debug_cleanup(void)
  3234. {
  3235. if (sky2_debug) {
  3236. unregister_netdevice_notifier(&sky2_notifier);
  3237. debugfs_remove(sky2_debug);
  3238. sky2_debug = NULL;
  3239. }
  3240. }
  3241. #else
  3242. #define sky2_debug_init()
  3243. #define sky2_debug_cleanup()
  3244. #endif
  3245. /* Initialize network device */
  3246. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  3247. unsigned port,
  3248. int highmem, int wol)
  3249. {
  3250. struct sky2_port *sky2;
  3251. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  3252. if (!dev) {
  3253. dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
  3254. return NULL;
  3255. }
  3256. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  3257. dev->irq = hw->pdev->irq;
  3258. dev->open = sky2_up;
  3259. dev->stop = sky2_down;
  3260. dev->do_ioctl = sky2_ioctl;
  3261. dev->hard_start_xmit = sky2_xmit_frame;
  3262. dev->set_multicast_list = sky2_set_multicast;
  3263. dev->set_mac_address = sky2_set_mac_address;
  3264. dev->change_mtu = sky2_change_mtu;
  3265. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  3266. dev->tx_timeout = sky2_tx_timeout;
  3267. dev->watchdog_timeo = TX_WATCHDOG;
  3268. #ifdef CONFIG_NET_POLL_CONTROLLER
  3269. if (port == 0)
  3270. dev->poll_controller = sky2_netpoll;
  3271. #endif
  3272. sky2 = netdev_priv(dev);
  3273. sky2->netdev = dev;
  3274. sky2->hw = hw;
  3275. sky2->msg_enable = netif_msg_init(debug, default_msg);
  3276. /* Auto speed and flow control */
  3277. sky2->autoneg = AUTONEG_ENABLE;
  3278. sky2->flow_mode = FC_BOTH;
  3279. sky2->duplex = -1;
  3280. sky2->speed = -1;
  3281. sky2->advertising = sky2_supported_modes(hw);
  3282. sky2->rx_csum = (hw->chip_id != CHIP_ID_YUKON_XL);
  3283. sky2->wol = wol;
  3284. spin_lock_init(&sky2->phy_lock);
  3285. sky2->tx_pending = TX_DEF_PENDING;
  3286. sky2->rx_pending = RX_DEF_PENDING;
  3287. hw->dev[port] = dev;
  3288. sky2->port = port;
  3289. dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
  3290. if (highmem)
  3291. dev->features |= NETIF_F_HIGHDMA;
  3292. #ifdef SKY2_VLAN_TAG_USED
  3293. /* The workaround for FE+ status conflicts with VLAN tag detection. */
  3294. if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  3295. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
  3296. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  3297. dev->vlan_rx_register = sky2_vlan_rx_register;
  3298. }
  3299. #endif
  3300. /* read the mac address */
  3301. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  3302. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  3303. return dev;
  3304. }
  3305. static void __devinit sky2_show_addr(struct net_device *dev)
  3306. {
  3307. const struct sky2_port *sky2 = netdev_priv(dev);
  3308. DECLARE_MAC_BUF(mac);
  3309. if (netif_msg_probe(sky2))
  3310. printk(KERN_INFO PFX "%s: addr %s\n",
  3311. dev->name, print_mac(mac, dev->dev_addr));
  3312. }
  3313. /* Handle software interrupt used during MSI test */
  3314. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  3315. {
  3316. struct sky2_hw *hw = dev_id;
  3317. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  3318. if (status == 0)
  3319. return IRQ_NONE;
  3320. if (status & Y2_IS_IRQ_SW) {
  3321. hw->flags |= SKY2_HW_USE_MSI;
  3322. wake_up(&hw->msi_wait);
  3323. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3324. }
  3325. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  3326. return IRQ_HANDLED;
  3327. }
  3328. /* Test interrupt path by forcing a a software IRQ */
  3329. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  3330. {
  3331. struct pci_dev *pdev = hw->pdev;
  3332. int err;
  3333. init_waitqueue_head (&hw->msi_wait);
  3334. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  3335. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  3336. if (err) {
  3337. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3338. return err;
  3339. }
  3340. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  3341. sky2_read8(hw, B0_CTST);
  3342. wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
  3343. if (!(hw->flags & SKY2_HW_USE_MSI)) {
  3344. /* MSI test failed, go back to INTx mode */
  3345. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  3346. "switching to INTx mode.\n");
  3347. err = -EOPNOTSUPP;
  3348. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3349. }
  3350. sky2_write32(hw, B0_IMSK, 0);
  3351. sky2_read32(hw, B0_IMSK);
  3352. free_irq(pdev->irq, hw);
  3353. return err;
  3354. }
  3355. static int __devinit pci_wake_enabled(struct pci_dev *dev)
  3356. {
  3357. int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  3358. u16 value;
  3359. if (!pm)
  3360. return 0;
  3361. if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
  3362. return 0;
  3363. return value & PCI_PM_CTRL_PME_ENABLE;
  3364. }
  3365. static int __devinit sky2_probe(struct pci_dev *pdev,
  3366. const struct pci_device_id *ent)
  3367. {
  3368. struct net_device *dev;
  3369. struct sky2_hw *hw;
  3370. int err, using_dac = 0, wol_default;
  3371. err = pci_enable_device(pdev);
  3372. if (err) {
  3373. dev_err(&pdev->dev, "cannot enable PCI device\n");
  3374. goto err_out;
  3375. }
  3376. err = pci_request_regions(pdev, DRV_NAME);
  3377. if (err) {
  3378. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  3379. goto err_out_disable;
  3380. }
  3381. pci_set_master(pdev);
  3382. if (sizeof(dma_addr_t) > sizeof(u32) &&
  3383. !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
  3384. using_dac = 1;
  3385. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  3386. if (err < 0) {
  3387. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  3388. "for consistent allocations\n");
  3389. goto err_out_free_regions;
  3390. }
  3391. } else {
  3392. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  3393. if (err) {
  3394. dev_err(&pdev->dev, "no usable DMA configuration\n");
  3395. goto err_out_free_regions;
  3396. }
  3397. }
  3398. wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
  3399. err = -ENOMEM;
  3400. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  3401. if (!hw) {
  3402. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  3403. goto err_out_free_regions;
  3404. }
  3405. hw->pdev = pdev;
  3406. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  3407. if (!hw->regs) {
  3408. dev_err(&pdev->dev, "cannot map device registers\n");
  3409. goto err_out_free_hw;
  3410. }
  3411. #ifdef __BIG_ENDIAN
  3412. /* The sk98lin vendor driver uses hardware byte swapping but
  3413. * this driver uses software swapping.
  3414. */
  3415. {
  3416. u32 reg;
  3417. reg = sky2_pci_read32(hw, PCI_DEV_REG2);
  3418. reg &= ~PCI_REV_DESC;
  3419. sky2_pci_write32(hw, PCI_DEV_REG2, reg);
  3420. }
  3421. #endif
  3422. /* ring for status responses */
  3423. hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
  3424. if (!hw->st_le)
  3425. goto err_out_iounmap;
  3426. err = sky2_init(hw);
  3427. if (err)
  3428. goto err_out_iounmap;
  3429. dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
  3430. DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
  3431. pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
  3432. hw->chip_id, hw->chip_rev);
  3433. sky2_reset(hw);
  3434. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  3435. if (!dev) {
  3436. err = -ENOMEM;
  3437. goto err_out_free_pci;
  3438. }
  3439. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  3440. err = sky2_test_msi(hw);
  3441. if (err == -EOPNOTSUPP)
  3442. pci_disable_msi(pdev);
  3443. else if (err)
  3444. goto err_out_free_netdev;
  3445. }
  3446. err = register_netdev(dev);
  3447. if (err) {
  3448. dev_err(&pdev->dev, "cannot register net device\n");
  3449. goto err_out_free_netdev;
  3450. }
  3451. netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
  3452. err = request_irq(pdev->irq, sky2_intr,
  3453. (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
  3454. dev->name, hw);
  3455. if (err) {
  3456. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3457. goto err_out_unregister;
  3458. }
  3459. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3460. napi_enable(&hw->napi);
  3461. sky2_show_addr(dev);
  3462. if (hw->ports > 1) {
  3463. struct net_device *dev1;
  3464. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  3465. if (!dev1)
  3466. dev_warn(&pdev->dev, "allocation for second device failed\n");
  3467. else if ((err = register_netdev(dev1))) {
  3468. dev_warn(&pdev->dev,
  3469. "register of second port failed (%d)\n", err);
  3470. hw->dev[1] = NULL;
  3471. free_netdev(dev1);
  3472. } else
  3473. sky2_show_addr(dev1);
  3474. }
  3475. setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
  3476. INIT_WORK(&hw->restart_work, sky2_restart);
  3477. pci_set_drvdata(pdev, hw);
  3478. return 0;
  3479. err_out_unregister:
  3480. if (hw->flags & SKY2_HW_USE_MSI)
  3481. pci_disable_msi(pdev);
  3482. unregister_netdev(dev);
  3483. err_out_free_netdev:
  3484. free_netdev(dev);
  3485. err_out_free_pci:
  3486. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3487. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3488. err_out_iounmap:
  3489. iounmap(hw->regs);
  3490. err_out_free_hw:
  3491. kfree(hw);
  3492. err_out_free_regions:
  3493. pci_release_regions(pdev);
  3494. err_out_disable:
  3495. pci_disable_device(pdev);
  3496. err_out:
  3497. pci_set_drvdata(pdev, NULL);
  3498. return err;
  3499. }
  3500. static void __devexit sky2_remove(struct pci_dev *pdev)
  3501. {
  3502. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3503. int i;
  3504. if (!hw)
  3505. return;
  3506. del_timer_sync(&hw->watchdog_timer);
  3507. cancel_work_sync(&hw->restart_work);
  3508. for (i = hw->ports-1; i >= 0; --i)
  3509. unregister_netdev(hw->dev[i]);
  3510. sky2_write32(hw, B0_IMSK, 0);
  3511. sky2_power_aux(hw);
  3512. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  3513. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3514. sky2_read8(hw, B0_CTST);
  3515. free_irq(pdev->irq, hw);
  3516. if (hw->flags & SKY2_HW_USE_MSI)
  3517. pci_disable_msi(pdev);
  3518. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3519. pci_release_regions(pdev);
  3520. pci_disable_device(pdev);
  3521. for (i = hw->ports-1; i >= 0; --i)
  3522. free_netdev(hw->dev[i]);
  3523. iounmap(hw->regs);
  3524. kfree(hw);
  3525. pci_set_drvdata(pdev, NULL);
  3526. }
  3527. #ifdef CONFIG_PM
  3528. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  3529. {
  3530. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3531. int i, wol = 0;
  3532. if (!hw)
  3533. return 0;
  3534. del_timer_sync(&hw->watchdog_timer);
  3535. cancel_work_sync(&hw->restart_work);
  3536. for (i = 0; i < hw->ports; i++) {
  3537. struct net_device *dev = hw->dev[i];
  3538. struct sky2_port *sky2 = netdev_priv(dev);
  3539. netif_device_detach(dev);
  3540. if (netif_running(dev))
  3541. sky2_down(dev);
  3542. if (sky2->wol)
  3543. sky2_wol_init(sky2);
  3544. wol |= sky2->wol;
  3545. }
  3546. sky2_write32(hw, B0_IMSK, 0);
  3547. napi_disable(&hw->napi);
  3548. sky2_power_aux(hw);
  3549. pci_save_state(pdev);
  3550. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  3551. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3552. return 0;
  3553. }
  3554. static int sky2_resume(struct pci_dev *pdev)
  3555. {
  3556. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3557. int i, err;
  3558. if (!hw)
  3559. return 0;
  3560. err = pci_set_power_state(pdev, PCI_D0);
  3561. if (err)
  3562. goto out;
  3563. err = pci_restore_state(pdev);
  3564. if (err)
  3565. goto out;
  3566. pci_enable_wake(pdev, PCI_D0, 0);
  3567. /* Re-enable all clocks */
  3568. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  3569. hw->chip_id == CHIP_ID_YUKON_EC_U ||
  3570. hw->chip_id == CHIP_ID_YUKON_FE_P)
  3571. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  3572. sky2_reset(hw);
  3573. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3574. napi_enable(&hw->napi);
  3575. for (i = 0; i < hw->ports; i++) {
  3576. struct net_device *dev = hw->dev[i];
  3577. netif_device_attach(dev);
  3578. if (netif_running(dev)) {
  3579. err = sky2_up(dev);
  3580. if (err) {
  3581. printk(KERN_ERR PFX "%s: could not up: %d\n",
  3582. dev->name, err);
  3583. rtnl_lock();
  3584. dev_close(dev);
  3585. rtnl_unlock();
  3586. goto out;
  3587. }
  3588. }
  3589. }
  3590. return 0;
  3591. out:
  3592. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  3593. pci_disable_device(pdev);
  3594. return err;
  3595. }
  3596. #endif
  3597. static void sky2_shutdown(struct pci_dev *pdev)
  3598. {
  3599. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3600. int i, wol = 0;
  3601. if (!hw)
  3602. return;
  3603. del_timer_sync(&hw->watchdog_timer);
  3604. for (i = 0; i < hw->ports; i++) {
  3605. struct net_device *dev = hw->dev[i];
  3606. struct sky2_port *sky2 = netdev_priv(dev);
  3607. if (sky2->wol) {
  3608. wol = 1;
  3609. sky2_wol_init(sky2);
  3610. }
  3611. }
  3612. if (wol)
  3613. sky2_power_aux(hw);
  3614. pci_enable_wake(pdev, PCI_D3hot, wol);
  3615. pci_enable_wake(pdev, PCI_D3cold, wol);
  3616. pci_disable_device(pdev);
  3617. pci_set_power_state(pdev, PCI_D3hot);
  3618. }
  3619. static struct pci_driver sky2_driver = {
  3620. .name = DRV_NAME,
  3621. .id_table = sky2_id_table,
  3622. .probe = sky2_probe,
  3623. .remove = __devexit_p(sky2_remove),
  3624. #ifdef CONFIG_PM
  3625. .suspend = sky2_suspend,
  3626. .resume = sky2_resume,
  3627. #endif
  3628. .shutdown = sky2_shutdown,
  3629. };
  3630. static int __init sky2_init_module(void)
  3631. {
  3632. sky2_debug_init();
  3633. return pci_register_driver(&sky2_driver);
  3634. }
  3635. static void __exit sky2_cleanup_module(void)
  3636. {
  3637. pci_unregister_driver(&sky2_driver);
  3638. sky2_debug_cleanup();
  3639. }
  3640. module_init(sky2_init_module);
  3641. module_exit(sky2_cleanup_module);
  3642. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  3643. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  3644. MODULE_LICENSE("GPL");
  3645. MODULE_VERSION(DRV_VERSION);