net_driver.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909
  1. /****************************************************************************
  2. * Driver for Solarflare Solarstorm network controllers and boards
  3. * Copyright 2005-2006 Fen Systems Ltd.
  4. * Copyright 2005-2008 Solarflare Communications Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation, incorporated herein by reference.
  9. */
  10. /* Common definitions for all Efx net driver code */
  11. #ifndef EFX_NET_DRIVER_H
  12. #define EFX_NET_DRIVER_H
  13. #include <linux/version.h>
  14. #include <linux/netdevice.h>
  15. #include <linux/etherdevice.h>
  16. #include <linux/ethtool.h>
  17. #include <linux/if_vlan.h>
  18. #include <linux/timer.h>
  19. #include <linux/mii.h>
  20. #include <linux/list.h>
  21. #include <linux/pci.h>
  22. #include <linux/device.h>
  23. #include <linux/highmem.h>
  24. #include <linux/workqueue.h>
  25. #include <linux/inet_lro.h>
  26. #include "enum.h"
  27. #include "bitfield.h"
  28. #include "i2c-direct.h"
  29. #define EFX_MAX_LRO_DESCRIPTORS 8
  30. #define EFX_MAX_LRO_AGGR MAX_SKB_FRAGS
  31. /**************************************************************************
  32. *
  33. * Build definitions
  34. *
  35. **************************************************************************/
  36. #ifndef EFX_DRIVER_NAME
  37. #define EFX_DRIVER_NAME "sfc"
  38. #endif
  39. #define EFX_DRIVER_VERSION "2.2"
  40. #ifdef EFX_ENABLE_DEBUG
  41. #define EFX_BUG_ON_PARANOID(x) BUG_ON(x)
  42. #define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
  43. #else
  44. #define EFX_BUG_ON_PARANOID(x) do {} while (0)
  45. #define EFX_WARN_ON_PARANOID(x) do {} while (0)
  46. #endif
  47. /* Un-rate-limited logging */
  48. #define EFX_ERR(efx, fmt, args...) \
  49. dev_err(&((efx)->pci_dev->dev), "ERR: %s " fmt, efx_dev_name(efx), ##args)
  50. #define EFX_INFO(efx, fmt, args...) \
  51. dev_info(&((efx)->pci_dev->dev), "INFO: %s " fmt, efx_dev_name(efx), ##args)
  52. #ifdef EFX_ENABLE_DEBUG
  53. #define EFX_LOG(efx, fmt, args...) \
  54. dev_info(&((efx)->pci_dev->dev), "DBG: %s " fmt, efx_dev_name(efx), ##args)
  55. #else
  56. #define EFX_LOG(efx, fmt, args...) \
  57. dev_dbg(&((efx)->pci_dev->dev), "DBG: %s " fmt, efx_dev_name(efx), ##args)
  58. #endif
  59. #define EFX_TRACE(efx, fmt, args...) do {} while (0)
  60. #define EFX_REGDUMP(efx, fmt, args...) do {} while (0)
  61. /* Rate-limited logging */
  62. #define EFX_ERR_RL(efx, fmt, args...) \
  63. do {if (net_ratelimit()) EFX_ERR(efx, fmt, ##args); } while (0)
  64. #define EFX_INFO_RL(efx, fmt, args...) \
  65. do {if (net_ratelimit()) EFX_INFO(efx, fmt, ##args); } while (0)
  66. #define EFX_LOG_RL(efx, fmt, args...) \
  67. do {if (net_ratelimit()) EFX_LOG(efx, fmt, ##args); } while (0)
  68. /**************************************************************************
  69. *
  70. * Efx data structures
  71. *
  72. **************************************************************************/
  73. #define EFX_MAX_CHANNELS 32
  74. #define EFX_MAX_TX_QUEUES 1
  75. #define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
  76. /**
  77. * struct efx_special_buffer - An Efx special buffer
  78. * @addr: CPU base address of the buffer
  79. * @dma_addr: DMA base address of the buffer
  80. * @len: Buffer length, in bytes
  81. * @index: Buffer index within controller;s buffer table
  82. * @entries: Number of buffer table entries
  83. *
  84. * Special buffers are used for the event queues and the TX and RX
  85. * descriptor queues for each channel. They are *not* used for the
  86. * actual transmit and receive buffers.
  87. *
  88. * Note that for Falcon, TX and RX descriptor queues live in host memory.
  89. * Allocation and freeing procedures must take this into account.
  90. */
  91. struct efx_special_buffer {
  92. void *addr;
  93. dma_addr_t dma_addr;
  94. unsigned int len;
  95. int index;
  96. int entries;
  97. };
  98. /**
  99. * struct efx_tx_buffer - An Efx TX buffer
  100. * @skb: The associated socket buffer.
  101. * Set only on the final fragment of a packet; %NULL for all other
  102. * fragments. When this fragment completes, then we can free this
  103. * skb.
  104. * @tsoh: The associated TSO header structure, or %NULL if this
  105. * buffer is not a TSO header.
  106. * @dma_addr: DMA address of the fragment.
  107. * @len: Length of this fragment.
  108. * This field is zero when the queue slot is empty.
  109. * @continuation: True if this fragment is not the end of a packet.
  110. * @unmap_single: True if pci_unmap_single should be used.
  111. * @unmap_addr: DMA address to unmap
  112. * @unmap_len: Length of this fragment to unmap
  113. */
  114. struct efx_tx_buffer {
  115. const struct sk_buff *skb;
  116. struct efx_tso_header *tsoh;
  117. dma_addr_t dma_addr;
  118. unsigned short len;
  119. unsigned char continuation;
  120. unsigned char unmap_single;
  121. dma_addr_t unmap_addr;
  122. unsigned short unmap_len;
  123. };
  124. /**
  125. * struct efx_tx_queue - An Efx TX queue
  126. *
  127. * This is a ring buffer of TX fragments.
  128. * Since the TX completion path always executes on the same
  129. * CPU and the xmit path can operate on different CPUs,
  130. * performance is increased by ensuring that the completion
  131. * path and the xmit path operate on different cache lines.
  132. * This is particularly important if the xmit path is always
  133. * executing on one CPU which is different from the completion
  134. * path. There is also a cache line for members which are
  135. * read but not written on the fast path.
  136. *
  137. * @efx: The associated Efx NIC
  138. * @queue: DMA queue number
  139. * @used: Queue is used by net driver
  140. * @channel: The associated channel
  141. * @buffer: The software buffer ring
  142. * @txd: The hardware descriptor ring
  143. * @read_count: Current read pointer.
  144. * This is the number of buffers that have been removed from both rings.
  145. * @stopped: Stopped flag.
  146. * Set if this TX queue is currently stopping its port.
  147. * @insert_count: Current insert pointer
  148. * This is the number of buffers that have been added to the
  149. * software ring.
  150. * @write_count: Current write pointer
  151. * This is the number of buffers that have been added to the
  152. * hardware ring.
  153. * @old_read_count: The value of read_count when last checked.
  154. * This is here for performance reasons. The xmit path will
  155. * only get the up-to-date value of read_count if this
  156. * variable indicates that the queue is full. This is to
  157. * avoid cache-line ping-pong between the xmit path and the
  158. * completion path.
  159. * @tso_headers_free: A list of TSO headers allocated for this TX queue
  160. * that are not in use, and so available for new TSO sends. The list
  161. * is protected by the TX queue lock.
  162. * @tso_bursts: Number of times TSO xmit invoked by kernel
  163. * @tso_long_headers: Number of packets with headers too long for standard
  164. * blocks
  165. * @tso_packets: Number of packets via the TSO xmit path
  166. */
  167. struct efx_tx_queue {
  168. /* Members which don't change on the fast path */
  169. struct efx_nic *efx ____cacheline_aligned_in_smp;
  170. int queue;
  171. int used;
  172. struct efx_channel *channel;
  173. struct efx_nic *nic;
  174. struct efx_tx_buffer *buffer;
  175. struct efx_special_buffer txd;
  176. /* Members used mainly on the completion path */
  177. unsigned int read_count ____cacheline_aligned_in_smp;
  178. int stopped;
  179. /* Members used only on the xmit path */
  180. unsigned int insert_count ____cacheline_aligned_in_smp;
  181. unsigned int write_count;
  182. unsigned int old_read_count;
  183. struct efx_tso_header *tso_headers_free;
  184. unsigned int tso_bursts;
  185. unsigned int tso_long_headers;
  186. unsigned int tso_packets;
  187. };
  188. /**
  189. * struct efx_rx_buffer - An Efx RX data buffer
  190. * @dma_addr: DMA base address of the buffer
  191. * @skb: The associated socket buffer, if any.
  192. * If both this and page are %NULL, the buffer slot is currently free.
  193. * @page: The associated page buffer, if any.
  194. * If both this and skb are %NULL, the buffer slot is currently free.
  195. * @data: Pointer to ethernet header
  196. * @len: Buffer length, in bytes.
  197. * @unmap_addr: DMA address to unmap
  198. */
  199. struct efx_rx_buffer {
  200. dma_addr_t dma_addr;
  201. struct sk_buff *skb;
  202. struct page *page;
  203. char *data;
  204. unsigned int len;
  205. dma_addr_t unmap_addr;
  206. };
  207. /**
  208. * struct efx_rx_queue - An Efx RX queue
  209. * @efx: The associated Efx NIC
  210. * @queue: DMA queue number
  211. * @used: Queue is used by net driver
  212. * @channel: The associated channel
  213. * @buffer: The software buffer ring
  214. * @rxd: The hardware descriptor ring
  215. * @added_count: Number of buffers added to the receive queue.
  216. * @notified_count: Number of buffers given to NIC (<= @added_count).
  217. * @removed_count: Number of buffers removed from the receive queue.
  218. * @add_lock: Receive queue descriptor add spin lock.
  219. * This lock must be held in order to add buffers to the RX
  220. * descriptor ring (rxd and buffer) and to update added_count (but
  221. * not removed_count).
  222. * @max_fill: RX descriptor maximum fill level (<= ring size)
  223. * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
  224. * (<= @max_fill)
  225. * @fast_fill_limit: The level to which a fast fill will fill
  226. * (@fast_fill_trigger <= @fast_fill_limit <= @max_fill)
  227. * @min_fill: RX descriptor minimum non-zero fill level.
  228. * This records the minimum fill level observed when a ring
  229. * refill was triggered.
  230. * @min_overfill: RX descriptor minimum overflow fill level.
  231. * This records the minimum fill level at which RX queue
  232. * overflow was observed. It should never be set.
  233. * @alloc_page_count: RX allocation strategy counter.
  234. * @alloc_skb_count: RX allocation strategy counter.
  235. * @work: Descriptor push work thread
  236. * @buf_page: Page for next RX buffer.
  237. * We can use a single page for multiple RX buffers. This tracks
  238. * the remaining space in the allocation.
  239. * @buf_dma_addr: Page's DMA address.
  240. * @buf_data: Page's host address.
  241. */
  242. struct efx_rx_queue {
  243. struct efx_nic *efx;
  244. int queue;
  245. int used;
  246. struct efx_channel *channel;
  247. struct efx_rx_buffer *buffer;
  248. struct efx_special_buffer rxd;
  249. int added_count;
  250. int notified_count;
  251. int removed_count;
  252. spinlock_t add_lock;
  253. unsigned int max_fill;
  254. unsigned int fast_fill_trigger;
  255. unsigned int fast_fill_limit;
  256. unsigned int min_fill;
  257. unsigned int min_overfill;
  258. unsigned int alloc_page_count;
  259. unsigned int alloc_skb_count;
  260. struct delayed_work work;
  261. unsigned int slow_fill_count;
  262. struct page *buf_page;
  263. dma_addr_t buf_dma_addr;
  264. char *buf_data;
  265. };
  266. /**
  267. * struct efx_buffer - An Efx general-purpose buffer
  268. * @addr: host base address of the buffer
  269. * @dma_addr: DMA base address of the buffer
  270. * @len: Buffer length, in bytes
  271. *
  272. * Falcon uses these buffers for its interrupt status registers and
  273. * MAC stats dumps.
  274. */
  275. struct efx_buffer {
  276. void *addr;
  277. dma_addr_t dma_addr;
  278. unsigned int len;
  279. };
  280. /* Flags for channel->used_flags */
  281. #define EFX_USED_BY_RX 1
  282. #define EFX_USED_BY_TX 2
  283. #define EFX_USED_BY_RX_TX (EFX_USED_BY_RX | EFX_USED_BY_TX)
  284. enum efx_rx_alloc_method {
  285. RX_ALLOC_METHOD_AUTO = 0,
  286. RX_ALLOC_METHOD_SKB = 1,
  287. RX_ALLOC_METHOD_PAGE = 2,
  288. };
  289. /**
  290. * struct efx_channel - An Efx channel
  291. *
  292. * A channel comprises an event queue, at least one TX queue, at least
  293. * one RX queue, and an associated tasklet for processing the event
  294. * queue.
  295. *
  296. * @efx: Associated Efx NIC
  297. * @evqnum: Event queue number
  298. * @channel: Channel instance number
  299. * @used_flags: Channel is used by net driver
  300. * @enabled: Channel enabled indicator
  301. * @irq: IRQ number (MSI and MSI-X only)
  302. * @has_interrupt: Channel has an interrupt
  303. * @irq_moderation: IRQ moderation value (in us)
  304. * @napi_dev: Net device used with NAPI
  305. * @napi_str: NAPI control structure
  306. * @reset_work: Scheduled reset work thread
  307. * @work_pending: Is work pending via NAPI?
  308. * @eventq: Event queue buffer
  309. * @eventq_read_ptr: Event queue read pointer
  310. * @last_eventq_read_ptr: Last event queue read pointer value.
  311. * @eventq_magic: Event queue magic value for driver-generated test events
  312. * @lro_mgr: LRO state
  313. * @rx_alloc_level: Watermark based heuristic counter for pushing descriptors
  314. * and diagnostic counters
  315. * @rx_alloc_push_pages: RX allocation method currently in use for pushing
  316. * descriptors
  317. * @rx_alloc_pop_pages: RX allocation method currently in use for popping
  318. * descriptors
  319. * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
  320. * @n_rx_ip_frag_err: Count of RX IP fragment errors
  321. * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
  322. * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
  323. * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
  324. * @n_rx_overlength: Count of RX_OVERLENGTH errors
  325. * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
  326. */
  327. struct efx_channel {
  328. struct efx_nic *efx;
  329. int evqnum;
  330. int channel;
  331. int used_flags;
  332. int enabled;
  333. int irq;
  334. unsigned int has_interrupt;
  335. unsigned int irq_moderation;
  336. struct net_device *napi_dev;
  337. struct napi_struct napi_str;
  338. struct work_struct reset_work;
  339. int work_pending;
  340. struct efx_special_buffer eventq;
  341. unsigned int eventq_read_ptr;
  342. unsigned int last_eventq_read_ptr;
  343. unsigned int eventq_magic;
  344. struct net_lro_mgr lro_mgr;
  345. int rx_alloc_level;
  346. int rx_alloc_push_pages;
  347. int rx_alloc_pop_pages;
  348. unsigned n_rx_tobe_disc;
  349. unsigned n_rx_ip_frag_err;
  350. unsigned n_rx_ip_hdr_chksum_err;
  351. unsigned n_rx_tcp_udp_chksum_err;
  352. unsigned n_rx_frm_trunc;
  353. unsigned n_rx_overlength;
  354. unsigned n_skbuff_leaks;
  355. /* Used to pipeline received packets in order to optimise memory
  356. * access with prefetches.
  357. */
  358. struct efx_rx_buffer *rx_pkt;
  359. int rx_pkt_csummed;
  360. };
  361. /**
  362. * struct efx_blinker - S/W LED blinking context
  363. * @led_num: LED ID (board-specific meaning)
  364. * @state: Current state - on or off
  365. * @resubmit: Timer resubmission flag
  366. * @timer: Control timer for blinking
  367. */
  368. struct efx_blinker {
  369. int led_num;
  370. int state;
  371. int resubmit;
  372. struct timer_list timer;
  373. };
  374. /**
  375. * struct efx_board - board information
  376. * @type: Board model type
  377. * @major: Major rev. ('A', 'B' ...)
  378. * @minor: Minor rev. (0, 1, ...)
  379. * @init: Initialisation function
  380. * @init_leds: Sets up board LEDs
  381. * @set_fault_led: Turns the fault LED on or off
  382. * @blink: Starts/stops blinking
  383. * @blinker: used to blink LEDs in software
  384. */
  385. struct efx_board {
  386. int type;
  387. int major;
  388. int minor;
  389. int (*init) (struct efx_nic *nic);
  390. /* As the LEDs are typically attached to the PHY, LEDs
  391. * have a separate init callback that happens later than
  392. * board init. */
  393. int (*init_leds)(struct efx_nic *efx);
  394. void (*set_fault_led) (struct efx_nic *efx, int state);
  395. void (*blink) (struct efx_nic *efx, int start);
  396. struct efx_blinker blinker;
  397. };
  398. #define STRING_TABLE_LOOKUP(val, member) \
  399. member ## _names[val]
  400. enum efx_int_mode {
  401. /* Be careful if altering to correct macro below */
  402. EFX_INT_MODE_MSIX = 0,
  403. EFX_INT_MODE_MSI = 1,
  404. EFX_INT_MODE_LEGACY = 2,
  405. EFX_INT_MODE_MAX /* Insert any new items before this */
  406. };
  407. #define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
  408. enum phy_type {
  409. PHY_TYPE_NONE = 0,
  410. PHY_TYPE_CX4_RTMR = 1,
  411. PHY_TYPE_1G_ALASKA = 2,
  412. PHY_TYPE_10XPRESS = 3,
  413. PHY_TYPE_XFP = 4,
  414. PHY_TYPE_PM8358 = 6,
  415. PHY_TYPE_MAX /* Insert any new items before this */
  416. };
  417. #define PHY_ADDR_INVALID 0xff
  418. enum nic_state {
  419. STATE_INIT = 0,
  420. STATE_RUNNING = 1,
  421. STATE_FINI = 2,
  422. STATE_RESETTING = 3, /* rtnl_lock always held */
  423. STATE_DISABLED = 4,
  424. STATE_MAX,
  425. };
  426. /*
  427. * Alignment of page-allocated RX buffers
  428. *
  429. * Controls the number of bytes inserted at the start of an RX buffer.
  430. * This is the equivalent of NET_IP_ALIGN [which controls the alignment
  431. * of the skb->head for hardware DMA].
  432. */
  433. #if defined(__i386__) || defined(__x86_64__)
  434. #define EFX_PAGE_IP_ALIGN 0
  435. #else
  436. #define EFX_PAGE_IP_ALIGN NET_IP_ALIGN
  437. #endif
  438. /*
  439. * Alignment of the skb->head which wraps a page-allocated RX buffer
  440. *
  441. * The skb allocated to wrap an rx_buffer can have this alignment. Since
  442. * the data is memcpy'd from the rx_buf, it does not need to be equal to
  443. * EFX_PAGE_IP_ALIGN.
  444. */
  445. #define EFX_PAGE_SKB_ALIGN 2
  446. /* Forward declaration */
  447. struct efx_nic;
  448. /* Pseudo bit-mask flow control field */
  449. enum efx_fc_type {
  450. EFX_FC_RX = 1,
  451. EFX_FC_TX = 2,
  452. EFX_FC_AUTO = 4,
  453. };
  454. /**
  455. * struct efx_phy_operations - Efx PHY operations table
  456. * @init: Initialise PHY
  457. * @fini: Shut down PHY
  458. * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
  459. * @clear_interrupt: Clear down interrupt
  460. * @blink: Blink LEDs
  461. * @check_hw: Check hardware
  462. * @reset_xaui: Reset XAUI side of PHY for (software sequenced reset)
  463. * @mmds: MMD presence mask
  464. * @loopbacks: Supported loopback modes mask
  465. */
  466. struct efx_phy_operations {
  467. int (*init) (struct efx_nic *efx);
  468. void (*fini) (struct efx_nic *efx);
  469. void (*reconfigure) (struct efx_nic *efx);
  470. void (*clear_interrupt) (struct efx_nic *efx);
  471. int (*check_hw) (struct efx_nic *efx);
  472. void (*reset_xaui) (struct efx_nic *efx);
  473. int mmds;
  474. unsigned loopbacks;
  475. };
  476. /*
  477. * Efx extended statistics
  478. *
  479. * Not all statistics are provided by all supported MACs. The purpose
  480. * is this structure is to contain the raw statistics provided by each
  481. * MAC.
  482. */
  483. struct efx_mac_stats {
  484. u64 tx_bytes;
  485. u64 tx_good_bytes;
  486. u64 tx_bad_bytes;
  487. unsigned long tx_packets;
  488. unsigned long tx_bad;
  489. unsigned long tx_pause;
  490. unsigned long tx_control;
  491. unsigned long tx_unicast;
  492. unsigned long tx_multicast;
  493. unsigned long tx_broadcast;
  494. unsigned long tx_lt64;
  495. unsigned long tx_64;
  496. unsigned long tx_65_to_127;
  497. unsigned long tx_128_to_255;
  498. unsigned long tx_256_to_511;
  499. unsigned long tx_512_to_1023;
  500. unsigned long tx_1024_to_15xx;
  501. unsigned long tx_15xx_to_jumbo;
  502. unsigned long tx_gtjumbo;
  503. unsigned long tx_collision;
  504. unsigned long tx_single_collision;
  505. unsigned long tx_multiple_collision;
  506. unsigned long tx_excessive_collision;
  507. unsigned long tx_deferred;
  508. unsigned long tx_late_collision;
  509. unsigned long tx_excessive_deferred;
  510. unsigned long tx_non_tcpudp;
  511. unsigned long tx_mac_src_error;
  512. unsigned long tx_ip_src_error;
  513. u64 rx_bytes;
  514. u64 rx_good_bytes;
  515. u64 rx_bad_bytes;
  516. unsigned long rx_packets;
  517. unsigned long rx_good;
  518. unsigned long rx_bad;
  519. unsigned long rx_pause;
  520. unsigned long rx_control;
  521. unsigned long rx_unicast;
  522. unsigned long rx_multicast;
  523. unsigned long rx_broadcast;
  524. unsigned long rx_lt64;
  525. unsigned long rx_64;
  526. unsigned long rx_65_to_127;
  527. unsigned long rx_128_to_255;
  528. unsigned long rx_256_to_511;
  529. unsigned long rx_512_to_1023;
  530. unsigned long rx_1024_to_15xx;
  531. unsigned long rx_15xx_to_jumbo;
  532. unsigned long rx_gtjumbo;
  533. unsigned long rx_bad_lt64;
  534. unsigned long rx_bad_64_to_15xx;
  535. unsigned long rx_bad_15xx_to_jumbo;
  536. unsigned long rx_bad_gtjumbo;
  537. unsigned long rx_overflow;
  538. unsigned long rx_missed;
  539. unsigned long rx_false_carrier;
  540. unsigned long rx_symbol_error;
  541. unsigned long rx_align_error;
  542. unsigned long rx_length_error;
  543. unsigned long rx_internal_error;
  544. unsigned long rx_good_lt64;
  545. };
  546. /* Number of bits used in a multicast filter hash address */
  547. #define EFX_MCAST_HASH_BITS 8
  548. /* Number of (single-bit) entries in a multicast filter hash */
  549. #define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
  550. /* An Efx multicast filter hash */
  551. union efx_multicast_hash {
  552. u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
  553. efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
  554. };
  555. /**
  556. * struct efx_nic - an Efx NIC
  557. * @name: Device name (net device name or bus id before net device registered)
  558. * @pci_dev: The PCI device
  559. * @type: Controller type attributes
  560. * @legacy_irq: IRQ number
  561. * @workqueue: Workqueue for resets, port reconfigures and the HW monitor
  562. * @reset_work: Scheduled reset workitem
  563. * @monitor_work: Hardware monitor workitem
  564. * @membase_phys: Memory BAR value as physical address
  565. * @membase: Memory BAR value
  566. * @biu_lock: BIU (bus interface unit) lock
  567. * @interrupt_mode: Interrupt mode
  568. * @i2c: I2C interface
  569. * @board_info: Board-level information
  570. * @state: Device state flag. Serialised by the rtnl_lock.
  571. * @reset_pending: Pending reset method (normally RESET_TYPE_NONE)
  572. * @tx_queue: TX DMA queues
  573. * @rx_queue: RX DMA queues
  574. * @channel: Channels
  575. * @rss_queues: Number of RSS queues
  576. * @rx_buffer_len: RX buffer length
  577. * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
  578. * @irq_status: Interrupt status buffer
  579. * @last_irq_cpu: Last CPU to handle interrupt.
  580. * This register is written with the SMP processor ID whenever an
  581. * interrupt is handled. It is used by falcon_test_interrupt()
  582. * to verify that an interrupt has occurred.
  583. * @n_rx_nodesc_drop_cnt: RX no descriptor drop count
  584. * @nic_data: Hardware dependant state
  585. * @mac_lock: MAC access lock. Protects @port_enabled, efx_monitor() and
  586. * efx_reconfigure_port()
  587. * @port_enabled: Port enabled indicator.
  588. * Serialises efx_stop_all(), efx_start_all() and efx_monitor() and
  589. * efx_reconfigure_work with kernel interfaces. Safe to read under any
  590. * one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
  591. * be held to modify it.
  592. * @port_initialized: Port initialized?
  593. * @net_dev: Operating system network device. Consider holding the rtnl lock
  594. * @rx_checksum_enabled: RX checksumming enabled
  595. * @netif_stop_count: Port stop count
  596. * @netif_stop_lock: Port stop lock
  597. * @mac_stats: MAC statistics. These include all statistics the MACs
  598. * can provide. Generic code converts these into a standard
  599. * &struct net_device_stats.
  600. * @stats_buffer: DMA buffer for statistics
  601. * @stats_lock: Statistics update lock
  602. * @mac_address: Permanent MAC address
  603. * @phy_type: PHY type
  604. * @phy_lock: PHY access lock
  605. * @phy_op: PHY interface
  606. * @phy_data: PHY private data (including PHY-specific stats)
  607. * @mii: PHY interface
  608. * @tx_disabled: PHY transmitter turned off
  609. * @link_up: Link status
  610. * @link_options: Link options (MII/GMII format)
  611. * @n_link_state_changes: Number of times the link has changed state
  612. * @promiscuous: Promiscuous flag. Protected by netif_tx_lock.
  613. * @multicast_hash: Multicast hash table
  614. * @flow_control: Flow control flags - separate RX/TX so can't use link_options
  615. * @reconfigure_work: work item for dealing with PHY events
  616. * @loopback_mode: Loopback status
  617. * @loopback_modes: Supported loopback mode bitmask
  618. * @loopback_selftest: Offline self-test private state
  619. *
  620. * The @priv field of the corresponding &struct net_device points to
  621. * this.
  622. */
  623. struct efx_nic {
  624. char name[IFNAMSIZ];
  625. struct pci_dev *pci_dev;
  626. const struct efx_nic_type *type;
  627. int legacy_irq;
  628. struct workqueue_struct *workqueue;
  629. struct work_struct reset_work;
  630. struct delayed_work monitor_work;
  631. resource_size_t membase_phys;
  632. void __iomem *membase;
  633. spinlock_t biu_lock;
  634. enum efx_int_mode interrupt_mode;
  635. struct efx_i2c_interface i2c;
  636. struct efx_board board_info;
  637. enum nic_state state;
  638. enum reset_type reset_pending;
  639. struct efx_tx_queue tx_queue[EFX_MAX_TX_QUEUES];
  640. struct efx_rx_queue rx_queue[EFX_MAX_RX_QUEUES];
  641. struct efx_channel channel[EFX_MAX_CHANNELS];
  642. int rss_queues;
  643. unsigned int rx_buffer_len;
  644. unsigned int rx_buffer_order;
  645. struct efx_buffer irq_status;
  646. volatile signed int last_irq_cpu;
  647. unsigned n_rx_nodesc_drop_cnt;
  648. struct falcon_nic_data *nic_data;
  649. struct mutex mac_lock;
  650. int port_enabled;
  651. int port_initialized;
  652. struct net_device *net_dev;
  653. int rx_checksum_enabled;
  654. atomic_t netif_stop_count;
  655. spinlock_t netif_stop_lock;
  656. struct efx_mac_stats mac_stats;
  657. struct efx_buffer stats_buffer;
  658. spinlock_t stats_lock;
  659. unsigned char mac_address[ETH_ALEN];
  660. enum phy_type phy_type;
  661. spinlock_t phy_lock;
  662. struct efx_phy_operations *phy_op;
  663. void *phy_data;
  664. struct mii_if_info mii;
  665. unsigned tx_disabled;
  666. int link_up;
  667. unsigned int link_options;
  668. unsigned int n_link_state_changes;
  669. int promiscuous;
  670. union efx_multicast_hash multicast_hash;
  671. enum efx_fc_type flow_control;
  672. struct work_struct reconfigure_work;
  673. atomic_t rx_reset;
  674. enum efx_loopback_mode loopback_mode;
  675. unsigned int loopback_modes;
  676. void *loopback_selftest;
  677. };
  678. static inline int efx_dev_registered(struct efx_nic *efx)
  679. {
  680. return efx->net_dev->reg_state == NETREG_REGISTERED;
  681. }
  682. /* Net device name, for inclusion in log messages if it has been registered.
  683. * Use efx->name not efx->net_dev->name so that races with (un)registration
  684. * are harmless.
  685. */
  686. static inline const char *efx_dev_name(struct efx_nic *efx)
  687. {
  688. return efx_dev_registered(efx) ? efx->name : "";
  689. }
  690. /**
  691. * struct efx_nic_type - Efx device type definition
  692. * @mem_bar: Memory BAR number
  693. * @mem_map_size: Memory BAR mapped size
  694. * @txd_ptr_tbl_base: TX descriptor ring base address
  695. * @rxd_ptr_tbl_base: RX descriptor ring base address
  696. * @buf_tbl_base: Buffer table base address
  697. * @evq_ptr_tbl_base: Event queue pointer table base address
  698. * @evq_rptr_tbl_base: Event queue read-pointer table base address
  699. * @txd_ring_mask: TX descriptor ring size - 1 (must be a power of two - 1)
  700. * @rxd_ring_mask: RX descriptor ring size - 1 (must be a power of two - 1)
  701. * @evq_size: Event queue size (must be a power of two)
  702. * @max_dma_mask: Maximum possible DMA mask
  703. * @tx_dma_mask: TX DMA mask
  704. * @bug5391_mask: Address mask for bug 5391 workaround
  705. * @rx_xoff_thresh: RX FIFO XOFF watermark (bytes)
  706. * @rx_xon_thresh: RX FIFO XON watermark (bytes)
  707. * @rx_buffer_padding: Padding added to each RX buffer
  708. * @max_interrupt_mode: Highest capability interrupt mode supported
  709. * from &enum efx_init_mode.
  710. * @phys_addr_channels: Number of channels with physically addressed
  711. * descriptors
  712. */
  713. struct efx_nic_type {
  714. unsigned int mem_bar;
  715. unsigned int mem_map_size;
  716. unsigned int txd_ptr_tbl_base;
  717. unsigned int rxd_ptr_tbl_base;
  718. unsigned int buf_tbl_base;
  719. unsigned int evq_ptr_tbl_base;
  720. unsigned int evq_rptr_tbl_base;
  721. unsigned int txd_ring_mask;
  722. unsigned int rxd_ring_mask;
  723. unsigned int evq_size;
  724. u64 max_dma_mask;
  725. unsigned int tx_dma_mask;
  726. unsigned bug5391_mask;
  727. int rx_xoff_thresh;
  728. int rx_xon_thresh;
  729. unsigned int rx_buffer_padding;
  730. unsigned int max_interrupt_mode;
  731. unsigned int phys_addr_channels;
  732. };
  733. /**************************************************************************
  734. *
  735. * Prototypes and inline functions
  736. *
  737. *************************************************************************/
  738. /* Iterate over all used channels */
  739. #define efx_for_each_channel(_channel, _efx) \
  740. for (_channel = &_efx->channel[0]; \
  741. _channel < &_efx->channel[EFX_MAX_CHANNELS]; \
  742. _channel++) \
  743. if (!_channel->used_flags) \
  744. continue; \
  745. else
  746. /* Iterate over all used channels with interrupts */
  747. #define efx_for_each_channel_with_interrupt(_channel, _efx) \
  748. for (_channel = &_efx->channel[0]; \
  749. _channel < &_efx->channel[EFX_MAX_CHANNELS]; \
  750. _channel++) \
  751. if (!(_channel->used_flags && _channel->has_interrupt)) \
  752. continue; \
  753. else
  754. /* Iterate over all used TX queues */
  755. #define efx_for_each_tx_queue(_tx_queue, _efx) \
  756. for (_tx_queue = &_efx->tx_queue[0]; \
  757. _tx_queue < &_efx->tx_queue[EFX_MAX_TX_QUEUES]; \
  758. _tx_queue++) \
  759. if (!_tx_queue->used) \
  760. continue; \
  761. else
  762. /* Iterate over all TX queues belonging to a channel */
  763. #define efx_for_each_channel_tx_queue(_tx_queue, _channel) \
  764. for (_tx_queue = &_channel->efx->tx_queue[0]; \
  765. _tx_queue < &_channel->efx->tx_queue[EFX_MAX_TX_QUEUES]; \
  766. _tx_queue++) \
  767. if ((!_tx_queue->used) || \
  768. (_tx_queue->channel != _channel)) \
  769. continue; \
  770. else
  771. /* Iterate over all used RX queues */
  772. #define efx_for_each_rx_queue(_rx_queue, _efx) \
  773. for (_rx_queue = &_efx->rx_queue[0]; \
  774. _rx_queue < &_efx->rx_queue[EFX_MAX_RX_QUEUES]; \
  775. _rx_queue++) \
  776. if (!_rx_queue->used) \
  777. continue; \
  778. else
  779. /* Iterate over all RX queues belonging to a channel */
  780. #define efx_for_each_channel_rx_queue(_rx_queue, _channel) \
  781. for (_rx_queue = &_channel->efx->rx_queue[0]; \
  782. _rx_queue < &_channel->efx->rx_queue[EFX_MAX_RX_QUEUES]; \
  783. _rx_queue++) \
  784. if ((!_rx_queue->used) || \
  785. (_rx_queue->channel != _channel)) \
  786. continue; \
  787. else
  788. /* Returns a pointer to the specified receive buffer in the RX
  789. * descriptor queue.
  790. */
  791. static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
  792. unsigned int index)
  793. {
  794. return (&rx_queue->buffer[index]);
  795. }
  796. /* Set bit in a little-endian bitfield */
  797. static inline void set_bit_le(int nr, unsigned char *addr)
  798. {
  799. addr[nr / 8] |= (1 << (nr % 8));
  800. }
  801. /* Clear bit in a little-endian bitfield */
  802. static inline void clear_bit_le(int nr, unsigned char *addr)
  803. {
  804. addr[nr / 8] &= ~(1 << (nr % 8));
  805. }
  806. /**
  807. * EFX_MAX_FRAME_LEN - calculate maximum frame length
  808. *
  809. * This calculates the maximum frame length that will be used for a
  810. * given MTU. The frame length will be equal to the MTU plus a
  811. * constant amount of header space and padding. This is the quantity
  812. * that the net driver will program into the MAC as the maximum frame
  813. * length.
  814. *
  815. * The 10G MAC used in Falcon requires 8-byte alignment on the frame
  816. * length, so we round up to the nearest 8.
  817. */
  818. #define EFX_MAX_FRAME_LEN(mtu) \
  819. ((((mtu) + ETH_HLEN + VLAN_HLEN + 4/* FCS */) + 7) & ~7)
  820. #endif /* EFX_NET_DRIVER_H */