ipath_iba7220.c 83 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558
  1. /*
  2. * Copyright (c) 2006, 2007, 2008 QLogic Corporation. All rights reserved.
  3. * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. /*
  34. * This file contains all of the code that is specific to the
  35. * InfiniPath 7220 chip (except that specific to the SerDes)
  36. */
  37. #include <linux/interrupt.h>
  38. #include <linux/pci.h>
  39. #include <linux/delay.h>
  40. #include <linux/io.h>
  41. #include <rdma/ib_verbs.h>
  42. #include "ipath_kernel.h"
  43. #include "ipath_registers.h"
  44. #include "ipath_7220.h"
  45. static void ipath_setup_7220_setextled(struct ipath_devdata *, u64, u64);
  46. static unsigned ipath_compat_ddr_negotiate = 1;
  47. module_param_named(compat_ddr_negotiate, ipath_compat_ddr_negotiate, uint,
  48. S_IWUSR | S_IRUGO);
  49. MODULE_PARM_DESC(compat_ddr_negotiate,
  50. "Attempt pre-IBTA 1.2 DDR speed negotiation");
  51. static unsigned ipath_sdma_fetch_arb = 1;
  52. module_param_named(fetch_arb, ipath_sdma_fetch_arb, uint, S_IRUGO);
  53. MODULE_PARM_DESC(fetch_arb, "IBA7220: change SDMA descriptor arbitration");
  54. /*
  55. * This file contains almost all the chip-specific register information and
  56. * access functions for the QLogic InfiniPath 7220 PCI-Express chip, with the
  57. * exception of SerDes support, which in in ipath_sd7220.c.
  58. *
  59. * This lists the InfiniPath registers, in the actual chip layout.
  60. * This structure should never be directly accessed.
  61. */
  62. struct _infinipath_do_not_use_kernel_regs {
  63. unsigned long long Revision;
  64. unsigned long long Control;
  65. unsigned long long PageAlign;
  66. unsigned long long PortCnt;
  67. unsigned long long DebugPortSelect;
  68. unsigned long long DebugSigsIntSel; /* was Reserved0;*/
  69. unsigned long long SendRegBase;
  70. unsigned long long UserRegBase;
  71. unsigned long long CounterRegBase;
  72. unsigned long long Scratch;
  73. unsigned long long EEPROMAddrCmd; /* was Reserved1; */
  74. unsigned long long EEPROMData; /* was Reserved2; */
  75. unsigned long long IntBlocked;
  76. unsigned long long IntMask;
  77. unsigned long long IntStatus;
  78. unsigned long long IntClear;
  79. unsigned long long ErrorMask;
  80. unsigned long long ErrorStatus;
  81. unsigned long long ErrorClear;
  82. unsigned long long HwErrMask;
  83. unsigned long long HwErrStatus;
  84. unsigned long long HwErrClear;
  85. unsigned long long HwDiagCtrl;
  86. unsigned long long MDIO;
  87. unsigned long long IBCStatus;
  88. unsigned long long IBCCtrl;
  89. unsigned long long ExtStatus;
  90. unsigned long long ExtCtrl;
  91. unsigned long long GPIOOut;
  92. unsigned long long GPIOMask;
  93. unsigned long long GPIOStatus;
  94. unsigned long long GPIOClear;
  95. unsigned long long RcvCtrl;
  96. unsigned long long RcvBTHQP;
  97. unsigned long long RcvHdrSize;
  98. unsigned long long RcvHdrCnt;
  99. unsigned long long RcvHdrEntSize;
  100. unsigned long long RcvTIDBase;
  101. unsigned long long RcvTIDCnt;
  102. unsigned long long RcvEgrBase;
  103. unsigned long long RcvEgrCnt;
  104. unsigned long long RcvBufBase;
  105. unsigned long long RcvBufSize;
  106. unsigned long long RxIntMemBase;
  107. unsigned long long RxIntMemSize;
  108. unsigned long long RcvPartitionKey;
  109. unsigned long long RcvQPMulticastPort;
  110. unsigned long long RcvPktLEDCnt;
  111. unsigned long long IBCDDRCtrl;
  112. unsigned long long HRTBT_GUID;
  113. unsigned long long IB_SDTEST_IF_TX;
  114. unsigned long long IB_SDTEST_IF_RX;
  115. unsigned long long IBCDDRCtrl2;
  116. unsigned long long IBCDDRStatus;
  117. unsigned long long JIntReload;
  118. unsigned long long IBNCModeCtrl;
  119. unsigned long long SendCtrl;
  120. unsigned long long SendBufBase;
  121. unsigned long long SendBufSize;
  122. unsigned long long SendBufCnt;
  123. unsigned long long SendAvailAddr;
  124. unsigned long long TxIntMemBase;
  125. unsigned long long TxIntMemSize;
  126. unsigned long long SendDmaBase;
  127. unsigned long long SendDmaLenGen;
  128. unsigned long long SendDmaTail;
  129. unsigned long long SendDmaHead;
  130. unsigned long long SendDmaHeadAddr;
  131. unsigned long long SendDmaBufMask0;
  132. unsigned long long SendDmaBufMask1;
  133. unsigned long long SendDmaBufMask2;
  134. unsigned long long SendDmaStatus;
  135. unsigned long long SendBufferError;
  136. unsigned long long SendBufferErrorCONT1;
  137. unsigned long long SendBufErr2; /* was Reserved6SBE[0/6] */
  138. unsigned long long Reserved6L[2];
  139. unsigned long long AvailUpdCount;
  140. unsigned long long RcvHdrAddr0;
  141. unsigned long long RcvHdrAddrs[16]; /* Why enumerate? */
  142. unsigned long long Reserved7hdtl; /* Align next to 300 */
  143. unsigned long long RcvHdrTailAddr0; /* 300, like others */
  144. unsigned long long RcvHdrTailAddrs[16];
  145. unsigned long long Reserved9SW[7]; /* was [8]; we have 17 ports */
  146. unsigned long long IbsdEpbAccCtl; /* IB Serdes EPB access control */
  147. unsigned long long IbsdEpbTransReg; /* IB Serdes EPB Transaction */
  148. unsigned long long Reserved10sds; /* was SerdesStatus on */
  149. unsigned long long XGXSConfig;
  150. unsigned long long IBSerDesCtrl; /* Was IBPLLCfg on Monty */
  151. unsigned long long EEPCtlStat; /* for "boot" EEPROM/FLASH */
  152. unsigned long long EEPAddrCmd;
  153. unsigned long long EEPData;
  154. unsigned long long PcieEpbAccCtl;
  155. unsigned long long PcieEpbTransCtl;
  156. unsigned long long EfuseCtl; /* E-Fuse control */
  157. unsigned long long EfuseData[4];
  158. unsigned long long ProcMon;
  159. /* this chip moves following two from previous 200, 208 */
  160. unsigned long long PCIeRBufTestReg0;
  161. unsigned long long PCIeRBufTestReg1;
  162. /* added for this chip */
  163. unsigned long long PCIeRBufTestReg2;
  164. unsigned long long PCIeRBufTestReg3;
  165. /* added for this chip, debug only */
  166. unsigned long long SPC_JTAG_ACCESS_REG;
  167. unsigned long long LAControlReg;
  168. unsigned long long GPIODebugSelReg;
  169. unsigned long long DebugPortValueReg;
  170. /* added for this chip, DMA */
  171. unsigned long long SendDmaBufUsed[3];
  172. unsigned long long SendDmaReqTagUsed;
  173. /*
  174. * added for this chip, EFUSE: note that these program 64-bit
  175. * words 2 and 3 */
  176. unsigned long long efuse_pgm_data[2];
  177. unsigned long long Reserved11LAalign[10]; /* Skip 4B0..4F8 */
  178. /* we have 30 regs for DDS and RXEQ in IB SERDES */
  179. unsigned long long SerDesDDSRXEQ[30];
  180. unsigned long long Reserved12LAalign[2]; /* Skip 5F0, 5F8 */
  181. /* added for LA debug support */
  182. unsigned long long LAMemory[32];
  183. };
  184. struct _infinipath_do_not_use_counters {
  185. __u64 LBIntCnt;
  186. __u64 LBFlowStallCnt;
  187. __u64 TxSDmaDescCnt; /* was Reserved1 */
  188. __u64 TxUnsupVLErrCnt;
  189. __u64 TxDataPktCnt;
  190. __u64 TxFlowPktCnt;
  191. __u64 TxDwordCnt;
  192. __u64 TxLenErrCnt;
  193. __u64 TxMaxMinLenErrCnt;
  194. __u64 TxUnderrunCnt;
  195. __u64 TxFlowStallCnt;
  196. __u64 TxDroppedPktCnt;
  197. __u64 RxDroppedPktCnt;
  198. __u64 RxDataPktCnt;
  199. __u64 RxFlowPktCnt;
  200. __u64 RxDwordCnt;
  201. __u64 RxLenErrCnt;
  202. __u64 RxMaxMinLenErrCnt;
  203. __u64 RxICRCErrCnt;
  204. __u64 RxVCRCErrCnt;
  205. __u64 RxFlowCtrlErrCnt;
  206. __u64 RxBadFormatCnt;
  207. __u64 RxLinkProblemCnt;
  208. __u64 RxEBPCnt;
  209. __u64 RxLPCRCErrCnt;
  210. __u64 RxBufOvflCnt;
  211. __u64 RxTIDFullErrCnt;
  212. __u64 RxTIDValidErrCnt;
  213. __u64 RxPKeyMismatchCnt;
  214. __u64 RxP0HdrEgrOvflCnt;
  215. __u64 RxP1HdrEgrOvflCnt;
  216. __u64 RxP2HdrEgrOvflCnt;
  217. __u64 RxP3HdrEgrOvflCnt;
  218. __u64 RxP4HdrEgrOvflCnt;
  219. __u64 RxP5HdrEgrOvflCnt;
  220. __u64 RxP6HdrEgrOvflCnt;
  221. __u64 RxP7HdrEgrOvflCnt;
  222. __u64 RxP8HdrEgrOvflCnt;
  223. __u64 RxP9HdrEgrOvflCnt; /* was Reserved6 */
  224. __u64 RxP10HdrEgrOvflCnt; /* was Reserved7 */
  225. __u64 RxP11HdrEgrOvflCnt; /* new for IBA7220 */
  226. __u64 RxP12HdrEgrOvflCnt; /* new for IBA7220 */
  227. __u64 RxP13HdrEgrOvflCnt; /* new for IBA7220 */
  228. __u64 RxP14HdrEgrOvflCnt; /* new for IBA7220 */
  229. __u64 RxP15HdrEgrOvflCnt; /* new for IBA7220 */
  230. __u64 RxP16HdrEgrOvflCnt; /* new for IBA7220 */
  231. __u64 IBStatusChangeCnt;
  232. __u64 IBLinkErrRecoveryCnt;
  233. __u64 IBLinkDownedCnt;
  234. __u64 IBSymbolErrCnt;
  235. /* The following are new for IBA7220 */
  236. __u64 RxVL15DroppedPktCnt;
  237. __u64 RxOtherLocalPhyErrCnt;
  238. __u64 PcieRetryBufDiagQwordCnt;
  239. __u64 ExcessBufferOvflCnt;
  240. __u64 LocalLinkIntegrityErrCnt;
  241. __u64 RxVlErrCnt;
  242. __u64 RxDlidFltrCnt;
  243. __u64 Reserved8[7];
  244. __u64 PSStat;
  245. __u64 PSStart;
  246. __u64 PSInterval;
  247. __u64 PSRcvDataCount;
  248. __u64 PSRcvPktsCount;
  249. __u64 PSXmitDataCount;
  250. __u64 PSXmitPktsCount;
  251. __u64 PSXmitWaitCount;
  252. };
  253. #define IPATH_KREG_OFFSET(field) (offsetof( \
  254. struct _infinipath_do_not_use_kernel_regs, field) / sizeof(u64))
  255. #define IPATH_CREG_OFFSET(field) (offsetof( \
  256. struct _infinipath_do_not_use_counters, field) / sizeof(u64))
  257. static const struct ipath_kregs ipath_7220_kregs = {
  258. .kr_control = IPATH_KREG_OFFSET(Control),
  259. .kr_counterregbase = IPATH_KREG_OFFSET(CounterRegBase),
  260. .kr_debugportselect = IPATH_KREG_OFFSET(DebugPortSelect),
  261. .kr_errorclear = IPATH_KREG_OFFSET(ErrorClear),
  262. .kr_errormask = IPATH_KREG_OFFSET(ErrorMask),
  263. .kr_errorstatus = IPATH_KREG_OFFSET(ErrorStatus),
  264. .kr_extctrl = IPATH_KREG_OFFSET(ExtCtrl),
  265. .kr_extstatus = IPATH_KREG_OFFSET(ExtStatus),
  266. .kr_gpio_clear = IPATH_KREG_OFFSET(GPIOClear),
  267. .kr_gpio_mask = IPATH_KREG_OFFSET(GPIOMask),
  268. .kr_gpio_out = IPATH_KREG_OFFSET(GPIOOut),
  269. .kr_gpio_status = IPATH_KREG_OFFSET(GPIOStatus),
  270. .kr_hwdiagctrl = IPATH_KREG_OFFSET(HwDiagCtrl),
  271. .kr_hwerrclear = IPATH_KREG_OFFSET(HwErrClear),
  272. .kr_hwerrmask = IPATH_KREG_OFFSET(HwErrMask),
  273. .kr_hwerrstatus = IPATH_KREG_OFFSET(HwErrStatus),
  274. .kr_ibcctrl = IPATH_KREG_OFFSET(IBCCtrl),
  275. .kr_ibcstatus = IPATH_KREG_OFFSET(IBCStatus),
  276. .kr_intblocked = IPATH_KREG_OFFSET(IntBlocked),
  277. .kr_intclear = IPATH_KREG_OFFSET(IntClear),
  278. .kr_intmask = IPATH_KREG_OFFSET(IntMask),
  279. .kr_intstatus = IPATH_KREG_OFFSET(IntStatus),
  280. .kr_mdio = IPATH_KREG_OFFSET(MDIO),
  281. .kr_pagealign = IPATH_KREG_OFFSET(PageAlign),
  282. .kr_partitionkey = IPATH_KREG_OFFSET(RcvPartitionKey),
  283. .kr_portcnt = IPATH_KREG_OFFSET(PortCnt),
  284. .kr_rcvbthqp = IPATH_KREG_OFFSET(RcvBTHQP),
  285. .kr_rcvbufbase = IPATH_KREG_OFFSET(RcvBufBase),
  286. .kr_rcvbufsize = IPATH_KREG_OFFSET(RcvBufSize),
  287. .kr_rcvctrl = IPATH_KREG_OFFSET(RcvCtrl),
  288. .kr_rcvegrbase = IPATH_KREG_OFFSET(RcvEgrBase),
  289. .kr_rcvegrcnt = IPATH_KREG_OFFSET(RcvEgrCnt),
  290. .kr_rcvhdrcnt = IPATH_KREG_OFFSET(RcvHdrCnt),
  291. .kr_rcvhdrentsize = IPATH_KREG_OFFSET(RcvHdrEntSize),
  292. .kr_rcvhdrsize = IPATH_KREG_OFFSET(RcvHdrSize),
  293. .kr_rcvintmembase = IPATH_KREG_OFFSET(RxIntMemBase),
  294. .kr_rcvintmemsize = IPATH_KREG_OFFSET(RxIntMemSize),
  295. .kr_rcvtidbase = IPATH_KREG_OFFSET(RcvTIDBase),
  296. .kr_rcvtidcnt = IPATH_KREG_OFFSET(RcvTIDCnt),
  297. .kr_revision = IPATH_KREG_OFFSET(Revision),
  298. .kr_scratch = IPATH_KREG_OFFSET(Scratch),
  299. .kr_sendbuffererror = IPATH_KREG_OFFSET(SendBufferError),
  300. .kr_sendctrl = IPATH_KREG_OFFSET(SendCtrl),
  301. .kr_sendpioavailaddr = IPATH_KREG_OFFSET(SendAvailAddr),
  302. .kr_sendpiobufbase = IPATH_KREG_OFFSET(SendBufBase),
  303. .kr_sendpiobufcnt = IPATH_KREG_OFFSET(SendBufCnt),
  304. .kr_sendpiosize = IPATH_KREG_OFFSET(SendBufSize),
  305. .kr_sendregbase = IPATH_KREG_OFFSET(SendRegBase),
  306. .kr_txintmembase = IPATH_KREG_OFFSET(TxIntMemBase),
  307. .kr_txintmemsize = IPATH_KREG_OFFSET(TxIntMemSize),
  308. .kr_userregbase = IPATH_KREG_OFFSET(UserRegBase),
  309. .kr_xgxsconfig = IPATH_KREG_OFFSET(XGXSConfig),
  310. /* send dma related regs */
  311. .kr_senddmabase = IPATH_KREG_OFFSET(SendDmaBase),
  312. .kr_senddmalengen = IPATH_KREG_OFFSET(SendDmaLenGen),
  313. .kr_senddmatail = IPATH_KREG_OFFSET(SendDmaTail),
  314. .kr_senddmahead = IPATH_KREG_OFFSET(SendDmaHead),
  315. .kr_senddmaheadaddr = IPATH_KREG_OFFSET(SendDmaHeadAddr),
  316. .kr_senddmabufmask0 = IPATH_KREG_OFFSET(SendDmaBufMask0),
  317. .kr_senddmabufmask1 = IPATH_KREG_OFFSET(SendDmaBufMask1),
  318. .kr_senddmabufmask2 = IPATH_KREG_OFFSET(SendDmaBufMask2),
  319. .kr_senddmastatus = IPATH_KREG_OFFSET(SendDmaStatus),
  320. /* SerDes related regs */
  321. .kr_ibserdesctrl = IPATH_KREG_OFFSET(IBSerDesCtrl),
  322. .kr_ib_epbacc = IPATH_KREG_OFFSET(IbsdEpbAccCtl),
  323. .kr_ib_epbtrans = IPATH_KREG_OFFSET(IbsdEpbTransReg),
  324. .kr_pcie_epbacc = IPATH_KREG_OFFSET(PcieEpbAccCtl),
  325. .kr_pcie_epbtrans = IPATH_KREG_OFFSET(PcieEpbTransCtl),
  326. .kr_ib_ddsrxeq = IPATH_KREG_OFFSET(SerDesDDSRXEQ),
  327. /*
  328. * These should not be used directly via ipath_read_kreg64(),
  329. * use them with ipath_read_kreg64_port()
  330. */
  331. .kr_rcvhdraddr = IPATH_KREG_OFFSET(RcvHdrAddr0),
  332. .kr_rcvhdrtailaddr = IPATH_KREG_OFFSET(RcvHdrTailAddr0),
  333. /*
  334. * The rcvpktled register controls one of the debug port signals, so
  335. * a packet activity LED can be connected to it.
  336. */
  337. .kr_rcvpktledcnt = IPATH_KREG_OFFSET(RcvPktLEDCnt),
  338. .kr_pcierbuftestreg0 = IPATH_KREG_OFFSET(PCIeRBufTestReg0),
  339. .kr_pcierbuftestreg1 = IPATH_KREG_OFFSET(PCIeRBufTestReg1),
  340. .kr_hrtbt_guid = IPATH_KREG_OFFSET(HRTBT_GUID),
  341. .kr_ibcddrctrl = IPATH_KREG_OFFSET(IBCDDRCtrl),
  342. .kr_ibcddrstatus = IPATH_KREG_OFFSET(IBCDDRStatus),
  343. .kr_jintreload = IPATH_KREG_OFFSET(JIntReload)
  344. };
  345. static const struct ipath_cregs ipath_7220_cregs = {
  346. .cr_badformatcnt = IPATH_CREG_OFFSET(RxBadFormatCnt),
  347. .cr_erricrccnt = IPATH_CREG_OFFSET(RxICRCErrCnt),
  348. .cr_errlinkcnt = IPATH_CREG_OFFSET(RxLinkProblemCnt),
  349. .cr_errlpcrccnt = IPATH_CREG_OFFSET(RxLPCRCErrCnt),
  350. .cr_errpkey = IPATH_CREG_OFFSET(RxPKeyMismatchCnt),
  351. .cr_errrcvflowctrlcnt = IPATH_CREG_OFFSET(RxFlowCtrlErrCnt),
  352. .cr_err_rlencnt = IPATH_CREG_OFFSET(RxLenErrCnt),
  353. .cr_errslencnt = IPATH_CREG_OFFSET(TxLenErrCnt),
  354. .cr_errtidfull = IPATH_CREG_OFFSET(RxTIDFullErrCnt),
  355. .cr_errtidvalid = IPATH_CREG_OFFSET(RxTIDValidErrCnt),
  356. .cr_errvcrccnt = IPATH_CREG_OFFSET(RxVCRCErrCnt),
  357. .cr_ibstatuschange = IPATH_CREG_OFFSET(IBStatusChangeCnt),
  358. .cr_intcnt = IPATH_CREG_OFFSET(LBIntCnt),
  359. .cr_invalidrlencnt = IPATH_CREG_OFFSET(RxMaxMinLenErrCnt),
  360. .cr_invalidslencnt = IPATH_CREG_OFFSET(TxMaxMinLenErrCnt),
  361. .cr_lbflowstallcnt = IPATH_CREG_OFFSET(LBFlowStallCnt),
  362. .cr_pktrcvcnt = IPATH_CREG_OFFSET(RxDataPktCnt),
  363. .cr_pktrcvflowctrlcnt = IPATH_CREG_OFFSET(RxFlowPktCnt),
  364. .cr_pktsendcnt = IPATH_CREG_OFFSET(TxDataPktCnt),
  365. .cr_pktsendflowcnt = IPATH_CREG_OFFSET(TxFlowPktCnt),
  366. .cr_portovflcnt = IPATH_CREG_OFFSET(RxP0HdrEgrOvflCnt),
  367. .cr_rcvebpcnt = IPATH_CREG_OFFSET(RxEBPCnt),
  368. .cr_rcvovflcnt = IPATH_CREG_OFFSET(RxBufOvflCnt),
  369. .cr_senddropped = IPATH_CREG_OFFSET(TxDroppedPktCnt),
  370. .cr_sendstallcnt = IPATH_CREG_OFFSET(TxFlowStallCnt),
  371. .cr_sendunderruncnt = IPATH_CREG_OFFSET(TxUnderrunCnt),
  372. .cr_wordrcvcnt = IPATH_CREG_OFFSET(RxDwordCnt),
  373. .cr_wordsendcnt = IPATH_CREG_OFFSET(TxDwordCnt),
  374. .cr_unsupvlcnt = IPATH_CREG_OFFSET(TxUnsupVLErrCnt),
  375. .cr_rxdroppktcnt = IPATH_CREG_OFFSET(RxDroppedPktCnt),
  376. .cr_iblinkerrrecovcnt = IPATH_CREG_OFFSET(IBLinkErrRecoveryCnt),
  377. .cr_iblinkdowncnt = IPATH_CREG_OFFSET(IBLinkDownedCnt),
  378. .cr_ibsymbolerrcnt = IPATH_CREG_OFFSET(IBSymbolErrCnt),
  379. .cr_vl15droppedpktcnt = IPATH_CREG_OFFSET(RxVL15DroppedPktCnt),
  380. .cr_rxotherlocalphyerrcnt =
  381. IPATH_CREG_OFFSET(RxOtherLocalPhyErrCnt),
  382. .cr_excessbufferovflcnt = IPATH_CREG_OFFSET(ExcessBufferOvflCnt),
  383. .cr_locallinkintegrityerrcnt =
  384. IPATH_CREG_OFFSET(LocalLinkIntegrityErrCnt),
  385. .cr_rxvlerrcnt = IPATH_CREG_OFFSET(RxVlErrCnt),
  386. .cr_rxdlidfltrcnt = IPATH_CREG_OFFSET(RxDlidFltrCnt),
  387. .cr_psstat = IPATH_CREG_OFFSET(PSStat),
  388. .cr_psstart = IPATH_CREG_OFFSET(PSStart),
  389. .cr_psinterval = IPATH_CREG_OFFSET(PSInterval),
  390. .cr_psrcvdatacount = IPATH_CREG_OFFSET(PSRcvDataCount),
  391. .cr_psrcvpktscount = IPATH_CREG_OFFSET(PSRcvPktsCount),
  392. .cr_psxmitdatacount = IPATH_CREG_OFFSET(PSXmitDataCount),
  393. .cr_psxmitpktscount = IPATH_CREG_OFFSET(PSXmitPktsCount),
  394. .cr_psxmitwaitcount = IPATH_CREG_OFFSET(PSXmitWaitCount),
  395. };
  396. /* kr_control bits */
  397. #define INFINIPATH_C_RESET (1U<<7)
  398. /* kr_intstatus, kr_intclear, kr_intmask bits */
  399. #define INFINIPATH_I_RCVURG_MASK ((1ULL<<17)-1)
  400. #define INFINIPATH_I_RCVURG_SHIFT 32
  401. #define INFINIPATH_I_RCVAVAIL_MASK ((1ULL<<17)-1)
  402. #define INFINIPATH_I_RCVAVAIL_SHIFT 0
  403. #define INFINIPATH_I_SERDESTRIMDONE (1ULL<<27)
  404. /* kr_hwerrclear, kr_hwerrmask, kr_hwerrstatus, bits */
  405. #define INFINIPATH_HWE_PCIEMEMPARITYERR_MASK 0x00000000000000ffULL
  406. #define INFINIPATH_HWE_PCIEMEMPARITYERR_SHIFT 0
  407. #define INFINIPATH_HWE_PCIEPOISONEDTLP 0x0000000010000000ULL
  408. #define INFINIPATH_HWE_PCIECPLTIMEOUT 0x0000000020000000ULL
  409. #define INFINIPATH_HWE_PCIEBUSPARITYXTLH 0x0000000040000000ULL
  410. #define INFINIPATH_HWE_PCIEBUSPARITYXADM 0x0000000080000000ULL
  411. #define INFINIPATH_HWE_PCIEBUSPARITYRADM 0x0000000100000000ULL
  412. #define INFINIPATH_HWE_COREPLL_FBSLIP 0x0080000000000000ULL
  413. #define INFINIPATH_HWE_COREPLL_RFSLIP 0x0100000000000000ULL
  414. #define INFINIPATH_HWE_PCIE1PLLFAILED 0x0400000000000000ULL
  415. #define INFINIPATH_HWE_PCIE0PLLFAILED 0x0800000000000000ULL
  416. #define INFINIPATH_HWE_SERDESPLLFAILED 0x1000000000000000ULL
  417. /* specific to this chip */
  418. #define INFINIPATH_HWE_PCIECPLDATAQUEUEERR 0x0000000000000040ULL
  419. #define INFINIPATH_HWE_PCIECPLHDRQUEUEERR 0x0000000000000080ULL
  420. #define INFINIPATH_HWE_SDMAMEMREADERR 0x0000000010000000ULL
  421. #define INFINIPATH_HWE_CLK_UC_PLLNOTLOCKED 0x2000000000000000ULL
  422. #define INFINIPATH_HWE_PCIESERDESQ0PCLKNOTDETECT 0x0100000000000000ULL
  423. #define INFINIPATH_HWE_PCIESERDESQ1PCLKNOTDETECT 0x0200000000000000ULL
  424. #define INFINIPATH_HWE_PCIESERDESQ2PCLKNOTDETECT 0x0400000000000000ULL
  425. #define INFINIPATH_HWE_PCIESERDESQ3PCLKNOTDETECT 0x0800000000000000ULL
  426. #define INFINIPATH_HWE_DDSRXEQMEMORYPARITYERR 0x0000008000000000ULL
  427. #define INFINIPATH_HWE_IB_UC_MEMORYPARITYERR 0x0000004000000000ULL
  428. #define INFINIPATH_HWE_PCIE_UC_OCT0MEMORYPARITYERR 0x0000001000000000ULL
  429. #define INFINIPATH_HWE_PCIE_UC_OCT1MEMORYPARITYERR 0x0000002000000000ULL
  430. #define IBA7220_IBCS_LINKTRAININGSTATE_MASK 0x1F
  431. #define IBA7220_IBCS_LINKSTATE_SHIFT 5
  432. #define IBA7220_IBCS_LINKSPEED_SHIFT 8
  433. #define IBA7220_IBCS_LINKWIDTH_SHIFT 9
  434. #define IBA7220_IBCC_LINKINITCMD_MASK 0x7ULL
  435. #define IBA7220_IBCC_LINKCMD_SHIFT 19
  436. #define IBA7220_IBCC_MAXPKTLEN_SHIFT 21
  437. /* kr_ibcddrctrl bits */
  438. #define IBA7220_IBC_DLIDLMC_MASK 0xFFFFFFFFUL
  439. #define IBA7220_IBC_DLIDLMC_SHIFT 32
  440. #define IBA7220_IBC_HRTBT_MASK 3
  441. #define IBA7220_IBC_HRTBT_SHIFT 16
  442. #define IBA7220_IBC_HRTBT_ENB 0x10000UL
  443. #define IBA7220_IBC_LANE_REV_SUPPORTED (1<<8)
  444. #define IBA7220_IBC_LREV_MASK 1
  445. #define IBA7220_IBC_LREV_SHIFT 8
  446. #define IBA7220_IBC_RXPOL_MASK 1
  447. #define IBA7220_IBC_RXPOL_SHIFT 7
  448. #define IBA7220_IBC_WIDTH_SHIFT 5
  449. #define IBA7220_IBC_WIDTH_MASK 0x3
  450. #define IBA7220_IBC_WIDTH_1X_ONLY (0<<IBA7220_IBC_WIDTH_SHIFT)
  451. #define IBA7220_IBC_WIDTH_4X_ONLY (1<<IBA7220_IBC_WIDTH_SHIFT)
  452. #define IBA7220_IBC_WIDTH_AUTONEG (2<<IBA7220_IBC_WIDTH_SHIFT)
  453. #define IBA7220_IBC_SPEED_AUTONEG (1<<1)
  454. #define IBA7220_IBC_SPEED_SDR (1<<2)
  455. #define IBA7220_IBC_SPEED_DDR (1<<3)
  456. #define IBA7220_IBC_SPEED_AUTONEG_MASK (0x7<<1)
  457. #define IBA7220_IBC_IBTA_1_2_MASK (1)
  458. /* kr_ibcddrstatus */
  459. /* link latency shift is 0, don't bother defining */
  460. #define IBA7220_DDRSTAT_LINKLAT_MASK 0x3ffffff
  461. /* kr_extstatus bits */
  462. #define INFINIPATH_EXTS_FREQSEL 0x2
  463. #define INFINIPATH_EXTS_SERDESSEL 0x4
  464. #define INFINIPATH_EXTS_MEMBIST_ENDTEST 0x0000000000004000
  465. #define INFINIPATH_EXTS_MEMBIST_DISABLED 0x0000000000008000
  466. /* kr_xgxsconfig bits */
  467. #define INFINIPATH_XGXS_RESET 0x5ULL
  468. #define INFINIPATH_XGXS_FC_SAFE (1ULL<<63)
  469. /* kr_rcvpktledcnt */
  470. #define IBA7220_LEDBLINK_ON_SHIFT 32 /* 4ns period on after packet */
  471. #define IBA7220_LEDBLINK_OFF_SHIFT 0 /* 4ns period off before next on */
  472. #define _IPATH_GPIO_SDA_NUM 1
  473. #define _IPATH_GPIO_SCL_NUM 0
  474. #define IPATH_GPIO_SDA (1ULL << \
  475. (_IPATH_GPIO_SDA_NUM+INFINIPATH_EXTC_GPIOOE_SHIFT))
  476. #define IPATH_GPIO_SCL (1ULL << \
  477. (_IPATH_GPIO_SCL_NUM+INFINIPATH_EXTC_GPIOOE_SHIFT))
  478. #define IBA7220_R_INTRAVAIL_SHIFT 17
  479. #define IBA7220_R_TAILUPD_SHIFT 35
  480. #define IBA7220_R_PORTCFG_SHIFT 36
  481. #define INFINIPATH_JINT_PACKETSHIFT 16
  482. #define INFINIPATH_JINT_DEFAULT_IDLE_TICKS 0
  483. #define INFINIPATH_JINT_DEFAULT_MAX_PACKETS 0
  484. #define IBA7220_HDRHEAD_PKTINT_SHIFT 32 /* interrupt cnt in upper 32 bits */
  485. /*
  486. * the size bits give us 2^N, in KB units. 0 marks as invalid,
  487. * and 7 is reserved. We currently use only 2KB and 4KB
  488. */
  489. #define IBA7220_TID_SZ_SHIFT 37 /* shift to 3bit size selector */
  490. #define IBA7220_TID_SZ_2K (1UL<<IBA7220_TID_SZ_SHIFT) /* 2KB */
  491. #define IBA7220_TID_SZ_4K (2UL<<IBA7220_TID_SZ_SHIFT) /* 4KB */
  492. #define IBA7220_TID_PA_SHIFT 11U /* TID addr in chip stored w/o low bits */
  493. #define IPATH_AUTONEG_TRIES 5 /* sequential retries to negotiate DDR */
  494. static char int_type[16] = "auto";
  495. module_param_string(interrupt_type, int_type, sizeof(int_type), 0444);
  496. MODULE_PARM_DESC(int_type, " interrupt_type=auto|force_msi|force_intx\n");
  497. /* packet rate matching delay; chip has support */
  498. static u8 rate_to_delay[2][2] = {
  499. /* 1x, 4x */
  500. { 8, 2 }, /* SDR */
  501. { 4, 1 } /* DDR */
  502. };
  503. /* 7220 specific hardware errors... */
  504. static const struct ipath_hwerror_msgs ipath_7220_hwerror_msgs[] = {
  505. INFINIPATH_HWE_MSG(PCIEPOISONEDTLP, "PCIe Poisoned TLP"),
  506. INFINIPATH_HWE_MSG(PCIECPLTIMEOUT, "PCIe completion timeout"),
  507. /*
  508. * In practice, it's unlikely wthat we'll see PCIe PLL, or bus
  509. * parity or memory parity error failures, because most likely we
  510. * won't be able to talk to the core of the chip. Nonetheless, we
  511. * might see them, if they are in parts of the PCIe core that aren't
  512. * essential.
  513. */
  514. INFINIPATH_HWE_MSG(PCIE1PLLFAILED, "PCIePLL1"),
  515. INFINIPATH_HWE_MSG(PCIE0PLLFAILED, "PCIePLL0"),
  516. INFINIPATH_HWE_MSG(PCIEBUSPARITYXTLH, "PCIe XTLH core parity"),
  517. INFINIPATH_HWE_MSG(PCIEBUSPARITYXADM, "PCIe ADM TX core parity"),
  518. INFINIPATH_HWE_MSG(PCIEBUSPARITYRADM, "PCIe ADM RX core parity"),
  519. INFINIPATH_HWE_MSG(RXDSYNCMEMPARITYERR, "Rx Dsync"),
  520. INFINIPATH_HWE_MSG(SERDESPLLFAILED, "SerDes PLL"),
  521. INFINIPATH_HWE_MSG(PCIECPLDATAQUEUEERR, "PCIe cpl header queue"),
  522. INFINIPATH_HWE_MSG(PCIECPLHDRQUEUEERR, "PCIe cpl data queue"),
  523. INFINIPATH_HWE_MSG(SDMAMEMREADERR, "Send DMA memory read"),
  524. INFINIPATH_HWE_MSG(CLK_UC_PLLNOTLOCKED, "uC PLL clock not locked"),
  525. INFINIPATH_HWE_MSG(PCIESERDESQ0PCLKNOTDETECT,
  526. "PCIe serdes Q0 no clock"),
  527. INFINIPATH_HWE_MSG(PCIESERDESQ1PCLKNOTDETECT,
  528. "PCIe serdes Q1 no clock"),
  529. INFINIPATH_HWE_MSG(PCIESERDESQ2PCLKNOTDETECT,
  530. "PCIe serdes Q2 no clock"),
  531. INFINIPATH_HWE_MSG(PCIESERDESQ3PCLKNOTDETECT,
  532. "PCIe serdes Q3 no clock"),
  533. INFINIPATH_HWE_MSG(DDSRXEQMEMORYPARITYERR,
  534. "DDS RXEQ memory parity"),
  535. INFINIPATH_HWE_MSG(IB_UC_MEMORYPARITYERR, "IB uC memory parity"),
  536. INFINIPATH_HWE_MSG(PCIE_UC_OCT0MEMORYPARITYERR,
  537. "PCIe uC oct0 memory parity"),
  538. INFINIPATH_HWE_MSG(PCIE_UC_OCT1MEMORYPARITYERR,
  539. "PCIe uC oct1 memory parity"),
  540. };
  541. static void autoneg_work(struct work_struct *);
  542. /*
  543. * the offset is different for different configured port numbers, since
  544. * port0 is fixed in size, but others can vary. Make it a function to
  545. * make the issue more obvious.
  546. */
  547. static inline u32 port_egrtid_idx(struct ipath_devdata *dd, unsigned port)
  548. {
  549. return port ? dd->ipath_p0_rcvegrcnt +
  550. (port-1) * dd->ipath_rcvegrcnt : 0;
  551. }
  552. static void ipath_7220_txe_recover(struct ipath_devdata *dd)
  553. {
  554. ++ipath_stats.sps_txeparity;
  555. dev_info(&dd->pcidev->dev,
  556. "Recovering from TXE PIO parity error\n");
  557. ipath_disarm_senderrbufs(dd);
  558. }
  559. /**
  560. * ipath_7220_handle_hwerrors - display hardware errors.
  561. * @dd: the infinipath device
  562. * @msg: the output buffer
  563. * @msgl: the size of the output buffer
  564. *
  565. * Use same msg buffer as regular errors to avoid excessive stack
  566. * use. Most hardware errors are catastrophic, but for right now,
  567. * we'll print them and continue. We reuse the same message buffer as
  568. * ipath_handle_errors() to avoid excessive stack usage.
  569. */
  570. static void ipath_7220_handle_hwerrors(struct ipath_devdata *dd, char *msg,
  571. size_t msgl)
  572. {
  573. ipath_err_t hwerrs;
  574. u32 bits, ctrl;
  575. int isfatal = 0;
  576. char bitsmsg[64];
  577. int log_idx;
  578. hwerrs = ipath_read_kreg64(dd, dd->ipath_kregs->kr_hwerrstatus);
  579. if (!hwerrs) {
  580. /*
  581. * better than printing cofusing messages
  582. * This seems to be related to clearing the crc error, or
  583. * the pll error during init.
  584. */
  585. ipath_cdbg(VERBOSE, "Called but no hardware errors set\n");
  586. goto bail;
  587. } else if (hwerrs == ~0ULL) {
  588. ipath_dev_err(dd, "Read of hardware error status failed "
  589. "(all bits set); ignoring\n");
  590. goto bail;
  591. }
  592. ipath_stats.sps_hwerrs++;
  593. /*
  594. * Always clear the error status register, except MEMBISTFAIL,
  595. * regardless of whether we continue or stop using the chip.
  596. * We want that set so we know it failed, even across driver reload.
  597. * We'll still ignore it in the hwerrmask. We do this partly for
  598. * diagnostics, but also for support.
  599. */
  600. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrclear,
  601. hwerrs&~INFINIPATH_HWE_MEMBISTFAILED);
  602. hwerrs &= dd->ipath_hwerrmask;
  603. /* We log some errors to EEPROM, check if we have any of those. */
  604. for (log_idx = 0; log_idx < IPATH_EEP_LOG_CNT; ++log_idx)
  605. if (hwerrs & dd->ipath_eep_st_masks[log_idx].hwerrs_to_log)
  606. ipath_inc_eeprom_err(dd, log_idx, 1);
  607. /*
  608. * Make sure we get this much out, unless told to be quiet,
  609. * or it's occurred within the last 5 seconds.
  610. */
  611. if ((hwerrs & ~(dd->ipath_lasthwerror |
  612. ((INFINIPATH_HWE_TXEMEMPARITYERR_PIOBUF |
  613. INFINIPATH_HWE_TXEMEMPARITYERR_PIOPBC)
  614. << INFINIPATH_HWE_TXEMEMPARITYERR_SHIFT))) ||
  615. (ipath_debug & __IPATH_VERBDBG))
  616. dev_info(&dd->pcidev->dev, "Hardware error: hwerr=0x%llx "
  617. "(cleared)\n", (unsigned long long) hwerrs);
  618. dd->ipath_lasthwerror |= hwerrs;
  619. if (hwerrs & ~dd->ipath_hwe_bitsextant)
  620. ipath_dev_err(dd, "hwerror interrupt with unknown errors "
  621. "%llx set\n", (unsigned long long)
  622. (hwerrs & ~dd->ipath_hwe_bitsextant));
  623. if (hwerrs & INFINIPATH_HWE_IB_UC_MEMORYPARITYERR)
  624. ipath_sd7220_clr_ibpar(dd);
  625. ctrl = ipath_read_kreg32(dd, dd->ipath_kregs->kr_control);
  626. if ((ctrl & INFINIPATH_C_FREEZEMODE) && !ipath_diag_inuse) {
  627. /*
  628. * Parity errors in send memory are recoverable by h/w
  629. * just do housekeeping, exit freeze mode and continue.
  630. */
  631. if (hwerrs & ((INFINIPATH_HWE_TXEMEMPARITYERR_PIOBUF |
  632. INFINIPATH_HWE_TXEMEMPARITYERR_PIOPBC)
  633. << INFINIPATH_HWE_TXEMEMPARITYERR_SHIFT)) {
  634. ipath_7220_txe_recover(dd);
  635. hwerrs &= ~((INFINIPATH_HWE_TXEMEMPARITYERR_PIOBUF |
  636. INFINIPATH_HWE_TXEMEMPARITYERR_PIOPBC)
  637. << INFINIPATH_HWE_TXEMEMPARITYERR_SHIFT);
  638. }
  639. if (hwerrs) {
  640. /*
  641. * If any set that we aren't ignoring only make the
  642. * complaint once, in case it's stuck or recurring,
  643. * and we get here multiple times
  644. * Force link down, so switch knows, and
  645. * LEDs are turned off.
  646. */
  647. if (dd->ipath_flags & IPATH_INITTED) {
  648. ipath_set_linkstate(dd, IPATH_IB_LINKDOWN);
  649. ipath_setup_7220_setextled(dd,
  650. INFINIPATH_IBCS_L_STATE_DOWN,
  651. INFINIPATH_IBCS_LT_STATE_DISABLED);
  652. ipath_dev_err(dd, "Fatal Hardware Error "
  653. "(freeze mode), no longer"
  654. " usable, SN %.16s\n",
  655. dd->ipath_serial);
  656. isfatal = 1;
  657. }
  658. /*
  659. * Mark as having had an error for driver, and also
  660. * for /sys and status word mapped to user programs.
  661. * This marks unit as not usable, until reset.
  662. */
  663. *dd->ipath_statusp &= ~IPATH_STATUS_IB_READY;
  664. *dd->ipath_statusp |= IPATH_STATUS_HWERROR;
  665. dd->ipath_flags &= ~IPATH_INITTED;
  666. } else {
  667. ipath_dbg("Clearing freezemode on ignored or "
  668. "recovered hardware error\n");
  669. ipath_clear_freeze(dd);
  670. }
  671. }
  672. *msg = '\0';
  673. if (hwerrs & INFINIPATH_HWE_MEMBISTFAILED) {
  674. strlcat(msg, "[Memory BIST test failed, "
  675. "InfiniPath hardware unusable]", msgl);
  676. /* ignore from now on, so disable until driver reloaded */
  677. *dd->ipath_statusp |= IPATH_STATUS_HWERROR;
  678. dd->ipath_hwerrmask &= ~INFINIPATH_HWE_MEMBISTFAILED;
  679. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrmask,
  680. dd->ipath_hwerrmask);
  681. }
  682. ipath_format_hwerrors(hwerrs,
  683. ipath_7220_hwerror_msgs,
  684. ARRAY_SIZE(ipath_7220_hwerror_msgs),
  685. msg, msgl);
  686. if (hwerrs & (INFINIPATH_HWE_PCIEMEMPARITYERR_MASK
  687. << INFINIPATH_HWE_PCIEMEMPARITYERR_SHIFT)) {
  688. bits = (u32) ((hwerrs >>
  689. INFINIPATH_HWE_PCIEMEMPARITYERR_SHIFT) &
  690. INFINIPATH_HWE_PCIEMEMPARITYERR_MASK);
  691. snprintf(bitsmsg, sizeof bitsmsg,
  692. "[PCIe Mem Parity Errs %x] ", bits);
  693. strlcat(msg, bitsmsg, msgl);
  694. }
  695. #define _IPATH_PLL_FAIL (INFINIPATH_HWE_COREPLL_FBSLIP | \
  696. INFINIPATH_HWE_COREPLL_RFSLIP)
  697. if (hwerrs & _IPATH_PLL_FAIL) {
  698. snprintf(bitsmsg, sizeof bitsmsg,
  699. "[PLL failed (%llx), InfiniPath hardware unusable]",
  700. (unsigned long long) hwerrs & _IPATH_PLL_FAIL);
  701. strlcat(msg, bitsmsg, msgl);
  702. /* ignore from now on, so disable until driver reloaded */
  703. dd->ipath_hwerrmask &= ~(hwerrs & _IPATH_PLL_FAIL);
  704. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrmask,
  705. dd->ipath_hwerrmask);
  706. }
  707. if (hwerrs & INFINIPATH_HWE_SERDESPLLFAILED) {
  708. /*
  709. * If it occurs, it is left masked since the eternal
  710. * interface is unused.
  711. */
  712. dd->ipath_hwerrmask &= ~INFINIPATH_HWE_SERDESPLLFAILED;
  713. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrmask,
  714. dd->ipath_hwerrmask);
  715. }
  716. ipath_dev_err(dd, "%s hardware error\n", msg);
  717. /*
  718. * For /sys status file. if no trailing } is copied, we'll
  719. * know it was truncated.
  720. */
  721. if (isfatal && !ipath_diag_inuse && dd->ipath_freezemsg)
  722. snprintf(dd->ipath_freezemsg, dd->ipath_freezelen,
  723. "{%s}", msg);
  724. bail:;
  725. }
  726. /**
  727. * ipath_7220_boardname - fill in the board name
  728. * @dd: the infinipath device
  729. * @name: the output buffer
  730. * @namelen: the size of the output buffer
  731. *
  732. * info is based on the board revision register
  733. */
  734. static int ipath_7220_boardname(struct ipath_devdata *dd, char *name,
  735. size_t namelen)
  736. {
  737. char *n = NULL;
  738. u8 boardrev = dd->ipath_boardrev;
  739. int ret;
  740. if (boardrev == 15) {
  741. /*
  742. * Emulator sometimes comes up all-ones, rather than zero.
  743. */
  744. boardrev = 0;
  745. dd->ipath_boardrev = boardrev;
  746. }
  747. switch (boardrev) {
  748. case 0:
  749. n = "InfiniPath_7220_Emulation";
  750. break;
  751. case 1:
  752. n = "InfiniPath_QLE7240";
  753. break;
  754. case 2:
  755. n = "InfiniPath_QLE7280";
  756. break;
  757. case 3:
  758. n = "InfiniPath_QLE7242";
  759. break;
  760. case 4:
  761. n = "InfiniPath_QEM7240";
  762. break;
  763. case 5:
  764. n = "InfiniPath_QMI7240";
  765. break;
  766. case 6:
  767. n = "InfiniPath_QMI7264";
  768. break;
  769. case 7:
  770. n = "InfiniPath_QMH7240";
  771. break;
  772. case 8:
  773. n = "InfiniPath_QME7240";
  774. break;
  775. case 9:
  776. n = "InfiniPath_QLE7250";
  777. break;
  778. case 10:
  779. n = "InfiniPath_QLE7290";
  780. break;
  781. case 11:
  782. n = "InfiniPath_QEM7250";
  783. break;
  784. case 12:
  785. n = "InfiniPath_QLE-Bringup";
  786. break;
  787. default:
  788. ipath_dev_err(dd,
  789. "Don't yet know about board with ID %u\n",
  790. boardrev);
  791. snprintf(name, namelen, "Unknown_InfiniPath_PCIe_%u",
  792. boardrev);
  793. break;
  794. }
  795. if (n)
  796. snprintf(name, namelen, "%s", n);
  797. if (dd->ipath_majrev != 5 || !dd->ipath_minrev ||
  798. dd->ipath_minrev > 2) {
  799. ipath_dev_err(dd, "Unsupported InfiniPath hardware "
  800. "revision %u.%u!\n",
  801. dd->ipath_majrev, dd->ipath_minrev);
  802. ret = 1;
  803. } else if (dd->ipath_minrev == 1 &&
  804. !(dd->ipath_flags & IPATH_INITTED)) {
  805. /* Rev1 chips are prototype. Complain at init, but allow use */
  806. ipath_dev_err(dd, "Unsupported hardware "
  807. "revision %u.%u, Contact support@qlogic.com\n",
  808. dd->ipath_majrev, dd->ipath_minrev);
  809. ret = 0;
  810. } else
  811. ret = 0;
  812. /*
  813. * Set here not in ipath_init_*_funcs because we have to do
  814. * it after we can read chip registers.
  815. */
  816. dd->ipath_ureg_align = 0x10000; /* 64KB alignment */
  817. return ret;
  818. }
  819. /**
  820. * ipath_7220_init_hwerrors - enable hardware errors
  821. * @dd: the infinipath device
  822. *
  823. * now that we have finished initializing everything that might reasonably
  824. * cause a hardware error, and cleared those errors bits as they occur,
  825. * we can enable hardware errors in the mask (potentially enabling
  826. * freeze mode), and enable hardware errors as errors (along with
  827. * everything else) in errormask
  828. */
  829. static void ipath_7220_init_hwerrors(struct ipath_devdata *dd)
  830. {
  831. ipath_err_t val;
  832. u64 extsval;
  833. extsval = ipath_read_kreg64(dd, dd->ipath_kregs->kr_extstatus);
  834. if (!(extsval & (INFINIPATH_EXTS_MEMBIST_ENDTEST |
  835. INFINIPATH_EXTS_MEMBIST_DISABLED)))
  836. ipath_dev_err(dd, "MemBIST did not complete!\n");
  837. if (extsval & INFINIPATH_EXTS_MEMBIST_DISABLED)
  838. dev_info(&dd->pcidev->dev, "MemBIST is disabled.\n");
  839. val = ~0ULL; /* barring bugs, all hwerrors become interrupts, */
  840. if (!dd->ipath_boardrev) /* no PLL for Emulator */
  841. val &= ~INFINIPATH_HWE_SERDESPLLFAILED;
  842. if (dd->ipath_minrev == 1)
  843. val &= ~(1ULL << 42); /* TXE LaunchFIFO Parity rev1 issue */
  844. val &= ~INFINIPATH_HWE_IB_UC_MEMORYPARITYERR;
  845. dd->ipath_hwerrmask = val;
  846. /*
  847. * special trigger "error" is for debugging purposes. It
  848. * works around a processor/chipset problem. The error
  849. * interrupt allows us to count occurrences, but we don't
  850. * want to pay the overhead for normal use. Emulation only
  851. */
  852. if (!dd->ipath_boardrev)
  853. dd->ipath_maskederrs = INFINIPATH_E_SENDSPECIALTRIGGER;
  854. }
  855. /*
  856. * All detailed interaction with the SerDes has been moved to ipath_sd7220.c
  857. *
  858. * The portion of IBA7220-specific bringup_serdes() that actually deals with
  859. * registers and memory within the SerDes itself is ipath_sd7220_init().
  860. */
  861. /**
  862. * ipath_7220_bringup_serdes - bring up the serdes
  863. * @dd: the infinipath device
  864. */
  865. static int ipath_7220_bringup_serdes(struct ipath_devdata *dd)
  866. {
  867. int ret = 0;
  868. u64 val, prev_val, guid;
  869. int was_reset; /* Note whether uC was reset */
  870. ipath_dbg("Trying to bringup serdes\n");
  871. if (ipath_read_kreg64(dd, dd->ipath_kregs->kr_hwerrstatus) &
  872. INFINIPATH_HWE_SERDESPLLFAILED) {
  873. ipath_dbg("At start, serdes PLL failed bit set "
  874. "in hwerrstatus, clearing and continuing\n");
  875. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrclear,
  876. INFINIPATH_HWE_SERDESPLLFAILED);
  877. }
  878. if (!dd->ipath_ibcddrctrl) {
  879. /* not on re-init after reset */
  880. dd->ipath_ibcddrctrl =
  881. ipath_read_kreg64(dd, dd->ipath_kregs->kr_ibcddrctrl);
  882. if (dd->ipath_link_speed_enabled ==
  883. (IPATH_IB_SDR | IPATH_IB_DDR))
  884. dd->ipath_ibcddrctrl |=
  885. IBA7220_IBC_SPEED_AUTONEG_MASK |
  886. IBA7220_IBC_IBTA_1_2_MASK;
  887. else
  888. dd->ipath_ibcddrctrl |=
  889. dd->ipath_link_speed_enabled == IPATH_IB_DDR
  890. ? IBA7220_IBC_SPEED_DDR :
  891. IBA7220_IBC_SPEED_SDR;
  892. if ((dd->ipath_link_width_enabled & (IB_WIDTH_1X |
  893. IB_WIDTH_4X)) == (IB_WIDTH_1X | IB_WIDTH_4X))
  894. dd->ipath_ibcddrctrl |= IBA7220_IBC_WIDTH_AUTONEG;
  895. else
  896. dd->ipath_ibcddrctrl |=
  897. dd->ipath_link_width_enabled == IB_WIDTH_4X
  898. ? IBA7220_IBC_WIDTH_4X_ONLY :
  899. IBA7220_IBC_WIDTH_1X_ONLY;
  900. /* always enable these on driver reload, not sticky */
  901. dd->ipath_ibcddrctrl |=
  902. IBA7220_IBC_RXPOL_MASK << IBA7220_IBC_RXPOL_SHIFT;
  903. dd->ipath_ibcddrctrl |=
  904. IBA7220_IBC_HRTBT_MASK << IBA7220_IBC_HRTBT_SHIFT;
  905. /*
  906. * automatic lane reversal detection for receive
  907. * doesn't work correctly in rev 1, so disable it
  908. * on that rev, otherwise enable (disabling not
  909. * sticky across reload for >rev1)
  910. */
  911. if (dd->ipath_minrev == 1)
  912. dd->ipath_ibcddrctrl &=
  913. ~IBA7220_IBC_LANE_REV_SUPPORTED;
  914. else
  915. dd->ipath_ibcddrctrl |=
  916. IBA7220_IBC_LANE_REV_SUPPORTED;
  917. }
  918. ipath_write_kreg(dd, dd->ipath_kregs->kr_ibcddrctrl,
  919. dd->ipath_ibcddrctrl);
  920. ipath_write_kreg(dd, IPATH_KREG_OFFSET(IBNCModeCtrl), 0Ull);
  921. /* IBA7220 has SERDES MPU reset in D0 of what _was_ IBPLLCfg */
  922. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_ibserdesctrl);
  923. /* remember if uC was in Reset or not, for dactrim */
  924. was_reset = (val & 1);
  925. ipath_cdbg(VERBOSE, "IBReset %s xgxsconfig %llx\n",
  926. was_reset ? "Asserted" : "Negated", (unsigned long long)
  927. ipath_read_kreg64(dd, dd->ipath_kregs->kr_xgxsconfig));
  928. if (dd->ipath_boardrev) {
  929. /*
  930. * Hardware is not emulator, and may have been reset. Init it.
  931. * Below will release reset, but needs to know if chip was
  932. * originally in reset, to only trim DACs on first time
  933. * after chip reset or powercycle (not driver reload)
  934. */
  935. ret = ipath_sd7220_init(dd, was_reset);
  936. }
  937. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_xgxsconfig);
  938. prev_val = val;
  939. val |= INFINIPATH_XGXS_FC_SAFE;
  940. if (val != prev_val) {
  941. ipath_write_kreg(dd, dd->ipath_kregs->kr_xgxsconfig, val);
  942. ipath_read_kreg32(dd, dd->ipath_kregs->kr_scratch);
  943. }
  944. if (val & INFINIPATH_XGXS_RESET)
  945. val &= ~INFINIPATH_XGXS_RESET;
  946. if (val != prev_val)
  947. ipath_write_kreg(dd, dd->ipath_kregs->kr_xgxsconfig, val);
  948. ipath_cdbg(VERBOSE, "done: xgxs=%llx from %llx\n",
  949. (unsigned long long)
  950. ipath_read_kreg64(dd, dd->ipath_kregs->kr_xgxsconfig),
  951. prev_val);
  952. guid = be64_to_cpu(dd->ipath_guid);
  953. if (!guid) {
  954. /* have to have something, so use likely unique tsc */
  955. guid = get_cycles();
  956. ipath_dbg("No GUID for heartbeat, faking %llx\n",
  957. (unsigned long long)guid);
  958. } else
  959. ipath_cdbg(VERBOSE, "Wrote %llX to HRTBT_GUID\n", guid);
  960. ipath_write_kreg(dd, dd->ipath_kregs->kr_hrtbt_guid, guid);
  961. return ret;
  962. }
  963. static void ipath_7220_config_jint(struct ipath_devdata *dd,
  964. u16 idle_ticks, u16 max_packets)
  965. {
  966. /*
  967. * We can request a receive interrupt for 1 or more packets
  968. * from current offset.
  969. */
  970. if (idle_ticks == 0 || max_packets == 0)
  971. /* interrupt after one packet if no mitigation */
  972. dd->ipath_rhdrhead_intr_off =
  973. 1ULL << IBA7220_HDRHEAD_PKTINT_SHIFT;
  974. else
  975. /* Turn off RcvHdrHead interrupts if using mitigation */
  976. dd->ipath_rhdrhead_intr_off = 0ULL;
  977. /* refresh kernel RcvHdrHead registers... */
  978. ipath_write_ureg(dd, ur_rcvhdrhead,
  979. dd->ipath_rhdrhead_intr_off |
  980. dd->ipath_pd[0]->port_head, 0);
  981. dd->ipath_jint_max_packets = max_packets;
  982. dd->ipath_jint_idle_ticks = idle_ticks;
  983. ipath_write_kreg(dd, dd->ipath_kregs->kr_jintreload,
  984. ((u64) max_packets << INFINIPATH_JINT_PACKETSHIFT) |
  985. idle_ticks);
  986. }
  987. /**
  988. * ipath_7220_quiet_serdes - set serdes to txidle
  989. * @dd: the infinipath device
  990. * Called when driver is being unloaded
  991. */
  992. static void ipath_7220_quiet_serdes(struct ipath_devdata *dd)
  993. {
  994. u64 val;
  995. dd->ipath_flags &= ~IPATH_IB_AUTONEG_INPROG;
  996. wake_up(&dd->ipath_autoneg_wait);
  997. cancel_delayed_work(&dd->ipath_autoneg_work);
  998. flush_scheduled_work();
  999. ipath_shutdown_relock_poll(dd);
  1000. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_xgxsconfig);
  1001. val |= INFINIPATH_XGXS_RESET;
  1002. ipath_write_kreg(dd, dd->ipath_kregs->kr_xgxsconfig, val);
  1003. }
  1004. static int ipath_7220_intconfig(struct ipath_devdata *dd)
  1005. {
  1006. ipath_7220_config_jint(dd, dd->ipath_jint_idle_ticks,
  1007. dd->ipath_jint_max_packets);
  1008. return 0;
  1009. }
  1010. /**
  1011. * ipath_setup_7220_setextled - set the state of the two external LEDs
  1012. * @dd: the infinipath device
  1013. * @lst: the L state
  1014. * @ltst: the LT state
  1015. *
  1016. * These LEDs indicate the physical and logical state of IB link.
  1017. * For this chip (at least with recommended board pinouts), LED1
  1018. * is Yellow (logical state) and LED2 is Green (physical state),
  1019. *
  1020. * Note: We try to match the Mellanox HCA LED behavior as best
  1021. * we can. Green indicates physical link state is OK (something is
  1022. * plugged in, and we can train).
  1023. * Amber indicates the link is logically up (ACTIVE).
  1024. * Mellanox further blinks the amber LED to indicate data packet
  1025. * activity, but we have no hardware support for that, so it would
  1026. * require waking up every 10-20 msecs and checking the counters
  1027. * on the chip, and then turning the LED off if appropriate. That's
  1028. * visible overhead, so not something we will do.
  1029. *
  1030. */
  1031. static void ipath_setup_7220_setextled(struct ipath_devdata *dd, u64 lst,
  1032. u64 ltst)
  1033. {
  1034. u64 extctl, ledblink = 0;
  1035. unsigned long flags = 0;
  1036. /* the diags use the LED to indicate diag info, so we leave
  1037. * the external LED alone when the diags are running */
  1038. if (ipath_diag_inuse)
  1039. return;
  1040. /* Allow override of LED display for, e.g. Locating system in rack */
  1041. if (dd->ipath_led_override) {
  1042. ltst = (dd->ipath_led_override & IPATH_LED_PHYS)
  1043. ? INFINIPATH_IBCS_LT_STATE_LINKUP
  1044. : INFINIPATH_IBCS_LT_STATE_DISABLED;
  1045. lst = (dd->ipath_led_override & IPATH_LED_LOG)
  1046. ? INFINIPATH_IBCS_L_STATE_ACTIVE
  1047. : INFINIPATH_IBCS_L_STATE_DOWN;
  1048. }
  1049. spin_lock_irqsave(&dd->ipath_gpio_lock, flags);
  1050. extctl = dd->ipath_extctrl & ~(INFINIPATH_EXTC_LED1PRIPORT_ON |
  1051. INFINIPATH_EXTC_LED2PRIPORT_ON);
  1052. if (ltst == INFINIPATH_IBCS_LT_STATE_LINKUP) {
  1053. extctl |= INFINIPATH_EXTC_LED1PRIPORT_ON;
  1054. /*
  1055. * counts are in chip clock (4ns) periods.
  1056. * This is 1/16 sec (66.6ms) on,
  1057. * 3/16 sec (187.5 ms) off, with packets rcvd
  1058. */
  1059. ledblink = ((66600*1000UL/4) << IBA7220_LEDBLINK_ON_SHIFT)
  1060. | ((187500*1000UL/4) << IBA7220_LEDBLINK_OFF_SHIFT);
  1061. }
  1062. if (lst == INFINIPATH_IBCS_L_STATE_ACTIVE)
  1063. extctl |= INFINIPATH_EXTC_LED2PRIPORT_ON;
  1064. dd->ipath_extctrl = extctl;
  1065. ipath_write_kreg(dd, dd->ipath_kregs->kr_extctrl, extctl);
  1066. spin_unlock_irqrestore(&dd->ipath_gpio_lock, flags);
  1067. if (ledblink) /* blink the LED on packet receive */
  1068. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvpktledcnt,
  1069. ledblink);
  1070. }
  1071. /*
  1072. * Similar to pci_intx(pdev, 1), except that we make sure
  1073. * msi is off...
  1074. */
  1075. static void ipath_enable_intx(struct pci_dev *pdev)
  1076. {
  1077. u16 cw, new;
  1078. int pos;
  1079. /* first, turn on INTx */
  1080. pci_read_config_word(pdev, PCI_COMMAND, &cw);
  1081. new = cw & ~PCI_COMMAND_INTX_DISABLE;
  1082. if (new != cw)
  1083. pci_write_config_word(pdev, PCI_COMMAND, new);
  1084. /* then turn off MSI */
  1085. pos = pci_find_capability(pdev, PCI_CAP_ID_MSI);
  1086. if (pos) {
  1087. pci_read_config_word(pdev, pos + PCI_MSI_FLAGS, &cw);
  1088. new = cw & ~PCI_MSI_FLAGS_ENABLE;
  1089. if (new != cw)
  1090. pci_write_config_word(pdev, pos + PCI_MSI_FLAGS, new);
  1091. }
  1092. }
  1093. static int ipath_msi_enabled(struct pci_dev *pdev)
  1094. {
  1095. int pos, ret = 0;
  1096. pos = pci_find_capability(pdev, PCI_CAP_ID_MSI);
  1097. if (pos) {
  1098. u16 cw;
  1099. pci_read_config_word(pdev, pos + PCI_MSI_FLAGS, &cw);
  1100. ret = !!(cw & PCI_MSI_FLAGS_ENABLE);
  1101. }
  1102. return ret;
  1103. }
  1104. /*
  1105. * disable msi interrupt if enabled, and clear the flag.
  1106. * flag is used primarily for the fallback to INTx, but
  1107. * is also used in reinit after reset as a flag.
  1108. */
  1109. static void ipath_7220_nomsi(struct ipath_devdata *dd)
  1110. {
  1111. dd->ipath_msi_lo = 0;
  1112. if (ipath_msi_enabled(dd->pcidev)) {
  1113. /*
  1114. * free, but don't zero; later kernels require
  1115. * it be freed before disable_msi, so the intx
  1116. * setup has to request it again.
  1117. */
  1118. if (dd->ipath_irq)
  1119. free_irq(dd->ipath_irq, dd);
  1120. pci_disable_msi(dd->pcidev);
  1121. }
  1122. }
  1123. /*
  1124. * ipath_setup_7220_cleanup - clean up any per-chip chip-specific stuff
  1125. * @dd: the infinipath device
  1126. *
  1127. * Nothing but msi interrupt cleanup for now.
  1128. *
  1129. * This is called during driver unload.
  1130. */
  1131. static void ipath_setup_7220_cleanup(struct ipath_devdata *dd)
  1132. {
  1133. ipath_7220_nomsi(dd);
  1134. }
  1135. static void ipath_7220_pcie_params(struct ipath_devdata *dd, u32 boardrev)
  1136. {
  1137. u16 linkstat, minwidth, speed;
  1138. int pos;
  1139. pos = pci_find_capability(dd->pcidev, PCI_CAP_ID_EXP);
  1140. if (!pos) {
  1141. ipath_dev_err(dd, "Can't find PCI Express capability!\n");
  1142. goto bail;
  1143. }
  1144. pci_read_config_word(dd->pcidev, pos + PCI_EXP_LNKSTA,
  1145. &linkstat);
  1146. /*
  1147. * speed is bits 0-4, linkwidth is bits 4-8
  1148. * no defines for them in headers
  1149. */
  1150. speed = linkstat & 0xf;
  1151. linkstat >>= 4;
  1152. linkstat &= 0x1f;
  1153. dd->ipath_lbus_width = linkstat;
  1154. switch (boardrev) {
  1155. case 0:
  1156. case 2:
  1157. case 10:
  1158. case 12:
  1159. minwidth = 16; /* x16 capable boards */
  1160. break;
  1161. default:
  1162. minwidth = 8; /* x8 capable boards */
  1163. break;
  1164. }
  1165. switch (speed) {
  1166. case 1:
  1167. dd->ipath_lbus_speed = 2500; /* Gen1, 2.5GHz */
  1168. break;
  1169. case 2:
  1170. dd->ipath_lbus_speed = 5000; /* Gen1, 5GHz */
  1171. break;
  1172. default: /* not defined, assume gen1 */
  1173. dd->ipath_lbus_speed = 2500;
  1174. break;
  1175. }
  1176. if (linkstat < minwidth)
  1177. ipath_dev_err(dd,
  1178. "PCIe width %u (x%u HCA), performance "
  1179. "reduced\n", linkstat, minwidth);
  1180. else
  1181. ipath_cdbg(VERBOSE, "PCIe speed %u width %u (x%u HCA)\n",
  1182. dd->ipath_lbus_speed, linkstat, minwidth);
  1183. if (speed != 1)
  1184. ipath_dev_err(dd,
  1185. "PCIe linkspeed %u is incorrect; "
  1186. "should be 1 (2500)!\n", speed);
  1187. bail:
  1188. /* fill in string, even on errors */
  1189. snprintf(dd->ipath_lbus_info, sizeof(dd->ipath_lbus_info),
  1190. "PCIe,%uMHz,x%u\n",
  1191. dd->ipath_lbus_speed,
  1192. dd->ipath_lbus_width);
  1193. return;
  1194. }
  1195. /**
  1196. * ipath_setup_7220_config - setup PCIe config related stuff
  1197. * @dd: the infinipath device
  1198. * @pdev: the PCI device
  1199. *
  1200. * The pci_enable_msi() call will fail on systems with MSI quirks
  1201. * such as those with AMD8131, even if the device of interest is not
  1202. * attached to that device, (in the 2.6.13 - 2.6.15 kernels, at least, fixed
  1203. * late in 2.6.16).
  1204. * All that can be done is to edit the kernel source to remove the quirk
  1205. * check until that is fixed.
  1206. * We do not need to call enable_msi() for our HyperTransport chip,
  1207. * even though it uses MSI, and we want to avoid the quirk warning, so
  1208. * So we call enable_msi only for PCIe. If we do end up needing
  1209. * pci_enable_msi at some point in the future for HT, we'll move the
  1210. * call back into the main init_one code.
  1211. * We save the msi lo and hi values, so we can restore them after
  1212. * chip reset (the kernel PCI infrastructure doesn't yet handle that
  1213. * correctly).
  1214. */
  1215. static int ipath_setup_7220_config(struct ipath_devdata *dd,
  1216. struct pci_dev *pdev)
  1217. {
  1218. int pos, ret = -1;
  1219. u32 boardrev;
  1220. dd->ipath_msi_lo = 0; /* used as a flag during reset processing */
  1221. pos = pci_find_capability(pdev, PCI_CAP_ID_MSI);
  1222. if (!strcmp(int_type, "force_msi") || !strcmp(int_type, "auto"))
  1223. ret = pci_enable_msi(pdev);
  1224. if (ret) {
  1225. if (!strcmp(int_type, "force_msi")) {
  1226. ipath_dev_err(dd, "pci_enable_msi failed: %d, "
  1227. "force_msi is on, so not continuing.\n",
  1228. ret);
  1229. return ret;
  1230. }
  1231. ipath_enable_intx(pdev);
  1232. if (!strcmp(int_type, "auto"))
  1233. ipath_dev_err(dd, "pci_enable_msi failed: %d, "
  1234. "falling back to INTx\n", ret);
  1235. } else if (pos) {
  1236. u16 control;
  1237. pci_read_config_dword(pdev, pos + PCI_MSI_ADDRESS_LO,
  1238. &dd->ipath_msi_lo);
  1239. pci_read_config_dword(pdev, pos + PCI_MSI_ADDRESS_HI,
  1240. &dd->ipath_msi_hi);
  1241. pci_read_config_word(pdev, pos + PCI_MSI_FLAGS,
  1242. &control);
  1243. /* now save the data (vector) info */
  1244. pci_read_config_word(pdev,
  1245. pos + ((control & PCI_MSI_FLAGS_64BIT)
  1246. ? PCI_MSI_DATA_64 :
  1247. PCI_MSI_DATA_32),
  1248. &dd->ipath_msi_data);
  1249. } else
  1250. ipath_dev_err(dd, "Can't find MSI capability, "
  1251. "can't save MSI settings for reset\n");
  1252. dd->ipath_irq = pdev->irq;
  1253. /*
  1254. * We save the cachelinesize also, although it doesn't
  1255. * really matter.
  1256. */
  1257. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE,
  1258. &dd->ipath_pci_cacheline);
  1259. /*
  1260. * this function called early, ipath_boardrev not set yet. Can't
  1261. * use ipath_read_kreg64() yet, too early in init, so use readq()
  1262. */
  1263. boardrev = (readq(&dd->ipath_kregbase[dd->ipath_kregs->kr_revision])
  1264. >> INFINIPATH_R_BOARDID_SHIFT) & INFINIPATH_R_BOARDID_MASK;
  1265. ipath_7220_pcie_params(dd, boardrev);
  1266. dd->ipath_flags |= IPATH_NODMA_RTAIL | IPATH_HAS_SEND_DMA |
  1267. IPATH_HAS_PBC_CNT | IPATH_HAS_THRESH_UPDATE;
  1268. dd->ipath_pioupd_thresh = 4U; /* set default update threshold */
  1269. return 0;
  1270. }
  1271. static void ipath_init_7220_variables(struct ipath_devdata *dd)
  1272. {
  1273. /*
  1274. * setup the register offsets, since they are different for each
  1275. * chip
  1276. */
  1277. dd->ipath_kregs = &ipath_7220_kregs;
  1278. dd->ipath_cregs = &ipath_7220_cregs;
  1279. /*
  1280. * bits for selecting i2c direction and values,
  1281. * used for I2C serial flash
  1282. */
  1283. dd->ipath_gpio_sda_num = _IPATH_GPIO_SDA_NUM;
  1284. dd->ipath_gpio_scl_num = _IPATH_GPIO_SCL_NUM;
  1285. dd->ipath_gpio_sda = IPATH_GPIO_SDA;
  1286. dd->ipath_gpio_scl = IPATH_GPIO_SCL;
  1287. /*
  1288. * Fill in data for field-values that change in IBA7220.
  1289. * We dynamically specify only the mask for LINKTRAININGSTATE
  1290. * and only the shift for LINKSTATE, as they are the only ones
  1291. * that change. Also precalculate the 3 link states of interest
  1292. * and the combined mask.
  1293. */
  1294. dd->ibcs_ls_shift = IBA7220_IBCS_LINKSTATE_SHIFT;
  1295. dd->ibcs_lts_mask = IBA7220_IBCS_LINKTRAININGSTATE_MASK;
  1296. dd->ibcs_mask = (INFINIPATH_IBCS_LINKSTATE_MASK <<
  1297. dd->ibcs_ls_shift) | dd->ibcs_lts_mask;
  1298. dd->ib_init = (INFINIPATH_IBCS_LT_STATE_LINKUP <<
  1299. INFINIPATH_IBCS_LINKTRAININGSTATE_SHIFT) |
  1300. (INFINIPATH_IBCS_L_STATE_INIT << dd->ibcs_ls_shift);
  1301. dd->ib_arm = (INFINIPATH_IBCS_LT_STATE_LINKUP <<
  1302. INFINIPATH_IBCS_LINKTRAININGSTATE_SHIFT) |
  1303. (INFINIPATH_IBCS_L_STATE_ARM << dd->ibcs_ls_shift);
  1304. dd->ib_active = (INFINIPATH_IBCS_LT_STATE_LINKUP <<
  1305. INFINIPATH_IBCS_LINKTRAININGSTATE_SHIFT) |
  1306. (INFINIPATH_IBCS_L_STATE_ACTIVE << dd->ibcs_ls_shift);
  1307. /*
  1308. * Fill in data for ibcc field-values that change in IBA7220.
  1309. * We dynamically specify only the mask for LINKINITCMD
  1310. * and only the shift for LINKCMD and MAXPKTLEN, as they are
  1311. * the only ones that change.
  1312. */
  1313. dd->ibcc_lic_mask = IBA7220_IBCC_LINKINITCMD_MASK;
  1314. dd->ibcc_lc_shift = IBA7220_IBCC_LINKCMD_SHIFT;
  1315. dd->ibcc_mpl_shift = IBA7220_IBCC_MAXPKTLEN_SHIFT;
  1316. /* Fill in shifts for RcvCtrl. */
  1317. dd->ipath_r_portenable_shift = INFINIPATH_R_PORTENABLE_SHIFT;
  1318. dd->ipath_r_intravail_shift = IBA7220_R_INTRAVAIL_SHIFT;
  1319. dd->ipath_r_tailupd_shift = IBA7220_R_TAILUPD_SHIFT;
  1320. dd->ipath_r_portcfg_shift = IBA7220_R_PORTCFG_SHIFT;
  1321. /* variables for sanity checking interrupt and errors */
  1322. dd->ipath_hwe_bitsextant =
  1323. (INFINIPATH_HWE_RXEMEMPARITYERR_MASK <<
  1324. INFINIPATH_HWE_RXEMEMPARITYERR_SHIFT) |
  1325. (INFINIPATH_HWE_TXEMEMPARITYERR_MASK <<
  1326. INFINIPATH_HWE_TXEMEMPARITYERR_SHIFT) |
  1327. (INFINIPATH_HWE_PCIEMEMPARITYERR_MASK <<
  1328. INFINIPATH_HWE_PCIEMEMPARITYERR_SHIFT) |
  1329. INFINIPATH_HWE_PCIE1PLLFAILED |
  1330. INFINIPATH_HWE_PCIE0PLLFAILED |
  1331. INFINIPATH_HWE_PCIEPOISONEDTLP |
  1332. INFINIPATH_HWE_PCIECPLTIMEOUT |
  1333. INFINIPATH_HWE_PCIEBUSPARITYXTLH |
  1334. INFINIPATH_HWE_PCIEBUSPARITYXADM |
  1335. INFINIPATH_HWE_PCIEBUSPARITYRADM |
  1336. INFINIPATH_HWE_MEMBISTFAILED |
  1337. INFINIPATH_HWE_COREPLL_FBSLIP |
  1338. INFINIPATH_HWE_COREPLL_RFSLIP |
  1339. INFINIPATH_HWE_SERDESPLLFAILED |
  1340. INFINIPATH_HWE_IBCBUSTOSPCPARITYERR |
  1341. INFINIPATH_HWE_IBCBUSFRSPCPARITYERR |
  1342. INFINIPATH_HWE_PCIECPLDATAQUEUEERR |
  1343. INFINIPATH_HWE_PCIECPLHDRQUEUEERR |
  1344. INFINIPATH_HWE_SDMAMEMREADERR |
  1345. INFINIPATH_HWE_CLK_UC_PLLNOTLOCKED |
  1346. INFINIPATH_HWE_PCIESERDESQ0PCLKNOTDETECT |
  1347. INFINIPATH_HWE_PCIESERDESQ1PCLKNOTDETECT |
  1348. INFINIPATH_HWE_PCIESERDESQ2PCLKNOTDETECT |
  1349. INFINIPATH_HWE_PCIESERDESQ3PCLKNOTDETECT |
  1350. INFINIPATH_HWE_DDSRXEQMEMORYPARITYERR |
  1351. INFINIPATH_HWE_IB_UC_MEMORYPARITYERR |
  1352. INFINIPATH_HWE_PCIE_UC_OCT0MEMORYPARITYERR |
  1353. INFINIPATH_HWE_PCIE_UC_OCT1MEMORYPARITYERR;
  1354. dd->ipath_i_bitsextant =
  1355. INFINIPATH_I_SDMAINT | INFINIPATH_I_SDMADISABLED |
  1356. (INFINIPATH_I_RCVURG_MASK << INFINIPATH_I_RCVURG_SHIFT) |
  1357. (INFINIPATH_I_RCVAVAIL_MASK <<
  1358. INFINIPATH_I_RCVAVAIL_SHIFT) |
  1359. INFINIPATH_I_ERROR | INFINIPATH_I_SPIOSENT |
  1360. INFINIPATH_I_SPIOBUFAVAIL | INFINIPATH_I_GPIO |
  1361. INFINIPATH_I_JINT | INFINIPATH_I_SERDESTRIMDONE;
  1362. dd->ipath_e_bitsextant =
  1363. INFINIPATH_E_RFORMATERR | INFINIPATH_E_RVCRC |
  1364. INFINIPATH_E_RICRC | INFINIPATH_E_RMINPKTLEN |
  1365. INFINIPATH_E_RMAXPKTLEN | INFINIPATH_E_RLONGPKTLEN |
  1366. INFINIPATH_E_RSHORTPKTLEN | INFINIPATH_E_RUNEXPCHAR |
  1367. INFINIPATH_E_RUNSUPVL | INFINIPATH_E_REBP |
  1368. INFINIPATH_E_RIBFLOW | INFINIPATH_E_RBADVERSION |
  1369. INFINIPATH_E_RRCVEGRFULL | INFINIPATH_E_RRCVHDRFULL |
  1370. INFINIPATH_E_RBADTID | INFINIPATH_E_RHDRLEN |
  1371. INFINIPATH_E_RHDR | INFINIPATH_E_RIBLOSTLINK |
  1372. INFINIPATH_E_SENDSPECIALTRIGGER |
  1373. INFINIPATH_E_SDMADISABLED | INFINIPATH_E_SMINPKTLEN |
  1374. INFINIPATH_E_SMAXPKTLEN | INFINIPATH_E_SUNDERRUN |
  1375. INFINIPATH_E_SPKTLEN | INFINIPATH_E_SDROPPEDSMPPKT |
  1376. INFINIPATH_E_SDROPPEDDATAPKT |
  1377. INFINIPATH_E_SPIOARMLAUNCH | INFINIPATH_E_SUNEXPERRPKTNUM |
  1378. INFINIPATH_E_SUNSUPVL | INFINIPATH_E_SENDBUFMISUSE |
  1379. INFINIPATH_E_SDMAGENMISMATCH | INFINIPATH_E_SDMAOUTOFBOUND |
  1380. INFINIPATH_E_SDMATAILOUTOFBOUND | INFINIPATH_E_SDMABASE |
  1381. INFINIPATH_E_SDMA1STDESC | INFINIPATH_E_SDMARPYTAG |
  1382. INFINIPATH_E_SDMADWEN | INFINIPATH_E_SDMAMISSINGDW |
  1383. INFINIPATH_E_SDMAUNEXPDATA |
  1384. INFINIPATH_E_IBSTATUSCHANGED | INFINIPATH_E_INVALIDADDR |
  1385. INFINIPATH_E_RESET | INFINIPATH_E_HARDWARE |
  1386. INFINIPATH_E_SDMADESCADDRMISALIGN |
  1387. INFINIPATH_E_INVALIDEEPCMD;
  1388. dd->ipath_i_rcvavail_mask = INFINIPATH_I_RCVAVAIL_MASK;
  1389. dd->ipath_i_rcvurg_mask = INFINIPATH_I_RCVURG_MASK;
  1390. dd->ipath_i_rcvavail_shift = INFINIPATH_I_RCVAVAIL_SHIFT;
  1391. dd->ipath_i_rcvurg_shift = INFINIPATH_I_RCVURG_SHIFT;
  1392. dd->ipath_flags |= IPATH_INTREG_64 | IPATH_HAS_MULT_IB_SPEED
  1393. | IPATH_HAS_LINK_LATENCY;
  1394. /*
  1395. * EEPROM error log 0 is TXE Parity errors. 1 is RXE Parity.
  1396. * 2 is Some Misc, 3 is reserved for future.
  1397. */
  1398. dd->ipath_eep_st_masks[0].hwerrs_to_log =
  1399. INFINIPATH_HWE_TXEMEMPARITYERR_MASK <<
  1400. INFINIPATH_HWE_TXEMEMPARITYERR_SHIFT;
  1401. dd->ipath_eep_st_masks[1].hwerrs_to_log =
  1402. INFINIPATH_HWE_RXEMEMPARITYERR_MASK <<
  1403. INFINIPATH_HWE_RXEMEMPARITYERR_SHIFT;
  1404. dd->ipath_eep_st_masks[2].errs_to_log = INFINIPATH_E_RESET;
  1405. ipath_linkrecovery = 0;
  1406. init_waitqueue_head(&dd->ipath_autoneg_wait);
  1407. INIT_DELAYED_WORK(&dd->ipath_autoneg_work, autoneg_work);
  1408. dd->ipath_link_width_supported = IB_WIDTH_1X | IB_WIDTH_4X;
  1409. dd->ipath_link_speed_supported = IPATH_IB_SDR | IPATH_IB_DDR;
  1410. dd->ipath_link_width_enabled = dd->ipath_link_width_supported;
  1411. dd->ipath_link_speed_enabled = dd->ipath_link_speed_supported;
  1412. /*
  1413. * set the initial values to reasonable default, will be set
  1414. * for real when link is up.
  1415. */
  1416. dd->ipath_link_width_active = IB_WIDTH_4X;
  1417. dd->ipath_link_speed_active = IPATH_IB_SDR;
  1418. dd->delay_mult = rate_to_delay[0][1];
  1419. }
  1420. /*
  1421. * Setup the MSI stuff again after a reset. I'd like to just call
  1422. * pci_enable_msi() and request_irq() again, but when I do that,
  1423. * the MSI enable bit doesn't get set in the command word, and
  1424. * we switch to to a different interrupt vector, which is confusing,
  1425. * so I instead just do it all inline. Perhaps somehow can tie this
  1426. * into the PCIe hotplug support at some point
  1427. * Note, because I'm doing it all here, I don't call pci_disable_msi()
  1428. * or free_irq() at the start of ipath_setup_7220_reset().
  1429. */
  1430. static int ipath_reinit_msi(struct ipath_devdata *dd)
  1431. {
  1432. int ret = 0;
  1433. int pos;
  1434. u16 control;
  1435. if (!dd->ipath_msi_lo) /* Using intX, or init problem */
  1436. goto bail;
  1437. pos = pci_find_capability(dd->pcidev, PCI_CAP_ID_MSI);
  1438. if (!pos) {
  1439. ipath_dev_err(dd, "Can't find MSI capability, "
  1440. "can't restore MSI settings\n");
  1441. goto bail;
  1442. }
  1443. ipath_cdbg(VERBOSE, "Writing msi_lo 0x%x to config offset 0x%x\n",
  1444. dd->ipath_msi_lo, pos + PCI_MSI_ADDRESS_LO);
  1445. pci_write_config_dword(dd->pcidev, pos + PCI_MSI_ADDRESS_LO,
  1446. dd->ipath_msi_lo);
  1447. ipath_cdbg(VERBOSE, "Writing msi_lo 0x%x to config offset 0x%x\n",
  1448. dd->ipath_msi_hi, pos + PCI_MSI_ADDRESS_HI);
  1449. pci_write_config_dword(dd->pcidev, pos + PCI_MSI_ADDRESS_HI,
  1450. dd->ipath_msi_hi);
  1451. pci_read_config_word(dd->pcidev, pos + PCI_MSI_FLAGS, &control);
  1452. if (!(control & PCI_MSI_FLAGS_ENABLE)) {
  1453. ipath_cdbg(VERBOSE, "MSI control at off %x was %x, "
  1454. "setting MSI enable (%x)\n", pos + PCI_MSI_FLAGS,
  1455. control, control | PCI_MSI_FLAGS_ENABLE);
  1456. control |= PCI_MSI_FLAGS_ENABLE;
  1457. pci_write_config_word(dd->pcidev, pos + PCI_MSI_FLAGS,
  1458. control);
  1459. }
  1460. /* now rewrite the data (vector) info */
  1461. pci_write_config_word(dd->pcidev, pos +
  1462. ((control & PCI_MSI_FLAGS_64BIT) ? 12 : 8),
  1463. dd->ipath_msi_data);
  1464. ret = 1;
  1465. bail:
  1466. if (!ret) {
  1467. ipath_dbg("Using INTx, MSI disabled or not configured\n");
  1468. ipath_enable_intx(dd->pcidev);
  1469. ret = 1;
  1470. }
  1471. /*
  1472. * We restore the cachelinesize also, although it doesn't really
  1473. * matter.
  1474. */
  1475. pci_write_config_byte(dd->pcidev, PCI_CACHE_LINE_SIZE,
  1476. dd->ipath_pci_cacheline);
  1477. /* and now set the pci master bit again */
  1478. pci_set_master(dd->pcidev);
  1479. return ret;
  1480. }
  1481. /*
  1482. * This routine sleeps, so it can only be called from user context, not
  1483. * from interrupt context. If we need interrupt context, we can split
  1484. * it into two routines.
  1485. */
  1486. static int ipath_setup_7220_reset(struct ipath_devdata *dd)
  1487. {
  1488. u64 val;
  1489. int i;
  1490. int ret;
  1491. u16 cmdval;
  1492. pci_read_config_word(dd->pcidev, PCI_COMMAND, &cmdval);
  1493. /* Use dev_err so it shows up in logs, etc. */
  1494. ipath_dev_err(dd, "Resetting InfiniPath unit %u\n", dd->ipath_unit);
  1495. /* keep chip from being accessed in a few places */
  1496. dd->ipath_flags &= ~(IPATH_INITTED | IPATH_PRESENT);
  1497. val = dd->ipath_control | INFINIPATH_C_RESET;
  1498. ipath_write_kreg(dd, dd->ipath_kregs->kr_control, val);
  1499. mb();
  1500. for (i = 1; i <= 5; i++) {
  1501. int r;
  1502. /*
  1503. * Allow MBIST, etc. to complete; longer on each retry.
  1504. * We sometimes get machine checks from bus timeout if no
  1505. * response, so for now, make it *really* long.
  1506. */
  1507. msleep(1000 + (1 + i) * 2000);
  1508. r = pci_write_config_dword(dd->pcidev, PCI_BASE_ADDRESS_0,
  1509. dd->ipath_pcibar0);
  1510. if (r)
  1511. ipath_dev_err(dd, "rewrite of BAR0 failed: %d\n", r);
  1512. r = pci_write_config_dword(dd->pcidev, PCI_BASE_ADDRESS_1,
  1513. dd->ipath_pcibar1);
  1514. if (r)
  1515. ipath_dev_err(dd, "rewrite of BAR1 failed: %d\n", r);
  1516. /* now re-enable memory access */
  1517. pci_write_config_word(dd->pcidev, PCI_COMMAND, cmdval);
  1518. r = pci_enable_device(dd->pcidev);
  1519. if (r)
  1520. ipath_dev_err(dd, "pci_enable_device failed after "
  1521. "reset: %d\n", r);
  1522. /*
  1523. * whether it fully enabled or not, mark as present,
  1524. * again (but not INITTED)
  1525. */
  1526. dd->ipath_flags |= IPATH_PRESENT;
  1527. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_revision);
  1528. if (val == dd->ipath_revision) {
  1529. ipath_cdbg(VERBOSE, "Got matching revision "
  1530. "register %llx on try %d\n",
  1531. (unsigned long long) val, i);
  1532. ret = ipath_reinit_msi(dd);
  1533. goto bail;
  1534. }
  1535. /* Probably getting -1 back */
  1536. ipath_dbg("Didn't get expected revision register, "
  1537. "got %llx, try %d\n", (unsigned long long) val,
  1538. i + 1);
  1539. }
  1540. ret = 0; /* failed */
  1541. bail:
  1542. if (ret)
  1543. ipath_7220_pcie_params(dd, dd->ipath_boardrev);
  1544. return ret;
  1545. }
  1546. /**
  1547. * ipath_7220_put_tid - write a TID to the chip
  1548. * @dd: the infinipath device
  1549. * @tidptr: pointer to the expected TID (in chip) to udpate
  1550. * @tidtype: 0 for eager, 1 for expected
  1551. * @pa: physical address of in memory buffer; ipath_tidinvalid if freeing
  1552. *
  1553. * This exists as a separate routine to allow for selection of the
  1554. * appropriate "flavor". The static calls in cleanup just use the
  1555. * revision-agnostic form, as they are not performance critical.
  1556. */
  1557. static void ipath_7220_put_tid(struct ipath_devdata *dd, u64 __iomem *tidptr,
  1558. u32 type, unsigned long pa)
  1559. {
  1560. if (pa != dd->ipath_tidinvalid) {
  1561. u64 chippa = pa >> IBA7220_TID_PA_SHIFT;
  1562. /* paranoia checks */
  1563. if (pa != (chippa << IBA7220_TID_PA_SHIFT)) {
  1564. dev_info(&dd->pcidev->dev, "BUG: physaddr %lx "
  1565. "not 2KB aligned!\n", pa);
  1566. return;
  1567. }
  1568. if (pa >= (1UL << IBA7220_TID_SZ_SHIFT)) {
  1569. ipath_dev_err(dd,
  1570. "BUG: Physical page address 0x%lx "
  1571. "larger than supported\n", pa);
  1572. return;
  1573. }
  1574. if (type == RCVHQ_RCV_TYPE_EAGER)
  1575. chippa |= dd->ipath_tidtemplate;
  1576. else /* for now, always full 4KB page */
  1577. chippa |= IBA7220_TID_SZ_4K;
  1578. writeq(chippa, tidptr);
  1579. } else
  1580. writeq(pa, tidptr);
  1581. mmiowb();
  1582. }
  1583. /**
  1584. * ipath_7220_clear_tid - clear all TID entries for a port, expected and eager
  1585. * @dd: the infinipath device
  1586. * @port: the port
  1587. *
  1588. * clear all TID entries for a port, expected and eager.
  1589. * Used from ipath_close(). On this chip, TIDs are only 32 bits,
  1590. * not 64, but they are still on 64 bit boundaries, so tidbase
  1591. * is declared as u64 * for the pointer math, even though we write 32 bits
  1592. */
  1593. static void ipath_7220_clear_tids(struct ipath_devdata *dd, unsigned port)
  1594. {
  1595. u64 __iomem *tidbase;
  1596. unsigned long tidinv;
  1597. int i;
  1598. if (!dd->ipath_kregbase)
  1599. return;
  1600. ipath_cdbg(VERBOSE, "Invalidate TIDs for port %u\n", port);
  1601. tidinv = dd->ipath_tidinvalid;
  1602. tidbase = (u64 __iomem *)
  1603. ((char __iomem *)(dd->ipath_kregbase) +
  1604. dd->ipath_rcvtidbase +
  1605. port * dd->ipath_rcvtidcnt * sizeof(*tidbase));
  1606. for (i = 0; i < dd->ipath_rcvtidcnt; i++)
  1607. ipath_7220_put_tid(dd, &tidbase[i], RCVHQ_RCV_TYPE_EXPECTED,
  1608. tidinv);
  1609. tidbase = (u64 __iomem *)
  1610. ((char __iomem *)(dd->ipath_kregbase) +
  1611. dd->ipath_rcvegrbase + port_egrtid_idx(dd, port)
  1612. * sizeof(*tidbase));
  1613. for (i = port ? dd->ipath_rcvegrcnt : dd->ipath_p0_rcvegrcnt; i; i--)
  1614. ipath_7220_put_tid(dd, &tidbase[i-1], RCVHQ_RCV_TYPE_EAGER,
  1615. tidinv);
  1616. }
  1617. /**
  1618. * ipath_7220_tidtemplate - setup constants for TID updates
  1619. * @dd: the infinipath device
  1620. *
  1621. * We setup stuff that we use a lot, to avoid calculating each time
  1622. */
  1623. static void ipath_7220_tidtemplate(struct ipath_devdata *dd)
  1624. {
  1625. /* For now, we always allocate 4KB buffers (at init) so we can
  1626. * receive max size packets. We may want a module parameter to
  1627. * specify 2KB or 4KB and/or make be per port instead of per device
  1628. * for those who want to reduce memory footprint. Note that the
  1629. * ipath_rcvhdrentsize size must be large enough to hold the largest
  1630. * IB header (currently 96 bytes) that we expect to handle (plus of
  1631. * course the 2 dwords of RHF).
  1632. */
  1633. if (dd->ipath_rcvegrbufsize == 2048)
  1634. dd->ipath_tidtemplate = IBA7220_TID_SZ_2K;
  1635. else if (dd->ipath_rcvegrbufsize == 4096)
  1636. dd->ipath_tidtemplate = IBA7220_TID_SZ_4K;
  1637. else {
  1638. dev_info(&dd->pcidev->dev, "BUG: unsupported egrbufsize "
  1639. "%u, using %u\n", dd->ipath_rcvegrbufsize,
  1640. 4096);
  1641. dd->ipath_tidtemplate = IBA7220_TID_SZ_4K;
  1642. }
  1643. dd->ipath_tidinvalid = 0;
  1644. }
  1645. static int ipath_7220_early_init(struct ipath_devdata *dd)
  1646. {
  1647. u32 i, s;
  1648. if (strcmp(int_type, "auto") &&
  1649. strcmp(int_type, "force_msi") &&
  1650. strcmp(int_type, "force_intx")) {
  1651. ipath_dev_err(dd, "Invalid interrupt_type: '%s', expecting "
  1652. "auto, force_msi or force_intx\n", int_type);
  1653. return -EINVAL;
  1654. }
  1655. /*
  1656. * Control[4] has been added to change the arbitration within
  1657. * the SDMA engine between favoring data fetches over descriptor
  1658. * fetches. ipath_sdma_fetch_arb==0 gives data fetches priority.
  1659. */
  1660. if (ipath_sdma_fetch_arb && (dd->ipath_minrev > 1))
  1661. dd->ipath_control |= 1<<4;
  1662. dd->ipath_flags |= IPATH_4BYTE_TID;
  1663. /*
  1664. * For openfabrics, we need to be able to handle an IB header of
  1665. * 24 dwords. HT chip has arbitrary sized receive buffers, so we
  1666. * made them the same size as the PIO buffers. This chip does not
  1667. * handle arbitrary size buffers, so we need the header large enough
  1668. * to handle largest IB header, but still have room for a 2KB MTU
  1669. * standard IB packet.
  1670. */
  1671. dd->ipath_rcvhdrentsize = 24;
  1672. dd->ipath_rcvhdrsize = IPATH_DFLT_RCVHDRSIZE;
  1673. dd->ipath_rhf_offset =
  1674. dd->ipath_rcvhdrentsize - sizeof(u64) / sizeof(u32);
  1675. dd->ipath_rcvegrbufsize = ipath_mtu4096 ? 4096 : 2048;
  1676. /*
  1677. * the min() check here is currently a nop, but it may not always
  1678. * be, depending on just how we do ipath_rcvegrbufsize
  1679. */
  1680. dd->ipath_ibmaxlen = min(ipath_mtu4096 ? dd->ipath_piosize4k :
  1681. dd->ipath_piosize2k,
  1682. dd->ipath_rcvegrbufsize +
  1683. (dd->ipath_rcvhdrentsize << 2));
  1684. dd->ipath_init_ibmaxlen = dd->ipath_ibmaxlen;
  1685. ipath_7220_config_jint(dd, INFINIPATH_JINT_DEFAULT_IDLE_TICKS,
  1686. INFINIPATH_JINT_DEFAULT_MAX_PACKETS);
  1687. if (dd->ipath_boardrev) /* no eeprom on emulator */
  1688. ipath_get_eeprom_info(dd);
  1689. /* start of code to check and print procmon */
  1690. s = ipath_read_kreg32(dd, IPATH_KREG_OFFSET(ProcMon));
  1691. s &= ~(1U<<31); /* clear done bit */
  1692. s |= 1U<<14; /* clear counter (write 1 to clear) */
  1693. ipath_write_kreg(dd, IPATH_KREG_OFFSET(ProcMon), s);
  1694. /* make sure clear_counter low long enough before start */
  1695. ipath_read_kreg32(dd, dd->ipath_kregs->kr_scratch);
  1696. ipath_read_kreg32(dd, dd->ipath_kregs->kr_scratch);
  1697. s &= ~(1U<<14); /* allow counter to count (before starting) */
  1698. ipath_write_kreg(dd, IPATH_KREG_OFFSET(ProcMon), s);
  1699. ipath_read_kreg32(dd, dd->ipath_kregs->kr_scratch);
  1700. ipath_read_kreg32(dd, dd->ipath_kregs->kr_scratch);
  1701. s = ipath_read_kreg32(dd, IPATH_KREG_OFFSET(ProcMon));
  1702. s |= 1U<<15; /* start the counter */
  1703. s &= ~(1U<<31); /* clear done bit */
  1704. s &= ~0x7ffU; /* clear frequency bits */
  1705. s |= 0xe29; /* set frequency bits, in case cleared */
  1706. ipath_write_kreg(dd, IPATH_KREG_OFFSET(ProcMon), s);
  1707. s = 0;
  1708. for (i = 500; i > 0 && !(s&(1ULL<<31)); i--) {
  1709. ipath_read_kreg32(dd, dd->ipath_kregs->kr_scratch);
  1710. s = ipath_read_kreg32(dd, IPATH_KREG_OFFSET(ProcMon));
  1711. }
  1712. if (!(s&(1U<<31)))
  1713. ipath_dev_err(dd, "ProcMon register not valid: 0x%x\n", s);
  1714. else
  1715. ipath_dbg("ProcMon=0x%x, count=0x%x\n", s, (s>>16)&0x1ff);
  1716. return 0;
  1717. }
  1718. /**
  1719. * ipath_init_7220_get_base_info - set chip-specific flags for user code
  1720. * @pd: the infinipath port
  1721. * @kbase: ipath_base_info pointer
  1722. *
  1723. * We set the PCIE flag because the lower bandwidth on PCIe vs
  1724. * HyperTransport can affect some user packet algorithims.
  1725. */
  1726. static int ipath_7220_get_base_info(struct ipath_portdata *pd, void *kbase)
  1727. {
  1728. struct ipath_base_info *kinfo = kbase;
  1729. kinfo->spi_runtime_flags |=
  1730. IPATH_RUNTIME_PCIE | IPATH_RUNTIME_NODMA_RTAIL |
  1731. IPATH_RUNTIME_SDMA;
  1732. return 0;
  1733. }
  1734. static void ipath_7220_free_irq(struct ipath_devdata *dd)
  1735. {
  1736. free_irq(dd->ipath_irq, dd);
  1737. dd->ipath_irq = 0;
  1738. }
  1739. static struct ipath_message_header *
  1740. ipath_7220_get_msgheader(struct ipath_devdata *dd, __le32 *rhf_addr)
  1741. {
  1742. u32 offset = ipath_hdrget_offset(rhf_addr);
  1743. return (struct ipath_message_header *)
  1744. (rhf_addr - dd->ipath_rhf_offset + offset);
  1745. }
  1746. static void ipath_7220_config_ports(struct ipath_devdata *dd, ushort cfgports)
  1747. {
  1748. u32 nchipports;
  1749. nchipports = ipath_read_kreg32(dd, dd->ipath_kregs->kr_portcnt);
  1750. if (!cfgports) {
  1751. int ncpus = num_online_cpus();
  1752. if (ncpus <= 4)
  1753. dd->ipath_portcnt = 5;
  1754. else if (ncpus <= 8)
  1755. dd->ipath_portcnt = 9;
  1756. if (dd->ipath_portcnt)
  1757. ipath_dbg("Auto-configured for %u ports, %d cpus "
  1758. "online\n", dd->ipath_portcnt, ncpus);
  1759. } else if (cfgports <= nchipports)
  1760. dd->ipath_portcnt = cfgports;
  1761. if (!dd->ipath_portcnt) /* none of the above, set to max */
  1762. dd->ipath_portcnt = nchipports;
  1763. /*
  1764. * chip can be configured for 5, 9, or 17 ports, and choice
  1765. * affects number of eager TIDs per port (1K, 2K, 4K).
  1766. */
  1767. if (dd->ipath_portcnt > 9)
  1768. dd->ipath_rcvctrl |= 2ULL << IBA7220_R_PORTCFG_SHIFT;
  1769. else if (dd->ipath_portcnt > 5)
  1770. dd->ipath_rcvctrl |= 1ULL << IBA7220_R_PORTCFG_SHIFT;
  1771. /* else configure for default 5 receive ports */
  1772. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvctrl,
  1773. dd->ipath_rcvctrl);
  1774. dd->ipath_p0_rcvegrcnt = 2048; /* always */
  1775. if (dd->ipath_flags & IPATH_HAS_SEND_DMA)
  1776. dd->ipath_pioreserved = 3; /* kpiobufs used for PIO */
  1777. }
  1778. static int ipath_7220_get_ib_cfg(struct ipath_devdata *dd, int which)
  1779. {
  1780. int lsb, ret = 0;
  1781. u64 maskr; /* right-justified mask */
  1782. switch (which) {
  1783. case IPATH_IB_CFG_HRTBT: /* Get Heartbeat off/enable/auto */
  1784. lsb = IBA7220_IBC_HRTBT_SHIFT;
  1785. maskr = IBA7220_IBC_HRTBT_MASK;
  1786. break;
  1787. case IPATH_IB_CFG_LWID_ENB: /* Get allowed Link-width */
  1788. ret = dd->ipath_link_width_enabled;
  1789. goto done;
  1790. case IPATH_IB_CFG_LWID: /* Get currently active Link-width */
  1791. ret = dd->ipath_link_width_active;
  1792. goto done;
  1793. case IPATH_IB_CFG_SPD_ENB: /* Get allowed Link speeds */
  1794. ret = dd->ipath_link_speed_enabled;
  1795. goto done;
  1796. case IPATH_IB_CFG_SPD: /* Get current Link spd */
  1797. ret = dd->ipath_link_speed_active;
  1798. goto done;
  1799. case IPATH_IB_CFG_RXPOL_ENB: /* Get Auto-RX-polarity enable */
  1800. lsb = IBA7220_IBC_RXPOL_SHIFT;
  1801. maskr = IBA7220_IBC_RXPOL_MASK;
  1802. break;
  1803. case IPATH_IB_CFG_LREV_ENB: /* Get Auto-Lane-reversal enable */
  1804. lsb = IBA7220_IBC_LREV_SHIFT;
  1805. maskr = IBA7220_IBC_LREV_MASK;
  1806. break;
  1807. case IPATH_IB_CFG_LINKLATENCY:
  1808. ret = ipath_read_kreg64(dd, dd->ipath_kregs->kr_ibcddrstatus)
  1809. & IBA7220_DDRSTAT_LINKLAT_MASK;
  1810. goto done;
  1811. default:
  1812. ret = -ENOTSUPP;
  1813. goto done;
  1814. }
  1815. ret = (int)((dd->ipath_ibcddrctrl >> lsb) & maskr);
  1816. done:
  1817. return ret;
  1818. }
  1819. static int ipath_7220_set_ib_cfg(struct ipath_devdata *dd, int which, u32 val)
  1820. {
  1821. int lsb, ret = 0, setforce = 0;
  1822. u64 maskr; /* right-justified mask */
  1823. switch (which) {
  1824. case IPATH_IB_CFG_LIDLMC:
  1825. /*
  1826. * Set LID and LMC. Combined to avoid possible hazard
  1827. * caller puts LMC in 16MSbits, DLID in 16LSbits of val
  1828. */
  1829. lsb = IBA7220_IBC_DLIDLMC_SHIFT;
  1830. maskr = IBA7220_IBC_DLIDLMC_MASK;
  1831. break;
  1832. case IPATH_IB_CFG_HRTBT: /* set Heartbeat off/enable/auto */
  1833. if (val & IPATH_IB_HRTBT_ON &&
  1834. (dd->ipath_flags & IPATH_NO_HRTBT))
  1835. goto bail;
  1836. lsb = IBA7220_IBC_HRTBT_SHIFT;
  1837. maskr = IBA7220_IBC_HRTBT_MASK;
  1838. break;
  1839. case IPATH_IB_CFG_LWID_ENB: /* set allowed Link-width */
  1840. /*
  1841. * As with speed, only write the actual register if
  1842. * the link is currently down, otherwise takes effect
  1843. * on next link change.
  1844. */
  1845. dd->ipath_link_width_enabled = val;
  1846. if ((dd->ipath_flags & (IPATH_LINKDOWN|IPATH_LINKINIT)) !=
  1847. IPATH_LINKDOWN)
  1848. goto bail;
  1849. /*
  1850. * We set the IPATH_IB_FORCE_NOTIFY bit so updown
  1851. * will get called because we want update
  1852. * link_width_active, and the change may not take
  1853. * effect for some time (if we are in POLL), so this
  1854. * flag will force the updown routine to be called
  1855. * on the next ibstatuschange down interrupt, even
  1856. * if it's not an down->up transition.
  1857. */
  1858. val--; /* convert from IB to chip */
  1859. maskr = IBA7220_IBC_WIDTH_MASK;
  1860. lsb = IBA7220_IBC_WIDTH_SHIFT;
  1861. setforce = 1;
  1862. dd->ipath_flags |= IPATH_IB_FORCE_NOTIFY;
  1863. break;
  1864. case IPATH_IB_CFG_SPD_ENB: /* set allowed Link speeds */
  1865. /*
  1866. * If we turn off IB1.2, need to preset SerDes defaults,
  1867. * but not right now. Set a flag for the next time
  1868. * we command the link down. As with width, only write the
  1869. * actual register if the link is currently down, otherwise
  1870. * takes effect on next link change. Since setting is being
  1871. * explictly requested (via MAD or sysfs), clear autoneg
  1872. * failure status if speed autoneg is enabled.
  1873. */
  1874. dd->ipath_link_speed_enabled = val;
  1875. if (dd->ipath_ibcddrctrl & IBA7220_IBC_IBTA_1_2_MASK &&
  1876. !(val & (val - 1)))
  1877. dd->ipath_presets_needed = 1;
  1878. if ((dd->ipath_flags & (IPATH_LINKDOWN|IPATH_LINKINIT)) !=
  1879. IPATH_LINKDOWN)
  1880. goto bail;
  1881. /*
  1882. * We set the IPATH_IB_FORCE_NOTIFY bit so updown
  1883. * will get called because we want update
  1884. * link_speed_active, and the change may not take
  1885. * effect for some time (if we are in POLL), so this
  1886. * flag will force the updown routine to be called
  1887. * on the next ibstatuschange down interrupt, even
  1888. * if it's not an down->up transition. When setting
  1889. * speed autoneg, clear AUTONEG_FAILED.
  1890. */
  1891. if (val == (IPATH_IB_SDR | IPATH_IB_DDR)) {
  1892. val = IBA7220_IBC_SPEED_AUTONEG_MASK |
  1893. IBA7220_IBC_IBTA_1_2_MASK;
  1894. dd->ipath_flags &= ~IPATH_IB_AUTONEG_FAILED;
  1895. } else
  1896. val = val == IPATH_IB_DDR ? IBA7220_IBC_SPEED_DDR
  1897. : IBA7220_IBC_SPEED_SDR;
  1898. maskr = IBA7220_IBC_SPEED_AUTONEG_MASK |
  1899. IBA7220_IBC_IBTA_1_2_MASK;
  1900. lsb = 0; /* speed bits are low bits */
  1901. setforce = 1;
  1902. break;
  1903. case IPATH_IB_CFG_RXPOL_ENB: /* set Auto-RX-polarity enable */
  1904. lsb = IBA7220_IBC_RXPOL_SHIFT;
  1905. maskr = IBA7220_IBC_RXPOL_MASK;
  1906. break;
  1907. case IPATH_IB_CFG_LREV_ENB: /* set Auto-Lane-reversal enable */
  1908. lsb = IBA7220_IBC_LREV_SHIFT;
  1909. maskr = IBA7220_IBC_LREV_MASK;
  1910. break;
  1911. default:
  1912. ret = -ENOTSUPP;
  1913. goto bail;
  1914. }
  1915. dd->ipath_ibcddrctrl &= ~(maskr << lsb);
  1916. dd->ipath_ibcddrctrl |= (((u64) val & maskr) << lsb);
  1917. ipath_write_kreg(dd, dd->ipath_kregs->kr_ibcddrctrl,
  1918. dd->ipath_ibcddrctrl);
  1919. if (setforce)
  1920. dd->ipath_flags |= IPATH_IB_FORCE_NOTIFY;
  1921. bail:
  1922. return ret;
  1923. }
  1924. static void ipath_7220_read_counters(struct ipath_devdata *dd,
  1925. struct infinipath_counters *cntrs)
  1926. {
  1927. u64 *counters = (u64 *) cntrs;
  1928. int i;
  1929. for (i = 0; i < sizeof(*cntrs) / sizeof(u64); i++)
  1930. counters[i] = ipath_snap_cntr(dd, i);
  1931. }
  1932. /* if we are using MSI, try to fallback to INTx */
  1933. static int ipath_7220_intr_fallback(struct ipath_devdata *dd)
  1934. {
  1935. if (dd->ipath_msi_lo) {
  1936. dev_info(&dd->pcidev->dev, "MSI interrupt not detected,"
  1937. " trying INTx interrupts\n");
  1938. ipath_7220_nomsi(dd);
  1939. ipath_enable_intx(dd->pcidev);
  1940. /*
  1941. * some newer kernels require free_irq before disable_msi,
  1942. * and irq can be changed during disable and intx enable
  1943. * and we need to therefore use the pcidev->irq value,
  1944. * not our saved MSI value.
  1945. */
  1946. dd->ipath_irq = dd->pcidev->irq;
  1947. if (request_irq(dd->ipath_irq, ipath_intr, IRQF_SHARED,
  1948. IPATH_DRV_NAME, dd))
  1949. ipath_dev_err(dd,
  1950. "Could not re-request_irq for INTx\n");
  1951. return 1;
  1952. }
  1953. return 0;
  1954. }
  1955. /*
  1956. * reset the XGXS (between serdes and IBC). Slightly less intrusive
  1957. * than resetting the IBC or external link state, and useful in some
  1958. * cases to cause some retraining. To do this right, we reset IBC
  1959. * as well.
  1960. */
  1961. static void ipath_7220_xgxs_reset(struct ipath_devdata *dd)
  1962. {
  1963. u64 val, prev_val;
  1964. prev_val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_xgxsconfig);
  1965. val = prev_val | INFINIPATH_XGXS_RESET;
  1966. prev_val &= ~INFINIPATH_XGXS_RESET; /* be sure */
  1967. ipath_write_kreg(dd, dd->ipath_kregs->kr_control,
  1968. dd->ipath_control & ~INFINIPATH_C_LINKENABLE);
  1969. ipath_write_kreg(dd, dd->ipath_kregs->kr_xgxsconfig, val);
  1970. ipath_read_kreg32(dd, dd->ipath_kregs->kr_scratch);
  1971. ipath_write_kreg(dd, dd->ipath_kregs->kr_xgxsconfig, prev_val);
  1972. ipath_write_kreg(dd, dd->ipath_kregs->kr_control,
  1973. dd->ipath_control);
  1974. }
  1975. /* Still needs cleanup, too much hardwired stuff */
  1976. static void autoneg_send(struct ipath_devdata *dd,
  1977. u32 *hdr, u32 dcnt, u32 *data)
  1978. {
  1979. int i;
  1980. u64 cnt;
  1981. u32 __iomem *piobuf;
  1982. u32 pnum;
  1983. i = 0;
  1984. cnt = 7 + dcnt + 1; /* 7 dword header, dword data, icrc */
  1985. while (!(piobuf = ipath_getpiobuf(dd, cnt, &pnum))) {
  1986. if (i++ > 15) {
  1987. ipath_dbg("Couldn't get pio buffer for send\n");
  1988. return;
  1989. }
  1990. udelay(2);
  1991. }
  1992. if (dd->ipath_flags&IPATH_HAS_PBC_CNT)
  1993. cnt |= 0x80000000UL<<32; /* mark as VL15 */
  1994. writeq(cnt, piobuf);
  1995. ipath_flush_wc();
  1996. __iowrite32_copy(piobuf + 2, hdr, 7);
  1997. __iowrite32_copy(piobuf + 9, data, dcnt);
  1998. ipath_flush_wc();
  1999. }
  2000. /*
  2001. * _start packet gets sent twice at start, _done gets sent twice at end
  2002. */
  2003. static void ipath_autoneg_send(struct ipath_devdata *dd, int which)
  2004. {
  2005. static u32 swapped;
  2006. u32 dw, i, hcnt, dcnt, *data;
  2007. static u32 hdr[7] = { 0xf002ffff, 0x48ffff, 0x6400abba };
  2008. static u32 madpayload_start[0x40] = {
  2009. 0x1810103, 0x1, 0x0, 0x0, 0x2c90000, 0x2c9, 0x0, 0x0,
  2010. 0xffffffff, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0,
  2011. 0x1, 0x1388, 0x15e, 0x1, /* rest 0's */
  2012. };
  2013. static u32 madpayload_done[0x40] = {
  2014. 0x1810103, 0x1, 0x0, 0x0, 0x2c90000, 0x2c9, 0x0, 0x0,
  2015. 0xffffffff, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0,
  2016. 0x40000001, 0x1388, 0x15e, /* rest 0's */
  2017. };
  2018. dcnt = sizeof(madpayload_start)/sizeof(madpayload_start[0]);
  2019. hcnt = sizeof(hdr)/sizeof(hdr[0]);
  2020. if (!swapped) {
  2021. /* for maintainability, do it at runtime */
  2022. for (i = 0; i < hcnt; i++) {
  2023. dw = (__force u32) cpu_to_be32(hdr[i]);
  2024. hdr[i] = dw;
  2025. }
  2026. for (i = 0; i < dcnt; i++) {
  2027. dw = (__force u32) cpu_to_be32(madpayload_start[i]);
  2028. madpayload_start[i] = dw;
  2029. dw = (__force u32) cpu_to_be32(madpayload_done[i]);
  2030. madpayload_done[i] = dw;
  2031. }
  2032. swapped = 1;
  2033. }
  2034. data = which ? madpayload_done : madpayload_start;
  2035. ipath_cdbg(PKT, "Sending %s special MADs\n", which?"done":"start");
  2036. autoneg_send(dd, hdr, dcnt, data);
  2037. ipath_read_kreg64(dd, dd->ipath_kregs->kr_scratch);
  2038. udelay(2);
  2039. autoneg_send(dd, hdr, dcnt, data);
  2040. ipath_read_kreg64(dd, dd->ipath_kregs->kr_scratch);
  2041. udelay(2);
  2042. }
  2043. /*
  2044. * Do the absolute minimum to cause an IB speed change, and make it
  2045. * ready, but don't actually trigger the change. The caller will
  2046. * do that when ready (if link is in Polling training state, it will
  2047. * happen immediately, otherwise when link next goes down)
  2048. *
  2049. * This routine should only be used as part of the DDR autonegotation
  2050. * code for devices that are not compliant with IB 1.2 (or code that
  2051. * fixes things up for same).
  2052. *
  2053. * When link has gone down, and autoneg enabled, or autoneg has
  2054. * failed and we give up until next time we set both speeds, and
  2055. * then we want IBTA enabled as well as "use max enabled speed.
  2056. */
  2057. static void set_speed_fast(struct ipath_devdata *dd, u32 speed)
  2058. {
  2059. dd->ipath_ibcddrctrl &= ~(IBA7220_IBC_SPEED_AUTONEG_MASK |
  2060. IBA7220_IBC_IBTA_1_2_MASK |
  2061. (IBA7220_IBC_WIDTH_MASK << IBA7220_IBC_WIDTH_SHIFT));
  2062. if (speed == (IPATH_IB_SDR | IPATH_IB_DDR))
  2063. dd->ipath_ibcddrctrl |= IBA7220_IBC_SPEED_AUTONEG_MASK |
  2064. IBA7220_IBC_IBTA_1_2_MASK;
  2065. else
  2066. dd->ipath_ibcddrctrl |= speed == IPATH_IB_DDR ?
  2067. IBA7220_IBC_SPEED_DDR : IBA7220_IBC_SPEED_SDR;
  2068. /*
  2069. * Convert from IB-style 1 = 1x, 2 = 4x, 3 = auto
  2070. * to chip-centric 0 = 1x, 1 = 4x, 2 = auto
  2071. */
  2072. dd->ipath_ibcddrctrl |= (u64)(dd->ipath_link_width_enabled - 1) <<
  2073. IBA7220_IBC_WIDTH_SHIFT;
  2074. ipath_write_kreg(dd, dd->ipath_kregs->kr_ibcddrctrl,
  2075. dd->ipath_ibcddrctrl);
  2076. ipath_cdbg(VERBOSE, "setup for IB speed (%x) done\n", speed);
  2077. }
  2078. /*
  2079. * this routine is only used when we are not talking to another
  2080. * IB 1.2-compliant device that we think can do DDR.
  2081. * (This includes all existing switch chips as of Oct 2007.)
  2082. * 1.2-compliant devices go directly to DDR prior to reaching INIT
  2083. */
  2084. static void try_auto_neg(struct ipath_devdata *dd)
  2085. {
  2086. /*
  2087. * required for older non-IB1.2 DDR switches. Newer
  2088. * non-IB-compliant switches don't need it, but so far,
  2089. * aren't bothered by it either. "Magic constant"
  2090. */
  2091. ipath_write_kreg(dd, IPATH_KREG_OFFSET(IBNCModeCtrl),
  2092. 0x3b9dc07);
  2093. dd->ipath_flags |= IPATH_IB_AUTONEG_INPROG;
  2094. ipath_autoneg_send(dd, 0);
  2095. set_speed_fast(dd, IPATH_IB_DDR);
  2096. ipath_toggle_rclkrls(dd);
  2097. /* 2 msec is minimum length of a poll cycle */
  2098. schedule_delayed_work(&dd->ipath_autoneg_work,
  2099. msecs_to_jiffies(2));
  2100. }
  2101. static int ipath_7220_ib_updown(struct ipath_devdata *dd, int ibup, u64 ibcs)
  2102. {
  2103. int ret = 0;
  2104. u32 ltstate = ipath_ib_linkstate(dd, ibcs);
  2105. dd->ipath_link_width_active =
  2106. ((ibcs >> IBA7220_IBCS_LINKWIDTH_SHIFT) & 1) ?
  2107. IB_WIDTH_4X : IB_WIDTH_1X;
  2108. dd->ipath_link_speed_active =
  2109. ((ibcs >> IBA7220_IBCS_LINKSPEED_SHIFT) & 1) ?
  2110. IPATH_IB_DDR : IPATH_IB_SDR;
  2111. if (!ibup) {
  2112. /*
  2113. * when link goes down we don't want aeq running, so it
  2114. * won't't interfere with IBC training, etc., and we need
  2115. * to go back to the static SerDes preset values
  2116. */
  2117. if (dd->ipath_x1_fix_tries &&
  2118. ltstate <= INFINIPATH_IBCS_LT_STATE_SLEEPQUIET &&
  2119. ltstate != INFINIPATH_IBCS_LT_STATE_LINKUP)
  2120. dd->ipath_x1_fix_tries = 0;
  2121. if (!(dd->ipath_flags & (IPATH_IB_AUTONEG_FAILED |
  2122. IPATH_IB_AUTONEG_INPROG)))
  2123. set_speed_fast(dd, dd->ipath_link_speed_enabled);
  2124. if (!(dd->ipath_flags & IPATH_IB_AUTONEG_INPROG)) {
  2125. ipath_cdbg(VERBOSE, "Setting RXEQ defaults\n");
  2126. ipath_sd7220_presets(dd);
  2127. }
  2128. /* this might better in ipath_sd7220_presets() */
  2129. ipath_set_relock_poll(dd, ibup);
  2130. } else {
  2131. if (ipath_compat_ddr_negotiate &&
  2132. !(dd->ipath_flags & (IPATH_IB_AUTONEG_FAILED |
  2133. IPATH_IB_AUTONEG_INPROG)) &&
  2134. dd->ipath_link_speed_active == IPATH_IB_SDR &&
  2135. (dd->ipath_link_speed_enabled &
  2136. (IPATH_IB_DDR | IPATH_IB_SDR)) ==
  2137. (IPATH_IB_DDR | IPATH_IB_SDR) &&
  2138. dd->ipath_autoneg_tries < IPATH_AUTONEG_TRIES) {
  2139. /* we are SDR, and DDR auto-negotiation enabled */
  2140. ++dd->ipath_autoneg_tries;
  2141. ipath_dbg("DDR negotiation try, %u/%u\n",
  2142. dd->ipath_autoneg_tries,
  2143. IPATH_AUTONEG_TRIES);
  2144. try_auto_neg(dd);
  2145. ret = 1; /* no other IB status change processing */
  2146. } else if ((dd->ipath_flags & IPATH_IB_AUTONEG_INPROG)
  2147. && dd->ipath_link_speed_active == IPATH_IB_SDR) {
  2148. ipath_autoneg_send(dd, 1);
  2149. set_speed_fast(dd, IPATH_IB_DDR);
  2150. udelay(2);
  2151. ipath_toggle_rclkrls(dd);
  2152. ret = 1; /* no other IB status change processing */
  2153. } else {
  2154. if ((dd->ipath_flags & IPATH_IB_AUTONEG_INPROG) &&
  2155. (dd->ipath_link_speed_active & IPATH_IB_DDR)) {
  2156. ipath_dbg("Got to INIT with DDR autoneg\n");
  2157. dd->ipath_flags &= ~(IPATH_IB_AUTONEG_INPROG
  2158. | IPATH_IB_AUTONEG_FAILED);
  2159. dd->ipath_autoneg_tries = 0;
  2160. /* re-enable SDR, for next link down */
  2161. set_speed_fast(dd,
  2162. dd->ipath_link_speed_enabled);
  2163. wake_up(&dd->ipath_autoneg_wait);
  2164. } else if (dd->ipath_flags & IPATH_IB_AUTONEG_FAILED) {
  2165. /*
  2166. * clear autoneg failure flag, and do setup
  2167. * so we'll try next time link goes down and
  2168. * back to INIT (possibly connected to different
  2169. * device).
  2170. */
  2171. ipath_dbg("INIT %sDR after autoneg failure\n",
  2172. (dd->ipath_link_speed_active &
  2173. IPATH_IB_DDR) ? "D" : "S");
  2174. dd->ipath_flags &= ~IPATH_IB_AUTONEG_FAILED;
  2175. dd->ipath_ibcddrctrl |=
  2176. IBA7220_IBC_IBTA_1_2_MASK;
  2177. ipath_write_kreg(dd,
  2178. IPATH_KREG_OFFSET(IBNCModeCtrl), 0);
  2179. }
  2180. }
  2181. /*
  2182. * if we are in 1X, and are in autoneg width, it
  2183. * could be due to an xgxs problem, so if we haven't
  2184. * already tried, try twice to get to 4X; if we
  2185. * tried, and couldn't, report it, since it will
  2186. * probably not be what is desired.
  2187. */
  2188. if ((dd->ipath_link_width_enabled & (IB_WIDTH_1X |
  2189. IB_WIDTH_4X)) == (IB_WIDTH_1X | IB_WIDTH_4X)
  2190. && dd->ipath_link_width_active == IB_WIDTH_1X
  2191. && dd->ipath_x1_fix_tries < 3) {
  2192. if (++dd->ipath_x1_fix_tries == 3)
  2193. dev_info(&dd->pcidev->dev,
  2194. "IB link is in 1X mode\n");
  2195. else {
  2196. ipath_cdbg(VERBOSE, "IB 1X in "
  2197. "auto-width, try %u to be "
  2198. "sure it's really 1X; "
  2199. "ltstate %u\n",
  2200. dd->ipath_x1_fix_tries,
  2201. ltstate);
  2202. dd->ipath_f_xgxs_reset(dd);
  2203. ret = 1; /* skip other processing */
  2204. }
  2205. }
  2206. if (!ret) {
  2207. dd->delay_mult = rate_to_delay
  2208. [(ibcs >> IBA7220_IBCS_LINKSPEED_SHIFT) & 1]
  2209. [(ibcs >> IBA7220_IBCS_LINKWIDTH_SHIFT) & 1];
  2210. ipath_set_relock_poll(dd, ibup);
  2211. }
  2212. }
  2213. if (!ret)
  2214. ipath_setup_7220_setextled(dd, ipath_ib_linkstate(dd, ibcs),
  2215. ltstate);
  2216. return ret;
  2217. }
  2218. /*
  2219. * Handle the empirically determined mechanism for auto-negotiation
  2220. * of DDR speed with switches.
  2221. */
  2222. static void autoneg_work(struct work_struct *work)
  2223. {
  2224. struct ipath_devdata *dd;
  2225. u64 startms;
  2226. u32 lastlts, i;
  2227. dd = container_of(work, struct ipath_devdata,
  2228. ipath_autoneg_work.work);
  2229. startms = jiffies_to_msecs(jiffies);
  2230. /*
  2231. * busy wait for this first part, it should be at most a
  2232. * few hundred usec, since we scheduled ourselves for 2msec.
  2233. */
  2234. for (i = 0; i < 25; i++) {
  2235. lastlts = ipath_ib_linktrstate(dd, dd->ipath_lastibcstat);
  2236. if (lastlts == INFINIPATH_IBCS_LT_STATE_POLLQUIET) {
  2237. ipath_set_linkstate(dd, IPATH_IB_LINKDOWN_DISABLE);
  2238. break;
  2239. }
  2240. udelay(100);
  2241. }
  2242. if (!(dd->ipath_flags & IPATH_IB_AUTONEG_INPROG))
  2243. goto done; /* we got there early or told to stop */
  2244. /* we expect this to timeout */
  2245. if (wait_event_timeout(dd->ipath_autoneg_wait,
  2246. !(dd->ipath_flags & IPATH_IB_AUTONEG_INPROG),
  2247. msecs_to_jiffies(90)))
  2248. goto done;
  2249. ipath_toggle_rclkrls(dd);
  2250. /* we expect this to timeout */
  2251. if (wait_event_timeout(dd->ipath_autoneg_wait,
  2252. !(dd->ipath_flags & IPATH_IB_AUTONEG_INPROG),
  2253. msecs_to_jiffies(1700)))
  2254. goto done;
  2255. set_speed_fast(dd, IPATH_IB_SDR);
  2256. ipath_toggle_rclkrls(dd);
  2257. /*
  2258. * wait up to 250 msec for link to train and get to INIT at DDR;
  2259. * this should terminate early
  2260. */
  2261. wait_event_timeout(dd->ipath_autoneg_wait,
  2262. !(dd->ipath_flags & IPATH_IB_AUTONEG_INPROG),
  2263. msecs_to_jiffies(250));
  2264. done:
  2265. if (dd->ipath_flags & IPATH_IB_AUTONEG_INPROG) {
  2266. ipath_dbg("Did not get to DDR INIT (%x) after %Lu msecs\n",
  2267. ipath_ib_state(dd, dd->ipath_lastibcstat),
  2268. jiffies_to_msecs(jiffies)-startms);
  2269. dd->ipath_flags &= ~IPATH_IB_AUTONEG_INPROG;
  2270. if (dd->ipath_autoneg_tries == IPATH_AUTONEG_TRIES) {
  2271. dd->ipath_flags |= IPATH_IB_AUTONEG_FAILED;
  2272. ipath_dbg("Giving up on DDR until next IB "
  2273. "link Down\n");
  2274. dd->ipath_autoneg_tries = 0;
  2275. }
  2276. set_speed_fast(dd, dd->ipath_link_speed_enabled);
  2277. }
  2278. }
  2279. /**
  2280. * ipath_init_iba7220_funcs - set up the chip-specific function pointers
  2281. * @dd: the infinipath device
  2282. *
  2283. * This is global, and is called directly at init to set up the
  2284. * chip-specific function pointers for later use.
  2285. */
  2286. void ipath_init_iba7220_funcs(struct ipath_devdata *dd)
  2287. {
  2288. dd->ipath_f_intrsetup = ipath_7220_intconfig;
  2289. dd->ipath_f_bus = ipath_setup_7220_config;
  2290. dd->ipath_f_reset = ipath_setup_7220_reset;
  2291. dd->ipath_f_get_boardname = ipath_7220_boardname;
  2292. dd->ipath_f_init_hwerrors = ipath_7220_init_hwerrors;
  2293. dd->ipath_f_early_init = ipath_7220_early_init;
  2294. dd->ipath_f_handle_hwerrors = ipath_7220_handle_hwerrors;
  2295. dd->ipath_f_quiet_serdes = ipath_7220_quiet_serdes;
  2296. dd->ipath_f_bringup_serdes = ipath_7220_bringup_serdes;
  2297. dd->ipath_f_clear_tids = ipath_7220_clear_tids;
  2298. dd->ipath_f_put_tid = ipath_7220_put_tid;
  2299. dd->ipath_f_cleanup = ipath_setup_7220_cleanup;
  2300. dd->ipath_f_setextled = ipath_setup_7220_setextled;
  2301. dd->ipath_f_get_base_info = ipath_7220_get_base_info;
  2302. dd->ipath_f_free_irq = ipath_7220_free_irq;
  2303. dd->ipath_f_tidtemplate = ipath_7220_tidtemplate;
  2304. dd->ipath_f_intr_fallback = ipath_7220_intr_fallback;
  2305. dd->ipath_f_xgxs_reset = ipath_7220_xgxs_reset;
  2306. dd->ipath_f_get_ib_cfg = ipath_7220_get_ib_cfg;
  2307. dd->ipath_f_set_ib_cfg = ipath_7220_set_ib_cfg;
  2308. dd->ipath_f_config_jint = ipath_7220_config_jint;
  2309. dd->ipath_f_config_ports = ipath_7220_config_ports;
  2310. dd->ipath_f_read_counters = ipath_7220_read_counters;
  2311. dd->ipath_f_get_msgheader = ipath_7220_get_msgheader;
  2312. dd->ipath_f_ib_updown = ipath_7220_ib_updown;
  2313. /* initialize chip-specific variables */
  2314. ipath_init_7220_variables(dd);
  2315. }