radeon_drv.h 50 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406
  1. /* radeon_drv.h -- Private header for radeon driver -*- linux-c -*-
  2. *
  3. * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
  4. * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
  5. * All rights reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the "Software"),
  9. * to deal in the Software without restriction, including without limitation
  10. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  11. * and/or sell copies of the Software, and to permit persons to whom the
  12. * Software is furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the next
  15. * paragraph) shall be included in all copies or substantial portions of the
  16. * Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  21. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  22. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  23. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  24. * DEALINGS IN THE SOFTWARE.
  25. *
  26. * Authors:
  27. * Kevin E. Martin <martin@valinux.com>
  28. * Gareth Hughes <gareth@valinux.com>
  29. */
  30. #ifndef __RADEON_DRV_H__
  31. #define __RADEON_DRV_H__
  32. /* General customization:
  33. */
  34. #define DRIVER_AUTHOR "Gareth Hughes, Keith Whitwell, others."
  35. #define DRIVER_NAME "radeon"
  36. #define DRIVER_DESC "ATI Radeon"
  37. #define DRIVER_DATE "20080528"
  38. /* Interface history:
  39. *
  40. * 1.1 - ??
  41. * 1.2 - Add vertex2 ioctl (keith)
  42. * - Add stencil capability to clear ioctl (gareth, keith)
  43. * - Increase MAX_TEXTURE_LEVELS (brian)
  44. * 1.3 - Add cmdbuf ioctl (keith)
  45. * - Add support for new radeon packets (keith)
  46. * - Add getparam ioctl (keith)
  47. * - Add flip-buffers ioctl, deprecate fullscreen foo (keith).
  48. * 1.4 - Add scratch registers to get_param ioctl.
  49. * 1.5 - Add r200 packets to cmdbuf ioctl
  50. * - Add r200 function to init ioctl
  51. * - Add 'scalar2' instruction to cmdbuf
  52. * 1.6 - Add static GART memory manager
  53. * Add irq handler (won't be turned on unless X server knows to)
  54. * Add irq ioctls and irq_active getparam.
  55. * Add wait command for cmdbuf ioctl
  56. * Add GART offset query for getparam
  57. * 1.7 - Add support for cube map registers: R200_PP_CUBIC_FACES_[0..5]
  58. * and R200_PP_CUBIC_OFFSET_F1_[0..5].
  59. * Added packets R200_EMIT_PP_CUBIC_FACES_[0..5] and
  60. * R200_EMIT_PP_CUBIC_OFFSETS_[0..5]. (brian)
  61. * 1.8 - Remove need to call cleanup ioctls on last client exit (keith)
  62. * Add 'GET' queries for starting additional clients on different VT's.
  63. * 1.9 - Add DRM_IOCTL_RADEON_CP_RESUME ioctl.
  64. * Add texture rectangle support for r100.
  65. * 1.10- Add SETPARAM ioctl; first parameter to set is FB_LOCATION, which
  66. * clients use to tell the DRM where they think the framebuffer is
  67. * located in the card's address space
  68. * 1.11- Add packet R200_EMIT_RB3D_BLENDCOLOR to support GL_EXT_blend_color
  69. * and GL_EXT_blend_[func|equation]_separate on r200
  70. * 1.12- Add R300 CP microcode support - this just loads the CP on r300
  71. * (No 3D support yet - just microcode loading).
  72. * 1.13- Add packet R200_EMIT_TCL_POINT_SPRITE_CNTL for ARB_point_parameters
  73. * - Add hyperz support, add hyperz flags to clear ioctl.
  74. * 1.14- Add support for color tiling
  75. * - Add R100/R200 surface allocation/free support
  76. * 1.15- Add support for texture micro tiling
  77. * - Add support for r100 cube maps
  78. * 1.16- Add R200_EMIT_PP_TRI_PERF_CNTL packet to support brilinear
  79. * texture filtering on r200
  80. * 1.17- Add initial support for R300 (3D).
  81. * 1.18- Add support for GL_ATI_fragment_shader, new packets
  82. * R200_EMIT_PP_AFS_0/1, R200_EMIT_PP_TXCTLALL_0-5 (replaces
  83. * R200_EMIT_PP_TXFILTER_0-5, 2 more regs) and R200_EMIT_ATF_TFACTOR
  84. * (replaces R200_EMIT_TFACTOR_0 (8 consts instead of 6)
  85. * 1.19- Add support for gart table in FB memory and PCIE r300
  86. * 1.20- Add support for r300 texrect
  87. * 1.21- Add support for card type getparam
  88. * 1.22- Add support for texture cache flushes (R300_TX_CNTL)
  89. * 1.23- Add new radeon memory map work from benh
  90. * 1.24- Add general-purpose packet for manipulating scratch registers (r300)
  91. * 1.25- Add support for r200 vertex programs (R200_EMIT_VAP_PVS_CNTL,
  92. * new packet type)
  93. * 1.26- Add support for variable size PCI(E) gart aperture
  94. * 1.27- Add support for IGP GART
  95. * 1.28- Add support for VBL on CRTC2
  96. * 1.29- R500 3D cmd buffer support
  97. */
  98. #define DRIVER_MAJOR 1
  99. #define DRIVER_MINOR 29
  100. #define DRIVER_PATCHLEVEL 0
  101. /*
  102. * Radeon chip families
  103. */
  104. enum radeon_family {
  105. CHIP_R100,
  106. CHIP_RV100,
  107. CHIP_RS100,
  108. CHIP_RV200,
  109. CHIP_RS200,
  110. CHIP_R200,
  111. CHIP_RV250,
  112. CHIP_RS300,
  113. CHIP_RV280,
  114. CHIP_R300,
  115. CHIP_R350,
  116. CHIP_RV350,
  117. CHIP_RV380,
  118. CHIP_R420,
  119. CHIP_RV410,
  120. CHIP_RS480,
  121. CHIP_RS690,
  122. CHIP_RV515,
  123. CHIP_R520,
  124. CHIP_RV530,
  125. CHIP_RV560,
  126. CHIP_RV570,
  127. CHIP_R580,
  128. CHIP_LAST,
  129. };
  130. enum radeon_cp_microcode_version {
  131. UCODE_R100,
  132. UCODE_R200,
  133. UCODE_R300,
  134. };
  135. /*
  136. * Chip flags
  137. */
  138. enum radeon_chip_flags {
  139. RADEON_FAMILY_MASK = 0x0000ffffUL,
  140. RADEON_FLAGS_MASK = 0xffff0000UL,
  141. RADEON_IS_MOBILITY = 0x00010000UL,
  142. RADEON_IS_IGP = 0x00020000UL,
  143. RADEON_SINGLE_CRTC = 0x00040000UL,
  144. RADEON_IS_AGP = 0x00080000UL,
  145. RADEON_HAS_HIERZ = 0x00100000UL,
  146. RADEON_IS_PCIE = 0x00200000UL,
  147. RADEON_NEW_MEMMAP = 0x00400000UL,
  148. RADEON_IS_PCI = 0x00800000UL,
  149. RADEON_IS_IGPGART = 0x01000000UL,
  150. };
  151. #define GET_RING_HEAD(dev_priv) (dev_priv->writeback_works ? \
  152. DRM_READ32( (dev_priv)->ring_rptr, 0 ) : RADEON_READ(RADEON_CP_RB_RPTR))
  153. #define SET_RING_HEAD(dev_priv,val) DRM_WRITE32( (dev_priv)->ring_rptr, 0, (val) )
  154. typedef struct drm_radeon_freelist {
  155. unsigned int age;
  156. struct drm_buf *buf;
  157. struct drm_radeon_freelist *next;
  158. struct drm_radeon_freelist *prev;
  159. } drm_radeon_freelist_t;
  160. typedef struct drm_radeon_ring_buffer {
  161. u32 *start;
  162. u32 *end;
  163. int size;
  164. int size_l2qw;
  165. int rptr_update; /* Double Words */
  166. int rptr_update_l2qw; /* log2 Quad Words */
  167. int fetch_size; /* Double Words */
  168. int fetch_size_l2ow; /* log2 Oct Words */
  169. u32 tail;
  170. u32 tail_mask;
  171. int space;
  172. int high_mark;
  173. } drm_radeon_ring_buffer_t;
  174. typedef struct drm_radeon_depth_clear_t {
  175. u32 rb3d_cntl;
  176. u32 rb3d_zstencilcntl;
  177. u32 se_cntl;
  178. } drm_radeon_depth_clear_t;
  179. struct drm_radeon_driver_file_fields {
  180. int64_t radeon_fb_delta;
  181. };
  182. struct mem_block {
  183. struct mem_block *next;
  184. struct mem_block *prev;
  185. int start;
  186. int size;
  187. struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
  188. };
  189. struct radeon_surface {
  190. int refcount;
  191. u32 lower;
  192. u32 upper;
  193. u32 flags;
  194. };
  195. struct radeon_virt_surface {
  196. int surface_index;
  197. u32 lower;
  198. u32 upper;
  199. u32 flags;
  200. struct drm_file *file_priv;
  201. };
  202. typedef struct drm_radeon_private {
  203. drm_radeon_ring_buffer_t ring;
  204. drm_radeon_sarea_t *sarea_priv;
  205. u32 fb_location;
  206. u32 fb_size;
  207. int new_memmap;
  208. int gart_size;
  209. u32 gart_vm_start;
  210. unsigned long gart_buffers_offset;
  211. int cp_mode;
  212. int cp_running;
  213. drm_radeon_freelist_t *head;
  214. drm_radeon_freelist_t *tail;
  215. int last_buf;
  216. volatile u32 *scratch;
  217. int writeback_works;
  218. int usec_timeout;
  219. int microcode_version;
  220. struct {
  221. u32 boxes;
  222. int freelist_timeouts;
  223. int freelist_loops;
  224. int requested_bufs;
  225. int last_frame_reads;
  226. int last_clear_reads;
  227. int clears;
  228. int texture_uploads;
  229. } stats;
  230. int do_boxes;
  231. int page_flipping;
  232. u32 color_fmt;
  233. unsigned int front_offset;
  234. unsigned int front_pitch;
  235. unsigned int back_offset;
  236. unsigned int back_pitch;
  237. u32 depth_fmt;
  238. unsigned int depth_offset;
  239. unsigned int depth_pitch;
  240. u32 front_pitch_offset;
  241. u32 back_pitch_offset;
  242. u32 depth_pitch_offset;
  243. drm_radeon_depth_clear_t depth_clear;
  244. unsigned long ring_offset;
  245. unsigned long ring_rptr_offset;
  246. unsigned long buffers_offset;
  247. unsigned long gart_textures_offset;
  248. drm_local_map_t *sarea;
  249. drm_local_map_t *mmio;
  250. drm_local_map_t *cp_ring;
  251. drm_local_map_t *ring_rptr;
  252. drm_local_map_t *gart_textures;
  253. struct mem_block *gart_heap;
  254. struct mem_block *fb_heap;
  255. /* SW interrupt */
  256. wait_queue_head_t swi_queue;
  257. atomic_t swi_emitted;
  258. int vblank_crtc;
  259. uint32_t irq_enable_reg;
  260. int irq_enabled;
  261. uint32_t r500_disp_irq_reg;
  262. struct radeon_surface surfaces[RADEON_MAX_SURFACES];
  263. struct radeon_virt_surface virt_surfaces[2 * RADEON_MAX_SURFACES];
  264. unsigned long pcigart_offset;
  265. unsigned int pcigart_offset_set;
  266. struct drm_ati_pcigart_info gart_info;
  267. u32 scratch_ages[5];
  268. /* starting from here on, data is preserved accross an open */
  269. uint32_t flags; /* see radeon_chip_flags */
  270. unsigned long fb_aper_offset;
  271. int num_gb_pipes;
  272. } drm_radeon_private_t;
  273. typedef struct drm_radeon_buf_priv {
  274. u32 age;
  275. } drm_radeon_buf_priv_t;
  276. typedef struct drm_radeon_kcmd_buffer {
  277. int bufsz;
  278. char *buf;
  279. int nbox;
  280. struct drm_clip_rect __user *boxes;
  281. } drm_radeon_kcmd_buffer_t;
  282. extern int radeon_no_wb;
  283. extern struct drm_ioctl_desc radeon_ioctls[];
  284. extern int radeon_max_ioctl;
  285. /* Check whether the given hardware address is inside the framebuffer or the
  286. * GART area.
  287. */
  288. static __inline__ int radeon_check_offset(drm_radeon_private_t *dev_priv,
  289. u64 off)
  290. {
  291. u32 fb_start = dev_priv->fb_location;
  292. u32 fb_end = fb_start + dev_priv->fb_size - 1;
  293. u32 gart_start = dev_priv->gart_vm_start;
  294. u32 gart_end = gart_start + dev_priv->gart_size - 1;
  295. return ((off >= fb_start && off <= fb_end) ||
  296. (off >= gart_start && off <= gart_end));
  297. }
  298. /* radeon_cp.c */
  299. extern int radeon_cp_init(struct drm_device *dev, void *data, struct drm_file *file_priv);
  300. extern int radeon_cp_start(struct drm_device *dev, void *data, struct drm_file *file_priv);
  301. extern int radeon_cp_stop(struct drm_device *dev, void *data, struct drm_file *file_priv);
  302. extern int radeon_cp_reset(struct drm_device *dev, void *data, struct drm_file *file_priv);
  303. extern int radeon_cp_idle(struct drm_device *dev, void *data, struct drm_file *file_priv);
  304. extern int radeon_cp_resume(struct drm_device *dev, void *data, struct drm_file *file_priv);
  305. extern int radeon_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv);
  306. extern int radeon_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv);
  307. extern int radeon_cp_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv);
  308. extern u32 radeon_read_fb_location(drm_radeon_private_t *dev_priv);
  309. extern void radeon_freelist_reset(struct drm_device * dev);
  310. extern struct drm_buf *radeon_freelist_get(struct drm_device * dev);
  311. extern int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n);
  312. extern int radeon_do_cp_idle(drm_radeon_private_t * dev_priv);
  313. extern int radeon_driver_preinit(struct drm_device *dev, unsigned long flags);
  314. extern int radeon_presetup(struct drm_device *dev);
  315. extern int radeon_driver_postcleanup(struct drm_device *dev);
  316. extern int radeon_mem_alloc(struct drm_device *dev, void *data, struct drm_file *file_priv);
  317. extern int radeon_mem_free(struct drm_device *dev, void *data, struct drm_file *file_priv);
  318. extern int radeon_mem_init_heap(struct drm_device *dev, void *data, struct drm_file *file_priv);
  319. extern void radeon_mem_takedown(struct mem_block **heap);
  320. extern void radeon_mem_release(struct drm_file *file_priv,
  321. struct mem_block *heap);
  322. /* radeon_irq.c */
  323. extern int radeon_irq_emit(struct drm_device *dev, void *data, struct drm_file *file_priv);
  324. extern int radeon_irq_wait(struct drm_device *dev, void *data, struct drm_file *file_priv);
  325. extern void radeon_do_release(struct drm_device * dev);
  326. extern int radeon_driver_vblank_wait(struct drm_device * dev,
  327. unsigned int *sequence);
  328. extern int radeon_driver_vblank_wait2(struct drm_device * dev,
  329. unsigned int *sequence);
  330. extern irqreturn_t radeon_driver_irq_handler(DRM_IRQ_ARGS);
  331. extern void radeon_driver_irq_preinstall(struct drm_device * dev);
  332. extern void radeon_driver_irq_postinstall(struct drm_device * dev);
  333. extern void radeon_driver_irq_uninstall(struct drm_device * dev);
  334. extern void radeon_enable_interrupt(struct drm_device *dev);
  335. extern int radeon_vblank_crtc_get(struct drm_device *dev);
  336. extern int radeon_vblank_crtc_set(struct drm_device *dev, int64_t value);
  337. extern int radeon_driver_load(struct drm_device *dev, unsigned long flags);
  338. extern int radeon_driver_unload(struct drm_device *dev);
  339. extern int radeon_driver_firstopen(struct drm_device *dev);
  340. extern void radeon_driver_preclose(struct drm_device * dev, struct drm_file *file_priv);
  341. extern void radeon_driver_postclose(struct drm_device * dev, struct drm_file * filp);
  342. extern void radeon_driver_lastclose(struct drm_device * dev);
  343. extern int radeon_driver_open(struct drm_device * dev, struct drm_file * filp_priv);
  344. extern long radeon_compat_ioctl(struct file *filp, unsigned int cmd,
  345. unsigned long arg);
  346. /* r300_cmdbuf.c */
  347. extern void r300_init_reg_flags(struct drm_device *dev);
  348. extern int r300_do_cp_cmdbuf(struct drm_device * dev,
  349. struct drm_file *file_priv,
  350. drm_radeon_kcmd_buffer_t * cmdbuf);
  351. /* Flags for stats.boxes
  352. */
  353. #define RADEON_BOX_DMA_IDLE 0x1
  354. #define RADEON_BOX_RING_FULL 0x2
  355. #define RADEON_BOX_FLIP 0x4
  356. #define RADEON_BOX_WAIT_IDLE 0x8
  357. #define RADEON_BOX_TEXTURE_LOAD 0x10
  358. /* Register definitions, register access macros and drmAddMap constants
  359. * for Radeon kernel driver.
  360. */
  361. #define RADEON_AGP_COMMAND 0x0f60
  362. #define RADEON_AGP_COMMAND_PCI_CONFIG 0x0060 /* offset in PCI config */
  363. # define RADEON_AGP_ENABLE (1<<8)
  364. #define RADEON_AUX_SCISSOR_CNTL 0x26f0
  365. # define RADEON_EXCLUSIVE_SCISSOR_0 (1 << 24)
  366. # define RADEON_EXCLUSIVE_SCISSOR_1 (1 << 25)
  367. # define RADEON_EXCLUSIVE_SCISSOR_2 (1 << 26)
  368. # define RADEON_SCISSOR_0_ENABLE (1 << 28)
  369. # define RADEON_SCISSOR_1_ENABLE (1 << 29)
  370. # define RADEON_SCISSOR_2_ENABLE (1 << 30)
  371. #define RADEON_BUS_CNTL 0x0030
  372. # define RADEON_BUS_MASTER_DIS (1 << 6)
  373. #define RADEON_CLOCK_CNTL_DATA 0x000c
  374. # define RADEON_PLL_WR_EN (1 << 7)
  375. #define RADEON_CLOCK_CNTL_INDEX 0x0008
  376. #define RADEON_CONFIG_APER_SIZE 0x0108
  377. #define RADEON_CONFIG_MEMSIZE 0x00f8
  378. #define RADEON_CRTC_OFFSET 0x0224
  379. #define RADEON_CRTC_OFFSET_CNTL 0x0228
  380. # define RADEON_CRTC_TILE_EN (1 << 15)
  381. # define RADEON_CRTC_OFFSET_FLIP_CNTL (1 << 16)
  382. #define RADEON_CRTC2_OFFSET 0x0324
  383. #define RADEON_CRTC2_OFFSET_CNTL 0x0328
  384. #define RADEON_PCIE_INDEX 0x0030
  385. #define RADEON_PCIE_DATA 0x0034
  386. #define RADEON_PCIE_TX_GART_CNTL 0x10
  387. # define RADEON_PCIE_TX_GART_EN (1 << 0)
  388. # define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_PASS_THRU (0 << 1)
  389. # define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_CLAMP_LO (1 << 1)
  390. # define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD (3 << 1)
  391. # define RADEON_PCIE_TX_GART_MODE_32_128_CACHE (0 << 3)
  392. # define RADEON_PCIE_TX_GART_MODE_8_4_128_CACHE (1 << 3)
  393. # define RADEON_PCIE_TX_GART_CHK_RW_VALID_EN (1 << 5)
  394. # define RADEON_PCIE_TX_GART_INVALIDATE_TLB (1 << 8)
  395. #define RADEON_PCIE_TX_DISCARD_RD_ADDR_LO 0x11
  396. #define RADEON_PCIE_TX_DISCARD_RD_ADDR_HI 0x12
  397. #define RADEON_PCIE_TX_GART_BASE 0x13
  398. #define RADEON_PCIE_TX_GART_START_LO 0x14
  399. #define RADEON_PCIE_TX_GART_START_HI 0x15
  400. #define RADEON_PCIE_TX_GART_END_LO 0x16
  401. #define RADEON_PCIE_TX_GART_END_HI 0x17
  402. #define RS480_NB_MC_INDEX 0x168
  403. # define RS480_NB_MC_IND_WR_EN (1 << 8)
  404. #define RS480_NB_MC_DATA 0x16c
  405. #define RS690_MC_INDEX 0x78
  406. # define RS690_MC_INDEX_MASK 0x1ff
  407. # define RS690_MC_INDEX_WR_EN (1 << 9)
  408. # define RS690_MC_INDEX_WR_ACK 0x7f
  409. #define RS690_MC_DATA 0x7c
  410. /* MC indirect registers */
  411. #define RS480_MC_MISC_CNTL 0x18
  412. # define RS480_DISABLE_GTW (1 << 1)
  413. /* switch between MCIND GART and MM GART registers. 0 = mmgart, 1 = mcind gart */
  414. # define RS480_GART_INDEX_REG_EN (1 << 12)
  415. # define RS690_BLOCK_GFX_D3_EN (1 << 14)
  416. #define RS480_K8_FB_LOCATION 0x1e
  417. #define RS480_GART_FEATURE_ID 0x2b
  418. # define RS480_HANG_EN (1 << 11)
  419. # define RS480_TLB_ENABLE (1 << 18)
  420. # define RS480_P2P_ENABLE (1 << 19)
  421. # define RS480_GTW_LAC_EN (1 << 25)
  422. # define RS480_2LEVEL_GART (0 << 30)
  423. # define RS480_1LEVEL_GART (1 << 30)
  424. # define RS480_PDC_EN (1 << 31)
  425. #define RS480_GART_BASE 0x2c
  426. #define RS480_GART_CACHE_CNTRL 0x2e
  427. # define RS480_GART_CACHE_INVALIDATE (1 << 0) /* wait for it to clear */
  428. #define RS480_AGP_ADDRESS_SPACE_SIZE 0x38
  429. # define RS480_GART_EN (1 << 0)
  430. # define RS480_VA_SIZE_32MB (0 << 1)
  431. # define RS480_VA_SIZE_64MB (1 << 1)
  432. # define RS480_VA_SIZE_128MB (2 << 1)
  433. # define RS480_VA_SIZE_256MB (3 << 1)
  434. # define RS480_VA_SIZE_512MB (4 << 1)
  435. # define RS480_VA_SIZE_1GB (5 << 1)
  436. # define RS480_VA_SIZE_2GB (6 << 1)
  437. #define RS480_AGP_MODE_CNTL 0x39
  438. # define RS480_POST_GART_Q_SIZE (1 << 18)
  439. # define RS480_NONGART_SNOOP (1 << 19)
  440. # define RS480_AGP_RD_BUF_SIZE (1 << 20)
  441. # define RS480_REQ_TYPE_SNOOP_SHIFT 22
  442. # define RS480_REQ_TYPE_SNOOP_MASK 0x3
  443. # define RS480_REQ_TYPE_SNOOP_DIS (1 << 24)
  444. #define RS480_MC_MISC_UMA_CNTL 0x5f
  445. #define RS480_MC_MCLK_CNTL 0x7a
  446. #define RS480_MC_UMA_DUALCH_CNTL 0x86
  447. #define RS690_MC_FB_LOCATION 0x100
  448. #define RS690_MC_AGP_LOCATION 0x101
  449. #define RS690_MC_AGP_BASE 0x102
  450. #define RS690_MC_AGP_BASE_2 0x103
  451. #define R520_MC_IND_INDEX 0x70
  452. #define R520_MC_IND_WR_EN (1 << 24)
  453. #define R520_MC_IND_DATA 0x74
  454. #define RV515_MC_FB_LOCATION 0x01
  455. #define RV515_MC_AGP_LOCATION 0x02
  456. #define RV515_MC_AGP_BASE 0x03
  457. #define RV515_MC_AGP_BASE_2 0x04
  458. #define R520_MC_FB_LOCATION 0x04
  459. #define R520_MC_AGP_LOCATION 0x05
  460. #define R520_MC_AGP_BASE 0x06
  461. #define R520_MC_AGP_BASE_2 0x07
  462. #define RADEON_MPP_TB_CONFIG 0x01c0
  463. #define RADEON_MEM_CNTL 0x0140
  464. #define RADEON_MEM_SDRAM_MODE_REG 0x0158
  465. #define RADEON_AGP_BASE_2 0x015c /* r200+ only */
  466. #define RS480_AGP_BASE_2 0x0164
  467. #define RADEON_AGP_BASE 0x0170
  468. /* pipe config regs */
  469. #define R400_GB_PIPE_SELECT 0x402c
  470. #define R500_DYN_SCLK_PWMEM_PIPE 0x000d /* PLL */
  471. #define R500_SU_REG_DEST 0x42c8
  472. #define R300_GB_TILE_CONFIG 0x4018
  473. # define R300_ENABLE_TILING (1 << 0)
  474. # define R300_PIPE_COUNT_RV350 (0 << 1)
  475. # define R300_PIPE_COUNT_R300 (3 << 1)
  476. # define R300_PIPE_COUNT_R420_3P (6 << 1)
  477. # define R300_PIPE_COUNT_R420 (7 << 1)
  478. # define R300_TILE_SIZE_8 (0 << 4)
  479. # define R300_TILE_SIZE_16 (1 << 4)
  480. # define R300_TILE_SIZE_32 (2 << 4)
  481. # define R300_SUBPIXEL_1_12 (0 << 16)
  482. # define R300_SUBPIXEL_1_16 (1 << 16)
  483. #define R300_DST_PIPE_CONFIG 0x170c
  484. # define R300_PIPE_AUTO_CONFIG (1 << 31)
  485. #define R300_RB2D_DSTCACHE_MODE 0x3428
  486. # define R300_DC_AUTOFLUSH_ENABLE (1 << 8)
  487. # define R300_DC_DC_DISABLE_IGNORE_PE (1 << 17)
  488. #define RADEON_RB3D_COLOROFFSET 0x1c40
  489. #define RADEON_RB3D_COLORPITCH 0x1c48
  490. #define RADEON_SRC_X_Y 0x1590
  491. #define RADEON_DP_GUI_MASTER_CNTL 0x146c
  492. # define RADEON_GMC_SRC_PITCH_OFFSET_CNTL (1 << 0)
  493. # define RADEON_GMC_DST_PITCH_OFFSET_CNTL (1 << 1)
  494. # define RADEON_GMC_BRUSH_SOLID_COLOR (13 << 4)
  495. # define RADEON_GMC_BRUSH_NONE (15 << 4)
  496. # define RADEON_GMC_DST_16BPP (4 << 8)
  497. # define RADEON_GMC_DST_24BPP (5 << 8)
  498. # define RADEON_GMC_DST_32BPP (6 << 8)
  499. # define RADEON_GMC_DST_DATATYPE_SHIFT 8
  500. # define RADEON_GMC_SRC_DATATYPE_COLOR (3 << 12)
  501. # define RADEON_DP_SRC_SOURCE_MEMORY (2 << 24)
  502. # define RADEON_DP_SRC_SOURCE_HOST_DATA (3 << 24)
  503. # define RADEON_GMC_CLR_CMP_CNTL_DIS (1 << 28)
  504. # define RADEON_GMC_WR_MSK_DIS (1 << 30)
  505. # define RADEON_ROP3_S 0x00cc0000
  506. # define RADEON_ROP3_P 0x00f00000
  507. #define RADEON_DP_WRITE_MASK 0x16cc
  508. #define RADEON_SRC_PITCH_OFFSET 0x1428
  509. #define RADEON_DST_PITCH_OFFSET 0x142c
  510. #define RADEON_DST_PITCH_OFFSET_C 0x1c80
  511. # define RADEON_DST_TILE_LINEAR (0 << 30)
  512. # define RADEON_DST_TILE_MACRO (1 << 30)
  513. # define RADEON_DST_TILE_MICRO (2 << 30)
  514. # define RADEON_DST_TILE_BOTH (3 << 30)
  515. #define RADEON_SCRATCH_REG0 0x15e0
  516. #define RADEON_SCRATCH_REG1 0x15e4
  517. #define RADEON_SCRATCH_REG2 0x15e8
  518. #define RADEON_SCRATCH_REG3 0x15ec
  519. #define RADEON_SCRATCH_REG4 0x15f0
  520. #define RADEON_SCRATCH_REG5 0x15f4
  521. #define RADEON_SCRATCH_UMSK 0x0770
  522. #define RADEON_SCRATCH_ADDR 0x0774
  523. #define RADEON_SCRATCHOFF( x ) (RADEON_SCRATCH_REG_OFFSET + 4*(x))
  524. #define GET_SCRATCH( x ) (dev_priv->writeback_works \
  525. ? DRM_READ32( dev_priv->ring_rptr, RADEON_SCRATCHOFF(x) ) \
  526. : RADEON_READ( RADEON_SCRATCH_REG0 + 4*(x) ) )
  527. #define RADEON_GEN_INT_CNTL 0x0040
  528. # define RADEON_CRTC_VBLANK_MASK (1 << 0)
  529. # define RADEON_CRTC2_VBLANK_MASK (1 << 9)
  530. # define RADEON_GUI_IDLE_INT_ENABLE (1 << 19)
  531. # define RADEON_SW_INT_ENABLE (1 << 25)
  532. #define RADEON_GEN_INT_STATUS 0x0044
  533. # define RADEON_CRTC_VBLANK_STAT (1 << 0)
  534. # define RADEON_CRTC_VBLANK_STAT_ACK (1 << 0)
  535. # define RADEON_CRTC2_VBLANK_STAT (1 << 9)
  536. # define RADEON_CRTC2_VBLANK_STAT_ACK (1 << 9)
  537. # define RADEON_GUI_IDLE_INT_TEST_ACK (1 << 19)
  538. # define RADEON_SW_INT_TEST (1 << 25)
  539. # define RADEON_SW_INT_TEST_ACK (1 << 25)
  540. # define RADEON_SW_INT_FIRE (1 << 26)
  541. #define RADEON_HOST_PATH_CNTL 0x0130
  542. # define RADEON_HDP_SOFT_RESET (1 << 26)
  543. # define RADEON_HDP_WC_TIMEOUT_MASK (7 << 28)
  544. # define RADEON_HDP_WC_TIMEOUT_28BCLK (7 << 28)
  545. #define RADEON_ISYNC_CNTL 0x1724
  546. # define RADEON_ISYNC_ANY2D_IDLE3D (1 << 0)
  547. # define RADEON_ISYNC_ANY3D_IDLE2D (1 << 1)
  548. # define RADEON_ISYNC_TRIG2D_IDLE3D (1 << 2)
  549. # define RADEON_ISYNC_TRIG3D_IDLE2D (1 << 3)
  550. # define RADEON_ISYNC_WAIT_IDLEGUI (1 << 4)
  551. # define RADEON_ISYNC_CPSCRATCH_IDLEGUI (1 << 5)
  552. #define RADEON_RBBM_GUICNTL 0x172c
  553. # define RADEON_HOST_DATA_SWAP_NONE (0 << 0)
  554. # define RADEON_HOST_DATA_SWAP_16BIT (1 << 0)
  555. # define RADEON_HOST_DATA_SWAP_32BIT (2 << 0)
  556. # define RADEON_HOST_DATA_SWAP_HDW (3 << 0)
  557. #define RADEON_MC_AGP_LOCATION 0x014c
  558. #define RADEON_MC_FB_LOCATION 0x0148
  559. #define RADEON_MCLK_CNTL 0x0012
  560. # define RADEON_FORCEON_MCLKA (1 << 16)
  561. # define RADEON_FORCEON_MCLKB (1 << 17)
  562. # define RADEON_FORCEON_YCLKA (1 << 18)
  563. # define RADEON_FORCEON_YCLKB (1 << 19)
  564. # define RADEON_FORCEON_MC (1 << 20)
  565. # define RADEON_FORCEON_AIC (1 << 21)
  566. #define RADEON_PP_BORDER_COLOR_0 0x1d40
  567. #define RADEON_PP_BORDER_COLOR_1 0x1d44
  568. #define RADEON_PP_BORDER_COLOR_2 0x1d48
  569. #define RADEON_PP_CNTL 0x1c38
  570. # define RADEON_SCISSOR_ENABLE (1 << 1)
  571. #define RADEON_PP_LUM_MATRIX 0x1d00
  572. #define RADEON_PP_MISC 0x1c14
  573. #define RADEON_PP_ROT_MATRIX_0 0x1d58
  574. #define RADEON_PP_TXFILTER_0 0x1c54
  575. #define RADEON_PP_TXOFFSET_0 0x1c5c
  576. #define RADEON_PP_TXFILTER_1 0x1c6c
  577. #define RADEON_PP_TXFILTER_2 0x1c84
  578. #define R300_RB2D_DSTCACHE_CTLSTAT 0x342c /* use R300_DSTCACHE_CTLSTAT */
  579. #define R300_DSTCACHE_CTLSTAT 0x1714
  580. # define R300_RB2D_DC_FLUSH (3 << 0)
  581. # define R300_RB2D_DC_FREE (3 << 2)
  582. # define R300_RB2D_DC_FLUSH_ALL 0xf
  583. # define R300_RB2D_DC_BUSY (1 << 31)
  584. #define RADEON_RB3D_CNTL 0x1c3c
  585. # define RADEON_ALPHA_BLEND_ENABLE (1 << 0)
  586. # define RADEON_PLANE_MASK_ENABLE (1 << 1)
  587. # define RADEON_DITHER_ENABLE (1 << 2)
  588. # define RADEON_ROUND_ENABLE (1 << 3)
  589. # define RADEON_SCALE_DITHER_ENABLE (1 << 4)
  590. # define RADEON_DITHER_INIT (1 << 5)
  591. # define RADEON_ROP_ENABLE (1 << 6)
  592. # define RADEON_STENCIL_ENABLE (1 << 7)
  593. # define RADEON_Z_ENABLE (1 << 8)
  594. # define RADEON_ZBLOCK16 (1 << 15)
  595. #define RADEON_RB3D_DEPTHOFFSET 0x1c24
  596. #define RADEON_RB3D_DEPTHCLEARVALUE 0x3230
  597. #define RADEON_RB3D_DEPTHPITCH 0x1c28
  598. #define RADEON_RB3D_PLANEMASK 0x1d84
  599. #define RADEON_RB3D_STENCILREFMASK 0x1d7c
  600. #define RADEON_RB3D_ZCACHE_MODE 0x3250
  601. #define RADEON_RB3D_ZCACHE_CTLSTAT 0x3254
  602. # define RADEON_RB3D_ZC_FLUSH (1 << 0)
  603. # define RADEON_RB3D_ZC_FREE (1 << 2)
  604. # define RADEON_RB3D_ZC_FLUSH_ALL 0x5
  605. # define RADEON_RB3D_ZC_BUSY (1 << 31)
  606. #define R300_ZB_ZCACHE_CTLSTAT 0x4f18
  607. # define R300_ZC_FLUSH (1 << 0)
  608. # define R300_ZC_FREE (1 << 1)
  609. # define R300_ZC_FLUSH_ALL 0x3
  610. # define R300_ZC_BUSY (1 << 31)
  611. #define RADEON_RB3D_DSTCACHE_CTLSTAT 0x325c
  612. # define RADEON_RB3D_DC_FLUSH (3 << 0)
  613. # define RADEON_RB3D_DC_FREE (3 << 2)
  614. # define RADEON_RB3D_DC_FLUSH_ALL 0xf
  615. # define RADEON_RB3D_DC_BUSY (1 << 31)
  616. #define R300_RB3D_DSTCACHE_CTLSTAT 0x4e4c
  617. # define R300_RB3D_DC_FINISH (1 << 4)
  618. #define RADEON_RB3D_ZSTENCILCNTL 0x1c2c
  619. # define RADEON_Z_TEST_MASK (7 << 4)
  620. # define RADEON_Z_TEST_ALWAYS (7 << 4)
  621. # define RADEON_Z_HIERARCHY_ENABLE (1 << 8)
  622. # define RADEON_STENCIL_TEST_ALWAYS (7 << 12)
  623. # define RADEON_STENCIL_S_FAIL_REPLACE (2 << 16)
  624. # define RADEON_STENCIL_ZPASS_REPLACE (2 << 20)
  625. # define RADEON_STENCIL_ZFAIL_REPLACE (2 << 24)
  626. # define RADEON_Z_COMPRESSION_ENABLE (1 << 28)
  627. # define RADEON_FORCE_Z_DIRTY (1 << 29)
  628. # define RADEON_Z_WRITE_ENABLE (1 << 30)
  629. # define RADEON_Z_DECOMPRESSION_ENABLE (1 << 31)
  630. #define RADEON_RBBM_SOFT_RESET 0x00f0
  631. # define RADEON_SOFT_RESET_CP (1 << 0)
  632. # define RADEON_SOFT_RESET_HI (1 << 1)
  633. # define RADEON_SOFT_RESET_SE (1 << 2)
  634. # define RADEON_SOFT_RESET_RE (1 << 3)
  635. # define RADEON_SOFT_RESET_PP (1 << 4)
  636. # define RADEON_SOFT_RESET_E2 (1 << 5)
  637. # define RADEON_SOFT_RESET_RB (1 << 6)
  638. # define RADEON_SOFT_RESET_HDP (1 << 7)
  639. /*
  640. * 6:0 Available slots in the FIFO
  641. * 8 Host Interface active
  642. * 9 CP request active
  643. * 10 FIFO request active
  644. * 11 Host Interface retry active
  645. * 12 CP retry active
  646. * 13 FIFO retry active
  647. * 14 FIFO pipeline busy
  648. * 15 Event engine busy
  649. * 16 CP command stream busy
  650. * 17 2D engine busy
  651. * 18 2D portion of render backend busy
  652. * 20 3D setup engine busy
  653. * 26 GA engine busy
  654. * 27 CBA 2D engine busy
  655. * 31 2D engine busy or 3D engine busy or FIFO not empty or CP busy or
  656. * command stream queue not empty or Ring Buffer not empty
  657. */
  658. #define RADEON_RBBM_STATUS 0x0e40
  659. /* Same as the previous RADEON_RBBM_STATUS; this is a mirror of that register. */
  660. /* #define RADEON_RBBM_STATUS 0x1740 */
  661. /* bits 6:0 are dword slots available in the cmd fifo */
  662. # define RADEON_RBBM_FIFOCNT_MASK 0x007f
  663. # define RADEON_HIRQ_ON_RBB (1 << 8)
  664. # define RADEON_CPRQ_ON_RBB (1 << 9)
  665. # define RADEON_CFRQ_ON_RBB (1 << 10)
  666. # define RADEON_HIRQ_IN_RTBUF (1 << 11)
  667. # define RADEON_CPRQ_IN_RTBUF (1 << 12)
  668. # define RADEON_CFRQ_IN_RTBUF (1 << 13)
  669. # define RADEON_PIPE_BUSY (1 << 14)
  670. # define RADEON_ENG_EV_BUSY (1 << 15)
  671. # define RADEON_CP_CMDSTRM_BUSY (1 << 16)
  672. # define RADEON_E2_BUSY (1 << 17)
  673. # define RADEON_RB2D_BUSY (1 << 18)
  674. # define RADEON_RB3D_BUSY (1 << 19) /* not used on r300 */
  675. # define RADEON_VAP_BUSY (1 << 20)
  676. # define RADEON_RE_BUSY (1 << 21) /* not used on r300 */
  677. # define RADEON_TAM_BUSY (1 << 22) /* not used on r300 */
  678. # define RADEON_TDM_BUSY (1 << 23) /* not used on r300 */
  679. # define RADEON_PB_BUSY (1 << 24) /* not used on r300 */
  680. # define RADEON_TIM_BUSY (1 << 25) /* not used on r300 */
  681. # define RADEON_GA_BUSY (1 << 26)
  682. # define RADEON_CBA2D_BUSY (1 << 27)
  683. # define RADEON_RBBM_ACTIVE (1 << 31)
  684. #define RADEON_RE_LINE_PATTERN 0x1cd0
  685. #define RADEON_RE_MISC 0x26c4
  686. #define RADEON_RE_TOP_LEFT 0x26c0
  687. #define RADEON_RE_WIDTH_HEIGHT 0x1c44
  688. #define RADEON_RE_STIPPLE_ADDR 0x1cc8
  689. #define RADEON_RE_STIPPLE_DATA 0x1ccc
  690. #define RADEON_SCISSOR_TL_0 0x1cd8
  691. #define RADEON_SCISSOR_BR_0 0x1cdc
  692. #define RADEON_SCISSOR_TL_1 0x1ce0
  693. #define RADEON_SCISSOR_BR_1 0x1ce4
  694. #define RADEON_SCISSOR_TL_2 0x1ce8
  695. #define RADEON_SCISSOR_BR_2 0x1cec
  696. #define RADEON_SE_COORD_FMT 0x1c50
  697. #define RADEON_SE_CNTL 0x1c4c
  698. # define RADEON_FFACE_CULL_CW (0 << 0)
  699. # define RADEON_BFACE_SOLID (3 << 1)
  700. # define RADEON_FFACE_SOLID (3 << 3)
  701. # define RADEON_FLAT_SHADE_VTX_LAST (3 << 6)
  702. # define RADEON_DIFFUSE_SHADE_FLAT (1 << 8)
  703. # define RADEON_DIFFUSE_SHADE_GOURAUD (2 << 8)
  704. # define RADEON_ALPHA_SHADE_FLAT (1 << 10)
  705. # define RADEON_ALPHA_SHADE_GOURAUD (2 << 10)
  706. # define RADEON_SPECULAR_SHADE_FLAT (1 << 12)
  707. # define RADEON_SPECULAR_SHADE_GOURAUD (2 << 12)
  708. # define RADEON_FOG_SHADE_FLAT (1 << 14)
  709. # define RADEON_FOG_SHADE_GOURAUD (2 << 14)
  710. # define RADEON_VPORT_XY_XFORM_ENABLE (1 << 24)
  711. # define RADEON_VPORT_Z_XFORM_ENABLE (1 << 25)
  712. # define RADEON_VTX_PIX_CENTER_OGL (1 << 27)
  713. # define RADEON_ROUND_MODE_TRUNC (0 << 28)
  714. # define RADEON_ROUND_PREC_8TH_PIX (1 << 30)
  715. #define RADEON_SE_CNTL_STATUS 0x2140
  716. #define RADEON_SE_LINE_WIDTH 0x1db8
  717. #define RADEON_SE_VPORT_XSCALE 0x1d98
  718. #define RADEON_SE_ZBIAS_FACTOR 0x1db0
  719. #define RADEON_SE_TCL_MATERIAL_EMMISSIVE_RED 0x2210
  720. #define RADEON_SE_TCL_OUTPUT_VTX_FMT 0x2254
  721. #define RADEON_SE_TCL_VECTOR_INDX_REG 0x2200
  722. # define RADEON_VEC_INDX_OCTWORD_STRIDE_SHIFT 16
  723. # define RADEON_VEC_INDX_DWORD_COUNT_SHIFT 28
  724. #define RADEON_SE_TCL_VECTOR_DATA_REG 0x2204
  725. #define RADEON_SE_TCL_SCALAR_INDX_REG 0x2208
  726. # define RADEON_SCAL_INDX_DWORD_STRIDE_SHIFT 16
  727. #define RADEON_SE_TCL_SCALAR_DATA_REG 0x220C
  728. #define RADEON_SURFACE_ACCESS_FLAGS 0x0bf8
  729. #define RADEON_SURFACE_ACCESS_CLR 0x0bfc
  730. #define RADEON_SURFACE_CNTL 0x0b00
  731. # define RADEON_SURF_TRANSLATION_DIS (1 << 8)
  732. # define RADEON_NONSURF_AP0_SWP_MASK (3 << 20)
  733. # define RADEON_NONSURF_AP0_SWP_LITTLE (0 << 20)
  734. # define RADEON_NONSURF_AP0_SWP_BIG16 (1 << 20)
  735. # define RADEON_NONSURF_AP0_SWP_BIG32 (2 << 20)
  736. # define RADEON_NONSURF_AP1_SWP_MASK (3 << 22)
  737. # define RADEON_NONSURF_AP1_SWP_LITTLE (0 << 22)
  738. # define RADEON_NONSURF_AP1_SWP_BIG16 (1 << 22)
  739. # define RADEON_NONSURF_AP1_SWP_BIG32 (2 << 22)
  740. #define RADEON_SURFACE0_INFO 0x0b0c
  741. # define RADEON_SURF_PITCHSEL_MASK (0x1ff << 0)
  742. # define RADEON_SURF_TILE_MODE_MASK (3 << 16)
  743. # define RADEON_SURF_TILE_MODE_MACRO (0 << 16)
  744. # define RADEON_SURF_TILE_MODE_MICRO (1 << 16)
  745. # define RADEON_SURF_TILE_MODE_32BIT_Z (2 << 16)
  746. # define RADEON_SURF_TILE_MODE_16BIT_Z (3 << 16)
  747. #define RADEON_SURFACE0_LOWER_BOUND 0x0b04
  748. #define RADEON_SURFACE0_UPPER_BOUND 0x0b08
  749. # define RADEON_SURF_ADDRESS_FIXED_MASK (0x3ff << 0)
  750. #define RADEON_SURFACE1_INFO 0x0b1c
  751. #define RADEON_SURFACE1_LOWER_BOUND 0x0b14
  752. #define RADEON_SURFACE1_UPPER_BOUND 0x0b18
  753. #define RADEON_SURFACE2_INFO 0x0b2c
  754. #define RADEON_SURFACE2_LOWER_BOUND 0x0b24
  755. #define RADEON_SURFACE2_UPPER_BOUND 0x0b28
  756. #define RADEON_SURFACE3_INFO 0x0b3c
  757. #define RADEON_SURFACE3_LOWER_BOUND 0x0b34
  758. #define RADEON_SURFACE3_UPPER_BOUND 0x0b38
  759. #define RADEON_SURFACE4_INFO 0x0b4c
  760. #define RADEON_SURFACE4_LOWER_BOUND 0x0b44
  761. #define RADEON_SURFACE4_UPPER_BOUND 0x0b48
  762. #define RADEON_SURFACE5_INFO 0x0b5c
  763. #define RADEON_SURFACE5_LOWER_BOUND 0x0b54
  764. #define RADEON_SURFACE5_UPPER_BOUND 0x0b58
  765. #define RADEON_SURFACE6_INFO 0x0b6c
  766. #define RADEON_SURFACE6_LOWER_BOUND 0x0b64
  767. #define RADEON_SURFACE6_UPPER_BOUND 0x0b68
  768. #define RADEON_SURFACE7_INFO 0x0b7c
  769. #define RADEON_SURFACE7_LOWER_BOUND 0x0b74
  770. #define RADEON_SURFACE7_UPPER_BOUND 0x0b78
  771. #define RADEON_SW_SEMAPHORE 0x013c
  772. #define RADEON_WAIT_UNTIL 0x1720
  773. # define RADEON_WAIT_CRTC_PFLIP (1 << 0)
  774. # define RADEON_WAIT_2D_IDLE (1 << 14)
  775. # define RADEON_WAIT_3D_IDLE (1 << 15)
  776. # define RADEON_WAIT_2D_IDLECLEAN (1 << 16)
  777. # define RADEON_WAIT_3D_IDLECLEAN (1 << 17)
  778. # define RADEON_WAIT_HOST_IDLECLEAN (1 << 18)
  779. #define RADEON_RB3D_ZMASKOFFSET 0x3234
  780. #define RADEON_RB3D_ZSTENCILCNTL 0x1c2c
  781. # define RADEON_DEPTH_FORMAT_16BIT_INT_Z (0 << 0)
  782. # define RADEON_DEPTH_FORMAT_24BIT_INT_Z (2 << 0)
  783. /* CP registers */
  784. #define RADEON_CP_ME_RAM_ADDR 0x07d4
  785. #define RADEON_CP_ME_RAM_RADDR 0x07d8
  786. #define RADEON_CP_ME_RAM_DATAH 0x07dc
  787. #define RADEON_CP_ME_RAM_DATAL 0x07e0
  788. #define RADEON_CP_RB_BASE 0x0700
  789. #define RADEON_CP_RB_CNTL 0x0704
  790. # define RADEON_BUF_SWAP_32BIT (2 << 16)
  791. # define RADEON_RB_NO_UPDATE (1 << 27)
  792. #define RADEON_CP_RB_RPTR_ADDR 0x070c
  793. #define RADEON_CP_RB_RPTR 0x0710
  794. #define RADEON_CP_RB_WPTR 0x0714
  795. #define RADEON_CP_RB_WPTR_DELAY 0x0718
  796. # define RADEON_PRE_WRITE_TIMER_SHIFT 0
  797. # define RADEON_PRE_WRITE_LIMIT_SHIFT 23
  798. #define RADEON_CP_IB_BASE 0x0738
  799. #define RADEON_CP_CSQ_CNTL 0x0740
  800. # define RADEON_CSQ_CNT_PRIMARY_MASK (0xff << 0)
  801. # define RADEON_CSQ_PRIDIS_INDDIS (0 << 28)
  802. # define RADEON_CSQ_PRIPIO_INDDIS (1 << 28)
  803. # define RADEON_CSQ_PRIBM_INDDIS (2 << 28)
  804. # define RADEON_CSQ_PRIPIO_INDBM (3 << 28)
  805. # define RADEON_CSQ_PRIBM_INDBM (4 << 28)
  806. # define RADEON_CSQ_PRIPIO_INDPIO (15 << 28)
  807. #define RADEON_AIC_CNTL 0x01d0
  808. # define RADEON_PCIGART_TRANSLATE_EN (1 << 0)
  809. #define RADEON_AIC_STAT 0x01d4
  810. #define RADEON_AIC_PT_BASE 0x01d8
  811. #define RADEON_AIC_LO_ADDR 0x01dc
  812. #define RADEON_AIC_HI_ADDR 0x01e0
  813. #define RADEON_AIC_TLB_ADDR 0x01e4
  814. #define RADEON_AIC_TLB_DATA 0x01e8
  815. /* CP command packets */
  816. #define RADEON_CP_PACKET0 0x00000000
  817. # define RADEON_ONE_REG_WR (1 << 15)
  818. #define RADEON_CP_PACKET1 0x40000000
  819. #define RADEON_CP_PACKET2 0x80000000
  820. #define RADEON_CP_PACKET3 0xC0000000
  821. # define RADEON_CP_NOP 0x00001000
  822. # define RADEON_CP_NEXT_CHAR 0x00001900
  823. # define RADEON_CP_PLY_NEXTSCAN 0x00001D00
  824. # define RADEON_CP_SET_SCISSORS 0x00001E00
  825. /* GEN_INDX_PRIM is unsupported starting with R300 */
  826. # define RADEON_3D_RNDR_GEN_INDX_PRIM 0x00002300
  827. # define RADEON_WAIT_FOR_IDLE 0x00002600
  828. # define RADEON_3D_DRAW_VBUF 0x00002800
  829. # define RADEON_3D_DRAW_IMMD 0x00002900
  830. # define RADEON_3D_DRAW_INDX 0x00002A00
  831. # define RADEON_CP_LOAD_PALETTE 0x00002C00
  832. # define RADEON_3D_LOAD_VBPNTR 0x00002F00
  833. # define RADEON_MPEG_IDCT_MACROBLOCK 0x00003000
  834. # define RADEON_MPEG_IDCT_MACROBLOCK_REV 0x00003100
  835. # define RADEON_3D_CLEAR_ZMASK 0x00003200
  836. # define RADEON_CP_INDX_BUFFER 0x00003300
  837. # define RADEON_CP_3D_DRAW_VBUF_2 0x00003400
  838. # define RADEON_CP_3D_DRAW_IMMD_2 0x00003500
  839. # define RADEON_CP_3D_DRAW_INDX_2 0x00003600
  840. # define RADEON_3D_CLEAR_HIZ 0x00003700
  841. # define RADEON_CP_3D_CLEAR_CMASK 0x00003802
  842. # define RADEON_CNTL_HOSTDATA_BLT 0x00009400
  843. # define RADEON_CNTL_PAINT_MULTI 0x00009A00
  844. # define RADEON_CNTL_BITBLT_MULTI 0x00009B00
  845. # define RADEON_CNTL_SET_SCISSORS 0xC0001E00
  846. #define RADEON_CP_PACKET_MASK 0xC0000000
  847. #define RADEON_CP_PACKET_COUNT_MASK 0x3fff0000
  848. #define RADEON_CP_PACKET0_REG_MASK 0x000007ff
  849. #define RADEON_CP_PACKET1_REG0_MASK 0x000007ff
  850. #define RADEON_CP_PACKET1_REG1_MASK 0x003ff800
  851. #define RADEON_VTX_Z_PRESENT (1 << 31)
  852. #define RADEON_VTX_PKCOLOR_PRESENT (1 << 3)
  853. #define RADEON_PRIM_TYPE_NONE (0 << 0)
  854. #define RADEON_PRIM_TYPE_POINT (1 << 0)
  855. #define RADEON_PRIM_TYPE_LINE (2 << 0)
  856. #define RADEON_PRIM_TYPE_LINE_STRIP (3 << 0)
  857. #define RADEON_PRIM_TYPE_TRI_LIST (4 << 0)
  858. #define RADEON_PRIM_TYPE_TRI_FAN (5 << 0)
  859. #define RADEON_PRIM_TYPE_TRI_STRIP (6 << 0)
  860. #define RADEON_PRIM_TYPE_TRI_TYPE2 (7 << 0)
  861. #define RADEON_PRIM_TYPE_RECT_LIST (8 << 0)
  862. #define RADEON_PRIM_TYPE_3VRT_POINT_LIST (9 << 0)
  863. #define RADEON_PRIM_TYPE_3VRT_LINE_LIST (10 << 0)
  864. #define RADEON_PRIM_TYPE_MASK 0xf
  865. #define RADEON_PRIM_WALK_IND (1 << 4)
  866. #define RADEON_PRIM_WALK_LIST (2 << 4)
  867. #define RADEON_PRIM_WALK_RING (3 << 4)
  868. #define RADEON_COLOR_ORDER_BGRA (0 << 6)
  869. #define RADEON_COLOR_ORDER_RGBA (1 << 6)
  870. #define RADEON_MAOS_ENABLE (1 << 7)
  871. #define RADEON_VTX_FMT_R128_MODE (0 << 8)
  872. #define RADEON_VTX_FMT_RADEON_MODE (1 << 8)
  873. #define RADEON_NUM_VERTICES_SHIFT 16
  874. #define RADEON_COLOR_FORMAT_CI8 2
  875. #define RADEON_COLOR_FORMAT_ARGB1555 3
  876. #define RADEON_COLOR_FORMAT_RGB565 4
  877. #define RADEON_COLOR_FORMAT_ARGB8888 6
  878. #define RADEON_COLOR_FORMAT_RGB332 7
  879. #define RADEON_COLOR_FORMAT_RGB8 9
  880. #define RADEON_COLOR_FORMAT_ARGB4444 15
  881. #define RADEON_TXFORMAT_I8 0
  882. #define RADEON_TXFORMAT_AI88 1
  883. #define RADEON_TXFORMAT_RGB332 2
  884. #define RADEON_TXFORMAT_ARGB1555 3
  885. #define RADEON_TXFORMAT_RGB565 4
  886. #define RADEON_TXFORMAT_ARGB4444 5
  887. #define RADEON_TXFORMAT_ARGB8888 6
  888. #define RADEON_TXFORMAT_RGBA8888 7
  889. #define RADEON_TXFORMAT_Y8 8
  890. #define RADEON_TXFORMAT_VYUY422 10
  891. #define RADEON_TXFORMAT_YVYU422 11
  892. #define RADEON_TXFORMAT_DXT1 12
  893. #define RADEON_TXFORMAT_DXT23 14
  894. #define RADEON_TXFORMAT_DXT45 15
  895. #define R200_PP_TXCBLEND_0 0x2f00
  896. #define R200_PP_TXCBLEND_1 0x2f10
  897. #define R200_PP_TXCBLEND_2 0x2f20
  898. #define R200_PP_TXCBLEND_3 0x2f30
  899. #define R200_PP_TXCBLEND_4 0x2f40
  900. #define R200_PP_TXCBLEND_5 0x2f50
  901. #define R200_PP_TXCBLEND_6 0x2f60
  902. #define R200_PP_TXCBLEND_7 0x2f70
  903. #define R200_SE_TCL_LIGHT_MODEL_CTL_0 0x2268
  904. #define R200_PP_TFACTOR_0 0x2ee0
  905. #define R200_SE_VTX_FMT_0 0x2088
  906. #define R200_SE_VAP_CNTL 0x2080
  907. #define R200_SE_TCL_MATRIX_SEL_0 0x2230
  908. #define R200_SE_TCL_TEX_PROC_CTL_2 0x22a8
  909. #define R200_SE_TCL_UCP_VERT_BLEND_CTL 0x22c0
  910. #define R200_PP_TXFILTER_5 0x2ca0
  911. #define R200_PP_TXFILTER_4 0x2c80
  912. #define R200_PP_TXFILTER_3 0x2c60
  913. #define R200_PP_TXFILTER_2 0x2c40
  914. #define R200_PP_TXFILTER_1 0x2c20
  915. #define R200_PP_TXFILTER_0 0x2c00
  916. #define R200_PP_TXOFFSET_5 0x2d78
  917. #define R200_PP_TXOFFSET_4 0x2d60
  918. #define R200_PP_TXOFFSET_3 0x2d48
  919. #define R200_PP_TXOFFSET_2 0x2d30
  920. #define R200_PP_TXOFFSET_1 0x2d18
  921. #define R200_PP_TXOFFSET_0 0x2d00
  922. #define R200_PP_CUBIC_FACES_0 0x2c18
  923. #define R200_PP_CUBIC_FACES_1 0x2c38
  924. #define R200_PP_CUBIC_FACES_2 0x2c58
  925. #define R200_PP_CUBIC_FACES_3 0x2c78
  926. #define R200_PP_CUBIC_FACES_4 0x2c98
  927. #define R200_PP_CUBIC_FACES_5 0x2cb8
  928. #define R200_PP_CUBIC_OFFSET_F1_0 0x2d04
  929. #define R200_PP_CUBIC_OFFSET_F2_0 0x2d08
  930. #define R200_PP_CUBIC_OFFSET_F3_0 0x2d0c
  931. #define R200_PP_CUBIC_OFFSET_F4_0 0x2d10
  932. #define R200_PP_CUBIC_OFFSET_F5_0 0x2d14
  933. #define R200_PP_CUBIC_OFFSET_F1_1 0x2d1c
  934. #define R200_PP_CUBIC_OFFSET_F2_1 0x2d20
  935. #define R200_PP_CUBIC_OFFSET_F3_1 0x2d24
  936. #define R200_PP_CUBIC_OFFSET_F4_1 0x2d28
  937. #define R200_PP_CUBIC_OFFSET_F5_1 0x2d2c
  938. #define R200_PP_CUBIC_OFFSET_F1_2 0x2d34
  939. #define R200_PP_CUBIC_OFFSET_F2_2 0x2d38
  940. #define R200_PP_CUBIC_OFFSET_F3_2 0x2d3c
  941. #define R200_PP_CUBIC_OFFSET_F4_2 0x2d40
  942. #define R200_PP_CUBIC_OFFSET_F5_2 0x2d44
  943. #define R200_PP_CUBIC_OFFSET_F1_3 0x2d4c
  944. #define R200_PP_CUBIC_OFFSET_F2_3 0x2d50
  945. #define R200_PP_CUBIC_OFFSET_F3_3 0x2d54
  946. #define R200_PP_CUBIC_OFFSET_F4_3 0x2d58
  947. #define R200_PP_CUBIC_OFFSET_F5_3 0x2d5c
  948. #define R200_PP_CUBIC_OFFSET_F1_4 0x2d64
  949. #define R200_PP_CUBIC_OFFSET_F2_4 0x2d68
  950. #define R200_PP_CUBIC_OFFSET_F3_4 0x2d6c
  951. #define R200_PP_CUBIC_OFFSET_F4_4 0x2d70
  952. #define R200_PP_CUBIC_OFFSET_F5_4 0x2d74
  953. #define R200_PP_CUBIC_OFFSET_F1_5 0x2d7c
  954. #define R200_PP_CUBIC_OFFSET_F2_5 0x2d80
  955. #define R200_PP_CUBIC_OFFSET_F3_5 0x2d84
  956. #define R200_PP_CUBIC_OFFSET_F4_5 0x2d88
  957. #define R200_PP_CUBIC_OFFSET_F5_5 0x2d8c
  958. #define R200_RE_AUX_SCISSOR_CNTL 0x26f0
  959. #define R200_SE_VTE_CNTL 0x20b0
  960. #define R200_SE_TCL_OUTPUT_VTX_COMP_SEL 0x2250
  961. #define R200_PP_TAM_DEBUG3 0x2d9c
  962. #define R200_PP_CNTL_X 0x2cc4
  963. #define R200_SE_VAP_CNTL_STATUS 0x2140
  964. #define R200_RE_SCISSOR_TL_0 0x1cd8
  965. #define R200_RE_SCISSOR_TL_1 0x1ce0
  966. #define R200_RE_SCISSOR_TL_2 0x1ce8
  967. #define R200_RB3D_DEPTHXY_OFFSET 0x1d60
  968. #define R200_RE_AUX_SCISSOR_CNTL 0x26f0
  969. #define R200_SE_VTX_STATE_CNTL 0x2180
  970. #define R200_RE_POINTSIZE 0x2648
  971. #define R200_SE_TCL_INPUT_VTX_VECTOR_ADDR_0 0x2254
  972. #define RADEON_PP_TEX_SIZE_0 0x1d04 /* NPOT */
  973. #define RADEON_PP_TEX_SIZE_1 0x1d0c
  974. #define RADEON_PP_TEX_SIZE_2 0x1d14
  975. #define RADEON_PP_CUBIC_FACES_0 0x1d24
  976. #define RADEON_PP_CUBIC_FACES_1 0x1d28
  977. #define RADEON_PP_CUBIC_FACES_2 0x1d2c
  978. #define RADEON_PP_CUBIC_OFFSET_T0_0 0x1dd0 /* bits [31:5] */
  979. #define RADEON_PP_CUBIC_OFFSET_T1_0 0x1e00
  980. #define RADEON_PP_CUBIC_OFFSET_T2_0 0x1e14
  981. #define RADEON_SE_TCL_STATE_FLUSH 0x2284
  982. #define SE_VAP_CNTL__TCL_ENA_MASK 0x00000001
  983. #define SE_VAP_CNTL__FORCE_W_TO_ONE_MASK 0x00010000
  984. #define SE_VAP_CNTL__VF_MAX_VTX_NUM__SHIFT 0x00000012
  985. #define SE_VTE_CNTL__VTX_XY_FMT_MASK 0x00000100
  986. #define SE_VTE_CNTL__VTX_Z_FMT_MASK 0x00000200
  987. #define SE_VTX_FMT_0__VTX_Z0_PRESENT_MASK 0x00000001
  988. #define SE_VTX_FMT_0__VTX_W0_PRESENT_MASK 0x00000002
  989. #define SE_VTX_FMT_0__VTX_COLOR_0_FMT__SHIFT 0x0000000b
  990. #define R200_3D_DRAW_IMMD_2 0xC0003500
  991. #define R200_SE_VTX_FMT_1 0x208c
  992. #define R200_RE_CNTL 0x1c50
  993. #define R200_RB3D_BLENDCOLOR 0x3218
  994. #define R200_SE_TCL_POINT_SPRITE_CNTL 0x22c4
  995. #define R200_PP_TRI_PERF 0x2cf8
  996. #define R200_PP_AFS_0 0x2f80
  997. #define R200_PP_AFS_1 0x2f00 /* same as txcblend_0 */
  998. #define R200_VAP_PVS_CNTL_1 0x22D0
  999. #define R500_D1CRTC_STATUS 0x609c
  1000. #define R500_D2CRTC_STATUS 0x689c
  1001. #define R500_CRTC_V_BLANK (1<<0)
  1002. #define R500_D1CRTC_FRAME_COUNT 0x60a4
  1003. #define R500_D2CRTC_FRAME_COUNT 0x68a4
  1004. #define R500_D1MODE_V_COUNTER 0x6530
  1005. #define R500_D2MODE_V_COUNTER 0x6d30
  1006. #define R500_D1MODE_VBLANK_STATUS 0x6534
  1007. #define R500_D2MODE_VBLANK_STATUS 0x6d34
  1008. #define R500_VBLANK_OCCURED (1<<0)
  1009. #define R500_VBLANK_ACK (1<<4)
  1010. #define R500_VBLANK_STAT (1<<12)
  1011. #define R500_VBLANK_INT (1<<16)
  1012. #define R500_DxMODE_INT_MASK 0x6540
  1013. #define R500_D1MODE_INT_MASK (1<<0)
  1014. #define R500_D2MODE_INT_MASK (1<<8)
  1015. #define R500_DISP_INTERRUPT_STATUS 0x7edc
  1016. #define R500_D1_VBLANK_INTERRUPT (1 << 4)
  1017. #define R500_D2_VBLANK_INTERRUPT (1 << 5)
  1018. /* Constants */
  1019. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  1020. #define RADEON_LAST_FRAME_REG RADEON_SCRATCH_REG0
  1021. #define RADEON_LAST_DISPATCH_REG RADEON_SCRATCH_REG1
  1022. #define RADEON_LAST_CLEAR_REG RADEON_SCRATCH_REG2
  1023. #define RADEON_LAST_SWI_REG RADEON_SCRATCH_REG3
  1024. #define RADEON_LAST_DISPATCH 1
  1025. #define RADEON_MAX_VB_AGE 0x7fffffff
  1026. #define RADEON_MAX_VB_VERTS (0xffff)
  1027. #define RADEON_RING_HIGH_MARK 128
  1028. #define RADEON_PCIGART_TABLE_SIZE (32*1024)
  1029. #define RADEON_READ(reg) DRM_READ32( dev_priv->mmio, (reg) )
  1030. #define RADEON_WRITE(reg,val) DRM_WRITE32( dev_priv->mmio, (reg), (val) )
  1031. #define RADEON_READ8(reg) DRM_READ8( dev_priv->mmio, (reg) )
  1032. #define RADEON_WRITE8(reg,val) DRM_WRITE8( dev_priv->mmio, (reg), (val) )
  1033. #define RADEON_WRITE_PLL(addr, val) \
  1034. do { \
  1035. RADEON_WRITE8(RADEON_CLOCK_CNTL_INDEX, \
  1036. ((addr) & 0x1f) | RADEON_PLL_WR_EN ); \
  1037. RADEON_WRITE(RADEON_CLOCK_CNTL_DATA, (val)); \
  1038. } while (0)
  1039. #define RADEON_WRITE_PCIE(addr, val) \
  1040. do { \
  1041. RADEON_WRITE8(RADEON_PCIE_INDEX, \
  1042. ((addr) & 0xff)); \
  1043. RADEON_WRITE(RADEON_PCIE_DATA, (val)); \
  1044. } while (0)
  1045. #define R500_WRITE_MCIND(addr, val) \
  1046. do { \
  1047. RADEON_WRITE(R520_MC_IND_INDEX, 0xff0000 | ((addr) & 0xff)); \
  1048. RADEON_WRITE(R520_MC_IND_DATA, (val)); \
  1049. RADEON_WRITE(R520_MC_IND_INDEX, 0); \
  1050. } while (0)
  1051. #define RS480_WRITE_MCIND(addr, val) \
  1052. do { \
  1053. RADEON_WRITE(RS480_NB_MC_INDEX, \
  1054. ((addr) & 0xff) | RS480_NB_MC_IND_WR_EN); \
  1055. RADEON_WRITE(RS480_NB_MC_DATA, (val)); \
  1056. RADEON_WRITE(RS480_NB_MC_INDEX, 0xff); \
  1057. } while (0)
  1058. #define RS690_WRITE_MCIND(addr, val) \
  1059. do { \
  1060. RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_WR_EN | ((addr) & RS690_MC_INDEX_MASK)); \
  1061. RADEON_WRITE(RS690_MC_DATA, val); \
  1062. RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_WR_ACK); \
  1063. } while (0)
  1064. #define IGP_WRITE_MCIND(addr, val) \
  1065. do { \
  1066. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) \
  1067. RS690_WRITE_MCIND(addr, val); \
  1068. else \
  1069. RS480_WRITE_MCIND(addr, val); \
  1070. } while (0)
  1071. #define CP_PACKET0( reg, n ) \
  1072. (RADEON_CP_PACKET0 | ((n) << 16) | ((reg) >> 2))
  1073. #define CP_PACKET0_TABLE( reg, n ) \
  1074. (RADEON_CP_PACKET0 | RADEON_ONE_REG_WR | ((n) << 16) | ((reg) >> 2))
  1075. #define CP_PACKET1( reg0, reg1 ) \
  1076. (RADEON_CP_PACKET1 | (((reg1) >> 2) << 15) | ((reg0) >> 2))
  1077. #define CP_PACKET2() \
  1078. (RADEON_CP_PACKET2)
  1079. #define CP_PACKET3( pkt, n ) \
  1080. (RADEON_CP_PACKET3 | (pkt) | ((n) << 16))
  1081. /* ================================================================
  1082. * Engine control helper macros
  1083. */
  1084. #define RADEON_WAIT_UNTIL_2D_IDLE() do { \
  1085. OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
  1086. OUT_RING( (RADEON_WAIT_2D_IDLECLEAN | \
  1087. RADEON_WAIT_HOST_IDLECLEAN) ); \
  1088. } while (0)
  1089. #define RADEON_WAIT_UNTIL_3D_IDLE() do { \
  1090. OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
  1091. OUT_RING( (RADEON_WAIT_3D_IDLECLEAN | \
  1092. RADEON_WAIT_HOST_IDLECLEAN) ); \
  1093. } while (0)
  1094. #define RADEON_WAIT_UNTIL_IDLE() do { \
  1095. OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
  1096. OUT_RING( (RADEON_WAIT_2D_IDLECLEAN | \
  1097. RADEON_WAIT_3D_IDLECLEAN | \
  1098. RADEON_WAIT_HOST_IDLECLEAN) ); \
  1099. } while (0)
  1100. #define RADEON_WAIT_UNTIL_PAGE_FLIPPED() do { \
  1101. OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
  1102. OUT_RING( RADEON_WAIT_CRTC_PFLIP ); \
  1103. } while (0)
  1104. #define RADEON_FLUSH_CACHE() do { \
  1105. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) { \
  1106. OUT_RING(CP_PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0)); \
  1107. OUT_RING(RADEON_RB3D_DC_FLUSH); \
  1108. } else { \
  1109. OUT_RING(CP_PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0)); \
  1110. OUT_RING(RADEON_RB3D_DC_FLUSH); \
  1111. } \
  1112. } while (0)
  1113. #define RADEON_PURGE_CACHE() do { \
  1114. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) { \
  1115. OUT_RING(CP_PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0)); \
  1116. OUT_RING(RADEON_RB3D_DC_FLUSH_ALL); \
  1117. } else { \
  1118. OUT_RING(CP_PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0)); \
  1119. OUT_RING(RADEON_RB3D_DC_FLUSH_ALL); \
  1120. } \
  1121. } while (0)
  1122. #define RADEON_FLUSH_ZCACHE() do { \
  1123. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) { \
  1124. OUT_RING(CP_PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0)); \
  1125. OUT_RING(RADEON_RB3D_ZC_FLUSH); \
  1126. } else { \
  1127. OUT_RING(CP_PACKET0(R300_ZB_ZCACHE_CTLSTAT, 0)); \
  1128. OUT_RING(R300_ZC_FLUSH); \
  1129. } \
  1130. } while (0)
  1131. #define RADEON_PURGE_ZCACHE() do { \
  1132. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) { \
  1133. OUT_RING(CP_PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0)); \
  1134. OUT_RING(RADEON_RB3D_ZC_FLUSH_ALL); \
  1135. } else { \
  1136. OUT_RING(CP_PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0)); \
  1137. OUT_RING(R300_ZC_FLUSH_ALL); \
  1138. } \
  1139. } while (0)
  1140. /* ================================================================
  1141. * Misc helper macros
  1142. */
  1143. /* Perfbox functionality only.
  1144. */
  1145. #define RING_SPACE_TEST_WITH_RETURN( dev_priv ) \
  1146. do { \
  1147. if (!(dev_priv->stats.boxes & RADEON_BOX_DMA_IDLE)) { \
  1148. u32 head = GET_RING_HEAD( dev_priv ); \
  1149. if (head == dev_priv->ring.tail) \
  1150. dev_priv->stats.boxes |= RADEON_BOX_DMA_IDLE; \
  1151. } \
  1152. } while (0)
  1153. #define VB_AGE_TEST_WITH_RETURN( dev_priv ) \
  1154. do { \
  1155. drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv; \
  1156. if ( sarea_priv->last_dispatch >= RADEON_MAX_VB_AGE ) { \
  1157. int __ret = radeon_do_cp_idle( dev_priv ); \
  1158. if ( __ret ) return __ret; \
  1159. sarea_priv->last_dispatch = 0; \
  1160. radeon_freelist_reset( dev ); \
  1161. } \
  1162. } while (0)
  1163. #define RADEON_DISPATCH_AGE( age ) do { \
  1164. OUT_RING( CP_PACKET0( RADEON_LAST_DISPATCH_REG, 0 ) ); \
  1165. OUT_RING( age ); \
  1166. } while (0)
  1167. #define RADEON_FRAME_AGE( age ) do { \
  1168. OUT_RING( CP_PACKET0( RADEON_LAST_FRAME_REG, 0 ) ); \
  1169. OUT_RING( age ); \
  1170. } while (0)
  1171. #define RADEON_CLEAR_AGE( age ) do { \
  1172. OUT_RING( CP_PACKET0( RADEON_LAST_CLEAR_REG, 0 ) ); \
  1173. OUT_RING( age ); \
  1174. } while (0)
  1175. /* ================================================================
  1176. * Ring control
  1177. */
  1178. #define RADEON_VERBOSE 0
  1179. #define RING_LOCALS int write, _nr; unsigned int mask; u32 *ring;
  1180. #define BEGIN_RING( n ) do { \
  1181. if ( RADEON_VERBOSE ) { \
  1182. DRM_INFO( "BEGIN_RING( %d )\n", (n)); \
  1183. } \
  1184. if ( dev_priv->ring.space <= (n) * sizeof(u32) ) { \
  1185. COMMIT_RING(); \
  1186. radeon_wait_ring( dev_priv, (n) * sizeof(u32) ); \
  1187. } \
  1188. _nr = n; dev_priv->ring.space -= (n) * sizeof(u32); \
  1189. ring = dev_priv->ring.start; \
  1190. write = dev_priv->ring.tail; \
  1191. mask = dev_priv->ring.tail_mask; \
  1192. } while (0)
  1193. #define ADVANCE_RING() do { \
  1194. if ( RADEON_VERBOSE ) { \
  1195. DRM_INFO( "ADVANCE_RING() wr=0x%06x tail=0x%06x\n", \
  1196. write, dev_priv->ring.tail ); \
  1197. } \
  1198. if (((dev_priv->ring.tail + _nr) & mask) != write) { \
  1199. DRM_ERROR( \
  1200. "ADVANCE_RING(): mismatch: nr: %x write: %x line: %d\n", \
  1201. ((dev_priv->ring.tail + _nr) & mask), \
  1202. write, __LINE__); \
  1203. } else \
  1204. dev_priv->ring.tail = write; \
  1205. } while (0)
  1206. #define COMMIT_RING() do { \
  1207. /* Flush writes to ring */ \
  1208. DRM_MEMORYBARRIER(); \
  1209. GET_RING_HEAD( dev_priv ); \
  1210. RADEON_WRITE( RADEON_CP_RB_WPTR, dev_priv->ring.tail ); \
  1211. /* read from PCI bus to ensure correct posting */ \
  1212. RADEON_READ( RADEON_CP_RB_RPTR ); \
  1213. } while (0)
  1214. #define OUT_RING( x ) do { \
  1215. if ( RADEON_VERBOSE ) { \
  1216. DRM_INFO( " OUT_RING( 0x%08x ) at 0x%x\n", \
  1217. (unsigned int)(x), write ); \
  1218. } \
  1219. ring[write++] = (x); \
  1220. write &= mask; \
  1221. } while (0)
  1222. #define OUT_RING_REG( reg, val ) do { \
  1223. OUT_RING( CP_PACKET0( reg, 0 ) ); \
  1224. OUT_RING( val ); \
  1225. } while (0)
  1226. #define OUT_RING_TABLE( tab, sz ) do { \
  1227. int _size = (sz); \
  1228. int *_tab = (int *)(tab); \
  1229. \
  1230. if (write + _size > mask) { \
  1231. int _i = (mask+1) - write; \
  1232. _size -= _i; \
  1233. while (_i > 0 ) { \
  1234. *(int *)(ring + write) = *_tab++; \
  1235. write++; \
  1236. _i--; \
  1237. } \
  1238. write = 0; \
  1239. _tab += _i; \
  1240. } \
  1241. while (_size > 0) { \
  1242. *(ring + write) = *_tab++; \
  1243. write++; \
  1244. _size--; \
  1245. } \
  1246. write &= mask; \
  1247. } while (0)
  1248. #endif /* __RADEON_DRV_H__ */