mpc85xx_edac.c 26 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040
  1. /*
  2. * Freescale MPC85xx Memory Controller kenel module
  3. *
  4. * Author: Dave Jiang <djiang@mvista.com>
  5. *
  6. * 2006-2007 (c) MontaVista Software, Inc. This file is licensed under
  7. * the terms of the GNU General Public License version 2. This program
  8. * is licensed "as is" without any warranty of any kind, whether express
  9. * or implied.
  10. *
  11. */
  12. #include <linux/module.h>
  13. #include <linux/init.h>
  14. #include <linux/slab.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/ctype.h>
  17. #include <linux/io.h>
  18. #include <linux/mod_devicetable.h>
  19. #include <linux/edac.h>
  20. #include <linux/of_platform.h>
  21. #include <linux/of_device.h>
  22. #include "edac_module.h"
  23. #include "edac_core.h"
  24. #include "mpc85xx_edac.h"
  25. static int edac_dev_idx;
  26. static int edac_pci_idx;
  27. static int edac_mc_idx;
  28. static u32 orig_ddr_err_disable;
  29. static u32 orig_ddr_err_sbe;
  30. /*
  31. * PCI Err defines
  32. */
  33. #ifdef CONFIG_PCI
  34. static u32 orig_pci_err_cap_dr;
  35. static u32 orig_pci_err_en;
  36. #endif
  37. static u32 orig_l2_err_disable;
  38. static u32 orig_hid1;
  39. /************************ MC SYSFS parts ***********************************/
  40. static ssize_t mpc85xx_mc_inject_data_hi_show(struct mem_ctl_info *mci,
  41. char *data)
  42. {
  43. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  44. return sprintf(data, "0x%08x",
  45. in_be32(pdata->mc_vbase +
  46. MPC85XX_MC_DATA_ERR_INJECT_HI));
  47. }
  48. static ssize_t mpc85xx_mc_inject_data_lo_show(struct mem_ctl_info *mci,
  49. char *data)
  50. {
  51. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  52. return sprintf(data, "0x%08x",
  53. in_be32(pdata->mc_vbase +
  54. MPC85XX_MC_DATA_ERR_INJECT_LO));
  55. }
  56. static ssize_t mpc85xx_mc_inject_ctrl_show(struct mem_ctl_info *mci, char *data)
  57. {
  58. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  59. return sprintf(data, "0x%08x",
  60. in_be32(pdata->mc_vbase + MPC85XX_MC_ECC_ERR_INJECT));
  61. }
  62. static ssize_t mpc85xx_mc_inject_data_hi_store(struct mem_ctl_info *mci,
  63. const char *data, size_t count)
  64. {
  65. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  66. if (isdigit(*data)) {
  67. out_be32(pdata->mc_vbase + MPC85XX_MC_DATA_ERR_INJECT_HI,
  68. simple_strtoul(data, NULL, 0));
  69. return count;
  70. }
  71. return 0;
  72. }
  73. static ssize_t mpc85xx_mc_inject_data_lo_store(struct mem_ctl_info *mci,
  74. const char *data, size_t count)
  75. {
  76. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  77. if (isdigit(*data)) {
  78. out_be32(pdata->mc_vbase + MPC85XX_MC_DATA_ERR_INJECT_LO,
  79. simple_strtoul(data, NULL, 0));
  80. return count;
  81. }
  82. return 0;
  83. }
  84. static ssize_t mpc85xx_mc_inject_ctrl_store(struct mem_ctl_info *mci,
  85. const char *data, size_t count)
  86. {
  87. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  88. if (isdigit(*data)) {
  89. out_be32(pdata->mc_vbase + MPC85XX_MC_ECC_ERR_INJECT,
  90. simple_strtoul(data, NULL, 0));
  91. return count;
  92. }
  93. return 0;
  94. }
  95. static struct mcidev_sysfs_attribute mpc85xx_mc_sysfs_attributes[] = {
  96. {
  97. .attr = {
  98. .name = "inject_data_hi",
  99. .mode = (S_IRUGO | S_IWUSR)
  100. },
  101. .show = mpc85xx_mc_inject_data_hi_show,
  102. .store = mpc85xx_mc_inject_data_hi_store},
  103. {
  104. .attr = {
  105. .name = "inject_data_lo",
  106. .mode = (S_IRUGO | S_IWUSR)
  107. },
  108. .show = mpc85xx_mc_inject_data_lo_show,
  109. .store = mpc85xx_mc_inject_data_lo_store},
  110. {
  111. .attr = {
  112. .name = "inject_ctrl",
  113. .mode = (S_IRUGO | S_IWUSR)
  114. },
  115. .show = mpc85xx_mc_inject_ctrl_show,
  116. .store = mpc85xx_mc_inject_ctrl_store},
  117. /* End of list */
  118. {
  119. .attr = {.name = NULL}
  120. }
  121. };
  122. static void mpc85xx_set_mc_sysfs_attributes(struct mem_ctl_info *mci)
  123. {
  124. mci->mc_driver_sysfs_attributes = mpc85xx_mc_sysfs_attributes;
  125. }
  126. /**************************** PCI Err device ***************************/
  127. #ifdef CONFIG_PCI
  128. static void mpc85xx_pci_check(struct edac_pci_ctl_info *pci)
  129. {
  130. struct mpc85xx_pci_pdata *pdata = pci->pvt_info;
  131. u32 err_detect;
  132. err_detect = in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR);
  133. /* master aborts can happen during PCI config cycles */
  134. if (!(err_detect & ~(PCI_EDE_MULTI_ERR | PCI_EDE_MST_ABRT))) {
  135. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR, err_detect);
  136. return;
  137. }
  138. printk(KERN_ERR "PCI error(s) detected\n");
  139. printk(KERN_ERR "PCI/X ERR_DR register: %#08x\n", err_detect);
  140. printk(KERN_ERR "PCI/X ERR_ATTRIB register: %#08x\n",
  141. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_ATTRIB));
  142. printk(KERN_ERR "PCI/X ERR_ADDR register: %#08x\n",
  143. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_ADDR));
  144. printk(KERN_ERR "PCI/X ERR_EXT_ADDR register: %#08x\n",
  145. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_EXT_ADDR));
  146. printk(KERN_ERR "PCI/X ERR_DL register: %#08x\n",
  147. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DL));
  148. printk(KERN_ERR "PCI/X ERR_DH register: %#08x\n",
  149. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DH));
  150. /* clear error bits */
  151. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR, err_detect);
  152. if (err_detect & PCI_EDE_PERR_MASK)
  153. edac_pci_handle_pe(pci, pci->ctl_name);
  154. if ((err_detect & ~PCI_EDE_MULTI_ERR) & ~PCI_EDE_PERR_MASK)
  155. edac_pci_handle_npe(pci, pci->ctl_name);
  156. }
  157. static irqreturn_t mpc85xx_pci_isr(int irq, void *dev_id)
  158. {
  159. struct edac_pci_ctl_info *pci = dev_id;
  160. struct mpc85xx_pci_pdata *pdata = pci->pvt_info;
  161. u32 err_detect;
  162. err_detect = in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR);
  163. if (!err_detect)
  164. return IRQ_NONE;
  165. mpc85xx_pci_check(pci);
  166. return IRQ_HANDLED;
  167. }
  168. static int __devinit mpc85xx_pci_err_probe(struct platform_device *pdev)
  169. {
  170. struct edac_pci_ctl_info *pci;
  171. struct mpc85xx_pci_pdata *pdata;
  172. struct resource *r;
  173. int res = 0;
  174. if (!devres_open_group(&pdev->dev, mpc85xx_pci_err_probe, GFP_KERNEL))
  175. return -ENOMEM;
  176. pci = edac_pci_alloc_ctl_info(sizeof(*pdata), "mpc85xx_pci_err");
  177. if (!pci)
  178. return -ENOMEM;
  179. pdata = pci->pvt_info;
  180. pdata->name = "mpc85xx_pci_err";
  181. pdata->irq = NO_IRQ;
  182. platform_set_drvdata(pdev, pci);
  183. pci->dev = &pdev->dev;
  184. pci->mod_name = EDAC_MOD_STR;
  185. pci->ctl_name = pdata->name;
  186. pci->dev_name = pdev->dev.bus_id;
  187. if (edac_op_state == EDAC_OPSTATE_POLL)
  188. pci->edac_check = mpc85xx_pci_check;
  189. pdata->edac_idx = edac_pci_idx++;
  190. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  191. if (!r) {
  192. printk(KERN_ERR "%s: Unable to get resource for "
  193. "PCI err regs\n", __func__);
  194. goto err;
  195. }
  196. if (!devm_request_mem_region(&pdev->dev, r->start,
  197. r->end - r->start + 1, pdata->name)) {
  198. printk(KERN_ERR "%s: Error while requesting mem region\n",
  199. __func__);
  200. res = -EBUSY;
  201. goto err;
  202. }
  203. pdata->pci_vbase = devm_ioremap(&pdev->dev, r->start,
  204. r->end - r->start + 1);
  205. if (!pdata->pci_vbase) {
  206. printk(KERN_ERR "%s: Unable to setup PCI err regs\n", __func__);
  207. res = -ENOMEM;
  208. goto err;
  209. }
  210. orig_pci_err_cap_dr =
  211. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_CAP_DR);
  212. /* PCI master abort is expected during config cycles */
  213. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_CAP_DR, 0x40);
  214. orig_pci_err_en = in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_EN);
  215. /* disable master abort reporting */
  216. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_EN, ~0x40);
  217. /* clear error bits */
  218. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR, ~0);
  219. if (edac_pci_add_device(pci, pdata->edac_idx) > 0) {
  220. debugf3("%s(): failed edac_pci_add_device()\n", __func__);
  221. goto err;
  222. }
  223. if (edac_op_state == EDAC_OPSTATE_INT) {
  224. pdata->irq = platform_get_irq(pdev, 0);
  225. res = devm_request_irq(&pdev->dev, pdata->irq,
  226. mpc85xx_pci_isr, IRQF_DISABLED,
  227. "[EDAC] PCI err", pci);
  228. if (res < 0) {
  229. printk(KERN_ERR
  230. "%s: Unable to requiest irq %d for "
  231. "MPC85xx PCI err\n", __func__, pdata->irq);
  232. res = -ENODEV;
  233. goto err2;
  234. }
  235. printk(KERN_INFO EDAC_MOD_STR " acquired irq %d for PCI Err\n",
  236. pdata->irq);
  237. }
  238. devres_remove_group(&pdev->dev, mpc85xx_pci_err_probe);
  239. debugf3("%s(): success\n", __func__);
  240. printk(KERN_INFO EDAC_MOD_STR " PCI err registered\n");
  241. return 0;
  242. err2:
  243. edac_pci_del_device(&pdev->dev);
  244. err:
  245. edac_pci_free_ctl_info(pci);
  246. devres_release_group(&pdev->dev, mpc85xx_pci_err_probe);
  247. return res;
  248. }
  249. static int mpc85xx_pci_err_remove(struct platform_device *pdev)
  250. {
  251. struct edac_pci_ctl_info *pci = platform_get_drvdata(pdev);
  252. struct mpc85xx_pci_pdata *pdata = pci->pvt_info;
  253. debugf0("%s()\n", __func__);
  254. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_CAP_DR,
  255. orig_pci_err_cap_dr);
  256. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_EN, orig_pci_err_en);
  257. edac_pci_del_device(pci->dev);
  258. if (edac_op_state == EDAC_OPSTATE_INT)
  259. irq_dispose_mapping(pdata->irq);
  260. edac_pci_free_ctl_info(pci);
  261. return 0;
  262. }
  263. static struct platform_driver mpc85xx_pci_err_driver = {
  264. .probe = mpc85xx_pci_err_probe,
  265. .remove = __devexit_p(mpc85xx_pci_err_remove),
  266. .driver = {
  267. .name = "mpc85xx_pci_err",
  268. }
  269. };
  270. #endif /* CONFIG_PCI */
  271. /**************************** L2 Err device ***************************/
  272. /************************ L2 SYSFS parts ***********************************/
  273. static ssize_t mpc85xx_l2_inject_data_hi_show(struct edac_device_ctl_info
  274. *edac_dev, char *data)
  275. {
  276. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  277. return sprintf(data, "0x%08x",
  278. in_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJHI));
  279. }
  280. static ssize_t mpc85xx_l2_inject_data_lo_show(struct edac_device_ctl_info
  281. *edac_dev, char *data)
  282. {
  283. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  284. return sprintf(data, "0x%08x",
  285. in_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJLO));
  286. }
  287. static ssize_t mpc85xx_l2_inject_ctrl_show(struct edac_device_ctl_info
  288. *edac_dev, char *data)
  289. {
  290. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  291. return sprintf(data, "0x%08x",
  292. in_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJCTL));
  293. }
  294. static ssize_t mpc85xx_l2_inject_data_hi_store(struct edac_device_ctl_info
  295. *edac_dev, const char *data,
  296. size_t count)
  297. {
  298. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  299. if (isdigit(*data)) {
  300. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJHI,
  301. simple_strtoul(data, NULL, 0));
  302. return count;
  303. }
  304. return 0;
  305. }
  306. static ssize_t mpc85xx_l2_inject_data_lo_store(struct edac_device_ctl_info
  307. *edac_dev, const char *data,
  308. size_t count)
  309. {
  310. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  311. if (isdigit(*data)) {
  312. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJLO,
  313. simple_strtoul(data, NULL, 0));
  314. return count;
  315. }
  316. return 0;
  317. }
  318. static ssize_t mpc85xx_l2_inject_ctrl_store(struct edac_device_ctl_info
  319. *edac_dev, const char *data,
  320. size_t count)
  321. {
  322. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  323. if (isdigit(*data)) {
  324. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJCTL,
  325. simple_strtoul(data, NULL, 0));
  326. return count;
  327. }
  328. return 0;
  329. }
  330. static struct edac_dev_sysfs_attribute mpc85xx_l2_sysfs_attributes[] = {
  331. {
  332. .attr = {
  333. .name = "inject_data_hi",
  334. .mode = (S_IRUGO | S_IWUSR)
  335. },
  336. .show = mpc85xx_l2_inject_data_hi_show,
  337. .store = mpc85xx_l2_inject_data_hi_store},
  338. {
  339. .attr = {
  340. .name = "inject_data_lo",
  341. .mode = (S_IRUGO | S_IWUSR)
  342. },
  343. .show = mpc85xx_l2_inject_data_lo_show,
  344. .store = mpc85xx_l2_inject_data_lo_store},
  345. {
  346. .attr = {
  347. .name = "inject_ctrl",
  348. .mode = (S_IRUGO | S_IWUSR)
  349. },
  350. .show = mpc85xx_l2_inject_ctrl_show,
  351. .store = mpc85xx_l2_inject_ctrl_store},
  352. /* End of list */
  353. {
  354. .attr = {.name = NULL}
  355. }
  356. };
  357. static void mpc85xx_set_l2_sysfs_attributes(struct edac_device_ctl_info
  358. *edac_dev)
  359. {
  360. edac_dev->sysfs_attributes = mpc85xx_l2_sysfs_attributes;
  361. }
  362. /***************************** L2 ops ***********************************/
  363. static void mpc85xx_l2_check(struct edac_device_ctl_info *edac_dev)
  364. {
  365. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  366. u32 err_detect;
  367. err_detect = in_be32(pdata->l2_vbase + MPC85XX_L2_ERRDET);
  368. if (!(err_detect & L2_EDE_MASK))
  369. return;
  370. printk(KERN_ERR "ECC Error in CPU L2 cache\n");
  371. printk(KERN_ERR "L2 Error Detect Register: 0x%08x\n", err_detect);
  372. printk(KERN_ERR "L2 Error Capture Data High Register: 0x%08x\n",
  373. in_be32(pdata->l2_vbase + MPC85XX_L2_CAPTDATAHI));
  374. printk(KERN_ERR "L2 Error Capture Data Lo Register: 0x%08x\n",
  375. in_be32(pdata->l2_vbase + MPC85XX_L2_CAPTDATALO));
  376. printk(KERN_ERR "L2 Error Syndrome Register: 0x%08x\n",
  377. in_be32(pdata->l2_vbase + MPC85XX_L2_CAPTECC));
  378. printk(KERN_ERR "L2 Error Attributes Capture Register: 0x%08x\n",
  379. in_be32(pdata->l2_vbase + MPC85XX_L2_ERRATTR));
  380. printk(KERN_ERR "L2 Error Address Capture Register: 0x%08x\n",
  381. in_be32(pdata->l2_vbase + MPC85XX_L2_ERRADDR));
  382. /* clear error detect register */
  383. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRDET, err_detect);
  384. if (err_detect & L2_EDE_CE_MASK)
  385. edac_device_handle_ce(edac_dev, 0, 0, edac_dev->ctl_name);
  386. if (err_detect & L2_EDE_UE_MASK)
  387. edac_device_handle_ue(edac_dev, 0, 0, edac_dev->ctl_name);
  388. }
  389. static irqreturn_t mpc85xx_l2_isr(int irq, void *dev_id)
  390. {
  391. struct edac_device_ctl_info *edac_dev = dev_id;
  392. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  393. u32 err_detect;
  394. err_detect = in_be32(pdata->l2_vbase + MPC85XX_L2_ERRDET);
  395. if (!(err_detect & L2_EDE_MASK))
  396. return IRQ_NONE;
  397. mpc85xx_l2_check(edac_dev);
  398. return IRQ_HANDLED;
  399. }
  400. static int __devinit mpc85xx_l2_err_probe(struct of_device *op,
  401. const struct of_device_id *match)
  402. {
  403. struct edac_device_ctl_info *edac_dev;
  404. struct mpc85xx_l2_pdata *pdata;
  405. struct resource r;
  406. int res;
  407. if (!devres_open_group(&op->dev, mpc85xx_l2_err_probe, GFP_KERNEL))
  408. return -ENOMEM;
  409. edac_dev = edac_device_alloc_ctl_info(sizeof(*pdata),
  410. "cpu", 1, "L", 1, 2, NULL, 0,
  411. edac_dev_idx);
  412. if (!edac_dev) {
  413. devres_release_group(&op->dev, mpc85xx_l2_err_probe);
  414. return -ENOMEM;
  415. }
  416. pdata = edac_dev->pvt_info;
  417. pdata->name = "mpc85xx_l2_err";
  418. pdata->irq = NO_IRQ;
  419. edac_dev->dev = &op->dev;
  420. dev_set_drvdata(edac_dev->dev, edac_dev);
  421. edac_dev->ctl_name = pdata->name;
  422. edac_dev->dev_name = pdata->name;
  423. res = of_address_to_resource(op->node, 0, &r);
  424. if (res) {
  425. printk(KERN_ERR "%s: Unable to get resource for "
  426. "L2 err regs\n", __func__);
  427. goto err;
  428. }
  429. /* we only need the error registers */
  430. r.start += 0xe00;
  431. if (!devm_request_mem_region(&op->dev, r.start,
  432. r.end - r.start + 1, pdata->name)) {
  433. printk(KERN_ERR "%s: Error while requesting mem region\n",
  434. __func__);
  435. res = -EBUSY;
  436. goto err;
  437. }
  438. pdata->l2_vbase = devm_ioremap(&op->dev, r.start, r.end - r.start + 1);
  439. if (!pdata->l2_vbase) {
  440. printk(KERN_ERR "%s: Unable to setup L2 err regs\n", __func__);
  441. res = -ENOMEM;
  442. goto err;
  443. }
  444. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRDET, ~0);
  445. orig_l2_err_disable = in_be32(pdata->l2_vbase + MPC85XX_L2_ERRDIS);
  446. /* clear the err_dis */
  447. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRDIS, 0);
  448. edac_dev->mod_name = EDAC_MOD_STR;
  449. if (edac_op_state == EDAC_OPSTATE_POLL)
  450. edac_dev->edac_check = mpc85xx_l2_check;
  451. mpc85xx_set_l2_sysfs_attributes(edac_dev);
  452. pdata->edac_idx = edac_dev_idx++;
  453. if (edac_device_add_device(edac_dev) > 0) {
  454. debugf3("%s(): failed edac_device_add_device()\n", __func__);
  455. goto err;
  456. }
  457. if (edac_op_state == EDAC_OPSTATE_INT) {
  458. pdata->irq = irq_of_parse_and_map(op->node, 0);
  459. res = devm_request_irq(&op->dev, pdata->irq,
  460. mpc85xx_l2_isr, IRQF_DISABLED,
  461. "[EDAC] L2 err", edac_dev);
  462. if (res < 0) {
  463. printk(KERN_ERR
  464. "%s: Unable to requiest irq %d for "
  465. "MPC85xx L2 err\n", __func__, pdata->irq);
  466. irq_dispose_mapping(pdata->irq);
  467. res = -ENODEV;
  468. goto err2;
  469. }
  470. printk(KERN_INFO EDAC_MOD_STR " acquired irq %d for L2 Err\n",
  471. pdata->irq);
  472. edac_dev->op_state = OP_RUNNING_INTERRUPT;
  473. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRINTEN, L2_EIE_MASK);
  474. }
  475. devres_remove_group(&op->dev, mpc85xx_l2_err_probe);
  476. debugf3("%s(): success\n", __func__);
  477. printk(KERN_INFO EDAC_MOD_STR " L2 err registered\n");
  478. return 0;
  479. err2:
  480. edac_device_del_device(&op->dev);
  481. err:
  482. devres_release_group(&op->dev, mpc85xx_l2_err_probe);
  483. edac_device_free_ctl_info(edac_dev);
  484. return res;
  485. }
  486. static int mpc85xx_l2_err_remove(struct of_device *op)
  487. {
  488. struct edac_device_ctl_info *edac_dev = dev_get_drvdata(&op->dev);
  489. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  490. debugf0("%s()\n", __func__);
  491. if (edac_op_state == EDAC_OPSTATE_INT) {
  492. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRINTEN, 0);
  493. irq_dispose_mapping(pdata->irq);
  494. }
  495. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRDIS, orig_l2_err_disable);
  496. edac_device_del_device(&op->dev);
  497. edac_device_free_ctl_info(edac_dev);
  498. return 0;
  499. }
  500. static struct of_device_id mpc85xx_l2_err_of_match[] = {
  501. {
  502. .compatible = "fsl,8540-l2-cache-controller",
  503. },
  504. {
  505. .compatible = "fsl,8541-l2-cache-controller",
  506. },
  507. {
  508. .compatible = "fsl,8544-l2-cache-controller",
  509. },
  510. {
  511. .compatible = "fsl,8548-l2-cache-controller",
  512. },
  513. {
  514. .compatible = "fsl,8555-l2-cache-controller",
  515. },
  516. {
  517. .compatible = "fsl,8568-l2-cache-controller",
  518. },
  519. {},
  520. };
  521. static struct of_platform_driver mpc85xx_l2_err_driver = {
  522. .owner = THIS_MODULE,
  523. .name = "mpc85xx_l2_err",
  524. .match_table = mpc85xx_l2_err_of_match,
  525. .probe = mpc85xx_l2_err_probe,
  526. .remove = mpc85xx_l2_err_remove,
  527. .driver = {
  528. .name = "mpc85xx_l2_err",
  529. .owner = THIS_MODULE,
  530. },
  531. };
  532. /**************************** MC Err device ***************************/
  533. static void mpc85xx_mc_check(struct mem_ctl_info *mci)
  534. {
  535. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  536. struct csrow_info *csrow;
  537. u32 err_detect;
  538. u32 syndrome;
  539. u32 err_addr;
  540. u32 pfn;
  541. int row_index;
  542. err_detect = in_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DETECT);
  543. if (err_detect)
  544. return;
  545. mpc85xx_mc_printk(mci, KERN_ERR, "Err Detect Register: %#8.8x\n",
  546. err_detect);
  547. /* no more processing if not ECC bit errors */
  548. if (!(err_detect & (DDR_EDE_SBE | DDR_EDE_MBE))) {
  549. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DETECT, err_detect);
  550. return;
  551. }
  552. syndrome = in_be32(pdata->mc_vbase + MPC85XX_MC_CAPTURE_ECC);
  553. err_addr = in_be32(pdata->mc_vbase + MPC85XX_MC_CAPTURE_ADDRESS);
  554. pfn = err_addr >> PAGE_SHIFT;
  555. for (row_index = 0; row_index < mci->nr_csrows; row_index++) {
  556. csrow = &mci->csrows[row_index];
  557. if ((pfn >= csrow->first_page) && (pfn <= csrow->last_page))
  558. break;
  559. }
  560. mpc85xx_mc_printk(mci, KERN_ERR, "Capture Data High: %#8.8x\n",
  561. in_be32(pdata->mc_vbase +
  562. MPC85XX_MC_CAPTURE_DATA_HI));
  563. mpc85xx_mc_printk(mci, KERN_ERR, "Capture Data Low: %#8.8x\n",
  564. in_be32(pdata->mc_vbase +
  565. MPC85XX_MC_CAPTURE_DATA_LO));
  566. mpc85xx_mc_printk(mci, KERN_ERR, "syndrome: %#8.8x\n", syndrome);
  567. mpc85xx_mc_printk(mci, KERN_ERR, "err addr: %#8.8x\n", err_addr);
  568. mpc85xx_mc_printk(mci, KERN_ERR, "PFN: %#8.8x\n", pfn);
  569. /* we are out of range */
  570. if (row_index == mci->nr_csrows)
  571. mpc85xx_mc_printk(mci, KERN_ERR, "PFN out of range!\n");
  572. if (err_detect & DDR_EDE_SBE)
  573. edac_mc_handle_ce(mci, pfn, err_addr & PAGE_MASK,
  574. syndrome, row_index, 0, mci->ctl_name);
  575. if (err_detect & DDR_EDE_MBE)
  576. edac_mc_handle_ue(mci, pfn, err_addr & PAGE_MASK,
  577. row_index, mci->ctl_name);
  578. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DETECT, err_detect);
  579. }
  580. static irqreturn_t mpc85xx_mc_isr(int irq, void *dev_id)
  581. {
  582. struct mem_ctl_info *mci = dev_id;
  583. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  584. u32 err_detect;
  585. err_detect = in_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DETECT);
  586. if (!err_detect)
  587. return IRQ_NONE;
  588. mpc85xx_mc_check(mci);
  589. return IRQ_HANDLED;
  590. }
  591. static void __devinit mpc85xx_init_csrows(struct mem_ctl_info *mci)
  592. {
  593. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  594. struct csrow_info *csrow;
  595. u32 sdram_ctl;
  596. u32 sdtype;
  597. enum mem_type mtype;
  598. u32 cs_bnds;
  599. int index;
  600. sdram_ctl = in_be32(pdata->mc_vbase + MPC85XX_MC_DDR_SDRAM_CFG);
  601. sdtype = sdram_ctl & DSC_SDTYPE_MASK;
  602. if (sdram_ctl & DSC_RD_EN) {
  603. switch (sdtype) {
  604. case DSC_SDTYPE_DDR:
  605. mtype = MEM_RDDR;
  606. break;
  607. case DSC_SDTYPE_DDR2:
  608. mtype = MEM_RDDR2;
  609. break;
  610. default:
  611. mtype = MEM_UNKNOWN;
  612. break;
  613. }
  614. } else {
  615. switch (sdtype) {
  616. case DSC_SDTYPE_DDR:
  617. mtype = MEM_DDR;
  618. break;
  619. case DSC_SDTYPE_DDR2:
  620. mtype = MEM_DDR2;
  621. break;
  622. default:
  623. mtype = MEM_UNKNOWN;
  624. break;
  625. }
  626. }
  627. for (index = 0; index < mci->nr_csrows; index++) {
  628. u32 start;
  629. u32 end;
  630. csrow = &mci->csrows[index];
  631. cs_bnds = in_be32(pdata->mc_vbase + MPC85XX_MC_CS_BNDS_0 +
  632. (index * MPC85XX_MC_CS_BNDS_OFS));
  633. start = (cs_bnds & 0xfff0000) << 4;
  634. end = ((cs_bnds & 0xfff) << 20);
  635. if (start)
  636. start |= 0xfffff;
  637. if (end)
  638. end |= 0xfffff;
  639. if (start == end)
  640. continue; /* not populated */
  641. csrow->first_page = start >> PAGE_SHIFT;
  642. csrow->last_page = end >> PAGE_SHIFT;
  643. csrow->nr_pages = csrow->last_page + 1 - csrow->first_page;
  644. csrow->grain = 8;
  645. csrow->mtype = mtype;
  646. csrow->dtype = DEV_UNKNOWN;
  647. if (sdram_ctl & DSC_X32_EN)
  648. csrow->dtype = DEV_X32;
  649. csrow->edac_mode = EDAC_SECDED;
  650. }
  651. }
  652. static int __devinit mpc85xx_mc_err_probe(struct of_device *op,
  653. const struct of_device_id *match)
  654. {
  655. struct mem_ctl_info *mci;
  656. struct mpc85xx_mc_pdata *pdata;
  657. struct resource r;
  658. u32 sdram_ctl;
  659. int res;
  660. if (!devres_open_group(&op->dev, mpc85xx_mc_err_probe, GFP_KERNEL))
  661. return -ENOMEM;
  662. mci = edac_mc_alloc(sizeof(*pdata), 4, 1, edac_mc_idx);
  663. if (!mci) {
  664. devres_release_group(&op->dev, mpc85xx_mc_err_probe);
  665. return -ENOMEM;
  666. }
  667. pdata = mci->pvt_info;
  668. pdata->name = "mpc85xx_mc_err";
  669. pdata->irq = NO_IRQ;
  670. mci->dev = &op->dev;
  671. pdata->edac_idx = edac_mc_idx++;
  672. dev_set_drvdata(mci->dev, mci);
  673. mci->ctl_name = pdata->name;
  674. mci->dev_name = pdata->name;
  675. res = of_address_to_resource(op->node, 0, &r);
  676. if (res) {
  677. printk(KERN_ERR "%s: Unable to get resource for MC err regs\n",
  678. __func__);
  679. goto err;
  680. }
  681. if (!devm_request_mem_region(&op->dev, r.start,
  682. r.end - r.start + 1, pdata->name)) {
  683. printk(KERN_ERR "%s: Error while requesting mem region\n",
  684. __func__);
  685. res = -EBUSY;
  686. goto err;
  687. }
  688. pdata->mc_vbase = devm_ioremap(&op->dev, r.start, r.end - r.start + 1);
  689. if (!pdata->mc_vbase) {
  690. printk(KERN_ERR "%s: Unable to setup MC err regs\n", __func__);
  691. res = -ENOMEM;
  692. goto err;
  693. }
  694. sdram_ctl = in_be32(pdata->mc_vbase + MPC85XX_MC_DDR_SDRAM_CFG);
  695. if (!(sdram_ctl & DSC_ECC_EN)) {
  696. /* no ECC */
  697. printk(KERN_WARNING "%s: No ECC DIMMs discovered\n", __func__);
  698. res = -ENODEV;
  699. goto err;
  700. }
  701. debugf3("%s(): init mci\n", __func__);
  702. mci->mtype_cap = MEM_FLAG_RDDR | MEM_FLAG_RDDR2 |
  703. MEM_FLAG_DDR | MEM_FLAG_DDR2;
  704. mci->edac_ctl_cap = EDAC_FLAG_NONE | EDAC_FLAG_SECDED;
  705. mci->edac_cap = EDAC_FLAG_SECDED;
  706. mci->mod_name = EDAC_MOD_STR;
  707. mci->mod_ver = MPC85XX_REVISION;
  708. if (edac_op_state == EDAC_OPSTATE_POLL)
  709. mci->edac_check = mpc85xx_mc_check;
  710. mci->ctl_page_to_phys = NULL;
  711. mci->scrub_mode = SCRUB_SW_SRC;
  712. mpc85xx_set_mc_sysfs_attributes(mci);
  713. mpc85xx_init_csrows(mci);
  714. #ifdef CONFIG_EDAC_DEBUG
  715. edac_mc_register_mcidev_debug((struct attribute **)debug_attr);
  716. #endif
  717. /* store the original error disable bits */
  718. orig_ddr_err_disable =
  719. in_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DISABLE);
  720. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DISABLE, 0);
  721. /* clear all error bits */
  722. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DETECT, ~0);
  723. if (edac_mc_add_mc(mci)) {
  724. debugf3("%s(): failed edac_mc_add_mc()\n", __func__);
  725. goto err;
  726. }
  727. if (edac_op_state == EDAC_OPSTATE_INT) {
  728. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_INT_EN,
  729. DDR_EIE_MBEE | DDR_EIE_SBEE);
  730. /* store the original error management threshold */
  731. orig_ddr_err_sbe = in_be32(pdata->mc_vbase +
  732. MPC85XX_MC_ERR_SBE) & 0xff0000;
  733. /* set threshold to 1 error per interrupt */
  734. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_SBE, 0x10000);
  735. /* register interrupts */
  736. pdata->irq = irq_of_parse_and_map(op->node, 0);
  737. res = devm_request_irq(&op->dev, pdata->irq,
  738. mpc85xx_mc_isr, IRQF_DISABLED,
  739. "[EDAC] MC err", mci);
  740. if (res < 0) {
  741. printk(KERN_ERR "%s: Unable to request irq %d for "
  742. "MPC85xx DRAM ERR\n", __func__, pdata->irq);
  743. irq_dispose_mapping(pdata->irq);
  744. res = -ENODEV;
  745. goto err2;
  746. }
  747. printk(KERN_INFO EDAC_MOD_STR " acquired irq %d for MC\n",
  748. pdata->irq);
  749. }
  750. devres_remove_group(&op->dev, mpc85xx_mc_err_probe);
  751. debugf3("%s(): success\n", __func__);
  752. printk(KERN_INFO EDAC_MOD_STR " MC err registered\n");
  753. return 0;
  754. err2:
  755. edac_mc_del_mc(&op->dev);
  756. err:
  757. devres_release_group(&op->dev, mpc85xx_mc_err_probe);
  758. edac_mc_free(mci);
  759. return res;
  760. }
  761. static int mpc85xx_mc_err_remove(struct of_device *op)
  762. {
  763. struct mem_ctl_info *mci = dev_get_drvdata(&op->dev);
  764. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  765. debugf0("%s()\n", __func__);
  766. if (edac_op_state == EDAC_OPSTATE_INT) {
  767. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_INT_EN, 0);
  768. irq_dispose_mapping(pdata->irq);
  769. }
  770. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DISABLE,
  771. orig_ddr_err_disable);
  772. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_SBE, orig_ddr_err_sbe);
  773. edac_mc_del_mc(&op->dev);
  774. edac_mc_free(mci);
  775. return 0;
  776. }
  777. static struct of_device_id mpc85xx_mc_err_of_match[] = {
  778. {
  779. .compatible = "fsl,8540-memory-controller",
  780. },
  781. {
  782. .compatible = "fsl,8541-memory-controller",
  783. },
  784. {
  785. .compatible = "fsl,8544-memory-controller",
  786. },
  787. {
  788. .compatible = "fsl,8548-memory-controller",
  789. },
  790. {
  791. .compatible = "fsl,8555-memory-controller",
  792. },
  793. {
  794. .compatible = "fsl,8568-memory-controller",
  795. },
  796. {},
  797. };
  798. static struct of_platform_driver mpc85xx_mc_err_driver = {
  799. .owner = THIS_MODULE,
  800. .name = "mpc85xx_mc_err",
  801. .match_table = mpc85xx_mc_err_of_match,
  802. .probe = mpc85xx_mc_err_probe,
  803. .remove = mpc85xx_mc_err_remove,
  804. .driver = {
  805. .name = "mpc85xx_mc_err",
  806. .owner = THIS_MODULE,
  807. },
  808. };
  809. static int __init mpc85xx_mc_init(void)
  810. {
  811. int res = 0;
  812. printk(KERN_INFO "Freescale(R) MPC85xx EDAC driver, "
  813. "(C) 2006 Montavista Software\n");
  814. /* make sure error reporting method is sane */
  815. switch (edac_op_state) {
  816. case EDAC_OPSTATE_POLL:
  817. case EDAC_OPSTATE_INT:
  818. break;
  819. default:
  820. edac_op_state = EDAC_OPSTATE_INT;
  821. break;
  822. }
  823. res = of_register_platform_driver(&mpc85xx_mc_err_driver);
  824. if (res)
  825. printk(KERN_WARNING EDAC_MOD_STR "MC fails to register\n");
  826. res = of_register_platform_driver(&mpc85xx_l2_err_driver);
  827. if (res)
  828. printk(KERN_WARNING EDAC_MOD_STR "L2 fails to register\n");
  829. #ifdef CONFIG_PCI
  830. res = platform_driver_register(&mpc85xx_pci_err_driver);
  831. if (res)
  832. printk(KERN_WARNING EDAC_MOD_STR "PCI fails to register\n");
  833. #endif
  834. /*
  835. * need to clear HID1[RFXE] to disable machine check int
  836. * so we can catch it
  837. */
  838. if (edac_op_state == EDAC_OPSTATE_INT) {
  839. orig_hid1 = mfspr(SPRN_HID1);
  840. mtspr(SPRN_HID1, (orig_hid1 & ~0x20000));
  841. }
  842. return 0;
  843. }
  844. module_init(mpc85xx_mc_init);
  845. static void __exit mpc85xx_mc_exit(void)
  846. {
  847. mtspr(SPRN_HID1, orig_hid1);
  848. #ifdef CONFIG_PCI
  849. platform_driver_unregister(&mpc85xx_pci_err_driver);
  850. #endif
  851. of_unregister_platform_driver(&mpc85xx_l2_err_driver);
  852. of_unregister_platform_driver(&mpc85xx_mc_err_driver);
  853. }
  854. module_exit(mpc85xx_mc_exit);
  855. MODULE_LICENSE("GPL");
  856. MODULE_AUTHOR("Montavista Software, Inc.");
  857. module_param(edac_op_state, int, 0444);
  858. MODULE_PARM_DESC(edac_op_state,
  859. "EDAC Error Reporting state: 0=Poll, 2=Interrupt");