talitos.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597
  1. /*
  2. * talitos - Freescale Integrated Security Engine (SEC) device driver
  3. *
  4. * Copyright (c) 2008 Freescale Semiconductor, Inc.
  5. *
  6. * Scatterlist Crypto API glue code copied from files with the following:
  7. * Copyright (c) 2006-2007 Herbert Xu <herbert@gondor.apana.org.au>
  8. *
  9. * Crypto algorithm registration code copied from hifn driver:
  10. * 2007+ Copyright (c) Evgeniy Polyakov <johnpol@2ka.mipt.ru>
  11. * All rights reserved.
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  26. */
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/mod_devicetable.h>
  30. #include <linux/device.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/crypto.h>
  33. #include <linux/hw_random.h>
  34. #include <linux/of_platform.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/io.h>
  37. #include <linux/spinlock.h>
  38. #include <linux/rtnetlink.h>
  39. #include <crypto/algapi.h>
  40. #include <crypto/aes.h>
  41. #include <crypto/des.h>
  42. #include <crypto/sha.h>
  43. #include <crypto/aead.h>
  44. #include <crypto/authenc.h>
  45. #include "talitos.h"
  46. #define TALITOS_TIMEOUT 100000
  47. #define TALITOS_MAX_DATA_LEN 65535
  48. #define DESC_TYPE(desc_hdr) ((be32_to_cpu(desc_hdr) >> 3) & 0x1f)
  49. #define PRIMARY_EU(desc_hdr) ((be32_to_cpu(desc_hdr) >> 28) & 0xf)
  50. #define SECONDARY_EU(desc_hdr) ((be32_to_cpu(desc_hdr) >> 16) & 0xf)
  51. /* descriptor pointer entry */
  52. struct talitos_ptr {
  53. __be16 len; /* length */
  54. u8 j_extent; /* jump to sg link table and/or extent */
  55. u8 eptr; /* extended address */
  56. __be32 ptr; /* address */
  57. };
  58. /* descriptor */
  59. struct talitos_desc {
  60. __be32 hdr; /* header high bits */
  61. __be32 hdr_lo; /* header low bits */
  62. struct talitos_ptr ptr[7]; /* ptr/len pair array */
  63. };
  64. /**
  65. * talitos_request - descriptor submission request
  66. * @desc: descriptor pointer (kernel virtual)
  67. * @dma_desc: descriptor's physical bus address
  68. * @callback: whom to call when descriptor processing is done
  69. * @context: caller context (optional)
  70. */
  71. struct talitos_request {
  72. struct talitos_desc *desc;
  73. dma_addr_t dma_desc;
  74. void (*callback) (struct device *dev, struct talitos_desc *desc,
  75. void *context, int error);
  76. void *context;
  77. };
  78. struct talitos_private {
  79. struct device *dev;
  80. struct of_device *ofdev;
  81. void __iomem *reg;
  82. int irq;
  83. /* SEC version geometry (from device tree node) */
  84. unsigned int num_channels;
  85. unsigned int chfifo_len;
  86. unsigned int exec_units;
  87. unsigned int desc_types;
  88. /* next channel to be assigned next incoming descriptor */
  89. atomic_t last_chan;
  90. /* per-channel request fifo */
  91. struct talitos_request **fifo;
  92. /*
  93. * length of the request fifo
  94. * fifo_len is chfifo_len rounded up to next power of 2
  95. * so we can use bitwise ops to wrap
  96. */
  97. unsigned int fifo_len;
  98. /* per-channel index to next free descriptor request */
  99. int *head;
  100. /* per-channel index to next in-progress/done descriptor request */
  101. int *tail;
  102. /* per-channel request submission (head) and release (tail) locks */
  103. spinlock_t *head_lock;
  104. spinlock_t *tail_lock;
  105. /* request callback tasklet */
  106. struct tasklet_struct done_task;
  107. struct tasklet_struct error_task;
  108. /* list of registered algorithms */
  109. struct list_head alg_list;
  110. /* hwrng device */
  111. struct hwrng rng;
  112. };
  113. /*
  114. * map virtual single (contiguous) pointer to h/w descriptor pointer
  115. */
  116. static void map_single_talitos_ptr(struct device *dev,
  117. struct talitos_ptr *talitos_ptr,
  118. unsigned short len, void *data,
  119. unsigned char extent,
  120. enum dma_data_direction dir)
  121. {
  122. talitos_ptr->len = cpu_to_be16(len);
  123. talitos_ptr->ptr = cpu_to_be32(dma_map_single(dev, data, len, dir));
  124. talitos_ptr->j_extent = extent;
  125. }
  126. /*
  127. * unmap bus single (contiguous) h/w descriptor pointer
  128. */
  129. static void unmap_single_talitos_ptr(struct device *dev,
  130. struct talitos_ptr *talitos_ptr,
  131. enum dma_data_direction dir)
  132. {
  133. dma_unmap_single(dev, be32_to_cpu(talitos_ptr->ptr),
  134. be16_to_cpu(talitos_ptr->len), dir);
  135. }
  136. static int reset_channel(struct device *dev, int ch)
  137. {
  138. struct talitos_private *priv = dev_get_drvdata(dev);
  139. unsigned int timeout = TALITOS_TIMEOUT;
  140. setbits32(priv->reg + TALITOS_CCCR(ch), TALITOS_CCCR_RESET);
  141. while ((in_be32(priv->reg + TALITOS_CCCR(ch)) & TALITOS_CCCR_RESET)
  142. && --timeout)
  143. cpu_relax();
  144. if (timeout == 0) {
  145. dev_err(dev, "failed to reset channel %d\n", ch);
  146. return -EIO;
  147. }
  148. /* set done writeback and IRQ */
  149. setbits32(priv->reg + TALITOS_CCCR_LO(ch), TALITOS_CCCR_LO_CDWE |
  150. TALITOS_CCCR_LO_CDIE);
  151. return 0;
  152. }
  153. static int reset_device(struct device *dev)
  154. {
  155. struct talitos_private *priv = dev_get_drvdata(dev);
  156. unsigned int timeout = TALITOS_TIMEOUT;
  157. setbits32(priv->reg + TALITOS_MCR, TALITOS_MCR_SWR);
  158. while ((in_be32(priv->reg + TALITOS_MCR) & TALITOS_MCR_SWR)
  159. && --timeout)
  160. cpu_relax();
  161. if (timeout == 0) {
  162. dev_err(dev, "failed to reset device\n");
  163. return -EIO;
  164. }
  165. return 0;
  166. }
  167. /*
  168. * Reset and initialize the device
  169. */
  170. static int init_device(struct device *dev)
  171. {
  172. struct talitos_private *priv = dev_get_drvdata(dev);
  173. int ch, err;
  174. /*
  175. * Master reset
  176. * errata documentation: warning: certain SEC interrupts
  177. * are not fully cleared by writing the MCR:SWR bit,
  178. * set bit twice to completely reset
  179. */
  180. err = reset_device(dev);
  181. if (err)
  182. return err;
  183. err = reset_device(dev);
  184. if (err)
  185. return err;
  186. /* reset channels */
  187. for (ch = 0; ch < priv->num_channels; ch++) {
  188. err = reset_channel(dev, ch);
  189. if (err)
  190. return err;
  191. }
  192. /* enable channel done and error interrupts */
  193. setbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_INIT);
  194. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT);
  195. return 0;
  196. }
  197. /**
  198. * talitos_submit - submits a descriptor to the device for processing
  199. * @dev: the SEC device to be used
  200. * @desc: the descriptor to be processed by the device
  201. * @callback: whom to call when processing is complete
  202. * @context: a handle for use by caller (optional)
  203. *
  204. * desc must contain valid dma-mapped (bus physical) address pointers.
  205. * callback must check err and feedback in descriptor header
  206. * for device processing status.
  207. */
  208. static int talitos_submit(struct device *dev, struct talitos_desc *desc,
  209. void (*callback)(struct device *dev,
  210. struct talitos_desc *desc,
  211. void *context, int error),
  212. void *context)
  213. {
  214. struct talitos_private *priv = dev_get_drvdata(dev);
  215. struct talitos_request *request;
  216. unsigned long flags, ch;
  217. int head;
  218. /* select done notification */
  219. desc->hdr |= DESC_HDR_DONE_NOTIFY;
  220. /* emulate SEC's round-robin channel fifo polling scheme */
  221. ch = atomic_inc_return(&priv->last_chan) & (priv->num_channels - 1);
  222. spin_lock_irqsave(&priv->head_lock[ch], flags);
  223. head = priv->head[ch];
  224. request = &priv->fifo[ch][head];
  225. if (request->desc) {
  226. /* request queue is full */
  227. spin_unlock_irqrestore(&priv->head_lock[ch], flags);
  228. return -EAGAIN;
  229. }
  230. /* map descriptor and save caller data */
  231. request->dma_desc = dma_map_single(dev, desc, sizeof(*desc),
  232. DMA_BIDIRECTIONAL);
  233. request->callback = callback;
  234. request->context = context;
  235. /* increment fifo head */
  236. priv->head[ch] = (priv->head[ch] + 1) & (priv->fifo_len - 1);
  237. smp_wmb();
  238. request->desc = desc;
  239. /* GO! */
  240. wmb();
  241. out_be32(priv->reg + TALITOS_FF_LO(ch), request->dma_desc);
  242. spin_unlock_irqrestore(&priv->head_lock[ch], flags);
  243. return -EINPROGRESS;
  244. }
  245. /*
  246. * process what was done, notify callback of error if not
  247. */
  248. static void flush_channel(struct device *dev, int ch, int error, int reset_ch)
  249. {
  250. struct talitos_private *priv = dev_get_drvdata(dev);
  251. struct talitos_request *request, saved_req;
  252. unsigned long flags;
  253. int tail, status;
  254. spin_lock_irqsave(&priv->tail_lock[ch], flags);
  255. tail = priv->tail[ch];
  256. while (priv->fifo[ch][tail].desc) {
  257. request = &priv->fifo[ch][tail];
  258. /* descriptors with their done bits set don't get the error */
  259. rmb();
  260. if ((request->desc->hdr & DESC_HDR_DONE) == DESC_HDR_DONE)
  261. status = 0;
  262. else
  263. if (!error)
  264. break;
  265. else
  266. status = error;
  267. dma_unmap_single(dev, request->dma_desc,
  268. sizeof(struct talitos_desc), DMA_BIDIRECTIONAL);
  269. /* copy entries so we can call callback outside lock */
  270. saved_req.desc = request->desc;
  271. saved_req.callback = request->callback;
  272. saved_req.context = request->context;
  273. /* release request entry in fifo */
  274. smp_wmb();
  275. request->desc = NULL;
  276. /* increment fifo tail */
  277. priv->tail[ch] = (tail + 1) & (priv->fifo_len - 1);
  278. spin_unlock_irqrestore(&priv->tail_lock[ch], flags);
  279. saved_req.callback(dev, saved_req.desc, saved_req.context,
  280. status);
  281. /* channel may resume processing in single desc error case */
  282. if (error && !reset_ch && status == error)
  283. return;
  284. spin_lock_irqsave(&priv->tail_lock[ch], flags);
  285. tail = priv->tail[ch];
  286. }
  287. spin_unlock_irqrestore(&priv->tail_lock[ch], flags);
  288. }
  289. /*
  290. * process completed requests for channels that have done status
  291. */
  292. static void talitos_done(unsigned long data)
  293. {
  294. struct device *dev = (struct device *)data;
  295. struct talitos_private *priv = dev_get_drvdata(dev);
  296. int ch;
  297. for (ch = 0; ch < priv->num_channels; ch++)
  298. flush_channel(dev, ch, 0, 0);
  299. }
  300. /*
  301. * locate current (offending) descriptor
  302. */
  303. static struct talitos_desc *current_desc(struct device *dev, int ch)
  304. {
  305. struct talitos_private *priv = dev_get_drvdata(dev);
  306. int tail = priv->tail[ch];
  307. dma_addr_t cur_desc;
  308. cur_desc = in_be32(priv->reg + TALITOS_CDPR_LO(ch));
  309. while (priv->fifo[ch][tail].dma_desc != cur_desc) {
  310. tail = (tail + 1) & (priv->fifo_len - 1);
  311. if (tail == priv->tail[ch]) {
  312. dev_err(dev, "couldn't locate current descriptor\n");
  313. return NULL;
  314. }
  315. }
  316. return priv->fifo[ch][tail].desc;
  317. }
  318. /*
  319. * user diagnostics; report root cause of error based on execution unit status
  320. */
  321. static void report_eu_error(struct device *dev, int ch, struct talitos_desc *desc)
  322. {
  323. struct talitos_private *priv = dev_get_drvdata(dev);
  324. int i;
  325. switch (desc->hdr & DESC_HDR_SEL0_MASK) {
  326. case DESC_HDR_SEL0_AFEU:
  327. dev_err(dev, "AFEUISR 0x%08x_%08x\n",
  328. in_be32(priv->reg + TALITOS_AFEUISR),
  329. in_be32(priv->reg + TALITOS_AFEUISR_LO));
  330. break;
  331. case DESC_HDR_SEL0_DEU:
  332. dev_err(dev, "DEUISR 0x%08x_%08x\n",
  333. in_be32(priv->reg + TALITOS_DEUISR),
  334. in_be32(priv->reg + TALITOS_DEUISR_LO));
  335. break;
  336. case DESC_HDR_SEL0_MDEUA:
  337. case DESC_HDR_SEL0_MDEUB:
  338. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  339. in_be32(priv->reg + TALITOS_MDEUISR),
  340. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  341. break;
  342. case DESC_HDR_SEL0_RNG:
  343. dev_err(dev, "RNGUISR 0x%08x_%08x\n",
  344. in_be32(priv->reg + TALITOS_RNGUISR),
  345. in_be32(priv->reg + TALITOS_RNGUISR_LO));
  346. break;
  347. case DESC_HDR_SEL0_PKEU:
  348. dev_err(dev, "PKEUISR 0x%08x_%08x\n",
  349. in_be32(priv->reg + TALITOS_PKEUISR),
  350. in_be32(priv->reg + TALITOS_PKEUISR_LO));
  351. break;
  352. case DESC_HDR_SEL0_AESU:
  353. dev_err(dev, "AESUISR 0x%08x_%08x\n",
  354. in_be32(priv->reg + TALITOS_AESUISR),
  355. in_be32(priv->reg + TALITOS_AESUISR_LO));
  356. break;
  357. case DESC_HDR_SEL0_CRCU:
  358. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  359. in_be32(priv->reg + TALITOS_CRCUISR),
  360. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  361. break;
  362. case DESC_HDR_SEL0_KEU:
  363. dev_err(dev, "KEUISR 0x%08x_%08x\n",
  364. in_be32(priv->reg + TALITOS_KEUISR),
  365. in_be32(priv->reg + TALITOS_KEUISR_LO));
  366. break;
  367. }
  368. switch (desc->hdr & DESC_HDR_SEL1_MASK) {
  369. case DESC_HDR_SEL1_MDEUA:
  370. case DESC_HDR_SEL1_MDEUB:
  371. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  372. in_be32(priv->reg + TALITOS_MDEUISR),
  373. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  374. break;
  375. case DESC_HDR_SEL1_CRCU:
  376. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  377. in_be32(priv->reg + TALITOS_CRCUISR),
  378. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  379. break;
  380. }
  381. for (i = 0; i < 8; i++)
  382. dev_err(dev, "DESCBUF 0x%08x_%08x\n",
  383. in_be32(priv->reg + TALITOS_DESCBUF(ch) + 8*i),
  384. in_be32(priv->reg + TALITOS_DESCBUF_LO(ch) + 8*i));
  385. }
  386. /*
  387. * recover from error interrupts
  388. */
  389. static void talitos_error(unsigned long data)
  390. {
  391. struct device *dev = (struct device *)data;
  392. struct talitos_private *priv = dev_get_drvdata(dev);
  393. unsigned int timeout = TALITOS_TIMEOUT;
  394. int ch, error, reset_dev = 0, reset_ch = 0;
  395. u32 isr, isr_lo, v, v_lo;
  396. isr = in_be32(priv->reg + TALITOS_ISR);
  397. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO);
  398. for (ch = 0; ch < priv->num_channels; ch++) {
  399. /* skip channels without errors */
  400. if (!(isr & (1 << (ch * 2 + 1))))
  401. continue;
  402. error = -EINVAL;
  403. v = in_be32(priv->reg + TALITOS_CCPSR(ch));
  404. v_lo = in_be32(priv->reg + TALITOS_CCPSR_LO(ch));
  405. if (v_lo & TALITOS_CCPSR_LO_DOF) {
  406. dev_err(dev, "double fetch fifo overflow error\n");
  407. error = -EAGAIN;
  408. reset_ch = 1;
  409. }
  410. if (v_lo & TALITOS_CCPSR_LO_SOF) {
  411. /* h/w dropped descriptor */
  412. dev_err(dev, "single fetch fifo overflow error\n");
  413. error = -EAGAIN;
  414. }
  415. if (v_lo & TALITOS_CCPSR_LO_MDTE)
  416. dev_err(dev, "master data transfer error\n");
  417. if (v_lo & TALITOS_CCPSR_LO_SGDLZ)
  418. dev_err(dev, "s/g data length zero error\n");
  419. if (v_lo & TALITOS_CCPSR_LO_FPZ)
  420. dev_err(dev, "fetch pointer zero error\n");
  421. if (v_lo & TALITOS_CCPSR_LO_IDH)
  422. dev_err(dev, "illegal descriptor header error\n");
  423. if (v_lo & TALITOS_CCPSR_LO_IEU)
  424. dev_err(dev, "invalid execution unit error\n");
  425. if (v_lo & TALITOS_CCPSR_LO_EU)
  426. report_eu_error(dev, ch, current_desc(dev, ch));
  427. if (v_lo & TALITOS_CCPSR_LO_GB)
  428. dev_err(dev, "gather boundary error\n");
  429. if (v_lo & TALITOS_CCPSR_LO_GRL)
  430. dev_err(dev, "gather return/length error\n");
  431. if (v_lo & TALITOS_CCPSR_LO_SB)
  432. dev_err(dev, "scatter boundary error\n");
  433. if (v_lo & TALITOS_CCPSR_LO_SRL)
  434. dev_err(dev, "scatter return/length error\n");
  435. flush_channel(dev, ch, error, reset_ch);
  436. if (reset_ch) {
  437. reset_channel(dev, ch);
  438. } else {
  439. setbits32(priv->reg + TALITOS_CCCR(ch),
  440. TALITOS_CCCR_CONT);
  441. setbits32(priv->reg + TALITOS_CCCR_LO(ch), 0);
  442. while ((in_be32(priv->reg + TALITOS_CCCR(ch)) &
  443. TALITOS_CCCR_CONT) && --timeout)
  444. cpu_relax();
  445. if (timeout == 0) {
  446. dev_err(dev, "failed to restart channel %d\n",
  447. ch);
  448. reset_dev = 1;
  449. }
  450. }
  451. }
  452. if (reset_dev || isr & ~TALITOS_ISR_CHERR || isr_lo) {
  453. dev_err(dev, "done overflow, internal time out, or rngu error: "
  454. "ISR 0x%08x_%08x\n", isr, isr_lo);
  455. /* purge request queues */
  456. for (ch = 0; ch < priv->num_channels; ch++)
  457. flush_channel(dev, ch, -EIO, 1);
  458. /* reset and reinitialize the device */
  459. init_device(dev);
  460. }
  461. }
  462. static irqreturn_t talitos_interrupt(int irq, void *data)
  463. {
  464. struct device *dev = data;
  465. struct talitos_private *priv = dev_get_drvdata(dev);
  466. u32 isr, isr_lo;
  467. isr = in_be32(priv->reg + TALITOS_ISR);
  468. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO);
  469. /* ack */
  470. out_be32(priv->reg + TALITOS_ICR, isr);
  471. out_be32(priv->reg + TALITOS_ICR_LO, isr_lo);
  472. if (unlikely((isr & ~TALITOS_ISR_CHDONE) || isr_lo))
  473. talitos_error((unsigned long)data);
  474. else
  475. if (likely(isr & TALITOS_ISR_CHDONE))
  476. tasklet_schedule(&priv->done_task);
  477. return (isr || isr_lo) ? IRQ_HANDLED : IRQ_NONE;
  478. }
  479. /*
  480. * hwrng
  481. */
  482. static int talitos_rng_data_present(struct hwrng *rng, int wait)
  483. {
  484. struct device *dev = (struct device *)rng->priv;
  485. struct talitos_private *priv = dev_get_drvdata(dev);
  486. u32 ofl;
  487. int i;
  488. for (i = 0; i < 20; i++) {
  489. ofl = in_be32(priv->reg + TALITOS_RNGUSR_LO) &
  490. TALITOS_RNGUSR_LO_OFL;
  491. if (ofl || !wait)
  492. break;
  493. udelay(10);
  494. }
  495. return !!ofl;
  496. }
  497. static int talitos_rng_data_read(struct hwrng *rng, u32 *data)
  498. {
  499. struct device *dev = (struct device *)rng->priv;
  500. struct talitos_private *priv = dev_get_drvdata(dev);
  501. /* rng fifo requires 64-bit accesses */
  502. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO);
  503. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO_LO);
  504. return sizeof(u32);
  505. }
  506. static int talitos_rng_init(struct hwrng *rng)
  507. {
  508. struct device *dev = (struct device *)rng->priv;
  509. struct talitos_private *priv = dev_get_drvdata(dev);
  510. unsigned int timeout = TALITOS_TIMEOUT;
  511. setbits32(priv->reg + TALITOS_RNGURCR_LO, TALITOS_RNGURCR_LO_SR);
  512. while (!(in_be32(priv->reg + TALITOS_RNGUSR_LO) & TALITOS_RNGUSR_LO_RD)
  513. && --timeout)
  514. cpu_relax();
  515. if (timeout == 0) {
  516. dev_err(dev, "failed to reset rng hw\n");
  517. return -ENODEV;
  518. }
  519. /* start generating */
  520. setbits32(priv->reg + TALITOS_RNGUDSR_LO, 0);
  521. return 0;
  522. }
  523. static int talitos_register_rng(struct device *dev)
  524. {
  525. struct talitos_private *priv = dev_get_drvdata(dev);
  526. priv->rng.name = dev_driver_string(dev),
  527. priv->rng.init = talitos_rng_init,
  528. priv->rng.data_present = talitos_rng_data_present,
  529. priv->rng.data_read = talitos_rng_data_read,
  530. priv->rng.priv = (unsigned long)dev;
  531. return hwrng_register(&priv->rng);
  532. }
  533. static void talitos_unregister_rng(struct device *dev)
  534. {
  535. struct talitos_private *priv = dev_get_drvdata(dev);
  536. hwrng_unregister(&priv->rng);
  537. }
  538. /*
  539. * crypto alg
  540. */
  541. #define TALITOS_CRA_PRIORITY 3000
  542. #define TALITOS_MAX_KEY_SIZE 64
  543. #define TALITOS_MAX_IV_LENGTH 16 /* max of AES_BLOCK_SIZE, DES3_EDE_BLOCK_SIZE */
  544. #define MD5_DIGEST_SIZE 16
  545. struct talitos_ctx {
  546. struct device *dev;
  547. __be32 desc_hdr_template;
  548. u8 key[TALITOS_MAX_KEY_SIZE];
  549. u8 iv[TALITOS_MAX_IV_LENGTH];
  550. unsigned int keylen;
  551. unsigned int enckeylen;
  552. unsigned int authkeylen;
  553. unsigned int authsize;
  554. };
  555. static int aead_authenc_setauthsize(struct crypto_aead *authenc,
  556. unsigned int authsize)
  557. {
  558. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  559. ctx->authsize = authsize;
  560. return 0;
  561. }
  562. static int aead_authenc_setkey(struct crypto_aead *authenc,
  563. const u8 *key, unsigned int keylen)
  564. {
  565. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  566. struct rtattr *rta = (void *)key;
  567. struct crypto_authenc_key_param *param;
  568. unsigned int authkeylen;
  569. unsigned int enckeylen;
  570. if (!RTA_OK(rta, keylen))
  571. goto badkey;
  572. if (rta->rta_type != CRYPTO_AUTHENC_KEYA_PARAM)
  573. goto badkey;
  574. if (RTA_PAYLOAD(rta) < sizeof(*param))
  575. goto badkey;
  576. param = RTA_DATA(rta);
  577. enckeylen = be32_to_cpu(param->enckeylen);
  578. key += RTA_ALIGN(rta->rta_len);
  579. keylen -= RTA_ALIGN(rta->rta_len);
  580. if (keylen < enckeylen)
  581. goto badkey;
  582. authkeylen = keylen - enckeylen;
  583. if (keylen > TALITOS_MAX_KEY_SIZE)
  584. goto badkey;
  585. memcpy(&ctx->key, key, keylen);
  586. ctx->keylen = keylen;
  587. ctx->enckeylen = enckeylen;
  588. ctx->authkeylen = authkeylen;
  589. return 0;
  590. badkey:
  591. crypto_aead_set_flags(authenc, CRYPTO_TFM_RES_BAD_KEY_LEN);
  592. return -EINVAL;
  593. }
  594. /*
  595. * ipsec_esp_edesc - s/w-extended ipsec_esp descriptor
  596. * @src_nents: number of segments in input scatterlist
  597. * @dst_nents: number of segments in output scatterlist
  598. * @dma_len: length of dma mapped link_tbl space
  599. * @dma_link_tbl: bus physical address of link_tbl
  600. * @desc: h/w descriptor
  601. * @link_tbl: input and output h/w link tables (if {src,dst}_nents > 1)
  602. *
  603. * if decrypting (with authcheck), or either one of src_nents or dst_nents
  604. * is greater than 1, an integrity check value is concatenated to the end
  605. * of link_tbl data
  606. */
  607. struct ipsec_esp_edesc {
  608. int src_nents;
  609. int dst_nents;
  610. int dma_len;
  611. dma_addr_t dma_link_tbl;
  612. struct talitos_desc desc;
  613. struct talitos_ptr link_tbl[0];
  614. };
  615. static void ipsec_esp_unmap(struct device *dev,
  616. struct ipsec_esp_edesc *edesc,
  617. struct aead_request *areq)
  618. {
  619. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[6], DMA_FROM_DEVICE);
  620. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[3], DMA_TO_DEVICE);
  621. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  622. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[0], DMA_TO_DEVICE);
  623. dma_unmap_sg(dev, areq->assoc, 1, DMA_TO_DEVICE);
  624. if (areq->src != areq->dst) {
  625. dma_unmap_sg(dev, areq->src, edesc->src_nents ? : 1,
  626. DMA_TO_DEVICE);
  627. dma_unmap_sg(dev, areq->dst, edesc->dst_nents ? : 1,
  628. DMA_FROM_DEVICE);
  629. } else {
  630. dma_unmap_sg(dev, areq->src, edesc->src_nents ? : 1,
  631. DMA_BIDIRECTIONAL);
  632. }
  633. if (edesc->dma_len)
  634. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  635. DMA_BIDIRECTIONAL);
  636. }
  637. /*
  638. * ipsec_esp descriptor callbacks
  639. */
  640. static void ipsec_esp_encrypt_done(struct device *dev,
  641. struct talitos_desc *desc, void *context,
  642. int err)
  643. {
  644. struct aead_request *areq = context;
  645. struct ipsec_esp_edesc *edesc =
  646. container_of(desc, struct ipsec_esp_edesc, desc);
  647. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  648. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  649. struct scatterlist *sg;
  650. void *icvdata;
  651. ipsec_esp_unmap(dev, edesc, areq);
  652. /* copy the generated ICV to dst */
  653. if (edesc->dma_len) {
  654. icvdata = &edesc->link_tbl[edesc->src_nents +
  655. edesc->dst_nents + 1];
  656. sg = sg_last(areq->dst, edesc->dst_nents);
  657. memcpy((char *)sg_virt(sg) + sg->length - ctx->authsize,
  658. icvdata, ctx->authsize);
  659. }
  660. kfree(edesc);
  661. aead_request_complete(areq, err);
  662. }
  663. static void ipsec_esp_decrypt_done(struct device *dev,
  664. struct talitos_desc *desc, void *context,
  665. int err)
  666. {
  667. struct aead_request *req = context;
  668. struct ipsec_esp_edesc *edesc =
  669. container_of(desc, struct ipsec_esp_edesc, desc);
  670. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  671. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  672. struct scatterlist *sg;
  673. void *icvdata;
  674. ipsec_esp_unmap(dev, edesc, req);
  675. if (!err) {
  676. /* auth check */
  677. if (edesc->dma_len)
  678. icvdata = &edesc->link_tbl[edesc->src_nents +
  679. edesc->dst_nents + 1];
  680. else
  681. icvdata = &edesc->link_tbl[0];
  682. sg = sg_last(req->dst, edesc->dst_nents ? : 1);
  683. err = memcmp(icvdata, (char *)sg_virt(sg) + sg->length -
  684. ctx->authsize, ctx->authsize) ? -EBADMSG : 0;
  685. }
  686. kfree(edesc);
  687. aead_request_complete(req, err);
  688. }
  689. /*
  690. * convert scatterlist to SEC h/w link table format
  691. * stop at cryptlen bytes
  692. */
  693. static int sg_to_link_tbl(struct scatterlist *sg, int sg_count,
  694. int cryptlen, struct talitos_ptr *link_tbl_ptr)
  695. {
  696. int n_sg = sg_count;
  697. while (n_sg--) {
  698. link_tbl_ptr->ptr = cpu_to_be32(sg_dma_address(sg));
  699. link_tbl_ptr->len = cpu_to_be16(sg_dma_len(sg));
  700. link_tbl_ptr->j_extent = 0;
  701. link_tbl_ptr++;
  702. cryptlen -= sg_dma_len(sg);
  703. sg = sg_next(sg);
  704. }
  705. /* adjust (decrease) last one (or two) entry's len to cryptlen */
  706. link_tbl_ptr--;
  707. while (link_tbl_ptr->len <= (-cryptlen)) {
  708. /* Empty this entry, and move to previous one */
  709. cryptlen += be16_to_cpu(link_tbl_ptr->len);
  710. link_tbl_ptr->len = 0;
  711. sg_count--;
  712. link_tbl_ptr--;
  713. }
  714. link_tbl_ptr->len = cpu_to_be16(be16_to_cpu(link_tbl_ptr->len)
  715. + cryptlen);
  716. /* tag end of link table */
  717. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  718. return sg_count;
  719. }
  720. /*
  721. * fill in and submit ipsec_esp descriptor
  722. */
  723. static int ipsec_esp(struct ipsec_esp_edesc *edesc, struct aead_request *areq,
  724. u8 *giv, u64 seq,
  725. void (*callback) (struct device *dev,
  726. struct talitos_desc *desc,
  727. void *context, int error))
  728. {
  729. struct crypto_aead *aead = crypto_aead_reqtfm(areq);
  730. struct talitos_ctx *ctx = crypto_aead_ctx(aead);
  731. struct device *dev = ctx->dev;
  732. struct talitos_desc *desc = &edesc->desc;
  733. unsigned int cryptlen = areq->cryptlen;
  734. unsigned int authsize = ctx->authsize;
  735. unsigned int ivsize;
  736. int sg_count;
  737. /* hmac key */
  738. map_single_talitos_ptr(dev, &desc->ptr[0], ctx->authkeylen, &ctx->key,
  739. 0, DMA_TO_DEVICE);
  740. /* hmac data */
  741. map_single_talitos_ptr(dev, &desc->ptr[1], sg_virt(areq->src) -
  742. sg_virt(areq->assoc), sg_virt(areq->assoc), 0,
  743. DMA_TO_DEVICE);
  744. /* cipher iv */
  745. ivsize = crypto_aead_ivsize(aead);
  746. map_single_talitos_ptr(dev, &desc->ptr[2], ivsize, giv ?: areq->iv, 0,
  747. DMA_TO_DEVICE);
  748. /* cipher key */
  749. map_single_talitos_ptr(dev, &desc->ptr[3], ctx->enckeylen,
  750. (char *)&ctx->key + ctx->authkeylen, 0,
  751. DMA_TO_DEVICE);
  752. /*
  753. * cipher in
  754. * map and adjust cipher len to aead request cryptlen.
  755. * extent is bytes of HMAC postpended to ciphertext,
  756. * typically 12 for ipsec
  757. */
  758. desc->ptr[4].len = cpu_to_be16(cryptlen);
  759. desc->ptr[4].j_extent = authsize;
  760. if (areq->src == areq->dst)
  761. sg_count = dma_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  762. DMA_BIDIRECTIONAL);
  763. else
  764. sg_count = dma_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  765. DMA_TO_DEVICE);
  766. if (sg_count == 1) {
  767. desc->ptr[4].ptr = cpu_to_be32(sg_dma_address(areq->src));
  768. } else {
  769. sg_count = sg_to_link_tbl(areq->src, sg_count, cryptlen,
  770. &edesc->link_tbl[0]);
  771. if (sg_count > 1) {
  772. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  773. desc->ptr[4].ptr = cpu_to_be32(edesc->dma_link_tbl);
  774. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  775. edesc->dma_len, DMA_BIDIRECTIONAL);
  776. } else {
  777. /* Only one segment now, so no link tbl needed */
  778. desc->ptr[4].ptr = cpu_to_be32(sg_dma_address(areq->src));
  779. }
  780. }
  781. /* cipher out */
  782. desc->ptr[5].len = cpu_to_be16(cryptlen);
  783. desc->ptr[5].j_extent = authsize;
  784. if (areq->src != areq->dst) {
  785. sg_count = dma_map_sg(dev, areq->dst, edesc->dst_nents ? : 1,
  786. DMA_FROM_DEVICE);
  787. }
  788. if (sg_count == 1) {
  789. desc->ptr[5].ptr = cpu_to_be32(sg_dma_address(areq->dst));
  790. } else {
  791. struct talitos_ptr *link_tbl_ptr =
  792. &edesc->link_tbl[edesc->src_nents];
  793. struct scatterlist *sg;
  794. desc->ptr[5].ptr = cpu_to_be32((struct talitos_ptr *)
  795. edesc->dma_link_tbl +
  796. edesc->src_nents);
  797. if (areq->src == areq->dst) {
  798. memcpy(link_tbl_ptr, &edesc->link_tbl[0],
  799. edesc->src_nents * sizeof(struct talitos_ptr));
  800. } else {
  801. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  802. link_tbl_ptr);
  803. }
  804. link_tbl_ptr += sg_count - 1;
  805. /* handle case where sg_last contains the ICV exclusively */
  806. sg = sg_last(areq->dst, edesc->dst_nents);
  807. if (sg->length == ctx->authsize)
  808. link_tbl_ptr--;
  809. link_tbl_ptr->j_extent = 0;
  810. link_tbl_ptr++;
  811. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  812. link_tbl_ptr->len = cpu_to_be16(authsize);
  813. /* icv data follows link tables */
  814. link_tbl_ptr->ptr = cpu_to_be32((struct talitos_ptr *)
  815. edesc->dma_link_tbl +
  816. edesc->src_nents +
  817. edesc->dst_nents + 1);
  818. desc->ptr[5].j_extent |= DESC_PTR_LNKTBL_JUMP;
  819. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  820. edesc->dma_len, DMA_BIDIRECTIONAL);
  821. }
  822. /* iv out */
  823. map_single_talitos_ptr(dev, &desc->ptr[6], ivsize, ctx->iv, 0,
  824. DMA_FROM_DEVICE);
  825. return talitos_submit(dev, desc, callback, areq);
  826. }
  827. /*
  828. * derive number of elements in scatterlist
  829. */
  830. static int sg_count(struct scatterlist *sg_list, int nbytes)
  831. {
  832. struct scatterlist *sg = sg_list;
  833. int sg_nents = 0;
  834. while (nbytes) {
  835. sg_nents++;
  836. nbytes -= sg->length;
  837. sg = sg_next(sg);
  838. }
  839. return sg_nents;
  840. }
  841. /*
  842. * allocate and map the ipsec_esp extended descriptor
  843. */
  844. static struct ipsec_esp_edesc *ipsec_esp_edesc_alloc(struct aead_request *areq,
  845. int icv_stashing)
  846. {
  847. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  848. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  849. struct ipsec_esp_edesc *edesc;
  850. int src_nents, dst_nents, alloc_len, dma_len;
  851. if (areq->cryptlen + ctx->authsize > TALITOS_MAX_DATA_LEN) {
  852. dev_err(ctx->dev, "cryptlen exceeds h/w max limit\n");
  853. return ERR_PTR(-EINVAL);
  854. }
  855. src_nents = sg_count(areq->src, areq->cryptlen + ctx->authsize);
  856. src_nents = (src_nents == 1) ? 0 : src_nents;
  857. if (areq->dst == areq->src) {
  858. dst_nents = src_nents;
  859. } else {
  860. dst_nents = sg_count(areq->dst, areq->cryptlen + ctx->authsize);
  861. dst_nents = (dst_nents == 1) ? 0 : src_nents;
  862. }
  863. /*
  864. * allocate space for base edesc plus the link tables,
  865. * allowing for a separate entry for the generated ICV (+ 1),
  866. * and the ICV data itself
  867. */
  868. alloc_len = sizeof(struct ipsec_esp_edesc);
  869. if (src_nents || dst_nents) {
  870. dma_len = (src_nents + dst_nents + 1) *
  871. sizeof(struct talitos_ptr) + ctx->authsize;
  872. alloc_len += dma_len;
  873. } else {
  874. dma_len = 0;
  875. alloc_len += icv_stashing ? ctx->authsize : 0;
  876. }
  877. edesc = kmalloc(alloc_len, GFP_DMA);
  878. if (!edesc) {
  879. dev_err(ctx->dev, "could not allocate edescriptor\n");
  880. return ERR_PTR(-ENOMEM);
  881. }
  882. edesc->src_nents = src_nents;
  883. edesc->dst_nents = dst_nents;
  884. edesc->dma_len = dma_len;
  885. edesc->dma_link_tbl = dma_map_single(ctx->dev, &edesc->link_tbl[0],
  886. edesc->dma_len, DMA_BIDIRECTIONAL);
  887. return edesc;
  888. }
  889. static int aead_authenc_encrypt(struct aead_request *req)
  890. {
  891. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  892. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  893. struct ipsec_esp_edesc *edesc;
  894. /* allocate extended descriptor */
  895. edesc = ipsec_esp_edesc_alloc(req, 0);
  896. if (IS_ERR(edesc))
  897. return PTR_ERR(edesc);
  898. /* set encrypt */
  899. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  900. return ipsec_esp(edesc, req, NULL, 0, ipsec_esp_encrypt_done);
  901. }
  902. static int aead_authenc_decrypt(struct aead_request *req)
  903. {
  904. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  905. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  906. unsigned int authsize = ctx->authsize;
  907. struct ipsec_esp_edesc *edesc;
  908. struct scatterlist *sg;
  909. void *icvdata;
  910. req->cryptlen -= authsize;
  911. /* allocate extended descriptor */
  912. edesc = ipsec_esp_edesc_alloc(req, 1);
  913. if (IS_ERR(edesc))
  914. return PTR_ERR(edesc);
  915. /* stash incoming ICV for later cmp with ICV generated by the h/w */
  916. if (edesc->dma_len)
  917. icvdata = &edesc->link_tbl[edesc->src_nents +
  918. edesc->dst_nents + 1];
  919. else
  920. icvdata = &edesc->link_tbl[0];
  921. sg = sg_last(req->src, edesc->src_nents ? : 1);
  922. memcpy(icvdata, (char *)sg_virt(sg) + sg->length - ctx->authsize,
  923. ctx->authsize);
  924. /* decrypt */
  925. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  926. return ipsec_esp(edesc, req, NULL, 0, ipsec_esp_decrypt_done);
  927. }
  928. static int aead_authenc_givencrypt(
  929. struct aead_givcrypt_request *req)
  930. {
  931. struct aead_request *areq = &req->areq;
  932. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  933. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  934. struct ipsec_esp_edesc *edesc;
  935. /* allocate extended descriptor */
  936. edesc = ipsec_esp_edesc_alloc(areq, 0);
  937. if (IS_ERR(edesc))
  938. return PTR_ERR(edesc);
  939. /* set encrypt */
  940. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  941. memcpy(req->giv, ctx->iv, crypto_aead_ivsize(authenc));
  942. return ipsec_esp(edesc, areq, req->giv, req->seq,
  943. ipsec_esp_encrypt_done);
  944. }
  945. struct talitos_alg_template {
  946. char name[CRYPTO_MAX_ALG_NAME];
  947. char driver_name[CRYPTO_MAX_ALG_NAME];
  948. unsigned int blocksize;
  949. struct aead_alg aead;
  950. struct device *dev;
  951. __be32 desc_hdr_template;
  952. };
  953. static struct talitos_alg_template driver_algs[] = {
  954. /* single-pass ipsec_esp descriptor */
  955. {
  956. .name = "authenc(hmac(sha1),cbc(aes))",
  957. .driver_name = "authenc-hmac-sha1-cbc-aes-talitos",
  958. .blocksize = AES_BLOCK_SIZE,
  959. .aead = {
  960. .setkey = aead_authenc_setkey,
  961. .setauthsize = aead_authenc_setauthsize,
  962. .encrypt = aead_authenc_encrypt,
  963. .decrypt = aead_authenc_decrypt,
  964. .givencrypt = aead_authenc_givencrypt,
  965. .geniv = "<built-in>",
  966. .ivsize = AES_BLOCK_SIZE,
  967. .maxauthsize = SHA1_DIGEST_SIZE,
  968. },
  969. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  970. DESC_HDR_SEL0_AESU |
  971. DESC_HDR_MODE0_AESU_CBC |
  972. DESC_HDR_SEL1_MDEUA |
  973. DESC_HDR_MODE1_MDEU_INIT |
  974. DESC_HDR_MODE1_MDEU_PAD |
  975. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  976. },
  977. {
  978. .name = "authenc(hmac(sha1),cbc(des3_ede))",
  979. .driver_name = "authenc-hmac-sha1-cbc-3des-talitos",
  980. .blocksize = DES3_EDE_BLOCK_SIZE,
  981. .aead = {
  982. .setkey = aead_authenc_setkey,
  983. .setauthsize = aead_authenc_setauthsize,
  984. .encrypt = aead_authenc_encrypt,
  985. .decrypt = aead_authenc_decrypt,
  986. .givencrypt = aead_authenc_givencrypt,
  987. .geniv = "<built-in>",
  988. .ivsize = DES3_EDE_BLOCK_SIZE,
  989. .maxauthsize = SHA1_DIGEST_SIZE,
  990. },
  991. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  992. DESC_HDR_SEL0_DEU |
  993. DESC_HDR_MODE0_DEU_CBC |
  994. DESC_HDR_MODE0_DEU_3DES |
  995. DESC_HDR_SEL1_MDEUA |
  996. DESC_HDR_MODE1_MDEU_INIT |
  997. DESC_HDR_MODE1_MDEU_PAD |
  998. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  999. },
  1000. {
  1001. .name = "authenc(hmac(sha256),cbc(aes))",
  1002. .driver_name = "authenc-hmac-sha256-cbc-aes-talitos",
  1003. .blocksize = AES_BLOCK_SIZE,
  1004. .aead = {
  1005. .setkey = aead_authenc_setkey,
  1006. .setauthsize = aead_authenc_setauthsize,
  1007. .encrypt = aead_authenc_encrypt,
  1008. .decrypt = aead_authenc_decrypt,
  1009. .givencrypt = aead_authenc_givencrypt,
  1010. .geniv = "<built-in>",
  1011. .ivsize = AES_BLOCK_SIZE,
  1012. .maxauthsize = SHA256_DIGEST_SIZE,
  1013. },
  1014. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1015. DESC_HDR_SEL0_AESU |
  1016. DESC_HDR_MODE0_AESU_CBC |
  1017. DESC_HDR_SEL1_MDEUA |
  1018. DESC_HDR_MODE1_MDEU_INIT |
  1019. DESC_HDR_MODE1_MDEU_PAD |
  1020. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1021. },
  1022. {
  1023. .name = "authenc(hmac(sha256),cbc(des3_ede))",
  1024. .driver_name = "authenc-hmac-sha256-cbc-3des-talitos",
  1025. .blocksize = DES3_EDE_BLOCK_SIZE,
  1026. .aead = {
  1027. .setkey = aead_authenc_setkey,
  1028. .setauthsize = aead_authenc_setauthsize,
  1029. .encrypt = aead_authenc_encrypt,
  1030. .decrypt = aead_authenc_decrypt,
  1031. .givencrypt = aead_authenc_givencrypt,
  1032. .geniv = "<built-in>",
  1033. .ivsize = DES3_EDE_BLOCK_SIZE,
  1034. .maxauthsize = SHA256_DIGEST_SIZE,
  1035. },
  1036. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1037. DESC_HDR_SEL0_DEU |
  1038. DESC_HDR_MODE0_DEU_CBC |
  1039. DESC_HDR_MODE0_DEU_3DES |
  1040. DESC_HDR_SEL1_MDEUA |
  1041. DESC_HDR_MODE1_MDEU_INIT |
  1042. DESC_HDR_MODE1_MDEU_PAD |
  1043. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1044. },
  1045. {
  1046. .name = "authenc(hmac(md5),cbc(aes))",
  1047. .driver_name = "authenc-hmac-md5-cbc-aes-talitos",
  1048. .blocksize = AES_BLOCK_SIZE,
  1049. .aead = {
  1050. .setkey = aead_authenc_setkey,
  1051. .setauthsize = aead_authenc_setauthsize,
  1052. .encrypt = aead_authenc_encrypt,
  1053. .decrypt = aead_authenc_decrypt,
  1054. .givencrypt = aead_authenc_givencrypt,
  1055. .geniv = "<built-in>",
  1056. .ivsize = AES_BLOCK_SIZE,
  1057. .maxauthsize = MD5_DIGEST_SIZE,
  1058. },
  1059. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1060. DESC_HDR_SEL0_AESU |
  1061. DESC_HDR_MODE0_AESU_CBC |
  1062. DESC_HDR_SEL1_MDEUA |
  1063. DESC_HDR_MODE1_MDEU_INIT |
  1064. DESC_HDR_MODE1_MDEU_PAD |
  1065. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1066. },
  1067. {
  1068. .name = "authenc(hmac(md5),cbc(des3_ede))",
  1069. .driver_name = "authenc-hmac-md5-cbc-3des-talitos",
  1070. .blocksize = DES3_EDE_BLOCK_SIZE,
  1071. .aead = {
  1072. .setkey = aead_authenc_setkey,
  1073. .setauthsize = aead_authenc_setauthsize,
  1074. .encrypt = aead_authenc_encrypt,
  1075. .decrypt = aead_authenc_decrypt,
  1076. .givencrypt = aead_authenc_givencrypt,
  1077. .geniv = "<built-in>",
  1078. .ivsize = DES3_EDE_BLOCK_SIZE,
  1079. .maxauthsize = MD5_DIGEST_SIZE,
  1080. },
  1081. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1082. DESC_HDR_SEL0_DEU |
  1083. DESC_HDR_MODE0_DEU_CBC |
  1084. DESC_HDR_MODE0_DEU_3DES |
  1085. DESC_HDR_SEL1_MDEUA |
  1086. DESC_HDR_MODE1_MDEU_INIT |
  1087. DESC_HDR_MODE1_MDEU_PAD |
  1088. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1089. }
  1090. };
  1091. struct talitos_crypto_alg {
  1092. struct list_head entry;
  1093. struct device *dev;
  1094. __be32 desc_hdr_template;
  1095. struct crypto_alg crypto_alg;
  1096. };
  1097. static int talitos_cra_init(struct crypto_tfm *tfm)
  1098. {
  1099. struct crypto_alg *alg = tfm->__crt_alg;
  1100. struct talitos_crypto_alg *talitos_alg =
  1101. container_of(alg, struct talitos_crypto_alg, crypto_alg);
  1102. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  1103. /* update context with ptr to dev */
  1104. ctx->dev = talitos_alg->dev;
  1105. /* copy descriptor header template value */
  1106. ctx->desc_hdr_template = talitos_alg->desc_hdr_template;
  1107. /* random first IV */
  1108. get_random_bytes(ctx->iv, TALITOS_MAX_IV_LENGTH);
  1109. return 0;
  1110. }
  1111. /*
  1112. * given the alg's descriptor header template, determine whether descriptor
  1113. * type and primary/secondary execution units required match the hw
  1114. * capabilities description provided in the device tree node.
  1115. */
  1116. static int hw_supports(struct device *dev, __be32 desc_hdr_template)
  1117. {
  1118. struct talitos_private *priv = dev_get_drvdata(dev);
  1119. int ret;
  1120. ret = (1 << DESC_TYPE(desc_hdr_template) & priv->desc_types) &&
  1121. (1 << PRIMARY_EU(desc_hdr_template) & priv->exec_units);
  1122. if (SECONDARY_EU(desc_hdr_template))
  1123. ret = ret && (1 << SECONDARY_EU(desc_hdr_template)
  1124. & priv->exec_units);
  1125. return ret;
  1126. }
  1127. static int __devexit talitos_remove(struct of_device *ofdev)
  1128. {
  1129. struct device *dev = &ofdev->dev;
  1130. struct talitos_private *priv = dev_get_drvdata(dev);
  1131. struct talitos_crypto_alg *t_alg, *n;
  1132. int i;
  1133. list_for_each_entry_safe(t_alg, n, &priv->alg_list, entry) {
  1134. crypto_unregister_alg(&t_alg->crypto_alg);
  1135. list_del(&t_alg->entry);
  1136. kfree(t_alg);
  1137. }
  1138. if (hw_supports(dev, DESC_HDR_SEL0_RNG))
  1139. talitos_unregister_rng(dev);
  1140. kfree(priv->tail);
  1141. kfree(priv->head);
  1142. if (priv->fifo)
  1143. for (i = 0; i < priv->num_channels; i++)
  1144. kfree(priv->fifo[i]);
  1145. kfree(priv->fifo);
  1146. kfree(priv->head_lock);
  1147. kfree(priv->tail_lock);
  1148. if (priv->irq != NO_IRQ) {
  1149. free_irq(priv->irq, dev);
  1150. irq_dispose_mapping(priv->irq);
  1151. }
  1152. tasklet_kill(&priv->done_task);
  1153. tasklet_kill(&priv->error_task);
  1154. iounmap(priv->reg);
  1155. dev_set_drvdata(dev, NULL);
  1156. kfree(priv);
  1157. return 0;
  1158. }
  1159. static struct talitos_crypto_alg *talitos_alg_alloc(struct device *dev,
  1160. struct talitos_alg_template
  1161. *template)
  1162. {
  1163. struct talitos_crypto_alg *t_alg;
  1164. struct crypto_alg *alg;
  1165. t_alg = kzalloc(sizeof(struct talitos_crypto_alg), GFP_KERNEL);
  1166. if (!t_alg)
  1167. return ERR_PTR(-ENOMEM);
  1168. alg = &t_alg->crypto_alg;
  1169. snprintf(alg->cra_name, CRYPTO_MAX_ALG_NAME, "%s", template->name);
  1170. snprintf(alg->cra_driver_name, CRYPTO_MAX_ALG_NAME, "%s",
  1171. template->driver_name);
  1172. alg->cra_module = THIS_MODULE;
  1173. alg->cra_init = talitos_cra_init;
  1174. alg->cra_priority = TALITOS_CRA_PRIORITY;
  1175. alg->cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC;
  1176. alg->cra_blocksize = template->blocksize;
  1177. alg->cra_alignmask = 0;
  1178. alg->cra_type = &crypto_aead_type;
  1179. alg->cra_ctxsize = sizeof(struct talitos_ctx);
  1180. alg->cra_u.aead = template->aead;
  1181. t_alg->desc_hdr_template = template->desc_hdr_template;
  1182. t_alg->dev = dev;
  1183. return t_alg;
  1184. }
  1185. static int talitos_probe(struct of_device *ofdev,
  1186. const struct of_device_id *match)
  1187. {
  1188. struct device *dev = &ofdev->dev;
  1189. struct device_node *np = ofdev->node;
  1190. struct talitos_private *priv;
  1191. const unsigned int *prop;
  1192. int i, err;
  1193. priv = kzalloc(sizeof(struct talitos_private), GFP_KERNEL);
  1194. if (!priv)
  1195. return -ENOMEM;
  1196. dev_set_drvdata(dev, priv);
  1197. priv->ofdev = ofdev;
  1198. tasklet_init(&priv->done_task, talitos_done, (unsigned long)dev);
  1199. tasklet_init(&priv->error_task, talitos_error, (unsigned long)dev);
  1200. priv->irq = irq_of_parse_and_map(np, 0);
  1201. if (priv->irq == NO_IRQ) {
  1202. dev_err(dev, "failed to map irq\n");
  1203. err = -EINVAL;
  1204. goto err_out;
  1205. }
  1206. /* get the irq line */
  1207. err = request_irq(priv->irq, talitos_interrupt, 0,
  1208. dev_driver_string(dev), dev);
  1209. if (err) {
  1210. dev_err(dev, "failed to request irq %d\n", priv->irq);
  1211. irq_dispose_mapping(priv->irq);
  1212. priv->irq = NO_IRQ;
  1213. goto err_out;
  1214. }
  1215. priv->reg = of_iomap(np, 0);
  1216. if (!priv->reg) {
  1217. dev_err(dev, "failed to of_iomap\n");
  1218. err = -ENOMEM;
  1219. goto err_out;
  1220. }
  1221. /* get SEC version capabilities from device tree */
  1222. prop = of_get_property(np, "fsl,num-channels", NULL);
  1223. if (prop)
  1224. priv->num_channels = *prop;
  1225. prop = of_get_property(np, "fsl,channel-fifo-len", NULL);
  1226. if (prop)
  1227. priv->chfifo_len = *prop;
  1228. prop = of_get_property(np, "fsl,exec-units-mask", NULL);
  1229. if (prop)
  1230. priv->exec_units = *prop;
  1231. prop = of_get_property(np, "fsl,descriptor-types-mask", NULL);
  1232. if (prop)
  1233. priv->desc_types = *prop;
  1234. if (!is_power_of_2(priv->num_channels) || !priv->chfifo_len ||
  1235. !priv->exec_units || !priv->desc_types) {
  1236. dev_err(dev, "invalid property data in device tree node\n");
  1237. err = -EINVAL;
  1238. goto err_out;
  1239. }
  1240. of_node_put(np);
  1241. np = NULL;
  1242. priv->head_lock = kmalloc(sizeof(spinlock_t) * priv->num_channels,
  1243. GFP_KERNEL);
  1244. priv->tail_lock = kmalloc(sizeof(spinlock_t) * priv->num_channels,
  1245. GFP_KERNEL);
  1246. if (!priv->head_lock || !priv->tail_lock) {
  1247. dev_err(dev, "failed to allocate fifo locks\n");
  1248. err = -ENOMEM;
  1249. goto err_out;
  1250. }
  1251. for (i = 0; i < priv->num_channels; i++) {
  1252. spin_lock_init(&priv->head_lock[i]);
  1253. spin_lock_init(&priv->tail_lock[i]);
  1254. }
  1255. priv->fifo = kmalloc(sizeof(struct talitos_request *) *
  1256. priv->num_channels, GFP_KERNEL);
  1257. if (!priv->fifo) {
  1258. dev_err(dev, "failed to allocate request fifo\n");
  1259. err = -ENOMEM;
  1260. goto err_out;
  1261. }
  1262. priv->fifo_len = roundup_pow_of_two(priv->chfifo_len);
  1263. for (i = 0; i < priv->num_channels; i++) {
  1264. priv->fifo[i] = kzalloc(sizeof(struct talitos_request) *
  1265. priv->fifo_len, GFP_KERNEL);
  1266. if (!priv->fifo[i]) {
  1267. dev_err(dev, "failed to allocate request fifo %d\n", i);
  1268. err = -ENOMEM;
  1269. goto err_out;
  1270. }
  1271. }
  1272. priv->head = kzalloc(sizeof(int) * priv->num_channels, GFP_KERNEL);
  1273. priv->tail = kzalloc(sizeof(int) * priv->num_channels, GFP_KERNEL);
  1274. if (!priv->head || !priv->tail) {
  1275. dev_err(dev, "failed to allocate request index space\n");
  1276. err = -ENOMEM;
  1277. goto err_out;
  1278. }
  1279. /* reset and initialize the h/w */
  1280. err = init_device(dev);
  1281. if (err) {
  1282. dev_err(dev, "failed to initialize device\n");
  1283. goto err_out;
  1284. }
  1285. /* register the RNG, if available */
  1286. if (hw_supports(dev, DESC_HDR_SEL0_RNG)) {
  1287. err = talitos_register_rng(dev);
  1288. if (err) {
  1289. dev_err(dev, "failed to register hwrng: %d\n", err);
  1290. goto err_out;
  1291. } else
  1292. dev_info(dev, "hwrng\n");
  1293. }
  1294. /* register crypto algorithms the device supports */
  1295. INIT_LIST_HEAD(&priv->alg_list);
  1296. for (i = 0; i < ARRAY_SIZE(driver_algs); i++) {
  1297. if (hw_supports(dev, driver_algs[i].desc_hdr_template)) {
  1298. struct talitos_crypto_alg *t_alg;
  1299. t_alg = talitos_alg_alloc(dev, &driver_algs[i]);
  1300. if (IS_ERR(t_alg)) {
  1301. err = PTR_ERR(t_alg);
  1302. goto err_out;
  1303. }
  1304. err = crypto_register_alg(&t_alg->crypto_alg);
  1305. if (err) {
  1306. dev_err(dev, "%s alg registration failed\n",
  1307. t_alg->crypto_alg.cra_driver_name);
  1308. kfree(t_alg);
  1309. } else {
  1310. list_add_tail(&t_alg->entry, &priv->alg_list);
  1311. dev_info(dev, "%s\n",
  1312. t_alg->crypto_alg.cra_driver_name);
  1313. }
  1314. }
  1315. }
  1316. return 0;
  1317. err_out:
  1318. talitos_remove(ofdev);
  1319. if (np)
  1320. of_node_put(np);
  1321. return err;
  1322. }
  1323. static struct of_device_id talitos_match[] = {
  1324. {
  1325. .compatible = "fsl,sec2.0",
  1326. },
  1327. {},
  1328. };
  1329. MODULE_DEVICE_TABLE(of, talitos_match);
  1330. static struct of_platform_driver talitos_driver = {
  1331. .name = "talitos",
  1332. .match_table = talitos_match,
  1333. .probe = talitos_probe,
  1334. .remove = __devexit_p(talitos_remove),
  1335. };
  1336. static int __init talitos_init(void)
  1337. {
  1338. return of_register_platform_driver(&talitos_driver);
  1339. }
  1340. module_init(talitos_init);
  1341. static void __exit talitos_exit(void)
  1342. {
  1343. of_unregister_platform_driver(&talitos_driver);
  1344. }
  1345. module_exit(talitos_exit);
  1346. MODULE_LICENSE("GPL");
  1347. MODULE_AUTHOR("Kim Phillips <kim.phillips@freescale.com>");
  1348. MODULE_DESCRIPTION("Freescale integrated security engine (SEC) driver");