idt77252.c 91 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864
  1. /*******************************************************************
  2. *
  3. * Copyright (c) 2000 ATecoM GmbH
  4. *
  5. * The author may be reached at ecd@atecom.com.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. *
  12. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  13. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  14. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  15. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  16. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  17. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  18. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  19. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  20. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  21. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  22. *
  23. * You should have received a copy of the GNU General Public License along
  24. * with this program; if not, write to the Free Software Foundation, Inc.,
  25. * 675 Mass Ave, Cambridge, MA 02139, USA.
  26. *
  27. *******************************************************************/
  28. #include <linux/module.h>
  29. #include <linux/pci.h>
  30. #include <linux/poison.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/kernel.h>
  33. #include <linux/vmalloc.h>
  34. #include <linux/netdevice.h>
  35. #include <linux/atmdev.h>
  36. #include <linux/atm.h>
  37. #include <linux/delay.h>
  38. #include <linux/init.h>
  39. #include <linux/bitops.h>
  40. #include <linux/wait.h>
  41. #include <linux/jiffies.h>
  42. #include <linux/mutex.h>
  43. #include <asm/io.h>
  44. #include <asm/uaccess.h>
  45. #include <asm/atomic.h>
  46. #include <asm/byteorder.h>
  47. #ifdef CONFIG_ATM_IDT77252_USE_SUNI
  48. #include "suni.h"
  49. #endif /* CONFIG_ATM_IDT77252_USE_SUNI */
  50. #include "idt77252.h"
  51. #include "idt77252_tables.h"
  52. static unsigned int vpibits = 1;
  53. #define ATM_IDT77252_SEND_IDLE 1
  54. /*
  55. * Debug HACKs.
  56. */
  57. #define DEBUG_MODULE 1
  58. #undef HAVE_EEPROM /* does not work, yet. */
  59. #ifdef CONFIG_ATM_IDT77252_DEBUG
  60. static unsigned long debug = DBG_GENERAL;
  61. #endif
  62. #define SAR_RX_DELAY (SAR_CFG_RXINT_NODELAY)
  63. /*
  64. * SCQ Handling.
  65. */
  66. static struct scq_info *alloc_scq(struct idt77252_dev *, int);
  67. static void free_scq(struct idt77252_dev *, struct scq_info *);
  68. static int queue_skb(struct idt77252_dev *, struct vc_map *,
  69. struct sk_buff *, int oam);
  70. static void drain_scq(struct idt77252_dev *, struct vc_map *);
  71. static unsigned long get_free_scd(struct idt77252_dev *, struct vc_map *);
  72. static void fill_scd(struct idt77252_dev *, struct scq_info *, int);
  73. /*
  74. * FBQ Handling.
  75. */
  76. static int push_rx_skb(struct idt77252_dev *,
  77. struct sk_buff *, int queue);
  78. static void recycle_rx_skb(struct idt77252_dev *, struct sk_buff *);
  79. static void flush_rx_pool(struct idt77252_dev *, struct rx_pool *);
  80. static void recycle_rx_pool_skb(struct idt77252_dev *,
  81. struct rx_pool *);
  82. static void add_rx_skb(struct idt77252_dev *, int queue,
  83. unsigned int size, unsigned int count);
  84. /*
  85. * RSQ Handling.
  86. */
  87. static int init_rsq(struct idt77252_dev *);
  88. static void deinit_rsq(struct idt77252_dev *);
  89. static void idt77252_rx(struct idt77252_dev *);
  90. /*
  91. * TSQ handling.
  92. */
  93. static int init_tsq(struct idt77252_dev *);
  94. static void deinit_tsq(struct idt77252_dev *);
  95. static void idt77252_tx(struct idt77252_dev *);
  96. /*
  97. * ATM Interface.
  98. */
  99. static void idt77252_dev_close(struct atm_dev *dev);
  100. static int idt77252_open(struct atm_vcc *vcc);
  101. static void idt77252_close(struct atm_vcc *vcc);
  102. static int idt77252_send(struct atm_vcc *vcc, struct sk_buff *skb);
  103. static int idt77252_send_oam(struct atm_vcc *vcc, void *cell,
  104. int flags);
  105. static void idt77252_phy_put(struct atm_dev *dev, unsigned char value,
  106. unsigned long addr);
  107. static unsigned char idt77252_phy_get(struct atm_dev *dev, unsigned long addr);
  108. static int idt77252_change_qos(struct atm_vcc *vcc, struct atm_qos *qos,
  109. int flags);
  110. static int idt77252_proc_read(struct atm_dev *dev, loff_t * pos,
  111. char *page);
  112. static void idt77252_softint(struct work_struct *work);
  113. static struct atmdev_ops idt77252_ops =
  114. {
  115. .dev_close = idt77252_dev_close,
  116. .open = idt77252_open,
  117. .close = idt77252_close,
  118. .send = idt77252_send,
  119. .send_oam = idt77252_send_oam,
  120. .phy_put = idt77252_phy_put,
  121. .phy_get = idt77252_phy_get,
  122. .change_qos = idt77252_change_qos,
  123. .proc_read = idt77252_proc_read,
  124. .owner = THIS_MODULE
  125. };
  126. static struct idt77252_dev *idt77252_chain = NULL;
  127. static unsigned int idt77252_sram_write_errors = 0;
  128. /*****************************************************************************/
  129. /* */
  130. /* I/O and Utility Bus */
  131. /* */
  132. /*****************************************************************************/
  133. static void
  134. waitfor_idle(struct idt77252_dev *card)
  135. {
  136. u32 stat;
  137. stat = readl(SAR_REG_STAT);
  138. while (stat & SAR_STAT_CMDBZ)
  139. stat = readl(SAR_REG_STAT);
  140. }
  141. static u32
  142. read_sram(struct idt77252_dev *card, unsigned long addr)
  143. {
  144. unsigned long flags;
  145. u32 value;
  146. spin_lock_irqsave(&card->cmd_lock, flags);
  147. writel(SAR_CMD_READ_SRAM | (addr << 2), SAR_REG_CMD);
  148. waitfor_idle(card);
  149. value = readl(SAR_REG_DR0);
  150. spin_unlock_irqrestore(&card->cmd_lock, flags);
  151. return value;
  152. }
  153. static void
  154. write_sram(struct idt77252_dev *card, unsigned long addr, u32 value)
  155. {
  156. unsigned long flags;
  157. if ((idt77252_sram_write_errors == 0) &&
  158. (((addr > card->tst[0] + card->tst_size - 2) &&
  159. (addr < card->tst[0] + card->tst_size)) ||
  160. ((addr > card->tst[1] + card->tst_size - 2) &&
  161. (addr < card->tst[1] + card->tst_size)))) {
  162. printk("%s: ERROR: TST JMP section at %08lx written: %08x\n",
  163. card->name, addr, value);
  164. }
  165. spin_lock_irqsave(&card->cmd_lock, flags);
  166. writel(value, SAR_REG_DR0);
  167. writel(SAR_CMD_WRITE_SRAM | (addr << 2), SAR_REG_CMD);
  168. waitfor_idle(card);
  169. spin_unlock_irqrestore(&card->cmd_lock, flags);
  170. }
  171. static u8
  172. read_utility(void *dev, unsigned long ubus_addr)
  173. {
  174. struct idt77252_dev *card = dev;
  175. unsigned long flags;
  176. u8 value;
  177. if (!card) {
  178. printk("Error: No such device.\n");
  179. return -1;
  180. }
  181. spin_lock_irqsave(&card->cmd_lock, flags);
  182. writel(SAR_CMD_READ_UTILITY + ubus_addr, SAR_REG_CMD);
  183. waitfor_idle(card);
  184. value = readl(SAR_REG_DR0);
  185. spin_unlock_irqrestore(&card->cmd_lock, flags);
  186. return value;
  187. }
  188. static void
  189. write_utility(void *dev, unsigned long ubus_addr, u8 value)
  190. {
  191. struct idt77252_dev *card = dev;
  192. unsigned long flags;
  193. if (!card) {
  194. printk("Error: No such device.\n");
  195. return;
  196. }
  197. spin_lock_irqsave(&card->cmd_lock, flags);
  198. writel((u32) value, SAR_REG_DR0);
  199. writel(SAR_CMD_WRITE_UTILITY + ubus_addr, SAR_REG_CMD);
  200. waitfor_idle(card);
  201. spin_unlock_irqrestore(&card->cmd_lock, flags);
  202. }
  203. #ifdef HAVE_EEPROM
  204. static u32 rdsrtab[] =
  205. {
  206. SAR_GP_EECS | SAR_GP_EESCLK,
  207. 0,
  208. SAR_GP_EESCLK, /* 0 */
  209. 0,
  210. SAR_GP_EESCLK, /* 0 */
  211. 0,
  212. SAR_GP_EESCLK, /* 0 */
  213. 0,
  214. SAR_GP_EESCLK, /* 0 */
  215. 0,
  216. SAR_GP_EESCLK, /* 0 */
  217. SAR_GP_EEDO,
  218. SAR_GP_EESCLK | SAR_GP_EEDO, /* 1 */
  219. 0,
  220. SAR_GP_EESCLK, /* 0 */
  221. SAR_GP_EEDO,
  222. SAR_GP_EESCLK | SAR_GP_EEDO /* 1 */
  223. };
  224. static u32 wrentab[] =
  225. {
  226. SAR_GP_EECS | SAR_GP_EESCLK,
  227. 0,
  228. SAR_GP_EESCLK, /* 0 */
  229. 0,
  230. SAR_GP_EESCLK, /* 0 */
  231. 0,
  232. SAR_GP_EESCLK, /* 0 */
  233. 0,
  234. SAR_GP_EESCLK, /* 0 */
  235. SAR_GP_EEDO,
  236. SAR_GP_EESCLK | SAR_GP_EEDO, /* 1 */
  237. SAR_GP_EEDO,
  238. SAR_GP_EESCLK | SAR_GP_EEDO, /* 1 */
  239. 0,
  240. SAR_GP_EESCLK, /* 0 */
  241. 0,
  242. SAR_GP_EESCLK /* 0 */
  243. };
  244. static u32 rdtab[] =
  245. {
  246. SAR_GP_EECS | SAR_GP_EESCLK,
  247. 0,
  248. SAR_GP_EESCLK, /* 0 */
  249. 0,
  250. SAR_GP_EESCLK, /* 0 */
  251. 0,
  252. SAR_GP_EESCLK, /* 0 */
  253. 0,
  254. SAR_GP_EESCLK, /* 0 */
  255. 0,
  256. SAR_GP_EESCLK, /* 0 */
  257. 0,
  258. SAR_GP_EESCLK, /* 0 */
  259. SAR_GP_EEDO,
  260. SAR_GP_EESCLK | SAR_GP_EEDO, /* 1 */
  261. SAR_GP_EEDO,
  262. SAR_GP_EESCLK | SAR_GP_EEDO /* 1 */
  263. };
  264. static u32 wrtab[] =
  265. {
  266. SAR_GP_EECS | SAR_GP_EESCLK,
  267. 0,
  268. SAR_GP_EESCLK, /* 0 */
  269. 0,
  270. SAR_GP_EESCLK, /* 0 */
  271. 0,
  272. SAR_GP_EESCLK, /* 0 */
  273. 0,
  274. SAR_GP_EESCLK, /* 0 */
  275. 0,
  276. SAR_GP_EESCLK, /* 0 */
  277. 0,
  278. SAR_GP_EESCLK, /* 0 */
  279. SAR_GP_EEDO,
  280. SAR_GP_EESCLK | SAR_GP_EEDO, /* 1 */
  281. 0,
  282. SAR_GP_EESCLK /* 0 */
  283. };
  284. static u32 clktab[] =
  285. {
  286. 0,
  287. SAR_GP_EESCLK,
  288. 0,
  289. SAR_GP_EESCLK,
  290. 0,
  291. SAR_GP_EESCLK,
  292. 0,
  293. SAR_GP_EESCLK,
  294. 0,
  295. SAR_GP_EESCLK,
  296. 0,
  297. SAR_GP_EESCLK,
  298. 0,
  299. SAR_GP_EESCLK,
  300. 0,
  301. SAR_GP_EESCLK,
  302. 0
  303. };
  304. static u32
  305. idt77252_read_gp(struct idt77252_dev *card)
  306. {
  307. u32 gp;
  308. gp = readl(SAR_REG_GP);
  309. #if 0
  310. printk("RD: %s\n", gp & SAR_GP_EEDI ? "1" : "0");
  311. #endif
  312. return gp;
  313. }
  314. static void
  315. idt77252_write_gp(struct idt77252_dev *card, u32 value)
  316. {
  317. unsigned long flags;
  318. #if 0
  319. printk("WR: %s %s %s\n", value & SAR_GP_EECS ? " " : "/CS",
  320. value & SAR_GP_EESCLK ? "HIGH" : "LOW ",
  321. value & SAR_GP_EEDO ? "1" : "0");
  322. #endif
  323. spin_lock_irqsave(&card->cmd_lock, flags);
  324. waitfor_idle(card);
  325. writel(value, SAR_REG_GP);
  326. spin_unlock_irqrestore(&card->cmd_lock, flags);
  327. }
  328. static u8
  329. idt77252_eeprom_read_status(struct idt77252_dev *card)
  330. {
  331. u8 byte;
  332. u32 gp;
  333. int i, j;
  334. gp = idt77252_read_gp(card) & ~(SAR_GP_EESCLK|SAR_GP_EECS|SAR_GP_EEDO);
  335. for (i = 0; i < ARRAY_SIZE(rdsrtab); i++) {
  336. idt77252_write_gp(card, gp | rdsrtab[i]);
  337. udelay(5);
  338. }
  339. idt77252_write_gp(card, gp | SAR_GP_EECS);
  340. udelay(5);
  341. byte = 0;
  342. for (i = 0, j = 0; i < 8; i++) {
  343. byte <<= 1;
  344. idt77252_write_gp(card, gp | clktab[j++]);
  345. udelay(5);
  346. byte |= idt77252_read_gp(card) & SAR_GP_EEDI ? 1 : 0;
  347. idt77252_write_gp(card, gp | clktab[j++]);
  348. udelay(5);
  349. }
  350. idt77252_write_gp(card, gp | SAR_GP_EECS);
  351. udelay(5);
  352. return byte;
  353. }
  354. static u8
  355. idt77252_eeprom_read_byte(struct idt77252_dev *card, u8 offset)
  356. {
  357. u8 byte;
  358. u32 gp;
  359. int i, j;
  360. gp = idt77252_read_gp(card) & ~(SAR_GP_EESCLK|SAR_GP_EECS|SAR_GP_EEDO);
  361. for (i = 0; i < ARRAY_SIZE(rdtab); i++) {
  362. idt77252_write_gp(card, gp | rdtab[i]);
  363. udelay(5);
  364. }
  365. idt77252_write_gp(card, gp | SAR_GP_EECS);
  366. udelay(5);
  367. for (i = 0, j = 0; i < 8; i++) {
  368. idt77252_write_gp(card, gp | clktab[j++] |
  369. (offset & 1 ? SAR_GP_EEDO : 0));
  370. udelay(5);
  371. idt77252_write_gp(card, gp | clktab[j++] |
  372. (offset & 1 ? SAR_GP_EEDO : 0));
  373. udelay(5);
  374. offset >>= 1;
  375. }
  376. idt77252_write_gp(card, gp | SAR_GP_EECS);
  377. udelay(5);
  378. byte = 0;
  379. for (i = 0, j = 0; i < 8; i++) {
  380. byte <<= 1;
  381. idt77252_write_gp(card, gp | clktab[j++]);
  382. udelay(5);
  383. byte |= idt77252_read_gp(card) & SAR_GP_EEDI ? 1 : 0;
  384. idt77252_write_gp(card, gp | clktab[j++]);
  385. udelay(5);
  386. }
  387. idt77252_write_gp(card, gp | SAR_GP_EECS);
  388. udelay(5);
  389. return byte;
  390. }
  391. static void
  392. idt77252_eeprom_write_byte(struct idt77252_dev *card, u8 offset, u8 data)
  393. {
  394. u32 gp;
  395. int i, j;
  396. gp = idt77252_read_gp(card) & ~(SAR_GP_EESCLK|SAR_GP_EECS|SAR_GP_EEDO);
  397. for (i = 0; i < ARRAY_SIZE(wrentab); i++) {
  398. idt77252_write_gp(card, gp | wrentab[i]);
  399. udelay(5);
  400. }
  401. idt77252_write_gp(card, gp | SAR_GP_EECS);
  402. udelay(5);
  403. for (i = 0; i < ARRAY_SIZE(wrtab); i++) {
  404. idt77252_write_gp(card, gp | wrtab[i]);
  405. udelay(5);
  406. }
  407. idt77252_write_gp(card, gp | SAR_GP_EECS);
  408. udelay(5);
  409. for (i = 0, j = 0; i < 8; i++) {
  410. idt77252_write_gp(card, gp | clktab[j++] |
  411. (offset & 1 ? SAR_GP_EEDO : 0));
  412. udelay(5);
  413. idt77252_write_gp(card, gp | clktab[j++] |
  414. (offset & 1 ? SAR_GP_EEDO : 0));
  415. udelay(5);
  416. offset >>= 1;
  417. }
  418. idt77252_write_gp(card, gp | SAR_GP_EECS);
  419. udelay(5);
  420. for (i = 0, j = 0; i < 8; i++) {
  421. idt77252_write_gp(card, gp | clktab[j++] |
  422. (data & 1 ? SAR_GP_EEDO : 0));
  423. udelay(5);
  424. idt77252_write_gp(card, gp | clktab[j++] |
  425. (data & 1 ? SAR_GP_EEDO : 0));
  426. udelay(5);
  427. data >>= 1;
  428. }
  429. idt77252_write_gp(card, gp | SAR_GP_EECS);
  430. udelay(5);
  431. }
  432. static void
  433. idt77252_eeprom_init(struct idt77252_dev *card)
  434. {
  435. u32 gp;
  436. gp = idt77252_read_gp(card) & ~(SAR_GP_EESCLK|SAR_GP_EECS|SAR_GP_EEDO);
  437. idt77252_write_gp(card, gp | SAR_GP_EECS | SAR_GP_EESCLK);
  438. udelay(5);
  439. idt77252_write_gp(card, gp | SAR_GP_EECS);
  440. udelay(5);
  441. idt77252_write_gp(card, gp | SAR_GP_EECS | SAR_GP_EESCLK);
  442. udelay(5);
  443. idt77252_write_gp(card, gp | SAR_GP_EECS);
  444. udelay(5);
  445. }
  446. #endif /* HAVE_EEPROM */
  447. #ifdef CONFIG_ATM_IDT77252_DEBUG
  448. static void
  449. dump_tct(struct idt77252_dev *card, int index)
  450. {
  451. unsigned long tct;
  452. int i;
  453. tct = (unsigned long) (card->tct_base + index * SAR_SRAM_TCT_SIZE);
  454. printk("%s: TCT %x:", card->name, index);
  455. for (i = 0; i < 8; i++) {
  456. printk(" %08x", read_sram(card, tct + i));
  457. }
  458. printk("\n");
  459. }
  460. static void
  461. idt77252_tx_dump(struct idt77252_dev *card)
  462. {
  463. struct atm_vcc *vcc;
  464. struct vc_map *vc;
  465. int i;
  466. printk("%s\n", __func__);
  467. for (i = 0; i < card->tct_size; i++) {
  468. vc = card->vcs[i];
  469. if (!vc)
  470. continue;
  471. vcc = NULL;
  472. if (vc->rx_vcc)
  473. vcc = vc->rx_vcc;
  474. else if (vc->tx_vcc)
  475. vcc = vc->tx_vcc;
  476. if (!vcc)
  477. continue;
  478. printk("%s: Connection %d:\n", card->name, vc->index);
  479. dump_tct(card, vc->index);
  480. }
  481. }
  482. #endif
  483. /*****************************************************************************/
  484. /* */
  485. /* SCQ Handling */
  486. /* */
  487. /*****************************************************************************/
  488. static int
  489. sb_pool_add(struct idt77252_dev *card, struct sk_buff *skb, int queue)
  490. {
  491. struct sb_pool *pool = &card->sbpool[queue];
  492. int index;
  493. index = pool->index;
  494. while (pool->skb[index]) {
  495. index = (index + 1) & FBQ_MASK;
  496. if (index == pool->index)
  497. return -ENOBUFS;
  498. }
  499. pool->skb[index] = skb;
  500. IDT77252_PRV_POOL(skb) = POOL_HANDLE(queue, index);
  501. pool->index = (index + 1) & FBQ_MASK;
  502. return 0;
  503. }
  504. static void
  505. sb_pool_remove(struct idt77252_dev *card, struct sk_buff *skb)
  506. {
  507. unsigned int queue, index;
  508. u32 handle;
  509. handle = IDT77252_PRV_POOL(skb);
  510. queue = POOL_QUEUE(handle);
  511. if (queue > 3)
  512. return;
  513. index = POOL_INDEX(handle);
  514. if (index > FBQ_SIZE - 1)
  515. return;
  516. card->sbpool[queue].skb[index] = NULL;
  517. }
  518. static struct sk_buff *
  519. sb_pool_skb(struct idt77252_dev *card, u32 handle)
  520. {
  521. unsigned int queue, index;
  522. queue = POOL_QUEUE(handle);
  523. if (queue > 3)
  524. return NULL;
  525. index = POOL_INDEX(handle);
  526. if (index > FBQ_SIZE - 1)
  527. return NULL;
  528. return card->sbpool[queue].skb[index];
  529. }
  530. static struct scq_info *
  531. alloc_scq(struct idt77252_dev *card, int class)
  532. {
  533. struct scq_info *scq;
  534. scq = kzalloc(sizeof(struct scq_info), GFP_KERNEL);
  535. if (!scq)
  536. return NULL;
  537. scq->base = pci_alloc_consistent(card->pcidev, SCQ_SIZE,
  538. &scq->paddr);
  539. if (scq->base == NULL) {
  540. kfree(scq);
  541. return NULL;
  542. }
  543. memset(scq->base, 0, SCQ_SIZE);
  544. scq->next = scq->base;
  545. scq->last = scq->base + (SCQ_ENTRIES - 1);
  546. atomic_set(&scq->used, 0);
  547. spin_lock_init(&scq->lock);
  548. spin_lock_init(&scq->skblock);
  549. skb_queue_head_init(&scq->transmit);
  550. skb_queue_head_init(&scq->pending);
  551. TXPRINTK("idt77252: SCQ: base 0x%p, next 0x%p, last 0x%p, paddr %08llx\n",
  552. scq->base, scq->next, scq->last, (unsigned long long)scq->paddr);
  553. return scq;
  554. }
  555. static void
  556. free_scq(struct idt77252_dev *card, struct scq_info *scq)
  557. {
  558. struct sk_buff *skb;
  559. struct atm_vcc *vcc;
  560. pci_free_consistent(card->pcidev, SCQ_SIZE,
  561. scq->base, scq->paddr);
  562. while ((skb = skb_dequeue(&scq->transmit))) {
  563. pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
  564. skb->len, PCI_DMA_TODEVICE);
  565. vcc = ATM_SKB(skb)->vcc;
  566. if (vcc->pop)
  567. vcc->pop(vcc, skb);
  568. else
  569. dev_kfree_skb(skb);
  570. }
  571. while ((skb = skb_dequeue(&scq->pending))) {
  572. pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
  573. skb->len, PCI_DMA_TODEVICE);
  574. vcc = ATM_SKB(skb)->vcc;
  575. if (vcc->pop)
  576. vcc->pop(vcc, skb);
  577. else
  578. dev_kfree_skb(skb);
  579. }
  580. kfree(scq);
  581. }
  582. static int
  583. push_on_scq(struct idt77252_dev *card, struct vc_map *vc, struct sk_buff *skb)
  584. {
  585. struct scq_info *scq = vc->scq;
  586. unsigned long flags;
  587. struct scqe *tbd;
  588. int entries;
  589. TXPRINTK("%s: SCQ: next 0x%p\n", card->name, scq->next);
  590. atomic_inc(&scq->used);
  591. entries = atomic_read(&scq->used);
  592. if (entries > (SCQ_ENTRIES - 1)) {
  593. atomic_dec(&scq->used);
  594. goto out;
  595. }
  596. skb_queue_tail(&scq->transmit, skb);
  597. spin_lock_irqsave(&vc->lock, flags);
  598. if (vc->estimator) {
  599. struct atm_vcc *vcc = vc->tx_vcc;
  600. struct sock *sk = sk_atm(vcc);
  601. vc->estimator->cells += (skb->len + 47) / 48;
  602. if (atomic_read(&sk->sk_wmem_alloc) >
  603. (sk->sk_sndbuf >> 1)) {
  604. u32 cps = vc->estimator->maxcps;
  605. vc->estimator->cps = cps;
  606. vc->estimator->avcps = cps << 5;
  607. if (vc->lacr < vc->init_er) {
  608. vc->lacr = vc->init_er;
  609. writel(TCMDQ_LACR | (vc->lacr << 16) |
  610. vc->index, SAR_REG_TCMDQ);
  611. }
  612. }
  613. }
  614. spin_unlock_irqrestore(&vc->lock, flags);
  615. tbd = &IDT77252_PRV_TBD(skb);
  616. spin_lock_irqsave(&scq->lock, flags);
  617. scq->next->word_1 = cpu_to_le32(tbd->word_1 |
  618. SAR_TBD_TSIF | SAR_TBD_GTSI);
  619. scq->next->word_2 = cpu_to_le32(tbd->word_2);
  620. scq->next->word_3 = cpu_to_le32(tbd->word_3);
  621. scq->next->word_4 = cpu_to_le32(tbd->word_4);
  622. if (scq->next == scq->last)
  623. scq->next = scq->base;
  624. else
  625. scq->next++;
  626. write_sram(card, scq->scd,
  627. scq->paddr +
  628. (u32)((unsigned long)scq->next - (unsigned long)scq->base));
  629. spin_unlock_irqrestore(&scq->lock, flags);
  630. scq->trans_start = jiffies;
  631. if (test_and_clear_bit(VCF_IDLE, &vc->flags)) {
  632. writel(TCMDQ_START_LACR | (vc->lacr << 16) | vc->index,
  633. SAR_REG_TCMDQ);
  634. }
  635. TXPRINTK("%d entries in SCQ used (push).\n", atomic_read(&scq->used));
  636. XPRINTK("%s: SCQ (after push %2d) head = 0x%x, next = 0x%p.\n",
  637. card->name, atomic_read(&scq->used),
  638. read_sram(card, scq->scd + 1), scq->next);
  639. return 0;
  640. out:
  641. if (time_after(jiffies, scq->trans_start + HZ)) {
  642. printk("%s: Error pushing TBD for %d.%d\n",
  643. card->name, vc->tx_vcc->vpi, vc->tx_vcc->vci);
  644. #ifdef CONFIG_ATM_IDT77252_DEBUG
  645. idt77252_tx_dump(card);
  646. #endif
  647. scq->trans_start = jiffies;
  648. }
  649. return -ENOBUFS;
  650. }
  651. static void
  652. drain_scq(struct idt77252_dev *card, struct vc_map *vc)
  653. {
  654. struct scq_info *scq = vc->scq;
  655. struct sk_buff *skb;
  656. struct atm_vcc *vcc;
  657. TXPRINTK("%s: SCQ (before drain %2d) next = 0x%p.\n",
  658. card->name, atomic_read(&scq->used), scq->next);
  659. skb = skb_dequeue(&scq->transmit);
  660. if (skb) {
  661. TXPRINTK("%s: freeing skb at %p.\n", card->name, skb);
  662. pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
  663. skb->len, PCI_DMA_TODEVICE);
  664. vcc = ATM_SKB(skb)->vcc;
  665. if (vcc->pop)
  666. vcc->pop(vcc, skb);
  667. else
  668. dev_kfree_skb(skb);
  669. atomic_inc(&vcc->stats->tx);
  670. }
  671. atomic_dec(&scq->used);
  672. spin_lock(&scq->skblock);
  673. while ((skb = skb_dequeue(&scq->pending))) {
  674. if (push_on_scq(card, vc, skb)) {
  675. skb_queue_head(&vc->scq->pending, skb);
  676. break;
  677. }
  678. }
  679. spin_unlock(&scq->skblock);
  680. }
  681. static int
  682. queue_skb(struct idt77252_dev *card, struct vc_map *vc,
  683. struct sk_buff *skb, int oam)
  684. {
  685. struct atm_vcc *vcc;
  686. struct scqe *tbd;
  687. unsigned long flags;
  688. int error;
  689. int aal;
  690. if (skb->len == 0) {
  691. printk("%s: invalid skb->len (%d)\n", card->name, skb->len);
  692. return -EINVAL;
  693. }
  694. TXPRINTK("%s: Sending %d bytes of data.\n",
  695. card->name, skb->len);
  696. tbd = &IDT77252_PRV_TBD(skb);
  697. vcc = ATM_SKB(skb)->vcc;
  698. IDT77252_PRV_PADDR(skb) = pci_map_single(card->pcidev, skb->data,
  699. skb->len, PCI_DMA_TODEVICE);
  700. error = -EINVAL;
  701. if (oam) {
  702. if (skb->len != 52)
  703. goto errout;
  704. tbd->word_1 = SAR_TBD_OAM | ATM_CELL_PAYLOAD | SAR_TBD_EPDU;
  705. tbd->word_2 = IDT77252_PRV_PADDR(skb) + 4;
  706. tbd->word_3 = 0x00000000;
  707. tbd->word_4 = (skb->data[0] << 24) | (skb->data[1] << 16) |
  708. (skb->data[2] << 8) | (skb->data[3] << 0);
  709. if (test_bit(VCF_RSV, &vc->flags))
  710. vc = card->vcs[0];
  711. goto done;
  712. }
  713. if (test_bit(VCF_RSV, &vc->flags)) {
  714. printk("%s: Trying to transmit on reserved VC\n", card->name);
  715. goto errout;
  716. }
  717. aal = vcc->qos.aal;
  718. switch (aal) {
  719. case ATM_AAL0:
  720. case ATM_AAL34:
  721. if (skb->len > 52)
  722. goto errout;
  723. if (aal == ATM_AAL0)
  724. tbd->word_1 = SAR_TBD_EPDU | SAR_TBD_AAL0 |
  725. ATM_CELL_PAYLOAD;
  726. else
  727. tbd->word_1 = SAR_TBD_EPDU | SAR_TBD_AAL34 |
  728. ATM_CELL_PAYLOAD;
  729. tbd->word_2 = IDT77252_PRV_PADDR(skb) + 4;
  730. tbd->word_3 = 0x00000000;
  731. tbd->word_4 = (skb->data[0] << 24) | (skb->data[1] << 16) |
  732. (skb->data[2] << 8) | (skb->data[3] << 0);
  733. break;
  734. case ATM_AAL5:
  735. tbd->word_1 = SAR_TBD_EPDU | SAR_TBD_AAL5 | skb->len;
  736. tbd->word_2 = IDT77252_PRV_PADDR(skb);
  737. tbd->word_3 = skb->len;
  738. tbd->word_4 = (vcc->vpi << SAR_TBD_VPI_SHIFT) |
  739. (vcc->vci << SAR_TBD_VCI_SHIFT);
  740. break;
  741. case ATM_AAL1:
  742. case ATM_AAL2:
  743. default:
  744. printk("%s: Traffic type not supported.\n", card->name);
  745. error = -EPROTONOSUPPORT;
  746. goto errout;
  747. }
  748. done:
  749. spin_lock_irqsave(&vc->scq->skblock, flags);
  750. skb_queue_tail(&vc->scq->pending, skb);
  751. while ((skb = skb_dequeue(&vc->scq->pending))) {
  752. if (push_on_scq(card, vc, skb)) {
  753. skb_queue_head(&vc->scq->pending, skb);
  754. break;
  755. }
  756. }
  757. spin_unlock_irqrestore(&vc->scq->skblock, flags);
  758. return 0;
  759. errout:
  760. pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
  761. skb->len, PCI_DMA_TODEVICE);
  762. return error;
  763. }
  764. static unsigned long
  765. get_free_scd(struct idt77252_dev *card, struct vc_map *vc)
  766. {
  767. int i;
  768. for (i = 0; i < card->scd_size; i++) {
  769. if (!card->scd2vc[i]) {
  770. card->scd2vc[i] = vc;
  771. vc->scd_index = i;
  772. return card->scd_base + i * SAR_SRAM_SCD_SIZE;
  773. }
  774. }
  775. return 0;
  776. }
  777. static void
  778. fill_scd(struct idt77252_dev *card, struct scq_info *scq, int class)
  779. {
  780. write_sram(card, scq->scd, scq->paddr);
  781. write_sram(card, scq->scd + 1, 0x00000000);
  782. write_sram(card, scq->scd + 2, 0xffffffff);
  783. write_sram(card, scq->scd + 3, 0x00000000);
  784. }
  785. static void
  786. clear_scd(struct idt77252_dev *card, struct scq_info *scq, int class)
  787. {
  788. return;
  789. }
  790. /*****************************************************************************/
  791. /* */
  792. /* RSQ Handling */
  793. /* */
  794. /*****************************************************************************/
  795. static int
  796. init_rsq(struct idt77252_dev *card)
  797. {
  798. struct rsq_entry *rsqe;
  799. card->rsq.base = pci_alloc_consistent(card->pcidev, RSQSIZE,
  800. &card->rsq.paddr);
  801. if (card->rsq.base == NULL) {
  802. printk("%s: can't allocate RSQ.\n", card->name);
  803. return -1;
  804. }
  805. memset(card->rsq.base, 0, RSQSIZE);
  806. card->rsq.last = card->rsq.base + RSQ_NUM_ENTRIES - 1;
  807. card->rsq.next = card->rsq.last;
  808. for (rsqe = card->rsq.base; rsqe <= card->rsq.last; rsqe++)
  809. rsqe->word_4 = 0;
  810. writel((unsigned long) card->rsq.last - (unsigned long) card->rsq.base,
  811. SAR_REG_RSQH);
  812. writel(card->rsq.paddr, SAR_REG_RSQB);
  813. IPRINTK("%s: RSQ base at 0x%lx (0x%x).\n", card->name,
  814. (unsigned long) card->rsq.base,
  815. readl(SAR_REG_RSQB));
  816. IPRINTK("%s: RSQ head = 0x%x, base = 0x%x, tail = 0x%x.\n",
  817. card->name,
  818. readl(SAR_REG_RSQH),
  819. readl(SAR_REG_RSQB),
  820. readl(SAR_REG_RSQT));
  821. return 0;
  822. }
  823. static void
  824. deinit_rsq(struct idt77252_dev *card)
  825. {
  826. pci_free_consistent(card->pcidev, RSQSIZE,
  827. card->rsq.base, card->rsq.paddr);
  828. }
  829. static void
  830. dequeue_rx(struct idt77252_dev *card, struct rsq_entry *rsqe)
  831. {
  832. struct atm_vcc *vcc;
  833. struct sk_buff *skb;
  834. struct rx_pool *rpp;
  835. struct vc_map *vc;
  836. u32 header, vpi, vci;
  837. u32 stat;
  838. int i;
  839. stat = le32_to_cpu(rsqe->word_4);
  840. if (stat & SAR_RSQE_IDLE) {
  841. RXPRINTK("%s: message about inactive connection.\n",
  842. card->name);
  843. return;
  844. }
  845. skb = sb_pool_skb(card, le32_to_cpu(rsqe->word_2));
  846. if (skb == NULL) {
  847. printk("%s: NULL skb in %s, rsqe: %08x %08x %08x %08x\n",
  848. card->name, __func__,
  849. le32_to_cpu(rsqe->word_1), le32_to_cpu(rsqe->word_2),
  850. le32_to_cpu(rsqe->word_3), le32_to_cpu(rsqe->word_4));
  851. return;
  852. }
  853. header = le32_to_cpu(rsqe->word_1);
  854. vpi = (header >> 16) & 0x00ff;
  855. vci = (header >> 0) & 0xffff;
  856. RXPRINTK("%s: SDU for %d.%d received in buffer 0x%p (data 0x%p).\n",
  857. card->name, vpi, vci, skb, skb->data);
  858. if ((vpi >= (1 << card->vpibits)) || (vci != (vci & card->vcimask))) {
  859. printk("%s: SDU received for out-of-range vc %u.%u\n",
  860. card->name, vpi, vci);
  861. recycle_rx_skb(card, skb);
  862. return;
  863. }
  864. vc = card->vcs[VPCI2VC(card, vpi, vci)];
  865. if (!vc || !test_bit(VCF_RX, &vc->flags)) {
  866. printk("%s: SDU received on non RX vc %u.%u\n",
  867. card->name, vpi, vci);
  868. recycle_rx_skb(card, skb);
  869. return;
  870. }
  871. vcc = vc->rx_vcc;
  872. pci_dma_sync_single_for_cpu(card->pcidev, IDT77252_PRV_PADDR(skb),
  873. skb_end_pointer(skb) - skb->data,
  874. PCI_DMA_FROMDEVICE);
  875. if ((vcc->qos.aal == ATM_AAL0) ||
  876. (vcc->qos.aal == ATM_AAL34)) {
  877. struct sk_buff *sb;
  878. unsigned char *cell;
  879. u32 aal0;
  880. cell = skb->data;
  881. for (i = (stat & SAR_RSQE_CELLCNT); i; i--) {
  882. if ((sb = dev_alloc_skb(64)) == NULL) {
  883. printk("%s: Can't allocate buffers for aal0.\n",
  884. card->name);
  885. atomic_add(i, &vcc->stats->rx_drop);
  886. break;
  887. }
  888. if (!atm_charge(vcc, sb->truesize)) {
  889. RXPRINTK("%s: atm_charge() dropped aal0 packets.\n",
  890. card->name);
  891. atomic_add(i - 1, &vcc->stats->rx_drop);
  892. dev_kfree_skb(sb);
  893. break;
  894. }
  895. aal0 = (vpi << ATM_HDR_VPI_SHIFT) |
  896. (vci << ATM_HDR_VCI_SHIFT);
  897. aal0 |= (stat & SAR_RSQE_EPDU) ? 0x00000002 : 0;
  898. aal0 |= (stat & SAR_RSQE_CLP) ? 0x00000001 : 0;
  899. *((u32 *) sb->data) = aal0;
  900. skb_put(sb, sizeof(u32));
  901. memcpy(skb_put(sb, ATM_CELL_PAYLOAD),
  902. cell, ATM_CELL_PAYLOAD);
  903. ATM_SKB(sb)->vcc = vcc;
  904. __net_timestamp(sb);
  905. vcc->push(vcc, sb);
  906. atomic_inc(&vcc->stats->rx);
  907. cell += ATM_CELL_PAYLOAD;
  908. }
  909. recycle_rx_skb(card, skb);
  910. return;
  911. }
  912. if (vcc->qos.aal != ATM_AAL5) {
  913. printk("%s: Unexpected AAL type in dequeue_rx(): %d.\n",
  914. card->name, vcc->qos.aal);
  915. recycle_rx_skb(card, skb);
  916. return;
  917. }
  918. skb->len = (stat & SAR_RSQE_CELLCNT) * ATM_CELL_PAYLOAD;
  919. rpp = &vc->rcv.rx_pool;
  920. rpp->len += skb->len;
  921. if (!rpp->count++)
  922. rpp->first = skb;
  923. *rpp->last = skb;
  924. rpp->last = &skb->next;
  925. if (stat & SAR_RSQE_EPDU) {
  926. unsigned char *l1l2;
  927. unsigned int len;
  928. l1l2 = (unsigned char *) ((unsigned long) skb->data + skb->len - 6);
  929. len = (l1l2[0] << 8) | l1l2[1];
  930. len = len ? len : 0x10000;
  931. RXPRINTK("%s: PDU has %d bytes.\n", card->name, len);
  932. if ((len + 8 > rpp->len) || (len + (47 + 8) < rpp->len)) {
  933. RXPRINTK("%s: AAL5 PDU size mismatch: %d != %d. "
  934. "(CDC: %08x)\n",
  935. card->name, len, rpp->len, readl(SAR_REG_CDC));
  936. recycle_rx_pool_skb(card, rpp);
  937. atomic_inc(&vcc->stats->rx_err);
  938. return;
  939. }
  940. if (stat & SAR_RSQE_CRC) {
  941. RXPRINTK("%s: AAL5 CRC error.\n", card->name);
  942. recycle_rx_pool_skb(card, rpp);
  943. atomic_inc(&vcc->stats->rx_err);
  944. return;
  945. }
  946. if (rpp->count > 1) {
  947. struct sk_buff *sb;
  948. skb = dev_alloc_skb(rpp->len);
  949. if (!skb) {
  950. RXPRINTK("%s: Can't alloc RX skb.\n",
  951. card->name);
  952. recycle_rx_pool_skb(card, rpp);
  953. atomic_inc(&vcc->stats->rx_err);
  954. return;
  955. }
  956. if (!atm_charge(vcc, skb->truesize)) {
  957. recycle_rx_pool_skb(card, rpp);
  958. dev_kfree_skb(skb);
  959. return;
  960. }
  961. sb = rpp->first;
  962. for (i = 0; i < rpp->count; i++) {
  963. memcpy(skb_put(skb, sb->len),
  964. sb->data, sb->len);
  965. sb = sb->next;
  966. }
  967. recycle_rx_pool_skb(card, rpp);
  968. skb_trim(skb, len);
  969. ATM_SKB(skb)->vcc = vcc;
  970. __net_timestamp(skb);
  971. vcc->push(vcc, skb);
  972. atomic_inc(&vcc->stats->rx);
  973. return;
  974. }
  975. skb->next = NULL;
  976. flush_rx_pool(card, rpp);
  977. if (!atm_charge(vcc, skb->truesize)) {
  978. recycle_rx_skb(card, skb);
  979. return;
  980. }
  981. pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
  982. skb_end_pointer(skb) - skb->data,
  983. PCI_DMA_FROMDEVICE);
  984. sb_pool_remove(card, skb);
  985. skb_trim(skb, len);
  986. ATM_SKB(skb)->vcc = vcc;
  987. __net_timestamp(skb);
  988. vcc->push(vcc, skb);
  989. atomic_inc(&vcc->stats->rx);
  990. if (skb->truesize > SAR_FB_SIZE_3)
  991. add_rx_skb(card, 3, SAR_FB_SIZE_3, 1);
  992. else if (skb->truesize > SAR_FB_SIZE_2)
  993. add_rx_skb(card, 2, SAR_FB_SIZE_2, 1);
  994. else if (skb->truesize > SAR_FB_SIZE_1)
  995. add_rx_skb(card, 1, SAR_FB_SIZE_1, 1);
  996. else
  997. add_rx_skb(card, 0, SAR_FB_SIZE_0, 1);
  998. return;
  999. }
  1000. }
  1001. static void
  1002. idt77252_rx(struct idt77252_dev *card)
  1003. {
  1004. struct rsq_entry *rsqe;
  1005. if (card->rsq.next == card->rsq.last)
  1006. rsqe = card->rsq.base;
  1007. else
  1008. rsqe = card->rsq.next + 1;
  1009. if (!(le32_to_cpu(rsqe->word_4) & SAR_RSQE_VALID)) {
  1010. RXPRINTK("%s: no entry in RSQ.\n", card->name);
  1011. return;
  1012. }
  1013. do {
  1014. dequeue_rx(card, rsqe);
  1015. rsqe->word_4 = 0;
  1016. card->rsq.next = rsqe;
  1017. if (card->rsq.next == card->rsq.last)
  1018. rsqe = card->rsq.base;
  1019. else
  1020. rsqe = card->rsq.next + 1;
  1021. } while (le32_to_cpu(rsqe->word_4) & SAR_RSQE_VALID);
  1022. writel((unsigned long) card->rsq.next - (unsigned long) card->rsq.base,
  1023. SAR_REG_RSQH);
  1024. }
  1025. static void
  1026. idt77252_rx_raw(struct idt77252_dev *card)
  1027. {
  1028. struct sk_buff *queue;
  1029. u32 head, tail;
  1030. struct atm_vcc *vcc;
  1031. struct vc_map *vc;
  1032. struct sk_buff *sb;
  1033. if (card->raw_cell_head == NULL) {
  1034. u32 handle = le32_to_cpu(*(card->raw_cell_hnd + 1));
  1035. card->raw_cell_head = sb_pool_skb(card, handle);
  1036. }
  1037. queue = card->raw_cell_head;
  1038. if (!queue)
  1039. return;
  1040. head = IDT77252_PRV_PADDR(queue) + (queue->data - queue->head - 16);
  1041. tail = readl(SAR_REG_RAWCT);
  1042. pci_dma_sync_single_for_cpu(card->pcidev, IDT77252_PRV_PADDR(queue),
  1043. skb_end_pointer(queue) - queue->head - 16,
  1044. PCI_DMA_FROMDEVICE);
  1045. while (head != tail) {
  1046. unsigned int vpi, vci, pti;
  1047. u32 header;
  1048. header = le32_to_cpu(*(u32 *) &queue->data[0]);
  1049. vpi = (header & ATM_HDR_VPI_MASK) >> ATM_HDR_VPI_SHIFT;
  1050. vci = (header & ATM_HDR_VCI_MASK) >> ATM_HDR_VCI_SHIFT;
  1051. pti = (header & ATM_HDR_PTI_MASK) >> ATM_HDR_PTI_SHIFT;
  1052. #ifdef CONFIG_ATM_IDT77252_DEBUG
  1053. if (debug & DBG_RAW_CELL) {
  1054. int i;
  1055. printk("%s: raw cell %x.%02x.%04x.%x.%x\n",
  1056. card->name, (header >> 28) & 0x000f,
  1057. (header >> 20) & 0x00ff,
  1058. (header >> 4) & 0xffff,
  1059. (header >> 1) & 0x0007,
  1060. (header >> 0) & 0x0001);
  1061. for (i = 16; i < 64; i++)
  1062. printk(" %02x", queue->data[i]);
  1063. printk("\n");
  1064. }
  1065. #endif
  1066. if (vpi >= (1<<card->vpibits) || vci >= (1<<card->vcibits)) {
  1067. RPRINTK("%s: SDU received for out-of-range vc %u.%u\n",
  1068. card->name, vpi, vci);
  1069. goto drop;
  1070. }
  1071. vc = card->vcs[VPCI2VC(card, vpi, vci)];
  1072. if (!vc || !test_bit(VCF_RX, &vc->flags)) {
  1073. RPRINTK("%s: SDU received on non RX vc %u.%u\n",
  1074. card->name, vpi, vci);
  1075. goto drop;
  1076. }
  1077. vcc = vc->rx_vcc;
  1078. if (vcc->qos.aal != ATM_AAL0) {
  1079. RPRINTK("%s: raw cell for non AAL0 vc %u.%u\n",
  1080. card->name, vpi, vci);
  1081. atomic_inc(&vcc->stats->rx_drop);
  1082. goto drop;
  1083. }
  1084. if ((sb = dev_alloc_skb(64)) == NULL) {
  1085. printk("%s: Can't allocate buffers for AAL0.\n",
  1086. card->name);
  1087. atomic_inc(&vcc->stats->rx_err);
  1088. goto drop;
  1089. }
  1090. if (!atm_charge(vcc, sb->truesize)) {
  1091. RXPRINTK("%s: atm_charge() dropped AAL0 packets.\n",
  1092. card->name);
  1093. dev_kfree_skb(sb);
  1094. goto drop;
  1095. }
  1096. *((u32 *) sb->data) = header;
  1097. skb_put(sb, sizeof(u32));
  1098. memcpy(skb_put(sb, ATM_CELL_PAYLOAD), &(queue->data[16]),
  1099. ATM_CELL_PAYLOAD);
  1100. ATM_SKB(sb)->vcc = vcc;
  1101. __net_timestamp(sb);
  1102. vcc->push(vcc, sb);
  1103. atomic_inc(&vcc->stats->rx);
  1104. drop:
  1105. skb_pull(queue, 64);
  1106. head = IDT77252_PRV_PADDR(queue)
  1107. + (queue->data - queue->head - 16);
  1108. if (queue->len < 128) {
  1109. struct sk_buff *next;
  1110. u32 handle;
  1111. head = le32_to_cpu(*(u32 *) &queue->data[0]);
  1112. handle = le32_to_cpu(*(u32 *) &queue->data[4]);
  1113. next = sb_pool_skb(card, handle);
  1114. recycle_rx_skb(card, queue);
  1115. if (next) {
  1116. card->raw_cell_head = next;
  1117. queue = card->raw_cell_head;
  1118. pci_dma_sync_single_for_cpu(card->pcidev,
  1119. IDT77252_PRV_PADDR(queue),
  1120. (skb_end_pointer(queue) -
  1121. queue->data),
  1122. PCI_DMA_FROMDEVICE);
  1123. } else {
  1124. card->raw_cell_head = NULL;
  1125. printk("%s: raw cell queue overrun\n",
  1126. card->name);
  1127. break;
  1128. }
  1129. }
  1130. }
  1131. }
  1132. /*****************************************************************************/
  1133. /* */
  1134. /* TSQ Handling */
  1135. /* */
  1136. /*****************************************************************************/
  1137. static int
  1138. init_tsq(struct idt77252_dev *card)
  1139. {
  1140. struct tsq_entry *tsqe;
  1141. card->tsq.base = pci_alloc_consistent(card->pcidev, RSQSIZE,
  1142. &card->tsq.paddr);
  1143. if (card->tsq.base == NULL) {
  1144. printk("%s: can't allocate TSQ.\n", card->name);
  1145. return -1;
  1146. }
  1147. memset(card->tsq.base, 0, TSQSIZE);
  1148. card->tsq.last = card->tsq.base + TSQ_NUM_ENTRIES - 1;
  1149. card->tsq.next = card->tsq.last;
  1150. for (tsqe = card->tsq.base; tsqe <= card->tsq.last; tsqe++)
  1151. tsqe->word_2 = cpu_to_le32(SAR_TSQE_INVALID);
  1152. writel(card->tsq.paddr, SAR_REG_TSQB);
  1153. writel((unsigned long) card->tsq.next - (unsigned long) card->tsq.base,
  1154. SAR_REG_TSQH);
  1155. return 0;
  1156. }
  1157. static void
  1158. deinit_tsq(struct idt77252_dev *card)
  1159. {
  1160. pci_free_consistent(card->pcidev, TSQSIZE,
  1161. card->tsq.base, card->tsq.paddr);
  1162. }
  1163. static void
  1164. idt77252_tx(struct idt77252_dev *card)
  1165. {
  1166. struct tsq_entry *tsqe;
  1167. unsigned int vpi, vci;
  1168. struct vc_map *vc;
  1169. u32 conn, stat;
  1170. if (card->tsq.next == card->tsq.last)
  1171. tsqe = card->tsq.base;
  1172. else
  1173. tsqe = card->tsq.next + 1;
  1174. TXPRINTK("idt77252_tx: tsq %p: base %p, next %p, last %p\n", tsqe,
  1175. card->tsq.base, card->tsq.next, card->tsq.last);
  1176. TXPRINTK("idt77252_tx: tsqb %08x, tsqt %08x, tsqh %08x, \n",
  1177. readl(SAR_REG_TSQB),
  1178. readl(SAR_REG_TSQT),
  1179. readl(SAR_REG_TSQH));
  1180. stat = le32_to_cpu(tsqe->word_2);
  1181. if (stat & SAR_TSQE_INVALID)
  1182. return;
  1183. do {
  1184. TXPRINTK("tsqe: 0x%p [0x%08x 0x%08x]\n", tsqe,
  1185. le32_to_cpu(tsqe->word_1),
  1186. le32_to_cpu(tsqe->word_2));
  1187. switch (stat & SAR_TSQE_TYPE) {
  1188. case SAR_TSQE_TYPE_TIMER:
  1189. TXPRINTK("%s: Timer RollOver detected.\n", card->name);
  1190. break;
  1191. case SAR_TSQE_TYPE_IDLE:
  1192. conn = le32_to_cpu(tsqe->word_1);
  1193. if (SAR_TSQE_TAG(stat) == 0x10) {
  1194. #ifdef NOTDEF
  1195. printk("%s: Connection %d halted.\n",
  1196. card->name,
  1197. le32_to_cpu(tsqe->word_1) & 0x1fff);
  1198. #endif
  1199. break;
  1200. }
  1201. vc = card->vcs[conn & 0x1fff];
  1202. if (!vc) {
  1203. printk("%s: could not find VC from conn %d\n",
  1204. card->name, conn & 0x1fff);
  1205. break;
  1206. }
  1207. printk("%s: Connection %d IDLE.\n",
  1208. card->name, vc->index);
  1209. set_bit(VCF_IDLE, &vc->flags);
  1210. break;
  1211. case SAR_TSQE_TYPE_TSR:
  1212. conn = le32_to_cpu(tsqe->word_1);
  1213. vc = card->vcs[conn & 0x1fff];
  1214. if (!vc) {
  1215. printk("%s: no VC at index %d\n",
  1216. card->name,
  1217. le32_to_cpu(tsqe->word_1) & 0x1fff);
  1218. break;
  1219. }
  1220. drain_scq(card, vc);
  1221. break;
  1222. case SAR_TSQE_TYPE_TBD_COMP:
  1223. conn = le32_to_cpu(tsqe->word_1);
  1224. vpi = (conn >> SAR_TBD_VPI_SHIFT) & 0x00ff;
  1225. vci = (conn >> SAR_TBD_VCI_SHIFT) & 0xffff;
  1226. if (vpi >= (1 << card->vpibits) ||
  1227. vci >= (1 << card->vcibits)) {
  1228. printk("%s: TBD complete: "
  1229. "out of range VPI.VCI %u.%u\n",
  1230. card->name, vpi, vci);
  1231. break;
  1232. }
  1233. vc = card->vcs[VPCI2VC(card, vpi, vci)];
  1234. if (!vc) {
  1235. printk("%s: TBD complete: "
  1236. "no VC at VPI.VCI %u.%u\n",
  1237. card->name, vpi, vci);
  1238. break;
  1239. }
  1240. drain_scq(card, vc);
  1241. break;
  1242. }
  1243. tsqe->word_2 = cpu_to_le32(SAR_TSQE_INVALID);
  1244. card->tsq.next = tsqe;
  1245. if (card->tsq.next == card->tsq.last)
  1246. tsqe = card->tsq.base;
  1247. else
  1248. tsqe = card->tsq.next + 1;
  1249. TXPRINTK("tsqe: %p: base %p, next %p, last %p\n", tsqe,
  1250. card->tsq.base, card->tsq.next, card->tsq.last);
  1251. stat = le32_to_cpu(tsqe->word_2);
  1252. } while (!(stat & SAR_TSQE_INVALID));
  1253. writel((unsigned long)card->tsq.next - (unsigned long)card->tsq.base,
  1254. SAR_REG_TSQH);
  1255. XPRINTK("idt77252_tx-after writel%d: TSQ head = 0x%x, tail = 0x%x, next = 0x%p.\n",
  1256. card->index, readl(SAR_REG_TSQH),
  1257. readl(SAR_REG_TSQT), card->tsq.next);
  1258. }
  1259. static void
  1260. tst_timer(unsigned long data)
  1261. {
  1262. struct idt77252_dev *card = (struct idt77252_dev *)data;
  1263. unsigned long base, idle, jump;
  1264. unsigned long flags;
  1265. u32 pc;
  1266. int e;
  1267. spin_lock_irqsave(&card->tst_lock, flags);
  1268. base = card->tst[card->tst_index];
  1269. idle = card->tst[card->tst_index ^ 1];
  1270. if (test_bit(TST_SWITCH_WAIT, &card->tst_state)) {
  1271. jump = base + card->tst_size - 2;
  1272. pc = readl(SAR_REG_NOW) >> 2;
  1273. if ((pc ^ idle) & ~(card->tst_size - 1)) {
  1274. mod_timer(&card->tst_timer, jiffies + 1);
  1275. goto out;
  1276. }
  1277. clear_bit(TST_SWITCH_WAIT, &card->tst_state);
  1278. card->tst_index ^= 1;
  1279. write_sram(card, jump, TSTE_OPC_JMP | (base << 2));
  1280. base = card->tst[card->tst_index];
  1281. idle = card->tst[card->tst_index ^ 1];
  1282. for (e = 0; e < card->tst_size - 2; e++) {
  1283. if (card->soft_tst[e].tste & TSTE_PUSH_IDLE) {
  1284. write_sram(card, idle + e,
  1285. card->soft_tst[e].tste & TSTE_MASK);
  1286. card->soft_tst[e].tste &= ~(TSTE_PUSH_IDLE);
  1287. }
  1288. }
  1289. }
  1290. if (test_and_clear_bit(TST_SWITCH_PENDING, &card->tst_state)) {
  1291. for (e = 0; e < card->tst_size - 2; e++) {
  1292. if (card->soft_tst[e].tste & TSTE_PUSH_ACTIVE) {
  1293. write_sram(card, idle + e,
  1294. card->soft_tst[e].tste & TSTE_MASK);
  1295. card->soft_tst[e].tste &= ~(TSTE_PUSH_ACTIVE);
  1296. card->soft_tst[e].tste |= TSTE_PUSH_IDLE;
  1297. }
  1298. }
  1299. jump = base + card->tst_size - 2;
  1300. write_sram(card, jump, TSTE_OPC_NULL);
  1301. set_bit(TST_SWITCH_WAIT, &card->tst_state);
  1302. mod_timer(&card->tst_timer, jiffies + 1);
  1303. }
  1304. out:
  1305. spin_unlock_irqrestore(&card->tst_lock, flags);
  1306. }
  1307. static int
  1308. __fill_tst(struct idt77252_dev *card, struct vc_map *vc,
  1309. int n, unsigned int opc)
  1310. {
  1311. unsigned long cl, avail;
  1312. unsigned long idle;
  1313. int e, r;
  1314. u32 data;
  1315. avail = card->tst_size - 2;
  1316. for (e = 0; e < avail; e++) {
  1317. if (card->soft_tst[e].vc == NULL)
  1318. break;
  1319. }
  1320. if (e >= avail) {
  1321. printk("%s: No free TST entries found\n", card->name);
  1322. return -1;
  1323. }
  1324. NPRINTK("%s: conn %d: first TST entry at %d.\n",
  1325. card->name, vc ? vc->index : -1, e);
  1326. r = n;
  1327. cl = avail;
  1328. data = opc & TSTE_OPC_MASK;
  1329. if (vc && (opc != TSTE_OPC_NULL))
  1330. data = opc | vc->index;
  1331. idle = card->tst[card->tst_index ^ 1];
  1332. /*
  1333. * Fill Soft TST.
  1334. */
  1335. while (r > 0) {
  1336. if ((cl >= avail) && (card->soft_tst[e].vc == NULL)) {
  1337. if (vc)
  1338. card->soft_tst[e].vc = vc;
  1339. else
  1340. card->soft_tst[e].vc = (void *)-1;
  1341. card->soft_tst[e].tste = data;
  1342. if (timer_pending(&card->tst_timer))
  1343. card->soft_tst[e].tste |= TSTE_PUSH_ACTIVE;
  1344. else {
  1345. write_sram(card, idle + e, data);
  1346. card->soft_tst[e].tste |= TSTE_PUSH_IDLE;
  1347. }
  1348. cl -= card->tst_size;
  1349. r--;
  1350. }
  1351. if (++e == avail)
  1352. e = 0;
  1353. cl += n;
  1354. }
  1355. return 0;
  1356. }
  1357. static int
  1358. fill_tst(struct idt77252_dev *card, struct vc_map *vc, int n, unsigned int opc)
  1359. {
  1360. unsigned long flags;
  1361. int res;
  1362. spin_lock_irqsave(&card->tst_lock, flags);
  1363. res = __fill_tst(card, vc, n, opc);
  1364. set_bit(TST_SWITCH_PENDING, &card->tst_state);
  1365. if (!timer_pending(&card->tst_timer))
  1366. mod_timer(&card->tst_timer, jiffies + 1);
  1367. spin_unlock_irqrestore(&card->tst_lock, flags);
  1368. return res;
  1369. }
  1370. static int
  1371. __clear_tst(struct idt77252_dev *card, struct vc_map *vc)
  1372. {
  1373. unsigned long idle;
  1374. int e;
  1375. idle = card->tst[card->tst_index ^ 1];
  1376. for (e = 0; e < card->tst_size - 2; e++) {
  1377. if (card->soft_tst[e].vc == vc) {
  1378. card->soft_tst[e].vc = NULL;
  1379. card->soft_tst[e].tste = TSTE_OPC_VAR;
  1380. if (timer_pending(&card->tst_timer))
  1381. card->soft_tst[e].tste |= TSTE_PUSH_ACTIVE;
  1382. else {
  1383. write_sram(card, idle + e, TSTE_OPC_VAR);
  1384. card->soft_tst[e].tste |= TSTE_PUSH_IDLE;
  1385. }
  1386. }
  1387. }
  1388. return 0;
  1389. }
  1390. static int
  1391. clear_tst(struct idt77252_dev *card, struct vc_map *vc)
  1392. {
  1393. unsigned long flags;
  1394. int res;
  1395. spin_lock_irqsave(&card->tst_lock, flags);
  1396. res = __clear_tst(card, vc);
  1397. set_bit(TST_SWITCH_PENDING, &card->tst_state);
  1398. if (!timer_pending(&card->tst_timer))
  1399. mod_timer(&card->tst_timer, jiffies + 1);
  1400. spin_unlock_irqrestore(&card->tst_lock, flags);
  1401. return res;
  1402. }
  1403. static int
  1404. change_tst(struct idt77252_dev *card, struct vc_map *vc,
  1405. int n, unsigned int opc)
  1406. {
  1407. unsigned long flags;
  1408. int res;
  1409. spin_lock_irqsave(&card->tst_lock, flags);
  1410. __clear_tst(card, vc);
  1411. res = __fill_tst(card, vc, n, opc);
  1412. set_bit(TST_SWITCH_PENDING, &card->tst_state);
  1413. if (!timer_pending(&card->tst_timer))
  1414. mod_timer(&card->tst_timer, jiffies + 1);
  1415. spin_unlock_irqrestore(&card->tst_lock, flags);
  1416. return res;
  1417. }
  1418. static int
  1419. set_tct(struct idt77252_dev *card, struct vc_map *vc)
  1420. {
  1421. unsigned long tct;
  1422. tct = (unsigned long) (card->tct_base + vc->index * SAR_SRAM_TCT_SIZE);
  1423. switch (vc->class) {
  1424. case SCHED_CBR:
  1425. OPRINTK("%s: writing TCT at 0x%lx, SCD 0x%lx.\n",
  1426. card->name, tct, vc->scq->scd);
  1427. write_sram(card, tct + 0, TCT_CBR | vc->scq->scd);
  1428. write_sram(card, tct + 1, 0);
  1429. write_sram(card, tct + 2, 0);
  1430. write_sram(card, tct + 3, 0);
  1431. write_sram(card, tct + 4, 0);
  1432. write_sram(card, tct + 5, 0);
  1433. write_sram(card, tct + 6, 0);
  1434. write_sram(card, tct + 7, 0);
  1435. break;
  1436. case SCHED_UBR:
  1437. OPRINTK("%s: writing TCT at 0x%lx, SCD 0x%lx.\n",
  1438. card->name, tct, vc->scq->scd);
  1439. write_sram(card, tct + 0, TCT_UBR | vc->scq->scd);
  1440. write_sram(card, tct + 1, 0);
  1441. write_sram(card, tct + 2, TCT_TSIF);
  1442. write_sram(card, tct + 3, TCT_HALT | TCT_IDLE);
  1443. write_sram(card, tct + 4, 0);
  1444. write_sram(card, tct + 5, vc->init_er);
  1445. write_sram(card, tct + 6, 0);
  1446. write_sram(card, tct + 7, TCT_FLAG_UBR);
  1447. break;
  1448. case SCHED_VBR:
  1449. case SCHED_ABR:
  1450. default:
  1451. return -ENOSYS;
  1452. }
  1453. return 0;
  1454. }
  1455. /*****************************************************************************/
  1456. /* */
  1457. /* FBQ Handling */
  1458. /* */
  1459. /*****************************************************************************/
  1460. static __inline__ int
  1461. idt77252_fbq_level(struct idt77252_dev *card, int queue)
  1462. {
  1463. return (readl(SAR_REG_STAT) >> (16 + (queue << 2))) & 0x0f;
  1464. }
  1465. static __inline__ int
  1466. idt77252_fbq_full(struct idt77252_dev *card, int queue)
  1467. {
  1468. return (readl(SAR_REG_STAT) >> (16 + (queue << 2))) == 0x0f;
  1469. }
  1470. static int
  1471. push_rx_skb(struct idt77252_dev *card, struct sk_buff *skb, int queue)
  1472. {
  1473. unsigned long flags;
  1474. u32 handle;
  1475. u32 addr;
  1476. skb->data = skb->head;
  1477. skb_reset_tail_pointer(skb);
  1478. skb->len = 0;
  1479. skb_reserve(skb, 16);
  1480. switch (queue) {
  1481. case 0:
  1482. skb_put(skb, SAR_FB_SIZE_0);
  1483. break;
  1484. case 1:
  1485. skb_put(skb, SAR_FB_SIZE_1);
  1486. break;
  1487. case 2:
  1488. skb_put(skb, SAR_FB_SIZE_2);
  1489. break;
  1490. case 3:
  1491. skb_put(skb, SAR_FB_SIZE_3);
  1492. break;
  1493. default:
  1494. return -1;
  1495. }
  1496. if (idt77252_fbq_full(card, queue))
  1497. return -1;
  1498. memset(&skb->data[(skb->len & ~(0x3f)) - 64], 0, 2 * sizeof(u32));
  1499. handle = IDT77252_PRV_POOL(skb);
  1500. addr = IDT77252_PRV_PADDR(skb);
  1501. spin_lock_irqsave(&card->cmd_lock, flags);
  1502. writel(handle, card->fbq[queue]);
  1503. writel(addr, card->fbq[queue]);
  1504. spin_unlock_irqrestore(&card->cmd_lock, flags);
  1505. return 0;
  1506. }
  1507. static void
  1508. add_rx_skb(struct idt77252_dev *card, int queue,
  1509. unsigned int size, unsigned int count)
  1510. {
  1511. struct sk_buff *skb;
  1512. dma_addr_t paddr;
  1513. u32 handle;
  1514. while (count--) {
  1515. skb = dev_alloc_skb(size);
  1516. if (!skb)
  1517. return;
  1518. if (sb_pool_add(card, skb, queue)) {
  1519. printk("%s: SB POOL full\n", __func__);
  1520. goto outfree;
  1521. }
  1522. paddr = pci_map_single(card->pcidev, skb->data,
  1523. skb_end_pointer(skb) - skb->data,
  1524. PCI_DMA_FROMDEVICE);
  1525. IDT77252_PRV_PADDR(skb) = paddr;
  1526. if (push_rx_skb(card, skb, queue)) {
  1527. printk("%s: FB QUEUE full\n", __func__);
  1528. goto outunmap;
  1529. }
  1530. }
  1531. return;
  1532. outunmap:
  1533. pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
  1534. skb_end_pointer(skb) - skb->data, PCI_DMA_FROMDEVICE);
  1535. handle = IDT77252_PRV_POOL(skb);
  1536. card->sbpool[POOL_QUEUE(handle)].skb[POOL_INDEX(handle)] = NULL;
  1537. outfree:
  1538. dev_kfree_skb(skb);
  1539. }
  1540. static void
  1541. recycle_rx_skb(struct idt77252_dev *card, struct sk_buff *skb)
  1542. {
  1543. u32 handle = IDT77252_PRV_POOL(skb);
  1544. int err;
  1545. pci_dma_sync_single_for_device(card->pcidev, IDT77252_PRV_PADDR(skb),
  1546. skb_end_pointer(skb) - skb->data,
  1547. PCI_DMA_FROMDEVICE);
  1548. err = push_rx_skb(card, skb, POOL_QUEUE(handle));
  1549. if (err) {
  1550. pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
  1551. skb_end_pointer(skb) - skb->data,
  1552. PCI_DMA_FROMDEVICE);
  1553. sb_pool_remove(card, skb);
  1554. dev_kfree_skb(skb);
  1555. }
  1556. }
  1557. static void
  1558. flush_rx_pool(struct idt77252_dev *card, struct rx_pool *rpp)
  1559. {
  1560. rpp->len = 0;
  1561. rpp->count = 0;
  1562. rpp->first = NULL;
  1563. rpp->last = &rpp->first;
  1564. }
  1565. static void
  1566. recycle_rx_pool_skb(struct idt77252_dev *card, struct rx_pool *rpp)
  1567. {
  1568. struct sk_buff *skb, *next;
  1569. int i;
  1570. skb = rpp->first;
  1571. for (i = 0; i < rpp->count; i++) {
  1572. next = skb->next;
  1573. skb->next = NULL;
  1574. recycle_rx_skb(card, skb);
  1575. skb = next;
  1576. }
  1577. flush_rx_pool(card, rpp);
  1578. }
  1579. /*****************************************************************************/
  1580. /* */
  1581. /* ATM Interface */
  1582. /* */
  1583. /*****************************************************************************/
  1584. static void
  1585. idt77252_phy_put(struct atm_dev *dev, unsigned char value, unsigned long addr)
  1586. {
  1587. write_utility(dev->dev_data, 0x100 + (addr & 0x1ff), value);
  1588. }
  1589. static unsigned char
  1590. idt77252_phy_get(struct atm_dev *dev, unsigned long addr)
  1591. {
  1592. return read_utility(dev->dev_data, 0x100 + (addr & 0x1ff));
  1593. }
  1594. static inline int
  1595. idt77252_send_skb(struct atm_vcc *vcc, struct sk_buff *skb, int oam)
  1596. {
  1597. struct atm_dev *dev = vcc->dev;
  1598. struct idt77252_dev *card = dev->dev_data;
  1599. struct vc_map *vc = vcc->dev_data;
  1600. int err;
  1601. if (vc == NULL) {
  1602. printk("%s: NULL connection in send().\n", card->name);
  1603. atomic_inc(&vcc->stats->tx_err);
  1604. dev_kfree_skb(skb);
  1605. return -EINVAL;
  1606. }
  1607. if (!test_bit(VCF_TX, &vc->flags)) {
  1608. printk("%s: Trying to transmit on a non-tx VC.\n", card->name);
  1609. atomic_inc(&vcc->stats->tx_err);
  1610. dev_kfree_skb(skb);
  1611. return -EINVAL;
  1612. }
  1613. switch (vcc->qos.aal) {
  1614. case ATM_AAL0:
  1615. case ATM_AAL1:
  1616. case ATM_AAL5:
  1617. break;
  1618. default:
  1619. printk("%s: Unsupported AAL: %d\n", card->name, vcc->qos.aal);
  1620. atomic_inc(&vcc->stats->tx_err);
  1621. dev_kfree_skb(skb);
  1622. return -EINVAL;
  1623. }
  1624. if (skb_shinfo(skb)->nr_frags != 0) {
  1625. printk("%s: No scatter-gather yet.\n", card->name);
  1626. atomic_inc(&vcc->stats->tx_err);
  1627. dev_kfree_skb(skb);
  1628. return -EINVAL;
  1629. }
  1630. ATM_SKB(skb)->vcc = vcc;
  1631. err = queue_skb(card, vc, skb, oam);
  1632. if (err) {
  1633. atomic_inc(&vcc->stats->tx_err);
  1634. dev_kfree_skb(skb);
  1635. return err;
  1636. }
  1637. return 0;
  1638. }
  1639. static int idt77252_send(struct atm_vcc *vcc, struct sk_buff *skb)
  1640. {
  1641. return idt77252_send_skb(vcc, skb, 0);
  1642. }
  1643. static int
  1644. idt77252_send_oam(struct atm_vcc *vcc, void *cell, int flags)
  1645. {
  1646. struct atm_dev *dev = vcc->dev;
  1647. struct idt77252_dev *card = dev->dev_data;
  1648. struct sk_buff *skb;
  1649. skb = dev_alloc_skb(64);
  1650. if (!skb) {
  1651. printk("%s: Out of memory in send_oam().\n", card->name);
  1652. atomic_inc(&vcc->stats->tx_err);
  1653. return -ENOMEM;
  1654. }
  1655. atomic_add(skb->truesize, &sk_atm(vcc)->sk_wmem_alloc);
  1656. memcpy(skb_put(skb, 52), cell, 52);
  1657. return idt77252_send_skb(vcc, skb, 1);
  1658. }
  1659. static __inline__ unsigned int
  1660. idt77252_fls(unsigned int x)
  1661. {
  1662. int r = 1;
  1663. if (x == 0)
  1664. return 0;
  1665. if (x & 0xffff0000) {
  1666. x >>= 16;
  1667. r += 16;
  1668. }
  1669. if (x & 0xff00) {
  1670. x >>= 8;
  1671. r += 8;
  1672. }
  1673. if (x & 0xf0) {
  1674. x >>= 4;
  1675. r += 4;
  1676. }
  1677. if (x & 0xc) {
  1678. x >>= 2;
  1679. r += 2;
  1680. }
  1681. if (x & 0x2)
  1682. r += 1;
  1683. return r;
  1684. }
  1685. static u16
  1686. idt77252_int_to_atmfp(unsigned int rate)
  1687. {
  1688. u16 m, e;
  1689. if (rate == 0)
  1690. return 0;
  1691. e = idt77252_fls(rate) - 1;
  1692. if (e < 9)
  1693. m = (rate - (1 << e)) << (9 - e);
  1694. else if (e == 9)
  1695. m = (rate - (1 << e));
  1696. else /* e > 9 */
  1697. m = (rate - (1 << e)) >> (e - 9);
  1698. return 0x4000 | (e << 9) | m;
  1699. }
  1700. static u8
  1701. idt77252_rate_logindex(struct idt77252_dev *card, int pcr)
  1702. {
  1703. u16 afp;
  1704. afp = idt77252_int_to_atmfp(pcr < 0 ? -pcr : pcr);
  1705. if (pcr < 0)
  1706. return rate_to_log[(afp >> 5) & 0x1ff];
  1707. return rate_to_log[((afp >> 5) + 1) & 0x1ff];
  1708. }
  1709. static void
  1710. idt77252_est_timer(unsigned long data)
  1711. {
  1712. struct vc_map *vc = (struct vc_map *)data;
  1713. struct idt77252_dev *card = vc->card;
  1714. struct rate_estimator *est;
  1715. unsigned long flags;
  1716. u32 rate, cps;
  1717. u64 ncells;
  1718. u8 lacr;
  1719. spin_lock_irqsave(&vc->lock, flags);
  1720. est = vc->estimator;
  1721. if (!est)
  1722. goto out;
  1723. ncells = est->cells;
  1724. rate = ((u32)(ncells - est->last_cells)) << (7 - est->interval);
  1725. est->last_cells = ncells;
  1726. est->avcps += ((long)rate - (long)est->avcps) >> est->ewma_log;
  1727. est->cps = (est->avcps + 0x1f) >> 5;
  1728. cps = est->cps;
  1729. if (cps < (est->maxcps >> 4))
  1730. cps = est->maxcps >> 4;
  1731. lacr = idt77252_rate_logindex(card, cps);
  1732. if (lacr > vc->max_er)
  1733. lacr = vc->max_er;
  1734. if (lacr != vc->lacr) {
  1735. vc->lacr = lacr;
  1736. writel(TCMDQ_LACR|(vc->lacr << 16)|vc->index, SAR_REG_TCMDQ);
  1737. }
  1738. est->timer.expires = jiffies + ((HZ / 4) << est->interval);
  1739. add_timer(&est->timer);
  1740. out:
  1741. spin_unlock_irqrestore(&vc->lock, flags);
  1742. }
  1743. static struct rate_estimator *
  1744. idt77252_init_est(struct vc_map *vc, int pcr)
  1745. {
  1746. struct rate_estimator *est;
  1747. est = kzalloc(sizeof(struct rate_estimator), GFP_KERNEL);
  1748. if (!est)
  1749. return NULL;
  1750. est->maxcps = pcr < 0 ? -pcr : pcr;
  1751. est->cps = est->maxcps;
  1752. est->avcps = est->cps << 5;
  1753. est->interval = 2; /* XXX: make this configurable */
  1754. est->ewma_log = 2; /* XXX: make this configurable */
  1755. init_timer(&est->timer);
  1756. est->timer.data = (unsigned long)vc;
  1757. est->timer.function = idt77252_est_timer;
  1758. est->timer.expires = jiffies + ((HZ / 4) << est->interval);
  1759. add_timer(&est->timer);
  1760. return est;
  1761. }
  1762. static int
  1763. idt77252_init_cbr(struct idt77252_dev *card, struct vc_map *vc,
  1764. struct atm_vcc *vcc, struct atm_qos *qos)
  1765. {
  1766. int tst_free, tst_used, tst_entries;
  1767. unsigned long tmpl, modl;
  1768. int tcr, tcra;
  1769. if ((qos->txtp.max_pcr == 0) &&
  1770. (qos->txtp.pcr == 0) && (qos->txtp.min_pcr == 0)) {
  1771. printk("%s: trying to open a CBR VC with cell rate = 0\n",
  1772. card->name);
  1773. return -EINVAL;
  1774. }
  1775. tst_used = 0;
  1776. tst_free = card->tst_free;
  1777. if (test_bit(VCF_TX, &vc->flags))
  1778. tst_used = vc->ntste;
  1779. tst_free += tst_used;
  1780. tcr = atm_pcr_goal(&qos->txtp);
  1781. tcra = tcr >= 0 ? tcr : -tcr;
  1782. TXPRINTK("%s: CBR target cell rate = %d\n", card->name, tcra);
  1783. tmpl = (unsigned long) tcra * ((unsigned long) card->tst_size - 2);
  1784. modl = tmpl % (unsigned long)card->utopia_pcr;
  1785. tst_entries = (int) (tmpl / card->utopia_pcr);
  1786. if (tcr > 0) {
  1787. if (modl > 0)
  1788. tst_entries++;
  1789. } else if (tcr == 0) {
  1790. tst_entries = tst_free - SAR_TST_RESERVED;
  1791. if (tst_entries <= 0) {
  1792. printk("%s: no CBR bandwidth free.\n", card->name);
  1793. return -ENOSR;
  1794. }
  1795. }
  1796. if (tst_entries == 0) {
  1797. printk("%s: selected CBR bandwidth < granularity.\n",
  1798. card->name);
  1799. return -EINVAL;
  1800. }
  1801. if (tst_entries > (tst_free - SAR_TST_RESERVED)) {
  1802. printk("%s: not enough CBR bandwidth free.\n", card->name);
  1803. return -ENOSR;
  1804. }
  1805. vc->ntste = tst_entries;
  1806. card->tst_free = tst_free - tst_entries;
  1807. if (test_bit(VCF_TX, &vc->flags)) {
  1808. if (tst_used == tst_entries)
  1809. return 0;
  1810. OPRINTK("%s: modify %d -> %d entries in TST.\n",
  1811. card->name, tst_used, tst_entries);
  1812. change_tst(card, vc, tst_entries, TSTE_OPC_CBR);
  1813. return 0;
  1814. }
  1815. OPRINTK("%s: setting %d entries in TST.\n", card->name, tst_entries);
  1816. fill_tst(card, vc, tst_entries, TSTE_OPC_CBR);
  1817. return 0;
  1818. }
  1819. static int
  1820. idt77252_init_ubr(struct idt77252_dev *card, struct vc_map *vc,
  1821. struct atm_vcc *vcc, struct atm_qos *qos)
  1822. {
  1823. unsigned long flags;
  1824. int tcr;
  1825. spin_lock_irqsave(&vc->lock, flags);
  1826. if (vc->estimator) {
  1827. del_timer(&vc->estimator->timer);
  1828. kfree(vc->estimator);
  1829. vc->estimator = NULL;
  1830. }
  1831. spin_unlock_irqrestore(&vc->lock, flags);
  1832. tcr = atm_pcr_goal(&qos->txtp);
  1833. if (tcr == 0)
  1834. tcr = card->link_pcr;
  1835. vc->estimator = idt77252_init_est(vc, tcr);
  1836. vc->class = SCHED_UBR;
  1837. vc->init_er = idt77252_rate_logindex(card, tcr);
  1838. vc->lacr = vc->init_er;
  1839. if (tcr < 0)
  1840. vc->max_er = vc->init_er;
  1841. else
  1842. vc->max_er = 0xff;
  1843. return 0;
  1844. }
  1845. static int
  1846. idt77252_init_tx(struct idt77252_dev *card, struct vc_map *vc,
  1847. struct atm_vcc *vcc, struct atm_qos *qos)
  1848. {
  1849. int error;
  1850. if (test_bit(VCF_TX, &vc->flags))
  1851. return -EBUSY;
  1852. switch (qos->txtp.traffic_class) {
  1853. case ATM_CBR:
  1854. vc->class = SCHED_CBR;
  1855. break;
  1856. case ATM_UBR:
  1857. vc->class = SCHED_UBR;
  1858. break;
  1859. case ATM_VBR:
  1860. case ATM_ABR:
  1861. default:
  1862. return -EPROTONOSUPPORT;
  1863. }
  1864. vc->scq = alloc_scq(card, vc->class);
  1865. if (!vc->scq) {
  1866. printk("%s: can't get SCQ.\n", card->name);
  1867. return -ENOMEM;
  1868. }
  1869. vc->scq->scd = get_free_scd(card, vc);
  1870. if (vc->scq->scd == 0) {
  1871. printk("%s: no SCD available.\n", card->name);
  1872. free_scq(card, vc->scq);
  1873. return -ENOMEM;
  1874. }
  1875. fill_scd(card, vc->scq, vc->class);
  1876. if (set_tct(card, vc)) {
  1877. printk("%s: class %d not supported.\n",
  1878. card->name, qos->txtp.traffic_class);
  1879. card->scd2vc[vc->scd_index] = NULL;
  1880. free_scq(card, vc->scq);
  1881. return -EPROTONOSUPPORT;
  1882. }
  1883. switch (vc->class) {
  1884. case SCHED_CBR:
  1885. error = idt77252_init_cbr(card, vc, vcc, qos);
  1886. if (error) {
  1887. card->scd2vc[vc->scd_index] = NULL;
  1888. free_scq(card, vc->scq);
  1889. return error;
  1890. }
  1891. clear_bit(VCF_IDLE, &vc->flags);
  1892. writel(TCMDQ_START | vc->index, SAR_REG_TCMDQ);
  1893. break;
  1894. case SCHED_UBR:
  1895. error = idt77252_init_ubr(card, vc, vcc, qos);
  1896. if (error) {
  1897. card->scd2vc[vc->scd_index] = NULL;
  1898. free_scq(card, vc->scq);
  1899. return error;
  1900. }
  1901. set_bit(VCF_IDLE, &vc->flags);
  1902. break;
  1903. }
  1904. vc->tx_vcc = vcc;
  1905. set_bit(VCF_TX, &vc->flags);
  1906. return 0;
  1907. }
  1908. static int
  1909. idt77252_init_rx(struct idt77252_dev *card, struct vc_map *vc,
  1910. struct atm_vcc *vcc, struct atm_qos *qos)
  1911. {
  1912. unsigned long flags;
  1913. unsigned long addr;
  1914. u32 rcte = 0;
  1915. if (test_bit(VCF_RX, &vc->flags))
  1916. return -EBUSY;
  1917. vc->rx_vcc = vcc;
  1918. set_bit(VCF_RX, &vc->flags);
  1919. if ((vcc->vci == 3) || (vcc->vci == 4))
  1920. return 0;
  1921. flush_rx_pool(card, &vc->rcv.rx_pool);
  1922. rcte |= SAR_RCTE_CONNECTOPEN;
  1923. rcte |= SAR_RCTE_RAWCELLINTEN;
  1924. switch (qos->aal) {
  1925. case ATM_AAL0:
  1926. rcte |= SAR_RCTE_RCQ;
  1927. break;
  1928. case ATM_AAL1:
  1929. rcte |= SAR_RCTE_OAM; /* Let SAR drop Video */
  1930. break;
  1931. case ATM_AAL34:
  1932. rcte |= SAR_RCTE_AAL34;
  1933. break;
  1934. case ATM_AAL5:
  1935. rcte |= SAR_RCTE_AAL5;
  1936. break;
  1937. default:
  1938. rcte |= SAR_RCTE_RCQ;
  1939. break;
  1940. }
  1941. if (qos->aal != ATM_AAL5)
  1942. rcte |= SAR_RCTE_FBP_1;
  1943. else if (qos->rxtp.max_sdu > SAR_FB_SIZE_2)
  1944. rcte |= SAR_RCTE_FBP_3;
  1945. else if (qos->rxtp.max_sdu > SAR_FB_SIZE_1)
  1946. rcte |= SAR_RCTE_FBP_2;
  1947. else if (qos->rxtp.max_sdu > SAR_FB_SIZE_0)
  1948. rcte |= SAR_RCTE_FBP_1;
  1949. else
  1950. rcte |= SAR_RCTE_FBP_01;
  1951. addr = card->rct_base + (vc->index << 2);
  1952. OPRINTK("%s: writing RCT at 0x%lx\n", card->name, addr);
  1953. write_sram(card, addr, rcte);
  1954. spin_lock_irqsave(&card->cmd_lock, flags);
  1955. writel(SAR_CMD_OPEN_CONNECTION | (addr << 2), SAR_REG_CMD);
  1956. waitfor_idle(card);
  1957. spin_unlock_irqrestore(&card->cmd_lock, flags);
  1958. return 0;
  1959. }
  1960. static int
  1961. idt77252_open(struct atm_vcc *vcc)
  1962. {
  1963. struct atm_dev *dev = vcc->dev;
  1964. struct idt77252_dev *card = dev->dev_data;
  1965. struct vc_map *vc;
  1966. unsigned int index;
  1967. unsigned int inuse;
  1968. int error;
  1969. int vci = vcc->vci;
  1970. short vpi = vcc->vpi;
  1971. if (vpi == ATM_VPI_UNSPEC || vci == ATM_VCI_UNSPEC)
  1972. return 0;
  1973. if (vpi >= (1 << card->vpibits)) {
  1974. printk("%s: unsupported VPI: %d\n", card->name, vpi);
  1975. return -EINVAL;
  1976. }
  1977. if (vci >= (1 << card->vcibits)) {
  1978. printk("%s: unsupported VCI: %d\n", card->name, vci);
  1979. return -EINVAL;
  1980. }
  1981. set_bit(ATM_VF_ADDR, &vcc->flags);
  1982. mutex_lock(&card->mutex);
  1983. OPRINTK("%s: opening vpi.vci: %d.%d\n", card->name, vpi, vci);
  1984. switch (vcc->qos.aal) {
  1985. case ATM_AAL0:
  1986. case ATM_AAL1:
  1987. case ATM_AAL5:
  1988. break;
  1989. default:
  1990. printk("%s: Unsupported AAL: %d\n", card->name, vcc->qos.aal);
  1991. mutex_unlock(&card->mutex);
  1992. return -EPROTONOSUPPORT;
  1993. }
  1994. index = VPCI2VC(card, vpi, vci);
  1995. if (!card->vcs[index]) {
  1996. card->vcs[index] = kzalloc(sizeof(struct vc_map), GFP_KERNEL);
  1997. if (!card->vcs[index]) {
  1998. printk("%s: can't alloc vc in open()\n", card->name);
  1999. mutex_unlock(&card->mutex);
  2000. return -ENOMEM;
  2001. }
  2002. card->vcs[index]->card = card;
  2003. card->vcs[index]->index = index;
  2004. spin_lock_init(&card->vcs[index]->lock);
  2005. }
  2006. vc = card->vcs[index];
  2007. vcc->dev_data = vc;
  2008. IPRINTK("%s: idt77252_open: vc = %d (%d.%d) %s/%s (max RX SDU: %u)\n",
  2009. card->name, vc->index, vcc->vpi, vcc->vci,
  2010. vcc->qos.rxtp.traffic_class != ATM_NONE ? "rx" : "--",
  2011. vcc->qos.txtp.traffic_class != ATM_NONE ? "tx" : "--",
  2012. vcc->qos.rxtp.max_sdu);
  2013. inuse = 0;
  2014. if (vcc->qos.txtp.traffic_class != ATM_NONE &&
  2015. test_bit(VCF_TX, &vc->flags))
  2016. inuse = 1;
  2017. if (vcc->qos.rxtp.traffic_class != ATM_NONE &&
  2018. test_bit(VCF_RX, &vc->flags))
  2019. inuse += 2;
  2020. if (inuse) {
  2021. printk("%s: %s vci already in use.\n", card->name,
  2022. inuse == 1 ? "tx" : inuse == 2 ? "rx" : "tx and rx");
  2023. mutex_unlock(&card->mutex);
  2024. return -EADDRINUSE;
  2025. }
  2026. if (vcc->qos.txtp.traffic_class != ATM_NONE) {
  2027. error = idt77252_init_tx(card, vc, vcc, &vcc->qos);
  2028. if (error) {
  2029. mutex_unlock(&card->mutex);
  2030. return error;
  2031. }
  2032. }
  2033. if (vcc->qos.rxtp.traffic_class != ATM_NONE) {
  2034. error = idt77252_init_rx(card, vc, vcc, &vcc->qos);
  2035. if (error) {
  2036. mutex_unlock(&card->mutex);
  2037. return error;
  2038. }
  2039. }
  2040. set_bit(ATM_VF_READY, &vcc->flags);
  2041. mutex_unlock(&card->mutex);
  2042. return 0;
  2043. }
  2044. static void
  2045. idt77252_close(struct atm_vcc *vcc)
  2046. {
  2047. struct atm_dev *dev = vcc->dev;
  2048. struct idt77252_dev *card = dev->dev_data;
  2049. struct vc_map *vc = vcc->dev_data;
  2050. unsigned long flags;
  2051. unsigned long addr;
  2052. unsigned long timeout;
  2053. mutex_lock(&card->mutex);
  2054. IPRINTK("%s: idt77252_close: vc = %d (%d.%d)\n",
  2055. card->name, vc->index, vcc->vpi, vcc->vci);
  2056. clear_bit(ATM_VF_READY, &vcc->flags);
  2057. if (vcc->qos.rxtp.traffic_class != ATM_NONE) {
  2058. spin_lock_irqsave(&vc->lock, flags);
  2059. clear_bit(VCF_RX, &vc->flags);
  2060. vc->rx_vcc = NULL;
  2061. spin_unlock_irqrestore(&vc->lock, flags);
  2062. if ((vcc->vci == 3) || (vcc->vci == 4))
  2063. goto done;
  2064. addr = card->rct_base + vc->index * SAR_SRAM_RCT_SIZE;
  2065. spin_lock_irqsave(&card->cmd_lock, flags);
  2066. writel(SAR_CMD_CLOSE_CONNECTION | (addr << 2), SAR_REG_CMD);
  2067. waitfor_idle(card);
  2068. spin_unlock_irqrestore(&card->cmd_lock, flags);
  2069. if (vc->rcv.rx_pool.count) {
  2070. DPRINTK("%s: closing a VC with pending rx buffers.\n",
  2071. card->name);
  2072. recycle_rx_pool_skb(card, &vc->rcv.rx_pool);
  2073. }
  2074. }
  2075. done:
  2076. if (vcc->qos.txtp.traffic_class != ATM_NONE) {
  2077. spin_lock_irqsave(&vc->lock, flags);
  2078. clear_bit(VCF_TX, &vc->flags);
  2079. clear_bit(VCF_IDLE, &vc->flags);
  2080. clear_bit(VCF_RSV, &vc->flags);
  2081. vc->tx_vcc = NULL;
  2082. if (vc->estimator) {
  2083. del_timer(&vc->estimator->timer);
  2084. kfree(vc->estimator);
  2085. vc->estimator = NULL;
  2086. }
  2087. spin_unlock_irqrestore(&vc->lock, flags);
  2088. timeout = 5 * 1000;
  2089. while (atomic_read(&vc->scq->used) > 0) {
  2090. timeout = msleep_interruptible(timeout);
  2091. if (!timeout)
  2092. break;
  2093. }
  2094. if (!timeout)
  2095. printk("%s: SCQ drain timeout: %u used\n",
  2096. card->name, atomic_read(&vc->scq->used));
  2097. writel(TCMDQ_HALT | vc->index, SAR_REG_TCMDQ);
  2098. clear_scd(card, vc->scq, vc->class);
  2099. if (vc->class == SCHED_CBR) {
  2100. clear_tst(card, vc);
  2101. card->tst_free += vc->ntste;
  2102. vc->ntste = 0;
  2103. }
  2104. card->scd2vc[vc->scd_index] = NULL;
  2105. free_scq(card, vc->scq);
  2106. }
  2107. mutex_unlock(&card->mutex);
  2108. }
  2109. static int
  2110. idt77252_change_qos(struct atm_vcc *vcc, struct atm_qos *qos, int flags)
  2111. {
  2112. struct atm_dev *dev = vcc->dev;
  2113. struct idt77252_dev *card = dev->dev_data;
  2114. struct vc_map *vc = vcc->dev_data;
  2115. int error = 0;
  2116. mutex_lock(&card->mutex);
  2117. if (qos->txtp.traffic_class != ATM_NONE) {
  2118. if (!test_bit(VCF_TX, &vc->flags)) {
  2119. error = idt77252_init_tx(card, vc, vcc, qos);
  2120. if (error)
  2121. goto out;
  2122. } else {
  2123. switch (qos->txtp.traffic_class) {
  2124. case ATM_CBR:
  2125. error = idt77252_init_cbr(card, vc, vcc, qos);
  2126. if (error)
  2127. goto out;
  2128. break;
  2129. case ATM_UBR:
  2130. error = idt77252_init_ubr(card, vc, vcc, qos);
  2131. if (error)
  2132. goto out;
  2133. if (!test_bit(VCF_IDLE, &vc->flags)) {
  2134. writel(TCMDQ_LACR | (vc->lacr << 16) |
  2135. vc->index, SAR_REG_TCMDQ);
  2136. }
  2137. break;
  2138. case ATM_VBR:
  2139. case ATM_ABR:
  2140. error = -EOPNOTSUPP;
  2141. goto out;
  2142. }
  2143. }
  2144. }
  2145. if ((qos->rxtp.traffic_class != ATM_NONE) &&
  2146. !test_bit(VCF_RX, &vc->flags)) {
  2147. error = idt77252_init_rx(card, vc, vcc, qos);
  2148. if (error)
  2149. goto out;
  2150. }
  2151. memcpy(&vcc->qos, qos, sizeof(struct atm_qos));
  2152. set_bit(ATM_VF_HASQOS, &vcc->flags);
  2153. out:
  2154. mutex_unlock(&card->mutex);
  2155. return error;
  2156. }
  2157. static int
  2158. idt77252_proc_read(struct atm_dev *dev, loff_t * pos, char *page)
  2159. {
  2160. struct idt77252_dev *card = dev->dev_data;
  2161. int i, left;
  2162. left = (int) *pos;
  2163. if (!left--)
  2164. return sprintf(page, "IDT77252 Interrupts:\n");
  2165. if (!left--)
  2166. return sprintf(page, "TSIF: %lu\n", card->irqstat[15]);
  2167. if (!left--)
  2168. return sprintf(page, "TXICP: %lu\n", card->irqstat[14]);
  2169. if (!left--)
  2170. return sprintf(page, "TSQF: %lu\n", card->irqstat[12]);
  2171. if (!left--)
  2172. return sprintf(page, "TMROF: %lu\n", card->irqstat[11]);
  2173. if (!left--)
  2174. return sprintf(page, "PHYI: %lu\n", card->irqstat[10]);
  2175. if (!left--)
  2176. return sprintf(page, "FBQ3A: %lu\n", card->irqstat[8]);
  2177. if (!left--)
  2178. return sprintf(page, "FBQ2A: %lu\n", card->irqstat[7]);
  2179. if (!left--)
  2180. return sprintf(page, "RSQF: %lu\n", card->irqstat[6]);
  2181. if (!left--)
  2182. return sprintf(page, "EPDU: %lu\n", card->irqstat[5]);
  2183. if (!left--)
  2184. return sprintf(page, "RAWCF: %lu\n", card->irqstat[4]);
  2185. if (!left--)
  2186. return sprintf(page, "FBQ1A: %lu\n", card->irqstat[3]);
  2187. if (!left--)
  2188. return sprintf(page, "FBQ0A: %lu\n", card->irqstat[2]);
  2189. if (!left--)
  2190. return sprintf(page, "RSQAF: %lu\n", card->irqstat[1]);
  2191. if (!left--)
  2192. return sprintf(page, "IDT77252 Transmit Connection Table:\n");
  2193. for (i = 0; i < card->tct_size; i++) {
  2194. unsigned long tct;
  2195. struct atm_vcc *vcc;
  2196. struct vc_map *vc;
  2197. char *p;
  2198. vc = card->vcs[i];
  2199. if (!vc)
  2200. continue;
  2201. vcc = NULL;
  2202. if (vc->tx_vcc)
  2203. vcc = vc->tx_vcc;
  2204. if (!vcc)
  2205. continue;
  2206. if (left--)
  2207. continue;
  2208. p = page;
  2209. p += sprintf(p, " %4u: %u.%u: ", i, vcc->vpi, vcc->vci);
  2210. tct = (unsigned long) (card->tct_base + i * SAR_SRAM_TCT_SIZE);
  2211. for (i = 0; i < 8; i++)
  2212. p += sprintf(p, " %08x", read_sram(card, tct + i));
  2213. p += sprintf(p, "\n");
  2214. return p - page;
  2215. }
  2216. return 0;
  2217. }
  2218. /*****************************************************************************/
  2219. /* */
  2220. /* Interrupt handler */
  2221. /* */
  2222. /*****************************************************************************/
  2223. static void
  2224. idt77252_collect_stat(struct idt77252_dev *card)
  2225. {
  2226. u32 cdc, vpec, icc;
  2227. cdc = readl(SAR_REG_CDC);
  2228. vpec = readl(SAR_REG_VPEC);
  2229. icc = readl(SAR_REG_ICC);
  2230. #ifdef NOTDEF
  2231. printk("%s:", card->name);
  2232. if (cdc & 0x7f0000) {
  2233. char *s = "";
  2234. printk(" [");
  2235. if (cdc & (1 << 22)) {
  2236. printk("%sRM ID", s);
  2237. s = " | ";
  2238. }
  2239. if (cdc & (1 << 21)) {
  2240. printk("%sCON TAB", s);
  2241. s = " | ";
  2242. }
  2243. if (cdc & (1 << 20)) {
  2244. printk("%sNO FB", s);
  2245. s = " | ";
  2246. }
  2247. if (cdc & (1 << 19)) {
  2248. printk("%sOAM CRC", s);
  2249. s = " | ";
  2250. }
  2251. if (cdc & (1 << 18)) {
  2252. printk("%sRM CRC", s);
  2253. s = " | ";
  2254. }
  2255. if (cdc & (1 << 17)) {
  2256. printk("%sRM FIFO", s);
  2257. s = " | ";
  2258. }
  2259. if (cdc & (1 << 16)) {
  2260. printk("%sRX FIFO", s);
  2261. s = " | ";
  2262. }
  2263. printk("]");
  2264. }
  2265. printk(" CDC %04x, VPEC %04x, ICC: %04x\n",
  2266. cdc & 0xffff, vpec & 0xffff, icc & 0xffff);
  2267. #endif
  2268. }
  2269. static irqreturn_t
  2270. idt77252_interrupt(int irq, void *dev_id)
  2271. {
  2272. struct idt77252_dev *card = dev_id;
  2273. u32 stat;
  2274. stat = readl(SAR_REG_STAT) & 0xffff;
  2275. if (!stat) /* no interrupt for us */
  2276. return IRQ_NONE;
  2277. if (test_and_set_bit(IDT77252_BIT_INTERRUPT, &card->flags)) {
  2278. printk("%s: Re-entering irq_handler()\n", card->name);
  2279. goto out;
  2280. }
  2281. writel(stat, SAR_REG_STAT); /* reset interrupt */
  2282. if (stat & SAR_STAT_TSIF) { /* entry written to TSQ */
  2283. INTPRINTK("%s: TSIF\n", card->name);
  2284. card->irqstat[15]++;
  2285. idt77252_tx(card);
  2286. }
  2287. if (stat & SAR_STAT_TXICP) { /* Incomplete CS-PDU has */
  2288. INTPRINTK("%s: TXICP\n", card->name);
  2289. card->irqstat[14]++;
  2290. #ifdef CONFIG_ATM_IDT77252_DEBUG
  2291. idt77252_tx_dump(card);
  2292. #endif
  2293. }
  2294. if (stat & SAR_STAT_TSQF) { /* TSQ 7/8 full */
  2295. INTPRINTK("%s: TSQF\n", card->name);
  2296. card->irqstat[12]++;
  2297. idt77252_tx(card);
  2298. }
  2299. if (stat & SAR_STAT_TMROF) { /* Timer overflow */
  2300. INTPRINTK("%s: TMROF\n", card->name);
  2301. card->irqstat[11]++;
  2302. idt77252_collect_stat(card);
  2303. }
  2304. if (stat & SAR_STAT_EPDU) { /* Got complete CS-PDU */
  2305. INTPRINTK("%s: EPDU\n", card->name);
  2306. card->irqstat[5]++;
  2307. idt77252_rx(card);
  2308. }
  2309. if (stat & SAR_STAT_RSQAF) { /* RSQ is 7/8 full */
  2310. INTPRINTK("%s: RSQAF\n", card->name);
  2311. card->irqstat[1]++;
  2312. idt77252_rx(card);
  2313. }
  2314. if (stat & SAR_STAT_RSQF) { /* RSQ is full */
  2315. INTPRINTK("%s: RSQF\n", card->name);
  2316. card->irqstat[6]++;
  2317. idt77252_rx(card);
  2318. }
  2319. if (stat & SAR_STAT_RAWCF) { /* Raw cell received */
  2320. INTPRINTK("%s: RAWCF\n", card->name);
  2321. card->irqstat[4]++;
  2322. idt77252_rx_raw(card);
  2323. }
  2324. if (stat & SAR_STAT_PHYI) { /* PHY device interrupt */
  2325. INTPRINTK("%s: PHYI", card->name);
  2326. card->irqstat[10]++;
  2327. if (card->atmdev->phy && card->atmdev->phy->interrupt)
  2328. card->atmdev->phy->interrupt(card->atmdev);
  2329. }
  2330. if (stat & (SAR_STAT_FBQ0A | SAR_STAT_FBQ1A |
  2331. SAR_STAT_FBQ2A | SAR_STAT_FBQ3A)) {
  2332. writel(readl(SAR_REG_CFG) & ~(SAR_CFG_FBIE), SAR_REG_CFG);
  2333. INTPRINTK("%s: FBQA: %04x\n", card->name, stat);
  2334. if (stat & SAR_STAT_FBQ0A)
  2335. card->irqstat[2]++;
  2336. if (stat & SAR_STAT_FBQ1A)
  2337. card->irqstat[3]++;
  2338. if (stat & SAR_STAT_FBQ2A)
  2339. card->irqstat[7]++;
  2340. if (stat & SAR_STAT_FBQ3A)
  2341. card->irqstat[8]++;
  2342. schedule_work(&card->tqueue);
  2343. }
  2344. out:
  2345. clear_bit(IDT77252_BIT_INTERRUPT, &card->flags);
  2346. return IRQ_HANDLED;
  2347. }
  2348. static void
  2349. idt77252_softint(struct work_struct *work)
  2350. {
  2351. struct idt77252_dev *card =
  2352. container_of(work, struct idt77252_dev, tqueue);
  2353. u32 stat;
  2354. int done;
  2355. for (done = 1; ; done = 1) {
  2356. stat = readl(SAR_REG_STAT) >> 16;
  2357. if ((stat & 0x0f) < SAR_FBQ0_HIGH) {
  2358. add_rx_skb(card, 0, SAR_FB_SIZE_0, 32);
  2359. done = 0;
  2360. }
  2361. stat >>= 4;
  2362. if ((stat & 0x0f) < SAR_FBQ1_HIGH) {
  2363. add_rx_skb(card, 1, SAR_FB_SIZE_1, 32);
  2364. done = 0;
  2365. }
  2366. stat >>= 4;
  2367. if ((stat & 0x0f) < SAR_FBQ2_HIGH) {
  2368. add_rx_skb(card, 2, SAR_FB_SIZE_2, 32);
  2369. done = 0;
  2370. }
  2371. stat >>= 4;
  2372. if ((stat & 0x0f) < SAR_FBQ3_HIGH) {
  2373. add_rx_skb(card, 3, SAR_FB_SIZE_3, 32);
  2374. done = 0;
  2375. }
  2376. if (done)
  2377. break;
  2378. }
  2379. writel(readl(SAR_REG_CFG) | SAR_CFG_FBIE, SAR_REG_CFG);
  2380. }
  2381. static int
  2382. open_card_oam(struct idt77252_dev *card)
  2383. {
  2384. unsigned long flags;
  2385. unsigned long addr;
  2386. struct vc_map *vc;
  2387. int vpi, vci;
  2388. int index;
  2389. u32 rcte;
  2390. for (vpi = 0; vpi < (1 << card->vpibits); vpi++) {
  2391. for (vci = 3; vci < 5; vci++) {
  2392. index = VPCI2VC(card, vpi, vci);
  2393. vc = kzalloc(sizeof(struct vc_map), GFP_KERNEL);
  2394. if (!vc) {
  2395. printk("%s: can't alloc vc\n", card->name);
  2396. return -ENOMEM;
  2397. }
  2398. vc->index = index;
  2399. card->vcs[index] = vc;
  2400. flush_rx_pool(card, &vc->rcv.rx_pool);
  2401. rcte = SAR_RCTE_CONNECTOPEN |
  2402. SAR_RCTE_RAWCELLINTEN |
  2403. SAR_RCTE_RCQ |
  2404. SAR_RCTE_FBP_1;
  2405. addr = card->rct_base + (vc->index << 2);
  2406. write_sram(card, addr, rcte);
  2407. spin_lock_irqsave(&card->cmd_lock, flags);
  2408. writel(SAR_CMD_OPEN_CONNECTION | (addr << 2),
  2409. SAR_REG_CMD);
  2410. waitfor_idle(card);
  2411. spin_unlock_irqrestore(&card->cmd_lock, flags);
  2412. }
  2413. }
  2414. return 0;
  2415. }
  2416. static void
  2417. close_card_oam(struct idt77252_dev *card)
  2418. {
  2419. unsigned long flags;
  2420. unsigned long addr;
  2421. struct vc_map *vc;
  2422. int vpi, vci;
  2423. int index;
  2424. for (vpi = 0; vpi < (1 << card->vpibits); vpi++) {
  2425. for (vci = 3; vci < 5; vci++) {
  2426. index = VPCI2VC(card, vpi, vci);
  2427. vc = card->vcs[index];
  2428. addr = card->rct_base + vc->index * SAR_SRAM_RCT_SIZE;
  2429. spin_lock_irqsave(&card->cmd_lock, flags);
  2430. writel(SAR_CMD_CLOSE_CONNECTION | (addr << 2),
  2431. SAR_REG_CMD);
  2432. waitfor_idle(card);
  2433. spin_unlock_irqrestore(&card->cmd_lock, flags);
  2434. if (vc->rcv.rx_pool.count) {
  2435. DPRINTK("%s: closing a VC "
  2436. "with pending rx buffers.\n",
  2437. card->name);
  2438. recycle_rx_pool_skb(card, &vc->rcv.rx_pool);
  2439. }
  2440. }
  2441. }
  2442. }
  2443. static int
  2444. open_card_ubr0(struct idt77252_dev *card)
  2445. {
  2446. struct vc_map *vc;
  2447. vc = kzalloc(sizeof(struct vc_map), GFP_KERNEL);
  2448. if (!vc) {
  2449. printk("%s: can't alloc vc\n", card->name);
  2450. return -ENOMEM;
  2451. }
  2452. card->vcs[0] = vc;
  2453. vc->class = SCHED_UBR0;
  2454. vc->scq = alloc_scq(card, vc->class);
  2455. if (!vc->scq) {
  2456. printk("%s: can't get SCQ.\n", card->name);
  2457. return -ENOMEM;
  2458. }
  2459. card->scd2vc[0] = vc;
  2460. vc->scd_index = 0;
  2461. vc->scq->scd = card->scd_base;
  2462. fill_scd(card, vc->scq, vc->class);
  2463. write_sram(card, card->tct_base + 0, TCT_UBR | card->scd_base);
  2464. write_sram(card, card->tct_base + 1, 0);
  2465. write_sram(card, card->tct_base + 2, 0);
  2466. write_sram(card, card->tct_base + 3, 0);
  2467. write_sram(card, card->tct_base + 4, 0);
  2468. write_sram(card, card->tct_base + 5, 0);
  2469. write_sram(card, card->tct_base + 6, 0);
  2470. write_sram(card, card->tct_base + 7, TCT_FLAG_UBR);
  2471. clear_bit(VCF_IDLE, &vc->flags);
  2472. writel(TCMDQ_START | 0, SAR_REG_TCMDQ);
  2473. return 0;
  2474. }
  2475. static int
  2476. idt77252_dev_open(struct idt77252_dev *card)
  2477. {
  2478. u32 conf;
  2479. if (!test_bit(IDT77252_BIT_INIT, &card->flags)) {
  2480. printk("%s: SAR not yet initialized.\n", card->name);
  2481. return -1;
  2482. }
  2483. conf = SAR_CFG_RXPTH| /* enable receive path */
  2484. SAR_RX_DELAY | /* interrupt on complete PDU */
  2485. SAR_CFG_RAWIE | /* interrupt enable on raw cells */
  2486. SAR_CFG_RQFIE | /* interrupt on RSQ almost full */
  2487. SAR_CFG_TMOIE | /* interrupt on timer overflow */
  2488. SAR_CFG_FBIE | /* interrupt on low free buffers */
  2489. SAR_CFG_TXEN | /* transmit operation enable */
  2490. SAR_CFG_TXINT | /* interrupt on transmit status */
  2491. SAR_CFG_TXUIE | /* interrupt on transmit underrun */
  2492. SAR_CFG_TXSFI | /* interrupt on TSQ almost full */
  2493. SAR_CFG_PHYIE /* enable PHY interrupts */
  2494. ;
  2495. #ifdef CONFIG_ATM_IDT77252_RCV_ALL
  2496. /* Test RAW cell receive. */
  2497. conf |= SAR_CFG_VPECA;
  2498. #endif
  2499. writel(readl(SAR_REG_CFG) | conf, SAR_REG_CFG);
  2500. if (open_card_oam(card)) {
  2501. printk("%s: Error initializing OAM.\n", card->name);
  2502. return -1;
  2503. }
  2504. if (open_card_ubr0(card)) {
  2505. printk("%s: Error initializing UBR0.\n", card->name);
  2506. return -1;
  2507. }
  2508. IPRINTK("%s: opened IDT77252 ABR SAR.\n", card->name);
  2509. return 0;
  2510. }
  2511. static void idt77252_dev_close(struct atm_dev *dev)
  2512. {
  2513. struct idt77252_dev *card = dev->dev_data;
  2514. u32 conf;
  2515. close_card_oam(card);
  2516. conf = SAR_CFG_RXPTH | /* enable receive path */
  2517. SAR_RX_DELAY | /* interrupt on complete PDU */
  2518. SAR_CFG_RAWIE | /* interrupt enable on raw cells */
  2519. SAR_CFG_RQFIE | /* interrupt on RSQ almost full */
  2520. SAR_CFG_TMOIE | /* interrupt on timer overflow */
  2521. SAR_CFG_FBIE | /* interrupt on low free buffers */
  2522. SAR_CFG_TXEN | /* transmit operation enable */
  2523. SAR_CFG_TXINT | /* interrupt on transmit status */
  2524. SAR_CFG_TXUIE | /* interrupt on xmit underrun */
  2525. SAR_CFG_TXSFI /* interrupt on TSQ almost full */
  2526. ;
  2527. writel(readl(SAR_REG_CFG) & ~(conf), SAR_REG_CFG);
  2528. DIPRINTK("%s: closed IDT77252 ABR SAR.\n", card->name);
  2529. }
  2530. /*****************************************************************************/
  2531. /* */
  2532. /* Initialisation and Deinitialization of IDT77252 */
  2533. /* */
  2534. /*****************************************************************************/
  2535. static void
  2536. deinit_card(struct idt77252_dev *card)
  2537. {
  2538. struct sk_buff *skb;
  2539. int i, j;
  2540. if (!test_bit(IDT77252_BIT_INIT, &card->flags)) {
  2541. printk("%s: SAR not yet initialized.\n", card->name);
  2542. return;
  2543. }
  2544. DIPRINTK("idt77252: deinitialize card %u\n", card->index);
  2545. writel(0, SAR_REG_CFG);
  2546. if (card->atmdev)
  2547. atm_dev_deregister(card->atmdev);
  2548. for (i = 0; i < 4; i++) {
  2549. for (j = 0; j < FBQ_SIZE; j++) {
  2550. skb = card->sbpool[i].skb[j];
  2551. if (skb) {
  2552. pci_unmap_single(card->pcidev,
  2553. IDT77252_PRV_PADDR(skb),
  2554. (skb_end_pointer(skb) -
  2555. skb->data),
  2556. PCI_DMA_FROMDEVICE);
  2557. card->sbpool[i].skb[j] = NULL;
  2558. dev_kfree_skb(skb);
  2559. }
  2560. }
  2561. }
  2562. vfree(card->soft_tst);
  2563. vfree(card->scd2vc);
  2564. vfree(card->vcs);
  2565. if (card->raw_cell_hnd) {
  2566. pci_free_consistent(card->pcidev, 2 * sizeof(u32),
  2567. card->raw_cell_hnd, card->raw_cell_paddr);
  2568. }
  2569. if (card->rsq.base) {
  2570. DIPRINTK("%s: Release RSQ ...\n", card->name);
  2571. deinit_rsq(card);
  2572. }
  2573. if (card->tsq.base) {
  2574. DIPRINTK("%s: Release TSQ ...\n", card->name);
  2575. deinit_tsq(card);
  2576. }
  2577. DIPRINTK("idt77252: Release IRQ.\n");
  2578. free_irq(card->pcidev->irq, card);
  2579. for (i = 0; i < 4; i++) {
  2580. if (card->fbq[i])
  2581. iounmap(card->fbq[i]);
  2582. }
  2583. if (card->membase)
  2584. iounmap(card->membase);
  2585. clear_bit(IDT77252_BIT_INIT, &card->flags);
  2586. DIPRINTK("%s: Card deinitialized.\n", card->name);
  2587. }
  2588. static int __devinit
  2589. init_sram(struct idt77252_dev *card)
  2590. {
  2591. int i;
  2592. for (i = 0; i < card->sramsize; i += 4)
  2593. write_sram(card, (i >> 2), 0);
  2594. /* set SRAM layout for THIS card */
  2595. if (card->sramsize == (512 * 1024)) {
  2596. card->tct_base = SAR_SRAM_TCT_128_BASE;
  2597. card->tct_size = (SAR_SRAM_TCT_128_TOP - card->tct_base + 1)
  2598. / SAR_SRAM_TCT_SIZE;
  2599. card->rct_base = SAR_SRAM_RCT_128_BASE;
  2600. card->rct_size = (SAR_SRAM_RCT_128_TOP - card->rct_base + 1)
  2601. / SAR_SRAM_RCT_SIZE;
  2602. card->rt_base = SAR_SRAM_RT_128_BASE;
  2603. card->scd_base = SAR_SRAM_SCD_128_BASE;
  2604. card->scd_size = (SAR_SRAM_SCD_128_TOP - card->scd_base + 1)
  2605. / SAR_SRAM_SCD_SIZE;
  2606. card->tst[0] = SAR_SRAM_TST1_128_BASE;
  2607. card->tst[1] = SAR_SRAM_TST2_128_BASE;
  2608. card->tst_size = SAR_SRAM_TST1_128_TOP - card->tst[0] + 1;
  2609. card->abrst_base = SAR_SRAM_ABRSTD_128_BASE;
  2610. card->abrst_size = SAR_ABRSTD_SIZE_8K;
  2611. card->fifo_base = SAR_SRAM_FIFO_128_BASE;
  2612. card->fifo_size = SAR_RXFD_SIZE_32K;
  2613. } else {
  2614. card->tct_base = SAR_SRAM_TCT_32_BASE;
  2615. card->tct_size = (SAR_SRAM_TCT_32_TOP - card->tct_base + 1)
  2616. / SAR_SRAM_TCT_SIZE;
  2617. card->rct_base = SAR_SRAM_RCT_32_BASE;
  2618. card->rct_size = (SAR_SRAM_RCT_32_TOP - card->rct_base + 1)
  2619. / SAR_SRAM_RCT_SIZE;
  2620. card->rt_base = SAR_SRAM_RT_32_BASE;
  2621. card->scd_base = SAR_SRAM_SCD_32_BASE;
  2622. card->scd_size = (SAR_SRAM_SCD_32_TOP - card->scd_base + 1)
  2623. / SAR_SRAM_SCD_SIZE;
  2624. card->tst[0] = SAR_SRAM_TST1_32_BASE;
  2625. card->tst[1] = SAR_SRAM_TST2_32_BASE;
  2626. card->tst_size = (SAR_SRAM_TST1_32_TOP - card->tst[0] + 1);
  2627. card->abrst_base = SAR_SRAM_ABRSTD_32_BASE;
  2628. card->abrst_size = SAR_ABRSTD_SIZE_1K;
  2629. card->fifo_base = SAR_SRAM_FIFO_32_BASE;
  2630. card->fifo_size = SAR_RXFD_SIZE_4K;
  2631. }
  2632. /* Initialize TCT */
  2633. for (i = 0; i < card->tct_size; i++) {
  2634. write_sram(card, i * SAR_SRAM_TCT_SIZE + 0, 0);
  2635. write_sram(card, i * SAR_SRAM_TCT_SIZE + 1, 0);
  2636. write_sram(card, i * SAR_SRAM_TCT_SIZE + 2, 0);
  2637. write_sram(card, i * SAR_SRAM_TCT_SIZE + 3, 0);
  2638. write_sram(card, i * SAR_SRAM_TCT_SIZE + 4, 0);
  2639. write_sram(card, i * SAR_SRAM_TCT_SIZE + 5, 0);
  2640. write_sram(card, i * SAR_SRAM_TCT_SIZE + 6, 0);
  2641. write_sram(card, i * SAR_SRAM_TCT_SIZE + 7, 0);
  2642. }
  2643. /* Initialize RCT */
  2644. for (i = 0; i < card->rct_size; i++) {
  2645. write_sram(card, card->rct_base + i * SAR_SRAM_RCT_SIZE,
  2646. (u32) SAR_RCTE_RAWCELLINTEN);
  2647. write_sram(card, card->rct_base + i * SAR_SRAM_RCT_SIZE + 1,
  2648. (u32) 0);
  2649. write_sram(card, card->rct_base + i * SAR_SRAM_RCT_SIZE + 2,
  2650. (u32) 0);
  2651. write_sram(card, card->rct_base + i * SAR_SRAM_RCT_SIZE + 3,
  2652. (u32) 0xffffffff);
  2653. }
  2654. writel((SAR_FBQ0_LOW << 28) | 0x00000000 | 0x00000000 |
  2655. (SAR_FB_SIZE_0 / 48), SAR_REG_FBQS0);
  2656. writel((SAR_FBQ1_LOW << 28) | 0x00000000 | 0x00000000 |
  2657. (SAR_FB_SIZE_1 / 48), SAR_REG_FBQS1);
  2658. writel((SAR_FBQ2_LOW << 28) | 0x00000000 | 0x00000000 |
  2659. (SAR_FB_SIZE_2 / 48), SAR_REG_FBQS2);
  2660. writel((SAR_FBQ3_LOW << 28) | 0x00000000 | 0x00000000 |
  2661. (SAR_FB_SIZE_3 / 48), SAR_REG_FBQS3);
  2662. /* Initialize rate table */
  2663. for (i = 0; i < 256; i++) {
  2664. write_sram(card, card->rt_base + i, log_to_rate[i]);
  2665. }
  2666. for (i = 0; i < 128; i++) {
  2667. unsigned int tmp;
  2668. tmp = rate_to_log[(i << 2) + 0] << 0;
  2669. tmp |= rate_to_log[(i << 2) + 1] << 8;
  2670. tmp |= rate_to_log[(i << 2) + 2] << 16;
  2671. tmp |= rate_to_log[(i << 2) + 3] << 24;
  2672. write_sram(card, card->rt_base + 256 + i, tmp);
  2673. }
  2674. #if 0 /* Fill RDF and AIR tables. */
  2675. for (i = 0; i < 128; i++) {
  2676. unsigned int tmp;
  2677. tmp = RDF[0][(i << 1) + 0] << 16;
  2678. tmp |= RDF[0][(i << 1) + 1] << 0;
  2679. write_sram(card, card->rt_base + 512 + i, tmp);
  2680. }
  2681. for (i = 0; i < 128; i++) {
  2682. unsigned int tmp;
  2683. tmp = AIR[0][(i << 1) + 0] << 16;
  2684. tmp |= AIR[0][(i << 1) + 1] << 0;
  2685. write_sram(card, card->rt_base + 640 + i, tmp);
  2686. }
  2687. #endif
  2688. IPRINTK("%s: initialize rate table ...\n", card->name);
  2689. writel(card->rt_base << 2, SAR_REG_RTBL);
  2690. /* Initialize TSTs */
  2691. IPRINTK("%s: initialize TST ...\n", card->name);
  2692. card->tst_free = card->tst_size - 2; /* last two are jumps */
  2693. for (i = card->tst[0]; i < card->tst[0] + card->tst_size - 2; i++)
  2694. write_sram(card, i, TSTE_OPC_VAR);
  2695. write_sram(card, i++, TSTE_OPC_JMP | (card->tst[0] << 2));
  2696. idt77252_sram_write_errors = 1;
  2697. write_sram(card, i++, TSTE_OPC_JMP | (card->tst[1] << 2));
  2698. idt77252_sram_write_errors = 0;
  2699. for (i = card->tst[1]; i < card->tst[1] + card->tst_size - 2; i++)
  2700. write_sram(card, i, TSTE_OPC_VAR);
  2701. write_sram(card, i++, TSTE_OPC_JMP | (card->tst[1] << 2));
  2702. idt77252_sram_write_errors = 1;
  2703. write_sram(card, i++, TSTE_OPC_JMP | (card->tst[0] << 2));
  2704. idt77252_sram_write_errors = 0;
  2705. card->tst_index = 0;
  2706. writel(card->tst[0] << 2, SAR_REG_TSTB);
  2707. /* Initialize ABRSTD and Receive FIFO */
  2708. IPRINTK("%s: initialize ABRSTD ...\n", card->name);
  2709. writel(card->abrst_size | (card->abrst_base << 2),
  2710. SAR_REG_ABRSTD);
  2711. IPRINTK("%s: initialize receive fifo ...\n", card->name);
  2712. writel(card->fifo_size | (card->fifo_base << 2),
  2713. SAR_REG_RXFD);
  2714. IPRINTK("%s: SRAM initialization complete.\n", card->name);
  2715. return 0;
  2716. }
  2717. static int __devinit
  2718. init_card(struct atm_dev *dev)
  2719. {
  2720. struct idt77252_dev *card = dev->dev_data;
  2721. struct pci_dev *pcidev = card->pcidev;
  2722. unsigned long tmpl, modl;
  2723. unsigned int linkrate, rsvdcr;
  2724. unsigned int tst_entries;
  2725. struct net_device *tmp;
  2726. char tname[10];
  2727. u32 size;
  2728. u_char pci_byte;
  2729. u32 conf;
  2730. int i, k;
  2731. if (test_bit(IDT77252_BIT_INIT, &card->flags)) {
  2732. printk("Error: SAR already initialized.\n");
  2733. return -1;
  2734. }
  2735. /*****************************************************************/
  2736. /* P C I C O N F I G U R A T I O N */
  2737. /*****************************************************************/
  2738. /* Set PCI Retry-Timeout and TRDY timeout */
  2739. IPRINTK("%s: Checking PCI retries.\n", card->name);
  2740. if (pci_read_config_byte(pcidev, 0x40, &pci_byte) != 0) {
  2741. printk("%s: can't read PCI retry timeout.\n", card->name);
  2742. deinit_card(card);
  2743. return -1;
  2744. }
  2745. if (pci_byte != 0) {
  2746. IPRINTK("%s: PCI retry timeout: %d, set to 0.\n",
  2747. card->name, pci_byte);
  2748. if (pci_write_config_byte(pcidev, 0x40, 0) != 0) {
  2749. printk("%s: can't set PCI retry timeout.\n",
  2750. card->name);
  2751. deinit_card(card);
  2752. return -1;
  2753. }
  2754. }
  2755. IPRINTK("%s: Checking PCI TRDY.\n", card->name);
  2756. if (pci_read_config_byte(pcidev, 0x41, &pci_byte) != 0) {
  2757. printk("%s: can't read PCI TRDY timeout.\n", card->name);
  2758. deinit_card(card);
  2759. return -1;
  2760. }
  2761. if (pci_byte != 0) {
  2762. IPRINTK("%s: PCI TRDY timeout: %d, set to 0.\n",
  2763. card->name, pci_byte);
  2764. if (pci_write_config_byte(pcidev, 0x41, 0) != 0) {
  2765. printk("%s: can't set PCI TRDY timeout.\n", card->name);
  2766. deinit_card(card);
  2767. return -1;
  2768. }
  2769. }
  2770. /* Reset Timer register */
  2771. if (readl(SAR_REG_STAT) & SAR_STAT_TMROF) {
  2772. printk("%s: resetting timer overflow.\n", card->name);
  2773. writel(SAR_STAT_TMROF, SAR_REG_STAT);
  2774. }
  2775. IPRINTK("%s: Request IRQ ... ", card->name);
  2776. if (request_irq(pcidev->irq, idt77252_interrupt, IRQF_DISABLED|IRQF_SHARED,
  2777. card->name, card) != 0) {
  2778. printk("%s: can't allocate IRQ.\n", card->name);
  2779. deinit_card(card);
  2780. return -1;
  2781. }
  2782. IPRINTK("got %d.\n", pcidev->irq);
  2783. /*****************************************************************/
  2784. /* C H E C K A N D I N I T S R A M */
  2785. /*****************************************************************/
  2786. IPRINTK("%s: Initializing SRAM\n", card->name);
  2787. /* preset size of connecton table, so that init_sram() knows about it */
  2788. conf = SAR_CFG_TX_FIFO_SIZE_9 | /* Use maximum fifo size */
  2789. SAR_CFG_RXSTQ_SIZE_8k | /* Receive Status Queue is 8k */
  2790. SAR_CFG_IDLE_CLP | /* Set CLP on idle cells */
  2791. #ifndef ATM_IDT77252_SEND_IDLE
  2792. SAR_CFG_NO_IDLE | /* Do not send idle cells */
  2793. #endif
  2794. 0;
  2795. if (card->sramsize == (512 * 1024))
  2796. conf |= SAR_CFG_CNTBL_1k;
  2797. else
  2798. conf |= SAR_CFG_CNTBL_512;
  2799. switch (vpibits) {
  2800. case 0:
  2801. conf |= SAR_CFG_VPVCS_0;
  2802. break;
  2803. default:
  2804. case 1:
  2805. conf |= SAR_CFG_VPVCS_1;
  2806. break;
  2807. case 2:
  2808. conf |= SAR_CFG_VPVCS_2;
  2809. break;
  2810. case 8:
  2811. conf |= SAR_CFG_VPVCS_8;
  2812. break;
  2813. }
  2814. writel(readl(SAR_REG_CFG) | conf, SAR_REG_CFG);
  2815. if (init_sram(card) < 0)
  2816. return -1;
  2817. /********************************************************************/
  2818. /* A L L O C R A M A N D S E T V A R I O U S T H I N G S */
  2819. /********************************************************************/
  2820. /* Initialize TSQ */
  2821. if (0 != init_tsq(card)) {
  2822. deinit_card(card);
  2823. return -1;
  2824. }
  2825. /* Initialize RSQ */
  2826. if (0 != init_rsq(card)) {
  2827. deinit_card(card);
  2828. return -1;
  2829. }
  2830. card->vpibits = vpibits;
  2831. if (card->sramsize == (512 * 1024)) {
  2832. card->vcibits = 10 - card->vpibits;
  2833. } else {
  2834. card->vcibits = 9 - card->vpibits;
  2835. }
  2836. card->vcimask = 0;
  2837. for (k = 0, i = 1; k < card->vcibits; k++) {
  2838. card->vcimask |= i;
  2839. i <<= 1;
  2840. }
  2841. IPRINTK("%s: Setting VPI/VCI mask to zero.\n", card->name);
  2842. writel(0, SAR_REG_VPM);
  2843. /* Little Endian Order */
  2844. writel(0, SAR_REG_GP);
  2845. /* Initialize RAW Cell Handle Register */
  2846. card->raw_cell_hnd = pci_alloc_consistent(card->pcidev, 2 * sizeof(u32),
  2847. &card->raw_cell_paddr);
  2848. if (!card->raw_cell_hnd) {
  2849. printk("%s: memory allocation failure.\n", card->name);
  2850. deinit_card(card);
  2851. return -1;
  2852. }
  2853. memset(card->raw_cell_hnd, 0, 2 * sizeof(u32));
  2854. writel(card->raw_cell_paddr, SAR_REG_RAWHND);
  2855. IPRINTK("%s: raw cell handle is at 0x%p.\n", card->name,
  2856. card->raw_cell_hnd);
  2857. size = sizeof(struct vc_map *) * card->tct_size;
  2858. IPRINTK("%s: allocate %d byte for VC map.\n", card->name, size);
  2859. if (NULL == (card->vcs = vmalloc(size))) {
  2860. printk("%s: memory allocation failure.\n", card->name);
  2861. deinit_card(card);
  2862. return -1;
  2863. }
  2864. memset(card->vcs, 0, size);
  2865. size = sizeof(struct vc_map *) * card->scd_size;
  2866. IPRINTK("%s: allocate %d byte for SCD to VC mapping.\n",
  2867. card->name, size);
  2868. if (NULL == (card->scd2vc = vmalloc(size))) {
  2869. printk("%s: memory allocation failure.\n", card->name);
  2870. deinit_card(card);
  2871. return -1;
  2872. }
  2873. memset(card->scd2vc, 0, size);
  2874. size = sizeof(struct tst_info) * (card->tst_size - 2);
  2875. IPRINTK("%s: allocate %d byte for TST to VC mapping.\n",
  2876. card->name, size);
  2877. if (NULL == (card->soft_tst = vmalloc(size))) {
  2878. printk("%s: memory allocation failure.\n", card->name);
  2879. deinit_card(card);
  2880. return -1;
  2881. }
  2882. for (i = 0; i < card->tst_size - 2; i++) {
  2883. card->soft_tst[i].tste = TSTE_OPC_VAR;
  2884. card->soft_tst[i].vc = NULL;
  2885. }
  2886. if (dev->phy == NULL) {
  2887. printk("%s: No LT device defined.\n", card->name);
  2888. deinit_card(card);
  2889. return -1;
  2890. }
  2891. if (dev->phy->ioctl == NULL) {
  2892. printk("%s: LT had no IOCTL funtion defined.\n", card->name);
  2893. deinit_card(card);
  2894. return -1;
  2895. }
  2896. #ifdef CONFIG_ATM_IDT77252_USE_SUNI
  2897. /*
  2898. * this is a jhs hack to get around special functionality in the
  2899. * phy driver for the atecom hardware; the functionality doesn't
  2900. * exist in the linux atm suni driver
  2901. *
  2902. * it isn't the right way to do things, but as the guy from NIST
  2903. * said, talking about their measurement of the fine structure
  2904. * constant, "it's good enough for government work."
  2905. */
  2906. linkrate = 149760000;
  2907. #endif
  2908. card->link_pcr = (linkrate / 8 / 53);
  2909. printk("%s: Linkrate on ATM line : %u bit/s, %u cell/s.\n",
  2910. card->name, linkrate, card->link_pcr);
  2911. #ifdef ATM_IDT77252_SEND_IDLE
  2912. card->utopia_pcr = card->link_pcr;
  2913. #else
  2914. card->utopia_pcr = (160000000 / 8 / 54);
  2915. #endif
  2916. rsvdcr = 0;
  2917. if (card->utopia_pcr > card->link_pcr)
  2918. rsvdcr = card->utopia_pcr - card->link_pcr;
  2919. tmpl = (unsigned long) rsvdcr * ((unsigned long) card->tst_size - 2);
  2920. modl = tmpl % (unsigned long)card->utopia_pcr;
  2921. tst_entries = (int) (tmpl / (unsigned long)card->utopia_pcr);
  2922. if (modl)
  2923. tst_entries++;
  2924. card->tst_free -= tst_entries;
  2925. fill_tst(card, NULL, tst_entries, TSTE_OPC_NULL);
  2926. #ifdef HAVE_EEPROM
  2927. idt77252_eeprom_init(card);
  2928. printk("%s: EEPROM: %02x:", card->name,
  2929. idt77252_eeprom_read_status(card));
  2930. for (i = 0; i < 0x80; i++) {
  2931. printk(" %02x",
  2932. idt77252_eeprom_read_byte(card, i)
  2933. );
  2934. }
  2935. printk("\n");
  2936. #endif /* HAVE_EEPROM */
  2937. /*
  2938. * XXX: <hack>
  2939. */
  2940. sprintf(tname, "eth%d", card->index);
  2941. tmp = dev_get_by_name(&init_net, tname); /* jhs: was "tmp = dev_get(tname);" */
  2942. if (tmp) {
  2943. memcpy(card->atmdev->esi, tmp->dev_addr, 6);
  2944. printk("%s: ESI %02x:%02x:%02x:%02x:%02x:%02x\n",
  2945. card->name, card->atmdev->esi[0], card->atmdev->esi[1],
  2946. card->atmdev->esi[2], card->atmdev->esi[3],
  2947. card->atmdev->esi[4], card->atmdev->esi[5]);
  2948. }
  2949. /*
  2950. * XXX: </hack>
  2951. */
  2952. /* Set Maximum Deficit Count for now. */
  2953. writel(0xffff, SAR_REG_MDFCT);
  2954. set_bit(IDT77252_BIT_INIT, &card->flags);
  2955. XPRINTK("%s: IDT77252 ABR SAR initialization complete.\n", card->name);
  2956. return 0;
  2957. }
  2958. /*****************************************************************************/
  2959. /* */
  2960. /* Probing of IDT77252 ABR SAR */
  2961. /* */
  2962. /*****************************************************************************/
  2963. static int __devinit
  2964. idt77252_preset(struct idt77252_dev *card)
  2965. {
  2966. u16 pci_command;
  2967. /*****************************************************************/
  2968. /* P C I C O N F I G U R A T I O N */
  2969. /*****************************************************************/
  2970. XPRINTK("%s: Enable PCI master and memory access for SAR.\n",
  2971. card->name);
  2972. if (pci_read_config_word(card->pcidev, PCI_COMMAND, &pci_command)) {
  2973. printk("%s: can't read PCI_COMMAND.\n", card->name);
  2974. deinit_card(card);
  2975. return -1;
  2976. }
  2977. if (!(pci_command & PCI_COMMAND_IO)) {
  2978. printk("%s: PCI_COMMAND: %04x (???)\n",
  2979. card->name, pci_command);
  2980. deinit_card(card);
  2981. return (-1);
  2982. }
  2983. pci_command |= (PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
  2984. if (pci_write_config_word(card->pcidev, PCI_COMMAND, pci_command)) {
  2985. printk("%s: can't write PCI_COMMAND.\n", card->name);
  2986. deinit_card(card);
  2987. return -1;
  2988. }
  2989. /*****************************************************************/
  2990. /* G E N E R I C R E S E T */
  2991. /*****************************************************************/
  2992. /* Software reset */
  2993. writel(SAR_CFG_SWRST, SAR_REG_CFG);
  2994. mdelay(1);
  2995. writel(0, SAR_REG_CFG);
  2996. IPRINTK("%s: Software resetted.\n", card->name);
  2997. return 0;
  2998. }
  2999. static unsigned long __devinit
  3000. probe_sram(struct idt77252_dev *card)
  3001. {
  3002. u32 data, addr;
  3003. writel(0, SAR_REG_DR0);
  3004. writel(SAR_CMD_WRITE_SRAM | (0 << 2), SAR_REG_CMD);
  3005. for (addr = 0x4000; addr < 0x80000; addr += 0x4000) {
  3006. writel(ATM_POISON, SAR_REG_DR0);
  3007. writel(SAR_CMD_WRITE_SRAM | (addr << 2), SAR_REG_CMD);
  3008. writel(SAR_CMD_READ_SRAM | (0 << 2), SAR_REG_CMD);
  3009. data = readl(SAR_REG_DR0);
  3010. if (data != 0)
  3011. break;
  3012. }
  3013. return addr * sizeof(u32);
  3014. }
  3015. static int __devinit
  3016. idt77252_init_one(struct pci_dev *pcidev, const struct pci_device_id *id)
  3017. {
  3018. static struct idt77252_dev **last = &idt77252_chain;
  3019. static int index = 0;
  3020. unsigned long membase, srambase;
  3021. struct idt77252_dev *card;
  3022. struct atm_dev *dev;
  3023. int i, err;
  3024. if ((err = pci_enable_device(pcidev))) {
  3025. printk("idt77252: can't enable PCI device at %s\n", pci_name(pcidev));
  3026. return err;
  3027. }
  3028. card = kzalloc(sizeof(struct idt77252_dev), GFP_KERNEL);
  3029. if (!card) {
  3030. printk("idt77252-%d: can't allocate private data\n", index);
  3031. err = -ENOMEM;
  3032. goto err_out_disable_pdev;
  3033. }
  3034. card->revision = pcidev->revision;
  3035. card->index = index;
  3036. card->pcidev = pcidev;
  3037. sprintf(card->name, "idt77252-%d", card->index);
  3038. INIT_WORK(&card->tqueue, idt77252_softint);
  3039. membase = pci_resource_start(pcidev, 1);
  3040. srambase = pci_resource_start(pcidev, 2);
  3041. mutex_init(&card->mutex);
  3042. spin_lock_init(&card->cmd_lock);
  3043. spin_lock_init(&card->tst_lock);
  3044. init_timer(&card->tst_timer);
  3045. card->tst_timer.data = (unsigned long)card;
  3046. card->tst_timer.function = tst_timer;
  3047. /* Do the I/O remapping... */
  3048. card->membase = ioremap(membase, 1024);
  3049. if (!card->membase) {
  3050. printk("%s: can't ioremap() membase\n", card->name);
  3051. err = -EIO;
  3052. goto err_out_free_card;
  3053. }
  3054. if (idt77252_preset(card)) {
  3055. printk("%s: preset failed\n", card->name);
  3056. err = -EIO;
  3057. goto err_out_iounmap;
  3058. }
  3059. dev = atm_dev_register("idt77252", &idt77252_ops, -1, NULL);
  3060. if (!dev) {
  3061. printk("%s: can't register atm device\n", card->name);
  3062. err = -EIO;
  3063. goto err_out_iounmap;
  3064. }
  3065. dev->dev_data = card;
  3066. card->atmdev = dev;
  3067. #ifdef CONFIG_ATM_IDT77252_USE_SUNI
  3068. suni_init(dev);
  3069. if (!dev->phy) {
  3070. printk("%s: can't init SUNI\n", card->name);
  3071. err = -EIO;
  3072. goto err_out_deinit_card;
  3073. }
  3074. #endif /* CONFIG_ATM_IDT77252_USE_SUNI */
  3075. card->sramsize = probe_sram(card);
  3076. for (i = 0; i < 4; i++) {
  3077. card->fbq[i] = ioremap(srambase | 0x200000 | (i << 18), 4);
  3078. if (!card->fbq[i]) {
  3079. printk("%s: can't ioremap() FBQ%d\n", card->name, i);
  3080. err = -EIO;
  3081. goto err_out_deinit_card;
  3082. }
  3083. }
  3084. printk("%s: ABR SAR (Rev %c): MEM %08lx SRAM %08lx [%u KB]\n",
  3085. card->name, ((card->revision > 1) && (card->revision < 25)) ?
  3086. 'A' + card->revision - 1 : '?', membase, srambase,
  3087. card->sramsize / 1024);
  3088. if (init_card(dev)) {
  3089. printk("%s: init_card failed\n", card->name);
  3090. err = -EIO;
  3091. goto err_out_deinit_card;
  3092. }
  3093. dev->ci_range.vpi_bits = card->vpibits;
  3094. dev->ci_range.vci_bits = card->vcibits;
  3095. dev->link_rate = card->link_pcr;
  3096. if (dev->phy->start)
  3097. dev->phy->start(dev);
  3098. if (idt77252_dev_open(card)) {
  3099. printk("%s: dev_open failed\n", card->name);
  3100. err = -EIO;
  3101. goto err_out_stop;
  3102. }
  3103. *last = card;
  3104. last = &card->next;
  3105. index++;
  3106. return 0;
  3107. err_out_stop:
  3108. if (dev->phy->stop)
  3109. dev->phy->stop(dev);
  3110. err_out_deinit_card:
  3111. deinit_card(card);
  3112. err_out_iounmap:
  3113. iounmap(card->membase);
  3114. err_out_free_card:
  3115. kfree(card);
  3116. err_out_disable_pdev:
  3117. pci_disable_device(pcidev);
  3118. return err;
  3119. }
  3120. static struct pci_device_id idt77252_pci_tbl[] =
  3121. {
  3122. { PCI_VENDOR_ID_IDT, PCI_DEVICE_ID_IDT_IDT77252,
  3123. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  3124. { 0, }
  3125. };
  3126. MODULE_DEVICE_TABLE(pci, idt77252_pci_tbl);
  3127. static struct pci_driver idt77252_driver = {
  3128. .name = "idt77252",
  3129. .id_table = idt77252_pci_tbl,
  3130. .probe = idt77252_init_one,
  3131. };
  3132. static int __init idt77252_init(void)
  3133. {
  3134. struct sk_buff *skb;
  3135. printk("%s: at %p\n", __func__, idt77252_init);
  3136. if (sizeof(skb->cb) < sizeof(struct atm_skb_data) +
  3137. sizeof(struct idt77252_skb_prv)) {
  3138. printk(KERN_ERR "%s: skb->cb is too small (%lu < %lu)\n",
  3139. __func__, (unsigned long) sizeof(skb->cb),
  3140. (unsigned long) sizeof(struct atm_skb_data) +
  3141. sizeof(struct idt77252_skb_prv));
  3142. return -EIO;
  3143. }
  3144. return pci_register_driver(&idt77252_driver);
  3145. }
  3146. static void __exit idt77252_exit(void)
  3147. {
  3148. struct idt77252_dev *card;
  3149. struct atm_dev *dev;
  3150. pci_unregister_driver(&idt77252_driver);
  3151. while (idt77252_chain) {
  3152. card = idt77252_chain;
  3153. dev = card->atmdev;
  3154. idt77252_chain = card->next;
  3155. if (dev->phy->stop)
  3156. dev->phy->stop(dev);
  3157. deinit_card(card);
  3158. pci_disable_device(card->pcidev);
  3159. kfree(card);
  3160. }
  3161. DIPRINTK("idt77252: finished cleanup-module().\n");
  3162. }
  3163. module_init(idt77252_init);
  3164. module_exit(idt77252_exit);
  3165. MODULE_LICENSE("GPL");
  3166. module_param(vpibits, uint, 0);
  3167. MODULE_PARM_DESC(vpibits, "number of VPI bits supported (0, 1, or 2)");
  3168. #ifdef CONFIG_ATM_IDT77252_DEBUG
  3169. module_param(debug, ulong, 0644);
  3170. MODULE_PARM_DESC(debug, "debug bitmap, see drivers/atm/idt77252.h");
  3171. #endif
  3172. MODULE_AUTHOR("Eddie C. Dost <ecd@atecom.com>");
  3173. MODULE_DESCRIPTION("IDT77252 ABR SAR Driver");