sata_inic162x.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934
  1. /*
  2. * sata_inic162x.c - Driver for Initio 162x SATA controllers
  3. *
  4. * Copyright 2006 SUSE Linux Products GmbH
  5. * Copyright 2006 Tejun Heo <teheo@novell.com>
  6. *
  7. * This file is released under GPL v2.
  8. *
  9. * This controller is eccentric and easily locks up if something isn't
  10. * right. Documentation is available at initio's website but it only
  11. * documents registers (not programming model).
  12. *
  13. * This driver has interesting history. The first version was written
  14. * from the documentation and a 2.4 IDE driver posted on a Taiwan
  15. * company, which didn't use any IDMA features and couldn't handle
  16. * LBA48. The resulting driver couldn't handle LBA48 devices either
  17. * making it pretty useless.
  18. *
  19. * After a while, initio picked the driver up, renamed it to
  20. * sata_initio162x, updated it to use IDMA for ATA DMA commands and
  21. * posted it on their website. It only used ATA_PROT_DMA for IDMA and
  22. * attaching both devices and issuing IDMA and !IDMA commands
  23. * simultaneously broke it due to PIRQ masking interaction but it did
  24. * show how to use the IDMA (ADMA + some initio specific twists)
  25. * engine.
  26. *
  27. * Then, I picked up their changes again and here's the usable driver
  28. * which uses IDMA for everything. Everything works now including
  29. * LBA48, CD/DVD burning, suspend/resume and hotplug. There are some
  30. * issues tho. Result Tf is not resported properly, NCQ isn't
  31. * supported yet and CD/DVD writing works with DMA assisted PIO
  32. * protocol (which, for native SATA devices, shouldn't cause any
  33. * noticeable difference).
  34. *
  35. * Anyways, so, here's finally a working driver for inic162x. Enjoy!
  36. *
  37. * initio: If you guys wanna improve the driver regarding result TF
  38. * access and other stuff, please feel free to contact me. I'll be
  39. * happy to assist.
  40. */
  41. #include <linux/kernel.h>
  42. #include <linux/module.h>
  43. #include <linux/pci.h>
  44. #include <scsi/scsi_host.h>
  45. #include <linux/libata.h>
  46. #include <linux/blkdev.h>
  47. #include <scsi/scsi_device.h>
  48. #define DRV_NAME "sata_inic162x"
  49. #define DRV_VERSION "0.4"
  50. enum {
  51. MMIO_BAR_PCI = 5,
  52. MMIO_BAR_CARDBUS = 1,
  53. NR_PORTS = 2,
  54. IDMA_CPB_TBL_SIZE = 4 * 32,
  55. INIC_DMA_BOUNDARY = 0xffffff,
  56. HOST_ACTRL = 0x08,
  57. HOST_CTL = 0x7c,
  58. HOST_STAT = 0x7e,
  59. HOST_IRQ_STAT = 0xbc,
  60. HOST_IRQ_MASK = 0xbe,
  61. PORT_SIZE = 0x40,
  62. /* registers for ATA TF operation */
  63. PORT_TF_DATA = 0x00,
  64. PORT_TF_FEATURE = 0x01,
  65. PORT_TF_NSECT = 0x02,
  66. PORT_TF_LBAL = 0x03,
  67. PORT_TF_LBAM = 0x04,
  68. PORT_TF_LBAH = 0x05,
  69. PORT_TF_DEVICE = 0x06,
  70. PORT_TF_COMMAND = 0x07,
  71. PORT_TF_ALT_STAT = 0x08,
  72. PORT_IRQ_STAT = 0x09,
  73. PORT_IRQ_MASK = 0x0a,
  74. PORT_PRD_CTL = 0x0b,
  75. PORT_PRD_ADDR = 0x0c,
  76. PORT_PRD_XFERLEN = 0x10,
  77. PORT_CPB_CPBLAR = 0x18,
  78. PORT_CPB_PTQFIFO = 0x1c,
  79. /* IDMA register */
  80. PORT_IDMA_CTL = 0x14,
  81. PORT_IDMA_STAT = 0x16,
  82. PORT_RPQ_FIFO = 0x1e,
  83. PORT_RPQ_CNT = 0x1f,
  84. PORT_SCR = 0x20,
  85. /* HOST_CTL bits */
  86. HCTL_IRQOFF = (1 << 8), /* global IRQ off */
  87. HCTL_FTHD0 = (1 << 10), /* fifo threshold 0 */
  88. HCTL_FTHD1 = (1 << 11), /* fifo threshold 1*/
  89. HCTL_PWRDWN = (1 << 12), /* power down PHYs */
  90. HCTL_SOFTRST = (1 << 13), /* global reset (no phy reset) */
  91. HCTL_RPGSEL = (1 << 15), /* register page select */
  92. HCTL_KNOWN_BITS = HCTL_IRQOFF | HCTL_PWRDWN | HCTL_SOFTRST |
  93. HCTL_RPGSEL,
  94. /* HOST_IRQ_(STAT|MASK) bits */
  95. HIRQ_PORT0 = (1 << 0),
  96. HIRQ_PORT1 = (1 << 1),
  97. HIRQ_SOFT = (1 << 14),
  98. HIRQ_GLOBAL = (1 << 15), /* STAT only */
  99. /* PORT_IRQ_(STAT|MASK) bits */
  100. PIRQ_OFFLINE = (1 << 0), /* device unplugged */
  101. PIRQ_ONLINE = (1 << 1), /* device plugged */
  102. PIRQ_COMPLETE = (1 << 2), /* completion interrupt */
  103. PIRQ_FATAL = (1 << 3), /* fatal error */
  104. PIRQ_ATA = (1 << 4), /* ATA interrupt */
  105. PIRQ_REPLY = (1 << 5), /* reply FIFO not empty */
  106. PIRQ_PENDING = (1 << 7), /* port IRQ pending (STAT only) */
  107. PIRQ_ERR = PIRQ_OFFLINE | PIRQ_ONLINE | PIRQ_FATAL,
  108. PIRQ_MASK_DEFAULT = PIRQ_REPLY | PIRQ_ATA,
  109. PIRQ_MASK_FREEZE = 0xff,
  110. /* PORT_PRD_CTL bits */
  111. PRD_CTL_START = (1 << 0),
  112. PRD_CTL_WR = (1 << 3),
  113. PRD_CTL_DMAEN = (1 << 7), /* DMA enable */
  114. /* PORT_IDMA_CTL bits */
  115. IDMA_CTL_RST_ATA = (1 << 2), /* hardreset ATA bus */
  116. IDMA_CTL_RST_IDMA = (1 << 5), /* reset IDMA machinary */
  117. IDMA_CTL_GO = (1 << 7), /* IDMA mode go */
  118. IDMA_CTL_ATA_NIEN = (1 << 8), /* ATA IRQ disable */
  119. /* PORT_IDMA_STAT bits */
  120. IDMA_STAT_PERR = (1 << 0), /* PCI ERROR MODE */
  121. IDMA_STAT_CPBERR = (1 << 1), /* ADMA CPB error */
  122. IDMA_STAT_LGCY = (1 << 3), /* ADMA legacy */
  123. IDMA_STAT_UIRQ = (1 << 4), /* ADMA unsolicited irq */
  124. IDMA_STAT_STPD = (1 << 5), /* ADMA stopped */
  125. IDMA_STAT_PSD = (1 << 6), /* ADMA pause */
  126. IDMA_STAT_DONE = (1 << 7), /* ADMA done */
  127. IDMA_STAT_ERR = IDMA_STAT_PERR | IDMA_STAT_CPBERR,
  128. /* CPB Control Flags*/
  129. CPB_CTL_VALID = (1 << 0), /* CPB valid */
  130. CPB_CTL_QUEUED = (1 << 1), /* queued command */
  131. CPB_CTL_DATA = (1 << 2), /* data, rsvd in datasheet */
  132. CPB_CTL_IEN = (1 << 3), /* PCI interrupt enable */
  133. CPB_CTL_DEVDIR = (1 << 4), /* device direction control */
  134. /* CPB Response Flags */
  135. CPB_RESP_DONE = (1 << 0), /* ATA command complete */
  136. CPB_RESP_REL = (1 << 1), /* ATA release */
  137. CPB_RESP_IGNORED = (1 << 2), /* CPB ignored */
  138. CPB_RESP_ATA_ERR = (1 << 3), /* ATA command error */
  139. CPB_RESP_SPURIOUS = (1 << 4), /* ATA spurious interrupt error */
  140. CPB_RESP_UNDERFLOW = (1 << 5), /* APRD deficiency length error */
  141. CPB_RESP_OVERFLOW = (1 << 6), /* APRD exccess length error */
  142. CPB_RESP_CPB_ERR = (1 << 7), /* CPB error flag */
  143. /* PRD Control Flags */
  144. PRD_DRAIN = (1 << 1), /* ignore data excess */
  145. PRD_CDB = (1 << 2), /* atapi packet command pointer */
  146. PRD_DIRECT_INTR = (1 << 3), /* direct interrupt */
  147. PRD_DMA = (1 << 4), /* data transfer method */
  148. PRD_WRITE = (1 << 5), /* data dir, rsvd in datasheet */
  149. PRD_IOM = (1 << 6), /* io/memory transfer */
  150. PRD_END = (1 << 7), /* APRD chain end */
  151. };
  152. /* Comman Parameter Block */
  153. struct inic_cpb {
  154. u8 resp_flags; /* Response Flags */
  155. u8 error; /* ATA Error */
  156. u8 status; /* ATA Status */
  157. u8 ctl_flags; /* Control Flags */
  158. __le32 len; /* Total Transfer Length */
  159. __le32 prd; /* First PRD pointer */
  160. u8 rsvd[4];
  161. /* 16 bytes */
  162. u8 feature; /* ATA Feature */
  163. u8 hob_feature; /* ATA Ex. Feature */
  164. u8 device; /* ATA Device/Head */
  165. u8 mirctl; /* Mirror Control */
  166. u8 nsect; /* ATA Sector Count */
  167. u8 hob_nsect; /* ATA Ex. Sector Count */
  168. u8 lbal; /* ATA Sector Number */
  169. u8 hob_lbal; /* ATA Ex. Sector Number */
  170. u8 lbam; /* ATA Cylinder Low */
  171. u8 hob_lbam; /* ATA Ex. Cylinder Low */
  172. u8 lbah; /* ATA Cylinder High */
  173. u8 hob_lbah; /* ATA Ex. Cylinder High */
  174. u8 command; /* ATA Command */
  175. u8 ctl; /* ATA Control */
  176. u8 slave_error; /* Slave ATA Error */
  177. u8 slave_status; /* Slave ATA Status */
  178. /* 32 bytes */
  179. } __packed;
  180. /* Physical Region Descriptor */
  181. struct inic_prd {
  182. __le32 mad; /* Physical Memory Address */
  183. __le16 len; /* Transfer Length */
  184. u8 rsvd;
  185. u8 flags; /* Control Flags */
  186. } __packed;
  187. struct inic_pkt {
  188. struct inic_cpb cpb;
  189. struct inic_prd prd[LIBATA_MAX_PRD + 1]; /* + 1 for cdb */
  190. u8 cdb[ATAPI_CDB_LEN];
  191. } __packed;
  192. struct inic_host_priv {
  193. void __iomem *mmio_base;
  194. u16 cached_hctl;
  195. };
  196. struct inic_port_priv {
  197. struct inic_pkt *pkt;
  198. dma_addr_t pkt_dma;
  199. u32 *cpb_tbl;
  200. dma_addr_t cpb_tbl_dma;
  201. };
  202. static struct scsi_host_template inic_sht = {
  203. ATA_BASE_SHT(DRV_NAME),
  204. .sg_tablesize = LIBATA_MAX_PRD, /* maybe it can be larger? */
  205. .dma_boundary = INIC_DMA_BOUNDARY,
  206. };
  207. static const int scr_map[] = {
  208. [SCR_STATUS] = 0,
  209. [SCR_ERROR] = 1,
  210. [SCR_CONTROL] = 2,
  211. };
  212. static void __iomem *inic_port_base(struct ata_port *ap)
  213. {
  214. struct inic_host_priv *hpriv = ap->host->private_data;
  215. return hpriv->mmio_base + ap->port_no * PORT_SIZE;
  216. }
  217. static void inic_reset_port(void __iomem *port_base)
  218. {
  219. void __iomem *idma_ctl = port_base + PORT_IDMA_CTL;
  220. /* stop IDMA engine */
  221. readw(idma_ctl); /* flush */
  222. msleep(1);
  223. /* mask IRQ and assert reset */
  224. writew(IDMA_CTL_RST_IDMA, idma_ctl);
  225. readw(idma_ctl); /* flush */
  226. msleep(1);
  227. /* release reset */
  228. writew(0, idma_ctl);
  229. /* clear irq */
  230. writeb(0xff, port_base + PORT_IRQ_STAT);
  231. }
  232. static int inic_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val)
  233. {
  234. void __iomem *scr_addr = inic_port_base(ap) + PORT_SCR;
  235. void __iomem *addr;
  236. if (unlikely(sc_reg >= ARRAY_SIZE(scr_map)))
  237. return -EINVAL;
  238. addr = scr_addr + scr_map[sc_reg] * 4;
  239. *val = readl(scr_addr + scr_map[sc_reg] * 4);
  240. /* this controller has stuck DIAG.N, ignore it */
  241. if (sc_reg == SCR_ERROR)
  242. *val &= ~SERR_PHYRDY_CHG;
  243. return 0;
  244. }
  245. static int inic_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
  246. {
  247. void __iomem *scr_addr = inic_port_base(ap) + PORT_SCR;
  248. if (unlikely(sc_reg >= ARRAY_SIZE(scr_map)))
  249. return -EINVAL;
  250. writel(val, scr_addr + scr_map[sc_reg] * 4);
  251. return 0;
  252. }
  253. static void inic_stop_idma(struct ata_port *ap)
  254. {
  255. void __iomem *port_base = inic_port_base(ap);
  256. readb(port_base + PORT_RPQ_FIFO);
  257. readb(port_base + PORT_RPQ_CNT);
  258. writew(0, port_base + PORT_IDMA_CTL);
  259. }
  260. static void inic_host_err_intr(struct ata_port *ap, u8 irq_stat, u16 idma_stat)
  261. {
  262. struct ata_eh_info *ehi = &ap->link.eh_info;
  263. struct inic_port_priv *pp = ap->private_data;
  264. struct inic_cpb *cpb = &pp->pkt->cpb;
  265. bool freeze = false;
  266. ata_ehi_clear_desc(ehi);
  267. ata_ehi_push_desc(ehi, "irq_stat=0x%x idma_stat=0x%x",
  268. irq_stat, idma_stat);
  269. inic_stop_idma(ap);
  270. if (irq_stat & (PIRQ_OFFLINE | PIRQ_ONLINE)) {
  271. ata_ehi_push_desc(ehi, "hotplug");
  272. ata_ehi_hotplugged(ehi);
  273. freeze = true;
  274. }
  275. if (idma_stat & IDMA_STAT_PERR) {
  276. ata_ehi_push_desc(ehi, "PCI error");
  277. freeze = true;
  278. }
  279. if (idma_stat & IDMA_STAT_CPBERR) {
  280. ata_ehi_push_desc(ehi, "CPB error");
  281. if (cpb->resp_flags & CPB_RESP_IGNORED) {
  282. __ata_ehi_push_desc(ehi, " ignored");
  283. ehi->err_mask |= AC_ERR_INVALID;
  284. freeze = true;
  285. }
  286. if (cpb->resp_flags & CPB_RESP_ATA_ERR)
  287. ehi->err_mask |= AC_ERR_DEV;
  288. if (cpb->resp_flags & CPB_RESP_SPURIOUS) {
  289. __ata_ehi_push_desc(ehi, " spurious-intr");
  290. ehi->err_mask |= AC_ERR_HSM;
  291. freeze = true;
  292. }
  293. if (cpb->resp_flags &
  294. (CPB_RESP_UNDERFLOW | CPB_RESP_OVERFLOW)) {
  295. __ata_ehi_push_desc(ehi, " data-over/underflow");
  296. ehi->err_mask |= AC_ERR_HSM;
  297. freeze = true;
  298. }
  299. }
  300. if (freeze)
  301. ata_port_freeze(ap);
  302. else
  303. ata_port_abort(ap);
  304. }
  305. static void inic_host_intr(struct ata_port *ap)
  306. {
  307. void __iomem *port_base = inic_port_base(ap);
  308. struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
  309. u8 irq_stat;
  310. u16 idma_stat;
  311. /* read and clear IRQ status */
  312. irq_stat = readb(port_base + PORT_IRQ_STAT);
  313. writeb(irq_stat, port_base + PORT_IRQ_STAT);
  314. idma_stat = readw(port_base + PORT_IDMA_STAT);
  315. if (unlikely((irq_stat & PIRQ_ERR) || (idma_stat & IDMA_STAT_ERR)))
  316. inic_host_err_intr(ap, irq_stat, idma_stat);
  317. if (unlikely(!qc))
  318. goto spurious;
  319. if (likely(idma_stat & IDMA_STAT_DONE)) {
  320. inic_stop_idma(ap);
  321. /* Depending on circumstances, device error
  322. * isn't reported by IDMA, check it explicitly.
  323. */
  324. if (unlikely(readb(port_base + PORT_TF_COMMAND) &
  325. (ATA_DF | ATA_ERR)))
  326. qc->err_mask |= AC_ERR_DEV;
  327. ata_qc_complete(qc);
  328. return;
  329. }
  330. spurious:
  331. ata_port_printk(ap, KERN_WARNING, "unhandled interrupt: "
  332. "cmd=0x%x irq_stat=0x%x idma_stat=0x%x\n",
  333. qc ? qc->tf.command : 0xff, irq_stat, idma_stat);
  334. }
  335. static irqreturn_t inic_interrupt(int irq, void *dev_instance)
  336. {
  337. struct ata_host *host = dev_instance;
  338. struct inic_host_priv *hpriv = host->private_data;
  339. u16 host_irq_stat;
  340. int i, handled = 0;;
  341. host_irq_stat = readw(hpriv->mmio_base + HOST_IRQ_STAT);
  342. if (unlikely(!(host_irq_stat & HIRQ_GLOBAL)))
  343. goto out;
  344. spin_lock(&host->lock);
  345. for (i = 0; i < NR_PORTS; i++) {
  346. struct ata_port *ap = host->ports[i];
  347. if (!(host_irq_stat & (HIRQ_PORT0 << i)))
  348. continue;
  349. if (likely(ap && !(ap->flags & ATA_FLAG_DISABLED))) {
  350. inic_host_intr(ap);
  351. handled++;
  352. } else {
  353. if (ata_ratelimit())
  354. dev_printk(KERN_ERR, host->dev, "interrupt "
  355. "from disabled port %d (0x%x)\n",
  356. i, host_irq_stat);
  357. }
  358. }
  359. spin_unlock(&host->lock);
  360. out:
  361. return IRQ_RETVAL(handled);
  362. }
  363. static int inic_check_atapi_dma(struct ata_queued_cmd *qc)
  364. {
  365. /* For some reason ATAPI_PROT_DMA doesn't work for some
  366. * commands including writes and other misc ops. Use PIO
  367. * protocol instead, which BTW is driven by the DMA engine
  368. * anyway, so it shouldn't make much difference for native
  369. * SATA devices.
  370. */
  371. if (atapi_cmd_type(qc->cdb[0]) == READ)
  372. return 0;
  373. return 1;
  374. }
  375. static void inic_fill_sg(struct inic_prd *prd, struct ata_queued_cmd *qc)
  376. {
  377. struct scatterlist *sg;
  378. unsigned int si;
  379. u8 flags = 0;
  380. if (qc->tf.flags & ATA_TFLAG_WRITE)
  381. flags |= PRD_WRITE;
  382. if (ata_is_dma(qc->tf.protocol))
  383. flags |= PRD_DMA;
  384. for_each_sg(qc->sg, sg, qc->n_elem, si) {
  385. prd->mad = cpu_to_le32(sg_dma_address(sg));
  386. prd->len = cpu_to_le16(sg_dma_len(sg));
  387. prd->flags = flags;
  388. prd++;
  389. }
  390. WARN_ON(!si);
  391. prd[-1].flags |= PRD_END;
  392. }
  393. static void inic_qc_prep(struct ata_queued_cmd *qc)
  394. {
  395. struct inic_port_priv *pp = qc->ap->private_data;
  396. struct inic_pkt *pkt = pp->pkt;
  397. struct inic_cpb *cpb = &pkt->cpb;
  398. struct inic_prd *prd = pkt->prd;
  399. bool is_atapi = ata_is_atapi(qc->tf.protocol);
  400. bool is_data = ata_is_data(qc->tf.protocol);
  401. unsigned int cdb_len = 0;
  402. VPRINTK("ENTER\n");
  403. if (is_atapi)
  404. cdb_len = qc->dev->cdb_len;
  405. /* prepare packet, based on initio driver */
  406. memset(pkt, 0, sizeof(struct inic_pkt));
  407. cpb->ctl_flags = CPB_CTL_VALID | CPB_CTL_IEN;
  408. if (is_atapi || is_data)
  409. cpb->ctl_flags |= CPB_CTL_DATA;
  410. cpb->len = cpu_to_le32(qc->nbytes + cdb_len);
  411. cpb->prd = cpu_to_le32(pp->pkt_dma + offsetof(struct inic_pkt, prd));
  412. cpb->device = qc->tf.device;
  413. cpb->feature = qc->tf.feature;
  414. cpb->nsect = qc->tf.nsect;
  415. cpb->lbal = qc->tf.lbal;
  416. cpb->lbam = qc->tf.lbam;
  417. cpb->lbah = qc->tf.lbah;
  418. if (qc->tf.flags & ATA_TFLAG_LBA48) {
  419. cpb->hob_feature = qc->tf.hob_feature;
  420. cpb->hob_nsect = qc->tf.hob_nsect;
  421. cpb->hob_lbal = qc->tf.hob_lbal;
  422. cpb->hob_lbam = qc->tf.hob_lbam;
  423. cpb->hob_lbah = qc->tf.hob_lbah;
  424. }
  425. cpb->command = qc->tf.command;
  426. /* don't load ctl - dunno why. it's like that in the initio driver */
  427. /* setup PRD for CDB */
  428. if (is_atapi) {
  429. memcpy(pkt->cdb, qc->cdb, ATAPI_CDB_LEN);
  430. prd->mad = cpu_to_le32(pp->pkt_dma +
  431. offsetof(struct inic_pkt, cdb));
  432. prd->len = cpu_to_le16(cdb_len);
  433. prd->flags = PRD_CDB | PRD_WRITE;
  434. if (!is_data)
  435. prd->flags |= PRD_END;
  436. prd++;
  437. }
  438. /* setup sg table */
  439. if (is_data)
  440. inic_fill_sg(prd, qc);
  441. pp->cpb_tbl[0] = pp->pkt_dma;
  442. }
  443. static unsigned int inic_qc_issue(struct ata_queued_cmd *qc)
  444. {
  445. struct ata_port *ap = qc->ap;
  446. void __iomem *port_base = inic_port_base(ap);
  447. /* fire up the ADMA engine */
  448. writew(HCTL_FTHD0, port_base + HOST_CTL);
  449. writew(IDMA_CTL_GO, port_base + PORT_IDMA_CTL);
  450. writeb(0, port_base + PORT_CPB_PTQFIFO);
  451. return 0;
  452. }
  453. static void inic_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  454. {
  455. void __iomem *port_base = inic_port_base(ap);
  456. tf->feature = readb(port_base + PORT_TF_FEATURE);
  457. tf->nsect = readb(port_base + PORT_TF_NSECT);
  458. tf->lbal = readb(port_base + PORT_TF_LBAL);
  459. tf->lbam = readb(port_base + PORT_TF_LBAM);
  460. tf->lbah = readb(port_base + PORT_TF_LBAH);
  461. tf->device = readb(port_base + PORT_TF_DEVICE);
  462. tf->command = readb(port_base + PORT_TF_COMMAND);
  463. }
  464. static bool inic_qc_fill_rtf(struct ata_queued_cmd *qc)
  465. {
  466. struct ata_taskfile *rtf = &qc->result_tf;
  467. struct ata_taskfile tf;
  468. /* FIXME: Except for status and error, result TF access
  469. * doesn't work. I tried reading from BAR0/2, CPB and BAR5.
  470. * None works regardless of which command interface is used.
  471. * For now return true iff status indicates device error.
  472. * This means that we're reporting bogus sector for RW
  473. * failures. Eeekk....
  474. */
  475. inic_tf_read(qc->ap, &tf);
  476. if (!(tf.command & ATA_ERR))
  477. return false;
  478. rtf->command = tf.command;
  479. rtf->feature = tf.feature;
  480. return true;
  481. }
  482. static void inic_freeze(struct ata_port *ap)
  483. {
  484. void __iomem *port_base = inic_port_base(ap);
  485. writeb(PIRQ_MASK_FREEZE, port_base + PORT_IRQ_MASK);
  486. writeb(0xff, port_base + PORT_IRQ_STAT);
  487. }
  488. static void inic_thaw(struct ata_port *ap)
  489. {
  490. void __iomem *port_base = inic_port_base(ap);
  491. writeb(0xff, port_base + PORT_IRQ_STAT);
  492. writeb(PIRQ_MASK_DEFAULT, port_base + PORT_IRQ_MASK);
  493. }
  494. static int inic_check_ready(struct ata_link *link)
  495. {
  496. void __iomem *port_base = inic_port_base(link->ap);
  497. return ata_check_ready(readb(port_base + PORT_TF_COMMAND));
  498. }
  499. /*
  500. * SRST and SControl hardreset don't give valid signature on this
  501. * controller. Only controller specific hardreset mechanism works.
  502. */
  503. static int inic_hardreset(struct ata_link *link, unsigned int *class,
  504. unsigned long deadline)
  505. {
  506. struct ata_port *ap = link->ap;
  507. void __iomem *port_base = inic_port_base(ap);
  508. void __iomem *idma_ctl = port_base + PORT_IDMA_CTL;
  509. const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
  510. int rc;
  511. /* hammer it into sane state */
  512. inic_reset_port(port_base);
  513. writew(IDMA_CTL_RST_ATA, idma_ctl);
  514. readw(idma_ctl); /* flush */
  515. msleep(1);
  516. writew(0, idma_ctl);
  517. rc = sata_link_resume(link, timing, deadline);
  518. if (rc) {
  519. ata_link_printk(link, KERN_WARNING, "failed to resume "
  520. "link after reset (errno=%d)\n", rc);
  521. return rc;
  522. }
  523. *class = ATA_DEV_NONE;
  524. if (ata_link_online(link)) {
  525. struct ata_taskfile tf;
  526. /* wait for link to become ready */
  527. rc = ata_wait_after_reset(link, deadline, inic_check_ready);
  528. /* link occupied, -ENODEV too is an error */
  529. if (rc) {
  530. ata_link_printk(link, KERN_WARNING, "device not ready "
  531. "after hardreset (errno=%d)\n", rc);
  532. return rc;
  533. }
  534. inic_tf_read(ap, &tf);
  535. *class = ata_dev_classify(&tf);
  536. }
  537. return 0;
  538. }
  539. static void inic_error_handler(struct ata_port *ap)
  540. {
  541. void __iomem *port_base = inic_port_base(ap);
  542. inic_reset_port(port_base);
  543. ata_std_error_handler(ap);
  544. }
  545. static void inic_post_internal_cmd(struct ata_queued_cmd *qc)
  546. {
  547. /* make DMA engine forget about the failed command */
  548. if (qc->flags & ATA_QCFLAG_FAILED)
  549. inic_reset_port(inic_port_base(qc->ap));
  550. }
  551. static void init_port(struct ata_port *ap)
  552. {
  553. void __iomem *port_base = inic_port_base(ap);
  554. struct inic_port_priv *pp = ap->private_data;
  555. /* clear packet and CPB table */
  556. memset(pp->pkt, 0, sizeof(struct inic_pkt));
  557. memset(pp->cpb_tbl, 0, IDMA_CPB_TBL_SIZE);
  558. /* setup PRD and CPB lookup table addresses */
  559. writel(ap->prd_dma, port_base + PORT_PRD_ADDR);
  560. writel(pp->cpb_tbl_dma, port_base + PORT_CPB_CPBLAR);
  561. }
  562. static int inic_port_resume(struct ata_port *ap)
  563. {
  564. init_port(ap);
  565. return 0;
  566. }
  567. static int inic_port_start(struct ata_port *ap)
  568. {
  569. struct device *dev = ap->host->dev;
  570. struct inic_port_priv *pp;
  571. int rc;
  572. /* alloc and initialize private data */
  573. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  574. if (!pp)
  575. return -ENOMEM;
  576. ap->private_data = pp;
  577. /* Alloc resources */
  578. rc = ata_port_start(ap);
  579. if (rc)
  580. return rc;
  581. pp->pkt = dmam_alloc_coherent(dev, sizeof(struct inic_pkt),
  582. &pp->pkt_dma, GFP_KERNEL);
  583. if (!pp->pkt)
  584. return -ENOMEM;
  585. pp->cpb_tbl = dmam_alloc_coherent(dev, IDMA_CPB_TBL_SIZE,
  586. &pp->cpb_tbl_dma, GFP_KERNEL);
  587. if (!pp->cpb_tbl)
  588. return -ENOMEM;
  589. init_port(ap);
  590. return 0;
  591. }
  592. static struct ata_port_operations inic_port_ops = {
  593. .inherits = &sata_port_ops,
  594. .check_atapi_dma = inic_check_atapi_dma,
  595. .qc_prep = inic_qc_prep,
  596. .qc_issue = inic_qc_issue,
  597. .qc_fill_rtf = inic_qc_fill_rtf,
  598. .freeze = inic_freeze,
  599. .thaw = inic_thaw,
  600. .hardreset = inic_hardreset,
  601. .error_handler = inic_error_handler,
  602. .post_internal_cmd = inic_post_internal_cmd,
  603. .scr_read = inic_scr_read,
  604. .scr_write = inic_scr_write,
  605. .port_resume = inic_port_resume,
  606. .port_start = inic_port_start,
  607. };
  608. static struct ata_port_info inic_port_info = {
  609. .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
  610. .pio_mask = 0x1f, /* pio0-4 */
  611. .mwdma_mask = 0x07, /* mwdma0-2 */
  612. .udma_mask = ATA_UDMA6,
  613. .port_ops = &inic_port_ops
  614. };
  615. static int init_controller(void __iomem *mmio_base, u16 hctl)
  616. {
  617. int i;
  618. u16 val;
  619. hctl &= ~HCTL_KNOWN_BITS;
  620. /* Soft reset whole controller. Spec says reset duration is 3
  621. * PCI clocks, be generous and give it 10ms.
  622. */
  623. writew(hctl | HCTL_SOFTRST, mmio_base + HOST_CTL);
  624. readw(mmio_base + HOST_CTL); /* flush */
  625. for (i = 0; i < 10; i++) {
  626. msleep(1);
  627. val = readw(mmio_base + HOST_CTL);
  628. if (!(val & HCTL_SOFTRST))
  629. break;
  630. }
  631. if (val & HCTL_SOFTRST)
  632. return -EIO;
  633. /* mask all interrupts and reset ports */
  634. for (i = 0; i < NR_PORTS; i++) {
  635. void __iomem *port_base = mmio_base + i * PORT_SIZE;
  636. writeb(0xff, port_base + PORT_IRQ_MASK);
  637. inic_reset_port(port_base);
  638. }
  639. /* port IRQ is masked now, unmask global IRQ */
  640. writew(hctl & ~HCTL_IRQOFF, mmio_base + HOST_CTL);
  641. val = readw(mmio_base + HOST_IRQ_MASK);
  642. val &= ~(HIRQ_PORT0 | HIRQ_PORT1);
  643. writew(val, mmio_base + HOST_IRQ_MASK);
  644. return 0;
  645. }
  646. #ifdef CONFIG_PM
  647. static int inic_pci_device_resume(struct pci_dev *pdev)
  648. {
  649. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  650. struct inic_host_priv *hpriv = host->private_data;
  651. int rc;
  652. rc = ata_pci_device_do_resume(pdev);
  653. if (rc)
  654. return rc;
  655. if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
  656. rc = init_controller(hpriv->mmio_base, hpriv->cached_hctl);
  657. if (rc)
  658. return rc;
  659. }
  660. ata_host_resume(host);
  661. return 0;
  662. }
  663. #endif
  664. static int inic_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  665. {
  666. static int printed_version;
  667. const struct ata_port_info *ppi[] = { &inic_port_info, NULL };
  668. struct ata_host *host;
  669. struct inic_host_priv *hpriv;
  670. void __iomem * const *iomap;
  671. int mmio_bar;
  672. int i, rc;
  673. if (!printed_version++)
  674. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  675. /* alloc host */
  676. host = ata_host_alloc_pinfo(&pdev->dev, ppi, NR_PORTS);
  677. hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
  678. if (!host || !hpriv)
  679. return -ENOMEM;
  680. host->private_data = hpriv;
  681. /* Acquire resources and fill host. Note that PCI and cardbus
  682. * use different BARs.
  683. */
  684. rc = pcim_enable_device(pdev);
  685. if (rc)
  686. return rc;
  687. if (pci_resource_flags(pdev, MMIO_BAR_PCI) & IORESOURCE_MEM)
  688. mmio_bar = MMIO_BAR_PCI;
  689. else
  690. mmio_bar = MMIO_BAR_CARDBUS;
  691. rc = pcim_iomap_regions(pdev, 1 << mmio_bar, DRV_NAME);
  692. if (rc)
  693. return rc;
  694. host->iomap = iomap = pcim_iomap_table(pdev);
  695. hpriv->mmio_base = iomap[mmio_bar];
  696. hpriv->cached_hctl = readw(hpriv->mmio_base + HOST_CTL);
  697. for (i = 0; i < NR_PORTS; i++) {
  698. struct ata_port *ap = host->ports[i];
  699. ata_port_pbar_desc(ap, mmio_bar, -1, "mmio");
  700. ata_port_pbar_desc(ap, mmio_bar, i * PORT_SIZE, "port");
  701. }
  702. /* Set dma_mask. This devices doesn't support 64bit addressing. */
  703. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  704. if (rc) {
  705. dev_printk(KERN_ERR, &pdev->dev,
  706. "32-bit DMA enable failed\n");
  707. return rc;
  708. }
  709. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  710. if (rc) {
  711. dev_printk(KERN_ERR, &pdev->dev,
  712. "32-bit consistent DMA enable failed\n");
  713. return rc;
  714. }
  715. /*
  716. * This controller is braindamaged. dma_boundary is 0xffff
  717. * like others but it will lock up the whole machine HARD if
  718. * 65536 byte PRD entry is fed. Reduce maximum segment size.
  719. */
  720. rc = pci_set_dma_max_seg_size(pdev, 65536 - 512);
  721. if (rc) {
  722. dev_printk(KERN_ERR, &pdev->dev,
  723. "failed to set the maximum segment size.\n");
  724. return rc;
  725. }
  726. rc = init_controller(hpriv->mmio_base, hpriv->cached_hctl);
  727. if (rc) {
  728. dev_printk(KERN_ERR, &pdev->dev,
  729. "failed to initialize controller\n");
  730. return rc;
  731. }
  732. pci_set_master(pdev);
  733. return ata_host_activate(host, pdev->irq, inic_interrupt, IRQF_SHARED,
  734. &inic_sht);
  735. }
  736. static const struct pci_device_id inic_pci_tbl[] = {
  737. { PCI_VDEVICE(INIT, 0x1622), },
  738. { },
  739. };
  740. static struct pci_driver inic_pci_driver = {
  741. .name = DRV_NAME,
  742. .id_table = inic_pci_tbl,
  743. #ifdef CONFIG_PM
  744. .suspend = ata_pci_device_suspend,
  745. .resume = inic_pci_device_resume,
  746. #endif
  747. .probe = inic_init_one,
  748. .remove = ata_pci_remove_one,
  749. };
  750. static int __init inic_init(void)
  751. {
  752. return pci_register_driver(&inic_pci_driver);
  753. }
  754. static void __exit inic_exit(void)
  755. {
  756. pci_unregister_driver(&inic_pci_driver);
  757. }
  758. MODULE_AUTHOR("Tejun Heo");
  759. MODULE_DESCRIPTION("low-level driver for Initio 162x SATA");
  760. MODULE_LICENSE("GPL v2");
  761. MODULE_DEVICE_TABLE(pci, inic_pci_tbl);
  762. MODULE_VERSION(DRV_VERSION);
  763. module_init(inic_init);
  764. module_exit(inic_exit);