genx2apic_uv_x.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * SGI UV APIC functions (note: not an Intel compatible APIC)
  7. *
  8. * Copyright (C) 2007-2008 Silicon Graphics, Inc. All rights reserved.
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/threads.h>
  12. #include <linux/cpumask.h>
  13. #include <linux/string.h>
  14. #include <linux/kernel.h>
  15. #include <linux/ctype.h>
  16. #include <linux/init.h>
  17. #include <linux/sched.h>
  18. #include <linux/bootmem.h>
  19. #include <linux/module.h>
  20. #include <asm/smp.h>
  21. #include <asm/ipi.h>
  22. #include <asm/genapic.h>
  23. #include <asm/pgtable.h>
  24. #include <asm/uv/uv_mmrs.h>
  25. #include <asm/uv/uv_hub.h>
  26. DEFINE_PER_CPU(struct uv_hub_info_s, __uv_hub_info);
  27. EXPORT_PER_CPU_SYMBOL_GPL(__uv_hub_info);
  28. struct uv_blade_info *uv_blade_info;
  29. EXPORT_SYMBOL_GPL(uv_blade_info);
  30. short *uv_node_to_blade;
  31. EXPORT_SYMBOL_GPL(uv_node_to_blade);
  32. short *uv_cpu_to_blade;
  33. EXPORT_SYMBOL_GPL(uv_cpu_to_blade);
  34. short uv_possible_blades;
  35. EXPORT_SYMBOL_GPL(uv_possible_blades);
  36. /* Start with all IRQs pointing to boot CPU. IRQ balancing will shift them. */
  37. static cpumask_t uv_target_cpus(void)
  38. {
  39. return cpumask_of_cpu(0);
  40. }
  41. static cpumask_t uv_vector_allocation_domain(int cpu)
  42. {
  43. cpumask_t domain = CPU_MASK_NONE;
  44. cpu_set(cpu, domain);
  45. return domain;
  46. }
  47. int uv_wakeup_secondary(int phys_apicid, unsigned int start_rip)
  48. {
  49. unsigned long val;
  50. int pnode;
  51. pnode = uv_apicid_to_pnode(phys_apicid);
  52. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  53. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  54. (((long)start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  55. APIC_DM_INIT;
  56. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  57. mdelay(10);
  58. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  59. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  60. (((long)start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  61. APIC_DM_STARTUP;
  62. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  63. return 0;
  64. }
  65. static void uv_send_IPI_one(int cpu, int vector)
  66. {
  67. unsigned long val, apicid, lapicid;
  68. int pnode;
  69. apicid = per_cpu(x86_cpu_to_apicid, cpu); /* ZZZ - cache node-local ? */
  70. lapicid = apicid & 0x3f; /* ZZZ macro needed */
  71. pnode = uv_apicid_to_pnode(apicid);
  72. val =
  73. (1UL << UVH_IPI_INT_SEND_SHFT) | (lapicid <<
  74. UVH_IPI_INT_APIC_ID_SHFT) |
  75. (vector << UVH_IPI_INT_VECTOR_SHFT);
  76. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  77. }
  78. static void uv_send_IPI_mask(cpumask_t mask, int vector)
  79. {
  80. unsigned int cpu;
  81. for (cpu = 0; cpu < NR_CPUS; ++cpu)
  82. if (cpu_isset(cpu, mask))
  83. uv_send_IPI_one(cpu, vector);
  84. }
  85. static void uv_send_IPI_allbutself(int vector)
  86. {
  87. cpumask_t mask = cpu_online_map;
  88. cpu_clear(smp_processor_id(), mask);
  89. if (!cpus_empty(mask))
  90. uv_send_IPI_mask(mask, vector);
  91. }
  92. static void uv_send_IPI_all(int vector)
  93. {
  94. uv_send_IPI_mask(cpu_online_map, vector);
  95. }
  96. static int uv_apic_id_registered(void)
  97. {
  98. return 1;
  99. }
  100. static unsigned int uv_cpu_mask_to_apicid(cpumask_t cpumask)
  101. {
  102. int cpu;
  103. /*
  104. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  105. * May as well be the first.
  106. */
  107. cpu = first_cpu(cpumask);
  108. if ((unsigned)cpu < NR_CPUS)
  109. return per_cpu(x86_cpu_to_apicid, cpu);
  110. else
  111. return BAD_APICID;
  112. }
  113. static unsigned int phys_pkg_id(int index_msb)
  114. {
  115. return GET_APIC_ID(read_apic_id()) >> index_msb;
  116. }
  117. #ifdef ZZZ /* Needs x2apic patch */
  118. static void uv_send_IPI_self(int vector)
  119. {
  120. apic_write(APIC_SELF_IPI, vector);
  121. }
  122. #endif
  123. struct genapic apic_x2apic_uv_x = {
  124. .name = "UV large system",
  125. .int_delivery_mode = dest_Fixed,
  126. .int_dest_mode = (APIC_DEST_PHYSICAL != 0),
  127. .target_cpus = uv_target_cpus,
  128. .vector_allocation_domain = uv_vector_allocation_domain,/* Fixme ZZZ */
  129. .apic_id_registered = uv_apic_id_registered,
  130. .send_IPI_all = uv_send_IPI_all,
  131. .send_IPI_allbutself = uv_send_IPI_allbutself,
  132. .send_IPI_mask = uv_send_IPI_mask,
  133. /* ZZZ.send_IPI_self = uv_send_IPI_self, */
  134. .cpu_mask_to_apicid = uv_cpu_mask_to_apicid,
  135. .phys_pkg_id = phys_pkg_id, /* Fixme ZZZ */
  136. };
  137. static __cpuinit void set_x2apic_extra_bits(int pnode)
  138. {
  139. __get_cpu_var(x2apic_extra_bits) = (pnode << 6);
  140. }
  141. /*
  142. * Called on boot cpu.
  143. */
  144. static __init int boot_pnode_to_blade(int pnode)
  145. {
  146. int blade;
  147. for (blade = 0; blade < uv_num_possible_blades(); blade++)
  148. if (pnode == uv_blade_info[blade].pnode)
  149. return blade;
  150. BUG();
  151. }
  152. struct redir_addr {
  153. unsigned long redirect;
  154. unsigned long alias;
  155. };
  156. #define DEST_SHIFT UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_SHFT
  157. static __initdata struct redir_addr redir_addrs[] = {
  158. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR, UVH_SI_ALIAS0_OVERLAY_CONFIG},
  159. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR, UVH_SI_ALIAS1_OVERLAY_CONFIG},
  160. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR, UVH_SI_ALIAS2_OVERLAY_CONFIG},
  161. };
  162. static __init void get_lowmem_redirect(unsigned long *base, unsigned long *size)
  163. {
  164. union uvh_si_alias0_overlay_config_u alias;
  165. union uvh_rh_gam_alias210_redirect_config_2_mmr_u redirect;
  166. int i;
  167. for (i = 0; i < ARRAY_SIZE(redir_addrs); i++) {
  168. alias.v = uv_read_local_mmr(redir_addrs[i].alias);
  169. if (alias.s.base == 0) {
  170. *size = (1UL << alias.s.m_alias);
  171. redirect.v = uv_read_local_mmr(redir_addrs[i].redirect);
  172. *base = (unsigned long)redirect.s.dest_base << DEST_SHIFT;
  173. return;
  174. }
  175. }
  176. BUG();
  177. }
  178. static __init void map_low_mmrs(void)
  179. {
  180. init_extra_mapping_uc(UV_GLOBAL_MMR32_BASE, UV_GLOBAL_MMR32_SIZE);
  181. init_extra_mapping_uc(UV_LOCAL_MMR_BASE, UV_LOCAL_MMR_SIZE);
  182. }
  183. enum map_type {map_wb, map_uc};
  184. static void map_high(char *id, unsigned long base, int shift, enum map_type map_type)
  185. {
  186. unsigned long bytes, paddr;
  187. paddr = base << shift;
  188. bytes = (1UL << shift);
  189. printk(KERN_INFO "UV: Map %s_HI 0x%lx - 0x%lx\n", id, paddr,
  190. paddr + bytes);
  191. if (map_type == map_uc)
  192. init_extra_mapping_uc(paddr, bytes);
  193. else
  194. init_extra_mapping_wb(paddr, bytes);
  195. }
  196. static __init void map_gru_high(int max_pnode)
  197. {
  198. union uvh_rh_gam_gru_overlay_config_mmr_u gru;
  199. int shift = UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT;
  200. gru.v = uv_read_local_mmr(UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR);
  201. if (gru.s.enable)
  202. map_high("GRU", gru.s.base, shift, map_wb);
  203. }
  204. static __init void map_config_high(int max_pnode)
  205. {
  206. union uvh_rh_gam_cfg_overlay_config_mmr_u cfg;
  207. int shift = UVH_RH_GAM_CFG_OVERLAY_CONFIG_MMR_BASE_SHFT;
  208. cfg.v = uv_read_local_mmr(UVH_RH_GAM_CFG_OVERLAY_CONFIG_MMR);
  209. if (cfg.s.enable)
  210. map_high("CONFIG", cfg.s.base, shift, map_uc);
  211. }
  212. static __init void map_mmr_high(int max_pnode)
  213. {
  214. union uvh_rh_gam_mmr_overlay_config_mmr_u mmr;
  215. int shift = UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT;
  216. mmr.v = uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR);
  217. if (mmr.s.enable)
  218. map_high("MMR", mmr.s.base, shift, map_uc);
  219. }
  220. static __init void map_mmioh_high(int max_pnode)
  221. {
  222. union uvh_rh_gam_mmioh_overlay_config_mmr_u mmioh;
  223. int shift = UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT;
  224. mmioh.v = uv_read_local_mmr(UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR);
  225. if (mmioh.s.enable)
  226. map_high("MMIOH", mmioh.s.base, shift, map_uc);
  227. }
  228. static __init void uv_system_init(void)
  229. {
  230. union uvh_si_addr_map_config_u m_n_config;
  231. union uvh_node_id_u node_id;
  232. unsigned long gnode_upper, lowmem_redir_base, lowmem_redir_size;
  233. int bytes, nid, cpu, lcpu, pnode, blade, i, j, m_val, n_val;
  234. int max_pnode = 0;
  235. unsigned long mmr_base, present;
  236. map_low_mmrs();
  237. m_n_config.v = uv_read_local_mmr(UVH_SI_ADDR_MAP_CONFIG);
  238. m_val = m_n_config.s.m_skt;
  239. n_val = m_n_config.s.n_skt;
  240. mmr_base =
  241. uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR) &
  242. ~UV_MMR_ENABLE;
  243. printk(KERN_DEBUG "UV: global MMR base 0x%lx\n", mmr_base);
  244. for(i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++)
  245. uv_possible_blades +=
  246. hweight64(uv_read_local_mmr( UVH_NODE_PRESENT_TABLE + i * 8));
  247. printk(KERN_DEBUG "UV: Found %d blades\n", uv_num_possible_blades());
  248. bytes = sizeof(struct uv_blade_info) * uv_num_possible_blades();
  249. uv_blade_info = alloc_bootmem_pages(bytes);
  250. get_lowmem_redirect(&lowmem_redir_base, &lowmem_redir_size);
  251. bytes = sizeof(uv_node_to_blade[0]) * num_possible_nodes();
  252. uv_node_to_blade = alloc_bootmem_pages(bytes);
  253. memset(uv_node_to_blade, 255, bytes);
  254. bytes = sizeof(uv_cpu_to_blade[0]) * num_possible_cpus();
  255. uv_cpu_to_blade = alloc_bootmem_pages(bytes);
  256. memset(uv_cpu_to_blade, 255, bytes);
  257. blade = 0;
  258. for (i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++) {
  259. present = uv_read_local_mmr(UVH_NODE_PRESENT_TABLE + i * 8);
  260. for (j = 0; j < 64; j++) {
  261. if (!test_bit(j, &present))
  262. continue;
  263. uv_blade_info[blade].pnode = (i * 64 + j);
  264. uv_blade_info[blade].nr_possible_cpus = 0;
  265. uv_blade_info[blade].nr_online_cpus = 0;
  266. blade++;
  267. }
  268. }
  269. node_id.v = uv_read_local_mmr(UVH_NODE_ID);
  270. gnode_upper = (((unsigned long)node_id.s.node_id) &
  271. ~((1 << n_val) - 1)) << m_val;
  272. for_each_present_cpu(cpu) {
  273. nid = cpu_to_node(cpu);
  274. pnode = uv_apicid_to_pnode(per_cpu(x86_cpu_to_apicid, cpu));
  275. blade = boot_pnode_to_blade(pnode);
  276. lcpu = uv_blade_info[blade].nr_possible_cpus;
  277. uv_blade_info[blade].nr_possible_cpus++;
  278. uv_cpu_hub_info(cpu)->lowmem_remap_base = lowmem_redir_base;
  279. uv_cpu_hub_info(cpu)->lowmem_remap_top =
  280. lowmem_redir_base + lowmem_redir_size;
  281. uv_cpu_hub_info(cpu)->m_val = m_val;
  282. uv_cpu_hub_info(cpu)->n_val = m_val;
  283. uv_cpu_hub_info(cpu)->numa_blade_id = blade;
  284. uv_cpu_hub_info(cpu)->blade_processor_id = lcpu;
  285. uv_cpu_hub_info(cpu)->pnode = pnode;
  286. uv_cpu_hub_info(cpu)->pnode_mask = (1 << n_val) - 1;
  287. uv_cpu_hub_info(cpu)->gpa_mask = (1 << (m_val + n_val)) - 1;
  288. uv_cpu_hub_info(cpu)->gnode_upper = gnode_upper;
  289. uv_cpu_hub_info(cpu)->global_mmr_base = mmr_base;
  290. uv_cpu_hub_info(cpu)->coherency_domain_number = 0;/* ZZZ */
  291. uv_node_to_blade[nid] = blade;
  292. uv_cpu_to_blade[cpu] = blade;
  293. max_pnode = max(pnode, max_pnode);
  294. printk(KERN_DEBUG "UV: cpu %d, apicid 0x%x, pnode %d, nid %d, "
  295. "lcpu %d, blade %d\n",
  296. cpu, per_cpu(x86_cpu_to_apicid, cpu), pnode, nid,
  297. lcpu, blade);
  298. }
  299. map_gru_high(max_pnode);
  300. map_mmr_high(max_pnode);
  301. map_config_high(max_pnode);
  302. map_mmioh_high(max_pnode);
  303. }
  304. /*
  305. * Called on each cpu to initialize the per_cpu UV data area.
  306. * ZZZ hotplug not supported yet
  307. */
  308. void __cpuinit uv_cpu_init(void)
  309. {
  310. if (!uv_node_to_blade)
  311. uv_system_init();
  312. uv_blade_info[uv_numa_blade_id()].nr_online_cpus++;
  313. if (get_uv_system_type() == UV_NON_UNIQUE_APIC)
  314. set_x2apic_extra_bits(uv_hub_info->pnode);
  315. }