apic_64.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393
  1. /*
  2. * Local APIC handling, local APIC timers
  3. *
  4. * (c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
  5. *
  6. * Fixes
  7. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  8. * thanks to Eric Gilmore
  9. * and Rolf G. Tews
  10. * for testing these extensively.
  11. * Maciej W. Rozycki : Various updates and fixes.
  12. * Mikael Pettersson : Power Management for UP-APIC.
  13. * Pavel Machek and
  14. * Mikael Pettersson : PM converted to driver model.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/mm.h>
  18. #include <linux/delay.h>
  19. #include <linux/bootmem.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/mc146818rtc.h>
  22. #include <linux/kernel_stat.h>
  23. #include <linux/sysdev.h>
  24. #include <linux/ioport.h>
  25. #include <linux/clockchips.h>
  26. #include <linux/acpi_pmtmr.h>
  27. #include <linux/module.h>
  28. #include <asm/atomic.h>
  29. #include <asm/smp.h>
  30. #include <asm/mtrr.h>
  31. #include <asm/mpspec.h>
  32. #include <asm/hpet.h>
  33. #include <asm/pgalloc.h>
  34. #include <asm/nmi.h>
  35. #include <asm/idle.h>
  36. #include <asm/proto.h>
  37. #include <asm/timex.h>
  38. #include <asm/apic.h>
  39. #include <mach_ipi.h>
  40. #include <mach_apic.h>
  41. static int disable_apic_timer __cpuinitdata;
  42. static int apic_calibrate_pmtmr __initdata;
  43. int disable_apic;
  44. /* Local APIC timer works in C2 */
  45. int local_apic_timer_c2_ok;
  46. EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
  47. /*
  48. * Debug level, exported for io_apic.c
  49. */
  50. int apic_verbosity;
  51. /* Have we found an MP table */
  52. int smp_found_config;
  53. static struct resource lapic_resource = {
  54. .name = "Local APIC",
  55. .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
  56. };
  57. static unsigned int calibration_result;
  58. static int lapic_next_event(unsigned long delta,
  59. struct clock_event_device *evt);
  60. static void lapic_timer_setup(enum clock_event_mode mode,
  61. struct clock_event_device *evt);
  62. static void lapic_timer_broadcast(cpumask_t mask);
  63. static void apic_pm_activate(void);
  64. static struct clock_event_device lapic_clockevent = {
  65. .name = "lapic",
  66. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
  67. | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
  68. .shift = 32,
  69. .set_mode = lapic_timer_setup,
  70. .set_next_event = lapic_next_event,
  71. .broadcast = lapic_timer_broadcast,
  72. .rating = 100,
  73. .irq = -1,
  74. };
  75. static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
  76. static unsigned long apic_phys;
  77. unsigned long mp_lapic_addr;
  78. unsigned int __cpuinitdata maxcpus = NR_CPUS;
  79. /*
  80. * Get the LAPIC version
  81. */
  82. static inline int lapic_get_version(void)
  83. {
  84. return GET_APIC_VERSION(apic_read(APIC_LVR));
  85. }
  86. /*
  87. * Check, if the APIC is integrated or a seperate chip
  88. */
  89. static inline int lapic_is_integrated(void)
  90. {
  91. return 1;
  92. }
  93. /*
  94. * Check, whether this is a modern or a first generation APIC
  95. */
  96. static int modern_apic(void)
  97. {
  98. /* AMD systems use old APIC versions, so check the CPU */
  99. if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
  100. boot_cpu_data.x86 >= 0xf)
  101. return 1;
  102. return lapic_get_version() >= 0x14;
  103. }
  104. void apic_wait_icr_idle(void)
  105. {
  106. while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
  107. cpu_relax();
  108. }
  109. u32 safe_apic_wait_icr_idle(void)
  110. {
  111. u32 send_status;
  112. int timeout;
  113. timeout = 0;
  114. do {
  115. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  116. if (!send_status)
  117. break;
  118. udelay(100);
  119. } while (timeout++ < 1000);
  120. return send_status;
  121. }
  122. /**
  123. * enable_NMI_through_LVT0 - enable NMI through local vector table 0
  124. */
  125. void __cpuinit enable_NMI_through_LVT0(void)
  126. {
  127. unsigned int v;
  128. /* unmask and set to NMI */
  129. v = APIC_DM_NMI;
  130. apic_write(APIC_LVT0, v);
  131. }
  132. /**
  133. * lapic_get_maxlvt - get the maximum number of local vector table entries
  134. */
  135. int lapic_get_maxlvt(void)
  136. {
  137. unsigned int v, maxlvt;
  138. v = apic_read(APIC_LVR);
  139. maxlvt = GET_APIC_MAXLVT(v);
  140. return maxlvt;
  141. }
  142. /*
  143. * This function sets up the local APIC timer, with a timeout of
  144. * 'clocks' APIC bus clock. During calibration we actually call
  145. * this function twice on the boot CPU, once with a bogus timeout
  146. * value, second time for real. The other (noncalibrating) CPUs
  147. * call this function only once, with the real, calibrated value.
  148. *
  149. * We do reads before writes even if unnecessary, to get around the
  150. * P5 APIC double write bug.
  151. */
  152. static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
  153. {
  154. unsigned int lvtt_value, tmp_value;
  155. lvtt_value = LOCAL_TIMER_VECTOR;
  156. if (!oneshot)
  157. lvtt_value |= APIC_LVT_TIMER_PERIODIC;
  158. if (!irqen)
  159. lvtt_value |= APIC_LVT_MASKED;
  160. apic_write(APIC_LVTT, lvtt_value);
  161. /*
  162. * Divide PICLK by 16
  163. */
  164. tmp_value = apic_read(APIC_TDCR);
  165. apic_write(APIC_TDCR, (tmp_value
  166. & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE))
  167. | APIC_TDR_DIV_16);
  168. if (!oneshot)
  169. apic_write(APIC_TMICT, clocks);
  170. }
  171. /*
  172. * Setup extended LVT, AMD specific (K8, family 10h)
  173. *
  174. * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
  175. * MCE interrupts are supported. Thus MCE offset must be set to 0.
  176. */
  177. #define APIC_EILVT_LVTOFF_MCE 0
  178. #define APIC_EILVT_LVTOFF_IBS 1
  179. static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
  180. {
  181. unsigned long reg = (lvt_off << 4) + APIC_EILVT0;
  182. unsigned int v = (mask << 16) | (msg_type << 8) | vector;
  183. apic_write(reg, v);
  184. }
  185. u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
  186. {
  187. setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
  188. return APIC_EILVT_LVTOFF_MCE;
  189. }
  190. u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
  191. {
  192. setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
  193. return APIC_EILVT_LVTOFF_IBS;
  194. }
  195. /*
  196. * Program the next event, relative to now
  197. */
  198. static int lapic_next_event(unsigned long delta,
  199. struct clock_event_device *evt)
  200. {
  201. apic_write(APIC_TMICT, delta);
  202. return 0;
  203. }
  204. /*
  205. * Setup the lapic timer in periodic or oneshot mode
  206. */
  207. static void lapic_timer_setup(enum clock_event_mode mode,
  208. struct clock_event_device *evt)
  209. {
  210. unsigned long flags;
  211. unsigned int v;
  212. /* Lapic used as dummy for broadcast ? */
  213. if (evt->features & CLOCK_EVT_FEAT_DUMMY)
  214. return;
  215. local_irq_save(flags);
  216. switch (mode) {
  217. case CLOCK_EVT_MODE_PERIODIC:
  218. case CLOCK_EVT_MODE_ONESHOT:
  219. __setup_APIC_LVTT(calibration_result,
  220. mode != CLOCK_EVT_MODE_PERIODIC, 1);
  221. break;
  222. case CLOCK_EVT_MODE_UNUSED:
  223. case CLOCK_EVT_MODE_SHUTDOWN:
  224. v = apic_read(APIC_LVTT);
  225. v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  226. apic_write(APIC_LVTT, v);
  227. break;
  228. case CLOCK_EVT_MODE_RESUME:
  229. /* Nothing to do here */
  230. break;
  231. }
  232. local_irq_restore(flags);
  233. }
  234. /*
  235. * Local APIC timer broadcast function
  236. */
  237. static void lapic_timer_broadcast(cpumask_t mask)
  238. {
  239. #ifdef CONFIG_SMP
  240. send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
  241. #endif
  242. }
  243. /*
  244. * Setup the local APIC timer for this CPU. Copy the initilized values
  245. * of the boot CPU and register the clock event in the framework.
  246. */
  247. static void setup_APIC_timer(void)
  248. {
  249. struct clock_event_device *levt = &__get_cpu_var(lapic_events);
  250. memcpy(levt, &lapic_clockevent, sizeof(*levt));
  251. levt->cpumask = cpumask_of_cpu(smp_processor_id());
  252. clockevents_register_device(levt);
  253. }
  254. /*
  255. * In this function we calibrate APIC bus clocks to the external
  256. * timer. Unfortunately we cannot use jiffies and the timer irq
  257. * to calibrate, since some later bootup code depends on getting
  258. * the first irq? Ugh.
  259. *
  260. * We want to do the calibration only once since we
  261. * want to have local timer irqs syncron. CPUs connected
  262. * by the same APIC bus have the very same bus frequency.
  263. * And we want to have irqs off anyways, no accidental
  264. * APIC irq that way.
  265. */
  266. #define TICK_COUNT 100000000
  267. static void __init calibrate_APIC_clock(void)
  268. {
  269. unsigned apic, apic_start;
  270. unsigned long tsc, tsc_start;
  271. int result;
  272. local_irq_disable();
  273. /*
  274. * Put whatever arbitrary (but long enough) timeout
  275. * value into the APIC clock, we just want to get the
  276. * counter running for calibration.
  277. *
  278. * No interrupt enable !
  279. */
  280. __setup_APIC_LVTT(250000000, 0, 0);
  281. apic_start = apic_read(APIC_TMCCT);
  282. #ifdef CONFIG_X86_PM_TIMER
  283. if (apic_calibrate_pmtmr && pmtmr_ioport) {
  284. pmtimer_wait(5000); /* 5ms wait */
  285. apic = apic_read(APIC_TMCCT);
  286. result = (apic_start - apic) * 1000L / 5;
  287. } else
  288. #endif
  289. {
  290. rdtscll(tsc_start);
  291. do {
  292. apic = apic_read(APIC_TMCCT);
  293. rdtscll(tsc);
  294. } while ((tsc - tsc_start) < TICK_COUNT &&
  295. (apic_start - apic) < TICK_COUNT);
  296. result = (apic_start - apic) * 1000L * tsc_khz /
  297. (tsc - tsc_start);
  298. }
  299. local_irq_enable();
  300. printk(KERN_DEBUG "APIC timer calibration result %d\n", result);
  301. printk(KERN_INFO "Detected %d.%03d MHz APIC timer.\n",
  302. result / 1000 / 1000, result / 1000 % 1000);
  303. /* Calculate the scaled math multiplication factor */
  304. lapic_clockevent.mult = div_sc(result, NSEC_PER_SEC,
  305. lapic_clockevent.shift);
  306. lapic_clockevent.max_delta_ns =
  307. clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
  308. lapic_clockevent.min_delta_ns =
  309. clockevent_delta2ns(0xF, &lapic_clockevent);
  310. calibration_result = result / HZ;
  311. }
  312. /*
  313. * Setup the boot APIC
  314. *
  315. * Calibrate and verify the result.
  316. */
  317. void __init setup_boot_APIC_clock(void)
  318. {
  319. /*
  320. * The local apic timer can be disabled via the kernel commandline.
  321. * Register the lapic timer as a dummy clock event source on SMP
  322. * systems, so the broadcast mechanism is used. On UP systems simply
  323. * ignore it.
  324. */
  325. if (disable_apic_timer) {
  326. printk(KERN_INFO "Disabling APIC timer\n");
  327. /* No broadcast on UP ! */
  328. if (num_possible_cpus() > 1) {
  329. lapic_clockevent.mult = 1;
  330. setup_APIC_timer();
  331. }
  332. return;
  333. }
  334. printk(KERN_INFO "Using local APIC timer interrupts.\n");
  335. calibrate_APIC_clock();
  336. /*
  337. * Do a sanity check on the APIC calibration result
  338. */
  339. if (calibration_result < (1000000 / HZ)) {
  340. printk(KERN_WARNING
  341. "APIC frequency too slow, disabling apic timer\n");
  342. /* No broadcast on UP ! */
  343. if (num_possible_cpus() > 1)
  344. setup_APIC_timer();
  345. return;
  346. }
  347. /*
  348. * If nmi_watchdog is set to IO_APIC, we need the
  349. * PIT/HPET going. Otherwise register lapic as a dummy
  350. * device.
  351. */
  352. if (nmi_watchdog != NMI_IO_APIC)
  353. lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
  354. else
  355. printk(KERN_WARNING "APIC timer registered as dummy,"
  356. " due to nmi_watchdog=%d!\n", nmi_watchdog);
  357. setup_APIC_timer();
  358. }
  359. void __cpuinit setup_secondary_APIC_clock(void)
  360. {
  361. setup_APIC_timer();
  362. }
  363. /*
  364. * The guts of the apic timer interrupt
  365. */
  366. static void local_apic_timer_interrupt(void)
  367. {
  368. int cpu = smp_processor_id();
  369. struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
  370. /*
  371. * Normally we should not be here till LAPIC has been initialized but
  372. * in some cases like kdump, its possible that there is a pending LAPIC
  373. * timer interrupt from previous kernel's context and is delivered in
  374. * new kernel the moment interrupts are enabled.
  375. *
  376. * Interrupts are enabled early and LAPIC is setup much later, hence
  377. * its possible that when we get here evt->event_handler is NULL.
  378. * Check for event_handler being NULL and discard the interrupt as
  379. * spurious.
  380. */
  381. if (!evt->event_handler) {
  382. printk(KERN_WARNING
  383. "Spurious LAPIC timer interrupt on cpu %d\n", cpu);
  384. /* Switch it off */
  385. lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
  386. return;
  387. }
  388. /*
  389. * the NMI deadlock-detector uses this.
  390. */
  391. add_pda(apic_timer_irqs, 1);
  392. evt->event_handler(evt);
  393. }
  394. /*
  395. * Local APIC timer interrupt. This is the most natural way for doing
  396. * local interrupts, but local timer interrupts can be emulated by
  397. * broadcast interrupts too. [in case the hw doesn't support APIC timers]
  398. *
  399. * [ if a single-CPU system runs an SMP kernel then we call the local
  400. * interrupt as well. Thus we cannot inline the local irq ... ]
  401. */
  402. void smp_apic_timer_interrupt(struct pt_regs *regs)
  403. {
  404. struct pt_regs *old_regs = set_irq_regs(regs);
  405. /*
  406. * NOTE! We'd better ACK the irq immediately,
  407. * because timer handling can be slow.
  408. */
  409. ack_APIC_irq();
  410. /*
  411. * update_process_times() expects us to have done irq_enter().
  412. * Besides, if we don't timer interrupts ignore the global
  413. * interrupt lock, which is the WrongThing (tm) to do.
  414. */
  415. exit_idle();
  416. irq_enter();
  417. local_apic_timer_interrupt();
  418. irq_exit();
  419. set_irq_regs(old_regs);
  420. }
  421. int setup_profiling_timer(unsigned int multiplier)
  422. {
  423. return -EINVAL;
  424. }
  425. /*
  426. * Local APIC start and shutdown
  427. */
  428. /**
  429. * clear_local_APIC - shutdown the local APIC
  430. *
  431. * This is called, when a CPU is disabled and before rebooting, so the state of
  432. * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
  433. * leftovers during boot.
  434. */
  435. void clear_local_APIC(void)
  436. {
  437. int maxlvt;
  438. u32 v;
  439. /* APIC hasn't been mapped yet */
  440. if (!apic_phys)
  441. return;
  442. maxlvt = lapic_get_maxlvt();
  443. /*
  444. * Masking an LVT entry can trigger a local APIC error
  445. * if the vector is zero. Mask LVTERR first to prevent this.
  446. */
  447. if (maxlvt >= 3) {
  448. v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
  449. apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
  450. }
  451. /*
  452. * Careful: we have to set masks only first to deassert
  453. * any level-triggered sources.
  454. */
  455. v = apic_read(APIC_LVTT);
  456. apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
  457. v = apic_read(APIC_LVT0);
  458. apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
  459. v = apic_read(APIC_LVT1);
  460. apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
  461. if (maxlvt >= 4) {
  462. v = apic_read(APIC_LVTPC);
  463. apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
  464. }
  465. /*
  466. * Clean APIC state for other OSs:
  467. */
  468. apic_write(APIC_LVTT, APIC_LVT_MASKED);
  469. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  470. apic_write(APIC_LVT1, APIC_LVT_MASKED);
  471. if (maxlvt >= 3)
  472. apic_write(APIC_LVTERR, APIC_LVT_MASKED);
  473. if (maxlvt >= 4)
  474. apic_write(APIC_LVTPC, APIC_LVT_MASKED);
  475. apic_write(APIC_ESR, 0);
  476. apic_read(APIC_ESR);
  477. }
  478. /**
  479. * disable_local_APIC - clear and disable the local APIC
  480. */
  481. void disable_local_APIC(void)
  482. {
  483. unsigned int value;
  484. clear_local_APIC();
  485. /*
  486. * Disable APIC (implies clearing of registers
  487. * for 82489DX!).
  488. */
  489. value = apic_read(APIC_SPIV);
  490. value &= ~APIC_SPIV_APIC_ENABLED;
  491. apic_write(APIC_SPIV, value);
  492. }
  493. void lapic_shutdown(void)
  494. {
  495. unsigned long flags;
  496. if (!cpu_has_apic)
  497. return;
  498. local_irq_save(flags);
  499. disable_local_APIC();
  500. local_irq_restore(flags);
  501. }
  502. /*
  503. * This is to verify that we're looking at a real local APIC.
  504. * Check these against your board if the CPUs aren't getting
  505. * started for no apparent reason.
  506. */
  507. int __init verify_local_APIC(void)
  508. {
  509. unsigned int reg0, reg1;
  510. /*
  511. * The version register is read-only in a real APIC.
  512. */
  513. reg0 = apic_read(APIC_LVR);
  514. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
  515. apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
  516. reg1 = apic_read(APIC_LVR);
  517. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
  518. /*
  519. * The two version reads above should print the same
  520. * numbers. If the second one is different, then we
  521. * poke at a non-APIC.
  522. */
  523. if (reg1 != reg0)
  524. return 0;
  525. /*
  526. * Check if the version looks reasonably.
  527. */
  528. reg1 = GET_APIC_VERSION(reg0);
  529. if (reg1 == 0x00 || reg1 == 0xff)
  530. return 0;
  531. reg1 = lapic_get_maxlvt();
  532. if (reg1 < 0x02 || reg1 == 0xff)
  533. return 0;
  534. /*
  535. * The ID register is read/write in a real APIC.
  536. */
  537. reg0 = read_apic_id();
  538. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
  539. apic_write(APIC_ID, reg0 ^ APIC_ID_MASK);
  540. reg1 = read_apic_id();
  541. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
  542. apic_write(APIC_ID, reg0);
  543. if (reg1 != (reg0 ^ APIC_ID_MASK))
  544. return 0;
  545. /*
  546. * The next two are just to see if we have sane values.
  547. * They're only really relevant if we're in Virtual Wire
  548. * compatibility mode, but most boxes are anymore.
  549. */
  550. reg0 = apic_read(APIC_LVT0);
  551. apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
  552. reg1 = apic_read(APIC_LVT1);
  553. apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
  554. return 1;
  555. }
  556. /**
  557. * sync_Arb_IDs - synchronize APIC bus arbitration IDs
  558. */
  559. void __init sync_Arb_IDs(void)
  560. {
  561. /* Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 */
  562. if (modern_apic())
  563. return;
  564. /*
  565. * Wait for idle.
  566. */
  567. apic_wait_icr_idle();
  568. apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
  569. apic_write(APIC_ICR, APIC_DEST_ALLINC | APIC_INT_LEVELTRIG
  570. | APIC_DM_INIT);
  571. }
  572. /*
  573. * An initial setup of the virtual wire mode.
  574. */
  575. void __init init_bsp_APIC(void)
  576. {
  577. unsigned int value;
  578. /*
  579. * Don't do the setup now if we have a SMP BIOS as the
  580. * through-I/O-APIC virtual wire mode might be active.
  581. */
  582. if (smp_found_config || !cpu_has_apic)
  583. return;
  584. value = apic_read(APIC_LVR);
  585. /*
  586. * Do not trust the local APIC being empty at bootup.
  587. */
  588. clear_local_APIC();
  589. /*
  590. * Enable APIC.
  591. */
  592. value = apic_read(APIC_SPIV);
  593. value &= ~APIC_VECTOR_MASK;
  594. value |= APIC_SPIV_APIC_ENABLED;
  595. value |= APIC_SPIV_FOCUS_DISABLED;
  596. value |= SPURIOUS_APIC_VECTOR;
  597. apic_write(APIC_SPIV, value);
  598. /*
  599. * Set up the virtual wire mode.
  600. */
  601. apic_write(APIC_LVT0, APIC_DM_EXTINT);
  602. value = APIC_DM_NMI;
  603. apic_write(APIC_LVT1, value);
  604. }
  605. /**
  606. * setup_local_APIC - setup the local APIC
  607. */
  608. void __cpuinit setup_local_APIC(void)
  609. {
  610. unsigned int value;
  611. int i, j;
  612. preempt_disable();
  613. value = apic_read(APIC_LVR);
  614. BUILD_BUG_ON((SPURIOUS_APIC_VECTOR & 0x0f) != 0x0f);
  615. /*
  616. * Double-check whether this APIC is really registered.
  617. * This is meaningless in clustered apic mode, so we skip it.
  618. */
  619. if (!apic_id_registered())
  620. BUG();
  621. /*
  622. * Intel recommends to set DFR, LDR and TPR before enabling
  623. * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
  624. * document number 292116). So here it goes...
  625. */
  626. init_apic_ldr();
  627. /*
  628. * Set Task Priority to 'accept all'. We never change this
  629. * later on.
  630. */
  631. value = apic_read(APIC_TASKPRI);
  632. value &= ~APIC_TPRI_MASK;
  633. apic_write(APIC_TASKPRI, value);
  634. /*
  635. * After a crash, we no longer service the interrupts and a pending
  636. * interrupt from previous kernel might still have ISR bit set.
  637. *
  638. * Most probably by now CPU has serviced that pending interrupt and
  639. * it might not have done the ack_APIC_irq() because it thought,
  640. * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
  641. * does not clear the ISR bit and cpu thinks it has already serivced
  642. * the interrupt. Hence a vector might get locked. It was noticed
  643. * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
  644. */
  645. for (i = APIC_ISR_NR - 1; i >= 0; i--) {
  646. value = apic_read(APIC_ISR + i*0x10);
  647. for (j = 31; j >= 0; j--) {
  648. if (value & (1<<j))
  649. ack_APIC_irq();
  650. }
  651. }
  652. /*
  653. * Now that we are all set up, enable the APIC
  654. */
  655. value = apic_read(APIC_SPIV);
  656. value &= ~APIC_VECTOR_MASK;
  657. /*
  658. * Enable APIC
  659. */
  660. value |= APIC_SPIV_APIC_ENABLED;
  661. /* We always use processor focus */
  662. /*
  663. * Set spurious IRQ vector
  664. */
  665. value |= SPURIOUS_APIC_VECTOR;
  666. apic_write(APIC_SPIV, value);
  667. /*
  668. * Set up LVT0, LVT1:
  669. *
  670. * set up through-local-APIC on the BP's LINT0. This is not
  671. * strictly necessary in pure symmetric-IO mode, but sometimes
  672. * we delegate interrupts to the 8259A.
  673. */
  674. /*
  675. * TODO: set up through-local-APIC from through-I/O-APIC? --macro
  676. */
  677. value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
  678. if (!smp_processor_id() && !value) {
  679. value = APIC_DM_EXTINT;
  680. apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
  681. smp_processor_id());
  682. } else {
  683. value = APIC_DM_EXTINT | APIC_LVT_MASKED;
  684. apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
  685. smp_processor_id());
  686. }
  687. apic_write(APIC_LVT0, value);
  688. /*
  689. * only the BP should see the LINT1 NMI signal, obviously.
  690. */
  691. if (!smp_processor_id())
  692. value = APIC_DM_NMI;
  693. else
  694. value = APIC_DM_NMI | APIC_LVT_MASKED;
  695. apic_write(APIC_LVT1, value);
  696. preempt_enable();
  697. }
  698. static void __cpuinit lapic_setup_esr(void)
  699. {
  700. unsigned maxlvt = lapic_get_maxlvt();
  701. apic_write(APIC_LVTERR, ERROR_APIC_VECTOR);
  702. /*
  703. * spec says clear errors after enabling vector.
  704. */
  705. if (maxlvt > 3)
  706. apic_write(APIC_ESR, 0);
  707. }
  708. void __cpuinit end_local_APIC_setup(void)
  709. {
  710. lapic_setup_esr();
  711. setup_apic_nmi_watchdog(NULL);
  712. apic_pm_activate();
  713. }
  714. /*
  715. * Detect and enable local APICs on non-SMP boards.
  716. * Original code written by Keir Fraser.
  717. * On AMD64 we trust the BIOS - if it says no APIC it is likely
  718. * not correctly set up (usually the APIC timer won't work etc.)
  719. */
  720. static int __init detect_init_APIC(void)
  721. {
  722. if (!cpu_has_apic) {
  723. printk(KERN_INFO "No local APIC present\n");
  724. return -1;
  725. }
  726. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  727. boot_cpu_physical_apicid = 0;
  728. return 0;
  729. }
  730. void __init early_init_lapic_mapping(void)
  731. {
  732. unsigned long phys_addr;
  733. /*
  734. * If no local APIC can be found then go out
  735. * : it means there is no mpatable and MADT
  736. */
  737. if (!smp_found_config)
  738. return;
  739. phys_addr = mp_lapic_addr;
  740. set_fixmap_nocache(FIX_APIC_BASE, phys_addr);
  741. apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
  742. APIC_BASE, phys_addr);
  743. /*
  744. * Fetch the APIC ID of the BSP in case we have a
  745. * default configuration (or the MP table is broken).
  746. */
  747. boot_cpu_physical_apicid = GET_APIC_ID(read_apic_id());
  748. }
  749. /**
  750. * init_apic_mappings - initialize APIC mappings
  751. */
  752. void __init init_apic_mappings(void)
  753. {
  754. /*
  755. * If no local APIC can be found then set up a fake all
  756. * zeroes page to simulate the local APIC and another
  757. * one for the IO-APIC.
  758. */
  759. if (!smp_found_config && detect_init_APIC()) {
  760. apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
  761. apic_phys = __pa(apic_phys);
  762. } else
  763. apic_phys = mp_lapic_addr;
  764. set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
  765. apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
  766. APIC_BASE, apic_phys);
  767. /*
  768. * Fetch the APIC ID of the BSP in case we have a
  769. * default configuration (or the MP table is broken).
  770. */
  771. boot_cpu_physical_apicid = GET_APIC_ID(read_apic_id());
  772. }
  773. /*
  774. * This initializes the IO-APIC and APIC hardware if this is
  775. * a UP kernel.
  776. */
  777. int __init APIC_init_uniprocessor(void)
  778. {
  779. if (disable_apic) {
  780. printk(KERN_INFO "Apic disabled\n");
  781. return -1;
  782. }
  783. if (!cpu_has_apic) {
  784. disable_apic = 1;
  785. printk(KERN_INFO "Apic disabled by BIOS\n");
  786. return -1;
  787. }
  788. verify_local_APIC();
  789. connect_bsp_APIC();
  790. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  791. apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
  792. setup_local_APIC();
  793. /*
  794. * Now enable IO-APICs, actually call clear_IO_APIC
  795. * We need clear_IO_APIC before enabling vector on BP
  796. */
  797. if (!skip_ioapic_setup && nr_ioapics)
  798. enable_IO_APIC();
  799. if (!smp_found_config || skip_ioapic_setup || !nr_ioapics)
  800. localise_nmi_watchdog();
  801. end_local_APIC_setup();
  802. if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
  803. setup_IO_APIC();
  804. else
  805. nr_ioapics = 0;
  806. setup_boot_APIC_clock();
  807. check_nmi_watchdog();
  808. return 0;
  809. }
  810. /*
  811. * Local APIC interrupts
  812. */
  813. /*
  814. * This interrupt should _never_ happen with our APIC/SMP architecture
  815. */
  816. asmlinkage void smp_spurious_interrupt(void)
  817. {
  818. unsigned int v;
  819. exit_idle();
  820. irq_enter();
  821. /*
  822. * Check if this really is a spurious interrupt and ACK it
  823. * if it is a vectored one. Just in case...
  824. * Spurious interrupts should not be ACKed.
  825. */
  826. v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
  827. if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
  828. ack_APIC_irq();
  829. add_pda(irq_spurious_count, 1);
  830. irq_exit();
  831. }
  832. /*
  833. * This interrupt should never happen with our APIC/SMP architecture
  834. */
  835. asmlinkage void smp_error_interrupt(void)
  836. {
  837. unsigned int v, v1;
  838. exit_idle();
  839. irq_enter();
  840. /* First tickle the hardware, only then report what went on. -- REW */
  841. v = apic_read(APIC_ESR);
  842. apic_write(APIC_ESR, 0);
  843. v1 = apic_read(APIC_ESR);
  844. ack_APIC_irq();
  845. atomic_inc(&irq_err_count);
  846. /* Here is what the APIC error bits mean:
  847. 0: Send CS error
  848. 1: Receive CS error
  849. 2: Send accept error
  850. 3: Receive accept error
  851. 4: Reserved
  852. 5: Send illegal vector
  853. 6: Received illegal vector
  854. 7: Illegal register address
  855. */
  856. printk(KERN_DEBUG "APIC error on CPU%d: %02x(%02x)\n",
  857. smp_processor_id(), v , v1);
  858. irq_exit();
  859. }
  860. /**
  861. * * connect_bsp_APIC - attach the APIC to the interrupt system
  862. * */
  863. void __init connect_bsp_APIC(void)
  864. {
  865. enable_apic_mode();
  866. }
  867. void disconnect_bsp_APIC(int virt_wire_setup)
  868. {
  869. /* Go back to Virtual Wire compatibility mode */
  870. unsigned long value;
  871. /* For the spurious interrupt use vector F, and enable it */
  872. value = apic_read(APIC_SPIV);
  873. value &= ~APIC_VECTOR_MASK;
  874. value |= APIC_SPIV_APIC_ENABLED;
  875. value |= 0xf;
  876. apic_write(APIC_SPIV, value);
  877. if (!virt_wire_setup) {
  878. /*
  879. * For LVT0 make it edge triggered, active high,
  880. * external and enabled
  881. */
  882. value = apic_read(APIC_LVT0);
  883. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  884. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  885. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  886. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  887. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
  888. apic_write(APIC_LVT0, value);
  889. } else {
  890. /* Disable LVT0 */
  891. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  892. }
  893. /* For LVT1 make it edge triggered, active high, nmi and enabled */
  894. value = apic_read(APIC_LVT1);
  895. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  896. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  897. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  898. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  899. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
  900. apic_write(APIC_LVT1, value);
  901. }
  902. void __cpuinit generic_processor_info(int apicid, int version)
  903. {
  904. int cpu;
  905. cpumask_t tmp_map;
  906. if (num_processors >= NR_CPUS) {
  907. printk(KERN_WARNING "WARNING: NR_CPUS limit of %i reached."
  908. " Processor ignored.\n", NR_CPUS);
  909. return;
  910. }
  911. if (num_processors >= maxcpus) {
  912. printk(KERN_WARNING "WARNING: maxcpus limit of %i reached."
  913. " Processor ignored.\n", maxcpus);
  914. return;
  915. }
  916. num_processors++;
  917. cpus_complement(tmp_map, cpu_present_map);
  918. cpu = first_cpu(tmp_map);
  919. physid_set(apicid, phys_cpu_present_map);
  920. if (apicid == boot_cpu_physical_apicid) {
  921. /*
  922. * x86_bios_cpu_apicid is required to have processors listed
  923. * in same order as logical cpu numbers. Hence the first
  924. * entry is BSP, and so on.
  925. */
  926. cpu = 0;
  927. }
  928. if (apicid > max_physical_apicid)
  929. max_physical_apicid = apicid;
  930. /* are we being called early in kernel startup? */
  931. if (early_per_cpu_ptr(x86_cpu_to_apicid)) {
  932. u16 *cpu_to_apicid = early_per_cpu_ptr(x86_cpu_to_apicid);
  933. u16 *bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
  934. cpu_to_apicid[cpu] = apicid;
  935. bios_cpu_apicid[cpu] = apicid;
  936. } else {
  937. per_cpu(x86_cpu_to_apicid, cpu) = apicid;
  938. per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
  939. }
  940. cpu_set(cpu, cpu_possible_map);
  941. cpu_set(cpu, cpu_present_map);
  942. }
  943. /*
  944. * Power management
  945. */
  946. #ifdef CONFIG_PM
  947. static struct {
  948. /* 'active' is true if the local APIC was enabled by us and
  949. not the BIOS; this signifies that we are also responsible
  950. for disabling it before entering apm/acpi suspend */
  951. int active;
  952. /* r/w apic fields */
  953. unsigned int apic_id;
  954. unsigned int apic_taskpri;
  955. unsigned int apic_ldr;
  956. unsigned int apic_dfr;
  957. unsigned int apic_spiv;
  958. unsigned int apic_lvtt;
  959. unsigned int apic_lvtpc;
  960. unsigned int apic_lvt0;
  961. unsigned int apic_lvt1;
  962. unsigned int apic_lvterr;
  963. unsigned int apic_tmict;
  964. unsigned int apic_tdcr;
  965. unsigned int apic_thmr;
  966. } apic_pm_state;
  967. static int lapic_suspend(struct sys_device *dev, pm_message_t state)
  968. {
  969. unsigned long flags;
  970. int maxlvt;
  971. if (!apic_pm_state.active)
  972. return 0;
  973. maxlvt = lapic_get_maxlvt();
  974. apic_pm_state.apic_id = read_apic_id();
  975. apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
  976. apic_pm_state.apic_ldr = apic_read(APIC_LDR);
  977. apic_pm_state.apic_dfr = apic_read(APIC_DFR);
  978. apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
  979. apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
  980. if (maxlvt >= 4)
  981. apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
  982. apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
  983. apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
  984. apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
  985. apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
  986. apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
  987. #ifdef CONFIG_X86_MCE_INTEL
  988. if (maxlvt >= 5)
  989. apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
  990. #endif
  991. local_irq_save(flags);
  992. disable_local_APIC();
  993. local_irq_restore(flags);
  994. return 0;
  995. }
  996. static int lapic_resume(struct sys_device *dev)
  997. {
  998. unsigned int l, h;
  999. unsigned long flags;
  1000. int maxlvt;
  1001. if (!apic_pm_state.active)
  1002. return 0;
  1003. maxlvt = lapic_get_maxlvt();
  1004. local_irq_save(flags);
  1005. rdmsr(MSR_IA32_APICBASE, l, h);
  1006. l &= ~MSR_IA32_APICBASE_BASE;
  1007. l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
  1008. wrmsr(MSR_IA32_APICBASE, l, h);
  1009. apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
  1010. apic_write(APIC_ID, apic_pm_state.apic_id);
  1011. apic_write(APIC_DFR, apic_pm_state.apic_dfr);
  1012. apic_write(APIC_LDR, apic_pm_state.apic_ldr);
  1013. apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
  1014. apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
  1015. apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
  1016. apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
  1017. #ifdef CONFIG_X86_MCE_INTEL
  1018. if (maxlvt >= 5)
  1019. apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
  1020. #endif
  1021. if (maxlvt >= 4)
  1022. apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
  1023. apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
  1024. apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
  1025. apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
  1026. apic_write(APIC_ESR, 0);
  1027. apic_read(APIC_ESR);
  1028. apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
  1029. apic_write(APIC_ESR, 0);
  1030. apic_read(APIC_ESR);
  1031. local_irq_restore(flags);
  1032. return 0;
  1033. }
  1034. static struct sysdev_class lapic_sysclass = {
  1035. .name = "lapic",
  1036. .resume = lapic_resume,
  1037. .suspend = lapic_suspend,
  1038. };
  1039. static struct sys_device device_lapic = {
  1040. .id = 0,
  1041. .cls = &lapic_sysclass,
  1042. };
  1043. static void __cpuinit apic_pm_activate(void)
  1044. {
  1045. apic_pm_state.active = 1;
  1046. }
  1047. static int __init init_lapic_sysfs(void)
  1048. {
  1049. int error;
  1050. if (!cpu_has_apic)
  1051. return 0;
  1052. /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
  1053. error = sysdev_class_register(&lapic_sysclass);
  1054. if (!error)
  1055. error = sysdev_register(&device_lapic);
  1056. return error;
  1057. }
  1058. device_initcall(init_lapic_sysfs);
  1059. #else /* CONFIG_PM */
  1060. static void apic_pm_activate(void) { }
  1061. #endif /* CONFIG_PM */
  1062. /*
  1063. * apic_is_clustered_box() -- Check if we can expect good TSC
  1064. *
  1065. * Thus far, the major user of this is IBM's Summit2 series:
  1066. *
  1067. * Clustered boxes may have unsynced TSC problems if they are
  1068. * multi-chassis. Use available data to take a good guess.
  1069. * If in doubt, go HPET.
  1070. */
  1071. __cpuinit int apic_is_clustered_box(void)
  1072. {
  1073. int i, clusters, zeros;
  1074. unsigned id;
  1075. u16 *bios_cpu_apicid;
  1076. DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
  1077. /*
  1078. * there is not this kind of box with AMD CPU yet.
  1079. * Some AMD box with quadcore cpu and 8 sockets apicid
  1080. * will be [4, 0x23] or [8, 0x27] could be thought to
  1081. * vsmp box still need checking...
  1082. */
  1083. if ((boot_cpu_data.x86_vendor == X86_VENDOR_AMD) && !is_vsmp_box())
  1084. return 0;
  1085. bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
  1086. bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
  1087. for (i = 0; i < NR_CPUS; i++) {
  1088. /* are we being called early in kernel startup? */
  1089. if (bios_cpu_apicid) {
  1090. id = bios_cpu_apicid[i];
  1091. }
  1092. else if (i < nr_cpu_ids) {
  1093. if (cpu_present(i))
  1094. id = per_cpu(x86_bios_cpu_apicid, i);
  1095. else
  1096. continue;
  1097. }
  1098. else
  1099. break;
  1100. if (id != BAD_APICID)
  1101. __set_bit(APIC_CLUSTERID(id), clustermap);
  1102. }
  1103. /* Problem: Partially populated chassis may not have CPUs in some of
  1104. * the APIC clusters they have been allocated. Only present CPUs have
  1105. * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
  1106. * Since clusters are allocated sequentially, count zeros only if
  1107. * they are bounded by ones.
  1108. */
  1109. clusters = 0;
  1110. zeros = 0;
  1111. for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
  1112. if (test_bit(i, clustermap)) {
  1113. clusters += 1 + zeros;
  1114. zeros = 0;
  1115. } else
  1116. ++zeros;
  1117. }
  1118. /* ScaleMP vSMPowered boxes have one cluster per board and TSCs are
  1119. * not guaranteed to be synced between boards
  1120. */
  1121. if (is_vsmp_box() && clusters > 1)
  1122. return 1;
  1123. /*
  1124. * If clusters > 2, then should be multi-chassis.
  1125. * May have to revisit this when multi-core + hyperthreaded CPUs come
  1126. * out, but AFAIK this will work even for them.
  1127. */
  1128. return (clusters > 2);
  1129. }
  1130. /*
  1131. * APIC command line parameters
  1132. */
  1133. static int __init apic_set_verbosity(char *str)
  1134. {
  1135. if (str == NULL) {
  1136. skip_ioapic_setup = 0;
  1137. ioapic_force = 1;
  1138. return 0;
  1139. }
  1140. if (strcmp("debug", str) == 0)
  1141. apic_verbosity = APIC_DEBUG;
  1142. else if (strcmp("verbose", str) == 0)
  1143. apic_verbosity = APIC_VERBOSE;
  1144. else {
  1145. printk(KERN_WARNING "APIC Verbosity level %s not recognised"
  1146. " use apic=verbose or apic=debug\n", str);
  1147. return -EINVAL;
  1148. }
  1149. return 0;
  1150. }
  1151. early_param("apic", apic_set_verbosity);
  1152. static __init int setup_disableapic(char *str)
  1153. {
  1154. disable_apic = 1;
  1155. clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
  1156. return 0;
  1157. }
  1158. early_param("disableapic", setup_disableapic);
  1159. /* same as disableapic, for compatibility */
  1160. static __init int setup_nolapic(char *str)
  1161. {
  1162. return setup_disableapic(str);
  1163. }
  1164. early_param("nolapic", setup_nolapic);
  1165. static int __init parse_lapic_timer_c2_ok(char *arg)
  1166. {
  1167. local_apic_timer_c2_ok = 1;
  1168. return 0;
  1169. }
  1170. early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
  1171. static __init int setup_noapictimer(char *str)
  1172. {
  1173. if (str[0] != ' ' && str[0] != 0)
  1174. return 0;
  1175. disable_apic_timer = 1;
  1176. return 1;
  1177. }
  1178. __setup("noapictimer", setup_noapictimer);
  1179. static __init int setup_apicpmtimer(char *s)
  1180. {
  1181. apic_calibrate_pmtmr = 1;
  1182. notsc_setup(NULL);
  1183. return 0;
  1184. }
  1185. __setup("apicpmtimer", setup_apicpmtimer);
  1186. static int __init lapic_insert_resource(void)
  1187. {
  1188. if (!apic_phys)
  1189. return -1;
  1190. /* Put local APIC into the resource map. */
  1191. lapic_resource.start = apic_phys;
  1192. lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
  1193. insert_resource(&iomem_resource, &lapic_resource);
  1194. return 0;
  1195. }
  1196. /*
  1197. * need call insert after e820_reserve_resources()
  1198. * that is using request_resource
  1199. */
  1200. late_initcall(lapic_insert_resource);