apic_32.c 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745
  1. /*
  2. * Local APIC handling, local APIC timers
  3. *
  4. * (c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
  5. *
  6. * Fixes
  7. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  8. * thanks to Eric Gilmore
  9. * and Rolf G. Tews
  10. * for testing these extensively.
  11. * Maciej W. Rozycki : Various updates and fixes.
  12. * Mikael Pettersson : Power Management for UP-APIC.
  13. * Pavel Machek and
  14. * Mikael Pettersson : PM converted to driver model.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/mm.h>
  18. #include <linux/delay.h>
  19. #include <linux/bootmem.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/mc146818rtc.h>
  22. #include <linux/kernel_stat.h>
  23. #include <linux/sysdev.h>
  24. #include <linux/cpu.h>
  25. #include <linux/clockchips.h>
  26. #include <linux/acpi_pmtmr.h>
  27. #include <linux/module.h>
  28. #include <linux/dmi.h>
  29. #include <asm/atomic.h>
  30. #include <asm/smp.h>
  31. #include <asm/mtrr.h>
  32. #include <asm/mpspec.h>
  33. #include <asm/desc.h>
  34. #include <asm/arch_hooks.h>
  35. #include <asm/hpet.h>
  36. #include <asm/i8253.h>
  37. #include <asm/nmi.h>
  38. #include <mach_apic.h>
  39. #include <mach_apicdef.h>
  40. #include <mach_ipi.h>
  41. /*
  42. * Sanity check
  43. */
  44. #if ((SPURIOUS_APIC_VECTOR & 0x0F) != 0x0F)
  45. # error SPURIOUS_APIC_VECTOR definition error
  46. #endif
  47. unsigned long mp_lapic_addr;
  48. /*
  49. * Knob to control our willingness to enable the local APIC.
  50. *
  51. * +1=force-enable
  52. */
  53. static int force_enable_local_apic;
  54. int disable_apic;
  55. /* Local APIC timer verification ok */
  56. static int local_apic_timer_verify_ok;
  57. /* Disable local APIC timer from the kernel commandline or via dmi quirk */
  58. static int local_apic_timer_disabled;
  59. /* Local APIC timer works in C2 */
  60. int local_apic_timer_c2_ok;
  61. EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
  62. int first_system_vector = 0xfe;
  63. char system_vectors[NR_VECTORS] = { [0 ... NR_VECTORS-1] = SYS_VECTOR_FREE};
  64. /*
  65. * Debug level, exported for io_apic.c
  66. */
  67. int apic_verbosity;
  68. int pic_mode;
  69. /* Have we found an MP table */
  70. int smp_found_config;
  71. static struct resource lapic_resource = {
  72. .name = "Local APIC",
  73. .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
  74. };
  75. static unsigned int calibration_result;
  76. static int lapic_next_event(unsigned long delta,
  77. struct clock_event_device *evt);
  78. static void lapic_timer_setup(enum clock_event_mode mode,
  79. struct clock_event_device *evt);
  80. static void lapic_timer_broadcast(cpumask_t mask);
  81. static void apic_pm_activate(void);
  82. /*
  83. * The local apic timer can be used for any function which is CPU local.
  84. */
  85. static struct clock_event_device lapic_clockevent = {
  86. .name = "lapic",
  87. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
  88. | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
  89. .shift = 32,
  90. .set_mode = lapic_timer_setup,
  91. .set_next_event = lapic_next_event,
  92. .broadcast = lapic_timer_broadcast,
  93. .rating = 100,
  94. .irq = -1,
  95. };
  96. static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
  97. /* Local APIC was disabled by the BIOS and enabled by the kernel */
  98. static int enabled_via_apicbase;
  99. static unsigned long apic_phys;
  100. /*
  101. * Get the LAPIC version
  102. */
  103. static inline int lapic_get_version(void)
  104. {
  105. return GET_APIC_VERSION(apic_read(APIC_LVR));
  106. }
  107. /*
  108. * Check, if the APIC is integrated or a separate chip
  109. */
  110. static inline int lapic_is_integrated(void)
  111. {
  112. return APIC_INTEGRATED(lapic_get_version());
  113. }
  114. /*
  115. * Check, whether this is a modern or a first generation APIC
  116. */
  117. static int modern_apic(void)
  118. {
  119. /* AMD systems use old APIC versions, so check the CPU */
  120. if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
  121. boot_cpu_data.x86 >= 0xf)
  122. return 1;
  123. return lapic_get_version() >= 0x14;
  124. }
  125. void apic_wait_icr_idle(void)
  126. {
  127. while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
  128. cpu_relax();
  129. }
  130. u32 safe_apic_wait_icr_idle(void)
  131. {
  132. u32 send_status;
  133. int timeout;
  134. timeout = 0;
  135. do {
  136. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  137. if (!send_status)
  138. break;
  139. udelay(100);
  140. } while (timeout++ < 1000);
  141. return send_status;
  142. }
  143. /**
  144. * enable_NMI_through_LVT0 - enable NMI through local vector table 0
  145. */
  146. void __cpuinit enable_NMI_through_LVT0(void)
  147. {
  148. unsigned int v = APIC_DM_NMI;
  149. /* Level triggered for 82489DX */
  150. if (!lapic_is_integrated())
  151. v |= APIC_LVT_LEVEL_TRIGGER;
  152. apic_write_around(APIC_LVT0, v);
  153. }
  154. /**
  155. * get_physical_broadcast - Get number of physical broadcast IDs
  156. */
  157. int get_physical_broadcast(void)
  158. {
  159. return modern_apic() ? 0xff : 0xf;
  160. }
  161. /**
  162. * lapic_get_maxlvt - get the maximum number of local vector table entries
  163. */
  164. int lapic_get_maxlvt(void)
  165. {
  166. unsigned int v = apic_read(APIC_LVR);
  167. /* 82489DXs do not report # of LVT entries. */
  168. return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
  169. }
  170. /*
  171. * Local APIC timer
  172. */
  173. /* Clock divisor is set to 16 */
  174. #define APIC_DIVISOR 16
  175. /*
  176. * This function sets up the local APIC timer, with a timeout of
  177. * 'clocks' APIC bus clock. During calibration we actually call
  178. * this function twice on the boot CPU, once with a bogus timeout
  179. * value, second time for real. The other (noncalibrating) CPUs
  180. * call this function only once, with the real, calibrated value.
  181. *
  182. * We do reads before writes even if unnecessary, to get around the
  183. * P5 APIC double write bug.
  184. */
  185. static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
  186. {
  187. unsigned int lvtt_value, tmp_value;
  188. lvtt_value = LOCAL_TIMER_VECTOR;
  189. if (!oneshot)
  190. lvtt_value |= APIC_LVT_TIMER_PERIODIC;
  191. if (!lapic_is_integrated())
  192. lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
  193. if (!irqen)
  194. lvtt_value |= APIC_LVT_MASKED;
  195. apic_write_around(APIC_LVTT, lvtt_value);
  196. /*
  197. * Divide PICLK by 16
  198. */
  199. tmp_value = apic_read(APIC_TDCR);
  200. apic_write_around(APIC_TDCR, (tmp_value
  201. & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE))
  202. | APIC_TDR_DIV_16);
  203. if (!oneshot)
  204. apic_write_around(APIC_TMICT, clocks/APIC_DIVISOR);
  205. }
  206. /*
  207. * Program the next event, relative to now
  208. */
  209. static int lapic_next_event(unsigned long delta,
  210. struct clock_event_device *evt)
  211. {
  212. apic_write_around(APIC_TMICT, delta);
  213. return 0;
  214. }
  215. /*
  216. * Setup the lapic timer in periodic or oneshot mode
  217. */
  218. static void lapic_timer_setup(enum clock_event_mode mode,
  219. struct clock_event_device *evt)
  220. {
  221. unsigned long flags;
  222. unsigned int v;
  223. /* Lapic used for broadcast ? */
  224. if (!local_apic_timer_verify_ok)
  225. return;
  226. local_irq_save(flags);
  227. switch (mode) {
  228. case CLOCK_EVT_MODE_PERIODIC:
  229. case CLOCK_EVT_MODE_ONESHOT:
  230. __setup_APIC_LVTT(calibration_result,
  231. mode != CLOCK_EVT_MODE_PERIODIC, 1);
  232. break;
  233. case CLOCK_EVT_MODE_UNUSED:
  234. case CLOCK_EVT_MODE_SHUTDOWN:
  235. v = apic_read(APIC_LVTT);
  236. v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  237. apic_write_around(APIC_LVTT, v);
  238. break;
  239. case CLOCK_EVT_MODE_RESUME:
  240. /* Nothing to do here */
  241. break;
  242. }
  243. local_irq_restore(flags);
  244. }
  245. /*
  246. * Local APIC timer broadcast function
  247. */
  248. static void lapic_timer_broadcast(cpumask_t mask)
  249. {
  250. #ifdef CONFIG_SMP
  251. send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
  252. #endif
  253. }
  254. /*
  255. * Setup the local APIC timer for this CPU. Copy the initilized values
  256. * of the boot CPU and register the clock event in the framework.
  257. */
  258. static void __devinit setup_APIC_timer(void)
  259. {
  260. struct clock_event_device *levt = &__get_cpu_var(lapic_events);
  261. memcpy(levt, &lapic_clockevent, sizeof(*levt));
  262. levt->cpumask = cpumask_of_cpu(smp_processor_id());
  263. clockevents_register_device(levt);
  264. }
  265. /*
  266. * In this functions we calibrate APIC bus clocks to the external timer.
  267. *
  268. * We want to do the calibration only once since we want to have local timer
  269. * irqs syncron. CPUs connected by the same APIC bus have the very same bus
  270. * frequency.
  271. *
  272. * This was previously done by reading the PIT/HPET and waiting for a wrap
  273. * around to find out, that a tick has elapsed. I have a box, where the PIT
  274. * readout is broken, so it never gets out of the wait loop again. This was
  275. * also reported by others.
  276. *
  277. * Monitoring the jiffies value is inaccurate and the clockevents
  278. * infrastructure allows us to do a simple substitution of the interrupt
  279. * handler.
  280. *
  281. * The calibration routine also uses the pm_timer when possible, as the PIT
  282. * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
  283. * back to normal later in the boot process).
  284. */
  285. #define LAPIC_CAL_LOOPS (HZ/10)
  286. static __initdata int lapic_cal_loops = -1;
  287. static __initdata long lapic_cal_t1, lapic_cal_t2;
  288. static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
  289. static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
  290. static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
  291. /*
  292. * Temporary interrupt handler.
  293. */
  294. static void __init lapic_cal_handler(struct clock_event_device *dev)
  295. {
  296. unsigned long long tsc = 0;
  297. long tapic = apic_read(APIC_TMCCT);
  298. unsigned long pm = acpi_pm_read_early();
  299. if (cpu_has_tsc)
  300. rdtscll(tsc);
  301. switch (lapic_cal_loops++) {
  302. case 0:
  303. lapic_cal_t1 = tapic;
  304. lapic_cal_tsc1 = tsc;
  305. lapic_cal_pm1 = pm;
  306. lapic_cal_j1 = jiffies;
  307. break;
  308. case LAPIC_CAL_LOOPS:
  309. lapic_cal_t2 = tapic;
  310. lapic_cal_tsc2 = tsc;
  311. if (pm < lapic_cal_pm1)
  312. pm += ACPI_PM_OVRRUN;
  313. lapic_cal_pm2 = pm;
  314. lapic_cal_j2 = jiffies;
  315. break;
  316. }
  317. }
  318. /*
  319. * Setup the boot APIC
  320. *
  321. * Calibrate and verify the result.
  322. */
  323. void __init setup_boot_APIC_clock(void)
  324. {
  325. struct clock_event_device *levt = &__get_cpu_var(lapic_events);
  326. const long pm_100ms = PMTMR_TICKS_PER_SEC/10;
  327. const long pm_thresh = pm_100ms/100;
  328. void (*real_handler)(struct clock_event_device *dev);
  329. unsigned long deltaj;
  330. long delta, deltapm;
  331. int pm_referenced = 0;
  332. /*
  333. * The local apic timer can be disabled via the kernel
  334. * commandline or from the CPU detection code. Register the lapic
  335. * timer as a dummy clock event source on SMP systems, so the
  336. * broadcast mechanism is used. On UP systems simply ignore it.
  337. */
  338. if (local_apic_timer_disabled) {
  339. /* No broadcast on UP ! */
  340. if (num_possible_cpus() > 1) {
  341. lapic_clockevent.mult = 1;
  342. setup_APIC_timer();
  343. }
  344. return;
  345. }
  346. apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
  347. "calibrating APIC timer ...\n");
  348. local_irq_disable();
  349. /* Replace the global interrupt handler */
  350. real_handler = global_clock_event->event_handler;
  351. global_clock_event->event_handler = lapic_cal_handler;
  352. /*
  353. * Setup the APIC counter to 1e9. There is no way the lapic
  354. * can underflow in the 100ms detection time frame
  355. */
  356. __setup_APIC_LVTT(1000000000, 0, 0);
  357. /* Let the interrupts run */
  358. local_irq_enable();
  359. while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
  360. cpu_relax();
  361. local_irq_disable();
  362. /* Restore the real event handler */
  363. global_clock_event->event_handler = real_handler;
  364. /* Build delta t1-t2 as apic timer counts down */
  365. delta = lapic_cal_t1 - lapic_cal_t2;
  366. apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
  367. /* Check, if the PM timer is available */
  368. deltapm = lapic_cal_pm2 - lapic_cal_pm1;
  369. apic_printk(APIC_VERBOSE, "... PM timer delta = %ld\n", deltapm);
  370. if (deltapm) {
  371. unsigned long mult;
  372. u64 res;
  373. mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
  374. if (deltapm > (pm_100ms - pm_thresh) &&
  375. deltapm < (pm_100ms + pm_thresh)) {
  376. apic_printk(APIC_VERBOSE, "... PM timer result ok\n");
  377. } else {
  378. res = (((u64) deltapm) * mult) >> 22;
  379. do_div(res, 1000000);
  380. printk(KERN_WARNING "APIC calibration not consistent "
  381. "with PM Timer: %ldms instead of 100ms\n",
  382. (long)res);
  383. /* Correct the lapic counter value */
  384. res = (((u64) delta) * pm_100ms);
  385. do_div(res, deltapm);
  386. printk(KERN_INFO "APIC delta adjusted to PM-Timer: "
  387. "%lu (%ld)\n", (unsigned long) res, delta);
  388. delta = (long) res;
  389. }
  390. pm_referenced = 1;
  391. }
  392. /* Calculate the scaled math multiplication factor */
  393. lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
  394. lapic_clockevent.shift);
  395. lapic_clockevent.max_delta_ns =
  396. clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
  397. lapic_clockevent.min_delta_ns =
  398. clockevent_delta2ns(0xF, &lapic_clockevent);
  399. calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
  400. apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
  401. apic_printk(APIC_VERBOSE, "..... mult: %ld\n", lapic_clockevent.mult);
  402. apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
  403. calibration_result);
  404. if (cpu_has_tsc) {
  405. delta = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
  406. apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
  407. "%ld.%04ld MHz.\n",
  408. (delta / LAPIC_CAL_LOOPS) / (1000000 / HZ),
  409. (delta / LAPIC_CAL_LOOPS) % (1000000 / HZ));
  410. }
  411. apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
  412. "%u.%04u MHz.\n",
  413. calibration_result / (1000000 / HZ),
  414. calibration_result % (1000000 / HZ));
  415. local_apic_timer_verify_ok = 1;
  416. /*
  417. * Do a sanity check on the APIC calibration result
  418. */
  419. if (calibration_result < (1000000 / HZ)) {
  420. local_irq_enable();
  421. printk(KERN_WARNING
  422. "APIC frequency too slow, disabling apic timer\n");
  423. /* No broadcast on UP ! */
  424. if (num_possible_cpus() > 1)
  425. setup_APIC_timer();
  426. return;
  427. }
  428. /* We trust the pm timer based calibration */
  429. if (!pm_referenced) {
  430. apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
  431. /*
  432. * Setup the apic timer manually
  433. */
  434. levt->event_handler = lapic_cal_handler;
  435. lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
  436. lapic_cal_loops = -1;
  437. /* Let the interrupts run */
  438. local_irq_enable();
  439. while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
  440. cpu_relax();
  441. local_irq_disable();
  442. /* Stop the lapic timer */
  443. lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
  444. local_irq_enable();
  445. /* Jiffies delta */
  446. deltaj = lapic_cal_j2 - lapic_cal_j1;
  447. apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
  448. /* Check, if the jiffies result is consistent */
  449. if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
  450. apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
  451. else
  452. local_apic_timer_verify_ok = 0;
  453. } else
  454. local_irq_enable();
  455. if (!local_apic_timer_verify_ok) {
  456. printk(KERN_WARNING
  457. "APIC timer disabled due to verification failure.\n");
  458. /* No broadcast on UP ! */
  459. if (num_possible_cpus() == 1)
  460. return;
  461. } else {
  462. /*
  463. * If nmi_watchdog is set to IO_APIC, we need the
  464. * PIT/HPET going. Otherwise register lapic as a dummy
  465. * device.
  466. */
  467. if (nmi_watchdog != NMI_IO_APIC)
  468. lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
  469. else
  470. printk(KERN_WARNING "APIC timer registered as dummy,"
  471. " due to nmi_watchdog=%d!\n", nmi_watchdog);
  472. }
  473. /* Setup the lapic or request the broadcast */
  474. setup_APIC_timer();
  475. }
  476. void __devinit setup_secondary_APIC_clock(void)
  477. {
  478. setup_APIC_timer();
  479. }
  480. /*
  481. * The guts of the apic timer interrupt
  482. */
  483. static void local_apic_timer_interrupt(void)
  484. {
  485. int cpu = smp_processor_id();
  486. struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
  487. /*
  488. * Normally we should not be here till LAPIC has been initialized but
  489. * in some cases like kdump, its possible that there is a pending LAPIC
  490. * timer interrupt from previous kernel's context and is delivered in
  491. * new kernel the moment interrupts are enabled.
  492. *
  493. * Interrupts are enabled early and LAPIC is setup much later, hence
  494. * its possible that when we get here evt->event_handler is NULL.
  495. * Check for event_handler being NULL and discard the interrupt as
  496. * spurious.
  497. */
  498. if (!evt->event_handler) {
  499. printk(KERN_WARNING
  500. "Spurious LAPIC timer interrupt on cpu %d\n", cpu);
  501. /* Switch it off */
  502. lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
  503. return;
  504. }
  505. /*
  506. * the NMI deadlock-detector uses this.
  507. */
  508. per_cpu(irq_stat, cpu).apic_timer_irqs++;
  509. evt->event_handler(evt);
  510. }
  511. /*
  512. * Local APIC timer interrupt. This is the most natural way for doing
  513. * local interrupts, but local timer interrupts can be emulated by
  514. * broadcast interrupts too. [in case the hw doesn't support APIC timers]
  515. *
  516. * [ if a single-CPU system runs an SMP kernel then we call the local
  517. * interrupt as well. Thus we cannot inline the local irq ... ]
  518. */
  519. void smp_apic_timer_interrupt(struct pt_regs *regs)
  520. {
  521. struct pt_regs *old_regs = set_irq_regs(regs);
  522. /*
  523. * NOTE! We'd better ACK the irq immediately,
  524. * because timer handling can be slow.
  525. */
  526. ack_APIC_irq();
  527. /*
  528. * update_process_times() expects us to have done irq_enter().
  529. * Besides, if we don't timer interrupts ignore the global
  530. * interrupt lock, which is the WrongThing (tm) to do.
  531. */
  532. irq_enter();
  533. local_apic_timer_interrupt();
  534. irq_exit();
  535. set_irq_regs(old_regs);
  536. }
  537. int setup_profiling_timer(unsigned int multiplier)
  538. {
  539. return -EINVAL;
  540. }
  541. /*
  542. * Setup extended LVT, AMD specific (K8, family 10h)
  543. *
  544. * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
  545. * MCE interrupts are supported. Thus MCE offset must be set to 0.
  546. */
  547. #define APIC_EILVT_LVTOFF_MCE 0
  548. #define APIC_EILVT_LVTOFF_IBS 1
  549. static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
  550. {
  551. unsigned long reg = (lvt_off << 4) + APIC_EILVT0;
  552. unsigned int v = (mask << 16) | (msg_type << 8) | vector;
  553. apic_write(reg, v);
  554. }
  555. u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
  556. {
  557. setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
  558. return APIC_EILVT_LVTOFF_MCE;
  559. }
  560. u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
  561. {
  562. setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
  563. return APIC_EILVT_LVTOFF_IBS;
  564. }
  565. /*
  566. * Local APIC start and shutdown
  567. */
  568. /**
  569. * clear_local_APIC - shutdown the local APIC
  570. *
  571. * This is called, when a CPU is disabled and before rebooting, so the state of
  572. * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
  573. * leftovers during boot.
  574. */
  575. void clear_local_APIC(void)
  576. {
  577. int maxlvt;
  578. u32 v;
  579. /* APIC hasn't been mapped yet */
  580. if (!apic_phys)
  581. return;
  582. maxlvt = lapic_get_maxlvt();
  583. /*
  584. * Masking an LVT entry can trigger a local APIC error
  585. * if the vector is zero. Mask LVTERR first to prevent this.
  586. */
  587. if (maxlvt >= 3) {
  588. v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
  589. apic_write_around(APIC_LVTERR, v | APIC_LVT_MASKED);
  590. }
  591. /*
  592. * Careful: we have to set masks only first to deassert
  593. * any level-triggered sources.
  594. */
  595. v = apic_read(APIC_LVTT);
  596. apic_write_around(APIC_LVTT, v | APIC_LVT_MASKED);
  597. v = apic_read(APIC_LVT0);
  598. apic_write_around(APIC_LVT0, v | APIC_LVT_MASKED);
  599. v = apic_read(APIC_LVT1);
  600. apic_write_around(APIC_LVT1, v | APIC_LVT_MASKED);
  601. if (maxlvt >= 4) {
  602. v = apic_read(APIC_LVTPC);
  603. apic_write_around(APIC_LVTPC, v | APIC_LVT_MASKED);
  604. }
  605. /* lets not touch this if we didn't frob it */
  606. #ifdef CONFIG_X86_MCE_P4THERMAL
  607. if (maxlvt >= 5) {
  608. v = apic_read(APIC_LVTTHMR);
  609. apic_write_around(APIC_LVTTHMR, v | APIC_LVT_MASKED);
  610. }
  611. #endif
  612. /*
  613. * Clean APIC state for other OSs:
  614. */
  615. apic_write_around(APIC_LVTT, APIC_LVT_MASKED);
  616. apic_write_around(APIC_LVT0, APIC_LVT_MASKED);
  617. apic_write_around(APIC_LVT1, APIC_LVT_MASKED);
  618. if (maxlvt >= 3)
  619. apic_write_around(APIC_LVTERR, APIC_LVT_MASKED);
  620. if (maxlvt >= 4)
  621. apic_write_around(APIC_LVTPC, APIC_LVT_MASKED);
  622. #ifdef CONFIG_X86_MCE_P4THERMAL
  623. if (maxlvt >= 5)
  624. apic_write_around(APIC_LVTTHMR, APIC_LVT_MASKED);
  625. #endif
  626. /* Integrated APIC (!82489DX) ? */
  627. if (lapic_is_integrated()) {
  628. if (maxlvt > 3)
  629. /* Clear ESR due to Pentium errata 3AP and 11AP */
  630. apic_write(APIC_ESR, 0);
  631. apic_read(APIC_ESR);
  632. }
  633. }
  634. /**
  635. * disable_local_APIC - clear and disable the local APIC
  636. */
  637. void disable_local_APIC(void)
  638. {
  639. unsigned long value;
  640. clear_local_APIC();
  641. /*
  642. * Disable APIC (implies clearing of registers
  643. * for 82489DX!).
  644. */
  645. value = apic_read(APIC_SPIV);
  646. value &= ~APIC_SPIV_APIC_ENABLED;
  647. apic_write_around(APIC_SPIV, value);
  648. /*
  649. * When LAPIC was disabled by the BIOS and enabled by the kernel,
  650. * restore the disabled state.
  651. */
  652. if (enabled_via_apicbase) {
  653. unsigned int l, h;
  654. rdmsr(MSR_IA32_APICBASE, l, h);
  655. l &= ~MSR_IA32_APICBASE_ENABLE;
  656. wrmsr(MSR_IA32_APICBASE, l, h);
  657. }
  658. }
  659. /*
  660. * If Linux enabled the LAPIC against the BIOS default disable it down before
  661. * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
  662. * not power-off. Additionally clear all LVT entries before disable_local_APIC
  663. * for the case where Linux didn't enable the LAPIC.
  664. */
  665. void lapic_shutdown(void)
  666. {
  667. unsigned long flags;
  668. if (!cpu_has_apic)
  669. return;
  670. local_irq_save(flags);
  671. clear_local_APIC();
  672. if (enabled_via_apicbase)
  673. disable_local_APIC();
  674. local_irq_restore(flags);
  675. }
  676. /*
  677. * This is to verify that we're looking at a real local APIC.
  678. * Check these against your board if the CPUs aren't getting
  679. * started for no apparent reason.
  680. */
  681. int __init verify_local_APIC(void)
  682. {
  683. unsigned int reg0, reg1;
  684. /*
  685. * The version register is read-only in a real APIC.
  686. */
  687. reg0 = apic_read(APIC_LVR);
  688. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
  689. apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
  690. reg1 = apic_read(APIC_LVR);
  691. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
  692. /*
  693. * The two version reads above should print the same
  694. * numbers. If the second one is different, then we
  695. * poke at a non-APIC.
  696. */
  697. if (reg1 != reg0)
  698. return 0;
  699. /*
  700. * Check if the version looks reasonably.
  701. */
  702. reg1 = GET_APIC_VERSION(reg0);
  703. if (reg1 == 0x00 || reg1 == 0xff)
  704. return 0;
  705. reg1 = lapic_get_maxlvt();
  706. if (reg1 < 0x02 || reg1 == 0xff)
  707. return 0;
  708. /*
  709. * The ID register is read/write in a real APIC.
  710. */
  711. reg0 = apic_read(APIC_ID);
  712. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
  713. /*
  714. * The next two are just to see if we have sane values.
  715. * They're only really relevant if we're in Virtual Wire
  716. * compatibility mode, but most boxes are anymore.
  717. */
  718. reg0 = apic_read(APIC_LVT0);
  719. apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
  720. reg1 = apic_read(APIC_LVT1);
  721. apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
  722. return 1;
  723. }
  724. /**
  725. * sync_Arb_IDs - synchronize APIC bus arbitration IDs
  726. */
  727. void __init sync_Arb_IDs(void)
  728. {
  729. /*
  730. * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
  731. * needed on AMD.
  732. */
  733. if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
  734. return;
  735. /*
  736. * Wait for idle.
  737. */
  738. apic_wait_icr_idle();
  739. apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
  740. apic_write_around(APIC_ICR, APIC_DEST_ALLINC | APIC_INT_LEVELTRIG
  741. | APIC_DM_INIT);
  742. }
  743. /*
  744. * An initial setup of the virtual wire mode.
  745. */
  746. void __init init_bsp_APIC(void)
  747. {
  748. unsigned long value;
  749. /*
  750. * Don't do the setup now if we have a SMP BIOS as the
  751. * through-I/O-APIC virtual wire mode might be active.
  752. */
  753. if (smp_found_config || !cpu_has_apic)
  754. return;
  755. /*
  756. * Do not trust the local APIC being empty at bootup.
  757. */
  758. clear_local_APIC();
  759. /*
  760. * Enable APIC.
  761. */
  762. value = apic_read(APIC_SPIV);
  763. value &= ~APIC_VECTOR_MASK;
  764. value |= APIC_SPIV_APIC_ENABLED;
  765. /* This bit is reserved on P4/Xeon and should be cleared */
  766. if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
  767. (boot_cpu_data.x86 == 15))
  768. value &= ~APIC_SPIV_FOCUS_DISABLED;
  769. else
  770. value |= APIC_SPIV_FOCUS_DISABLED;
  771. value |= SPURIOUS_APIC_VECTOR;
  772. apic_write_around(APIC_SPIV, value);
  773. /*
  774. * Set up the virtual wire mode.
  775. */
  776. apic_write_around(APIC_LVT0, APIC_DM_EXTINT);
  777. value = APIC_DM_NMI;
  778. if (!lapic_is_integrated()) /* 82489DX */
  779. value |= APIC_LVT_LEVEL_TRIGGER;
  780. apic_write_around(APIC_LVT1, value);
  781. }
  782. static void __cpuinit lapic_setup_esr(void)
  783. {
  784. unsigned long oldvalue, value, maxlvt;
  785. if (lapic_is_integrated() && !esr_disable) {
  786. /* !82489DX */
  787. maxlvt = lapic_get_maxlvt();
  788. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  789. apic_write(APIC_ESR, 0);
  790. oldvalue = apic_read(APIC_ESR);
  791. /* enables sending errors */
  792. value = ERROR_APIC_VECTOR;
  793. apic_write_around(APIC_LVTERR, value);
  794. /*
  795. * spec says clear errors after enabling vector.
  796. */
  797. if (maxlvt > 3)
  798. apic_write(APIC_ESR, 0);
  799. value = apic_read(APIC_ESR);
  800. if (value != oldvalue)
  801. apic_printk(APIC_VERBOSE, "ESR value before enabling "
  802. "vector: 0x%08lx after: 0x%08lx\n",
  803. oldvalue, value);
  804. } else {
  805. if (esr_disable)
  806. /*
  807. * Something untraceable is creating bad interrupts on
  808. * secondary quads ... for the moment, just leave the
  809. * ESR disabled - we can't do anything useful with the
  810. * errors anyway - mbligh
  811. */
  812. printk(KERN_INFO "Leaving ESR disabled.\n");
  813. else
  814. printk(KERN_INFO "No ESR for 82489DX.\n");
  815. }
  816. }
  817. /**
  818. * setup_local_APIC - setup the local APIC
  819. */
  820. void __cpuinit setup_local_APIC(void)
  821. {
  822. unsigned long value, integrated;
  823. int i, j;
  824. /* Pound the ESR really hard over the head with a big hammer - mbligh */
  825. if (esr_disable) {
  826. apic_write(APIC_ESR, 0);
  827. apic_write(APIC_ESR, 0);
  828. apic_write(APIC_ESR, 0);
  829. apic_write(APIC_ESR, 0);
  830. }
  831. integrated = lapic_is_integrated();
  832. /*
  833. * Double-check whether this APIC is really registered.
  834. */
  835. if (!apic_id_registered())
  836. WARN_ON_ONCE(1);
  837. /*
  838. * Intel recommends to set DFR, LDR and TPR before enabling
  839. * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
  840. * document number 292116). So here it goes...
  841. */
  842. init_apic_ldr();
  843. /*
  844. * Set Task Priority to 'accept all'. We never change this
  845. * later on.
  846. */
  847. value = apic_read(APIC_TASKPRI);
  848. value &= ~APIC_TPRI_MASK;
  849. apic_write_around(APIC_TASKPRI, value);
  850. /*
  851. * After a crash, we no longer service the interrupts and a pending
  852. * interrupt from previous kernel might still have ISR bit set.
  853. *
  854. * Most probably by now CPU has serviced that pending interrupt and
  855. * it might not have done the ack_APIC_irq() because it thought,
  856. * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
  857. * does not clear the ISR bit and cpu thinks it has already serivced
  858. * the interrupt. Hence a vector might get locked. It was noticed
  859. * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
  860. */
  861. for (i = APIC_ISR_NR - 1; i >= 0; i--) {
  862. value = apic_read(APIC_ISR + i*0x10);
  863. for (j = 31; j >= 0; j--) {
  864. if (value & (1<<j))
  865. ack_APIC_irq();
  866. }
  867. }
  868. /*
  869. * Now that we are all set up, enable the APIC
  870. */
  871. value = apic_read(APIC_SPIV);
  872. value &= ~APIC_VECTOR_MASK;
  873. /*
  874. * Enable APIC
  875. */
  876. value |= APIC_SPIV_APIC_ENABLED;
  877. /*
  878. * Some unknown Intel IO/APIC (or APIC) errata is biting us with
  879. * certain networking cards. If high frequency interrupts are
  880. * happening on a particular IOAPIC pin, plus the IOAPIC routing
  881. * entry is masked/unmasked at a high rate as well then sooner or
  882. * later IOAPIC line gets 'stuck', no more interrupts are received
  883. * from the device. If focus CPU is disabled then the hang goes
  884. * away, oh well :-(
  885. *
  886. * [ This bug can be reproduced easily with a level-triggered
  887. * PCI Ne2000 networking cards and PII/PIII processors, dual
  888. * BX chipset. ]
  889. */
  890. /*
  891. * Actually disabling the focus CPU check just makes the hang less
  892. * frequent as it makes the interrupt distributon model be more
  893. * like LRU than MRU (the short-term load is more even across CPUs).
  894. * See also the comment in end_level_ioapic_irq(). --macro
  895. */
  896. /* Enable focus processor (bit==0) */
  897. value &= ~APIC_SPIV_FOCUS_DISABLED;
  898. /*
  899. * Set spurious IRQ vector
  900. */
  901. value |= SPURIOUS_APIC_VECTOR;
  902. apic_write_around(APIC_SPIV, value);
  903. /*
  904. * Set up LVT0, LVT1:
  905. *
  906. * set up through-local-APIC on the BP's LINT0. This is not
  907. * strictly necessary in pure symmetric-IO mode, but sometimes
  908. * we delegate interrupts to the 8259A.
  909. */
  910. /*
  911. * TODO: set up through-local-APIC from through-I/O-APIC? --macro
  912. */
  913. value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
  914. if (!smp_processor_id() && (pic_mode || !value)) {
  915. value = APIC_DM_EXTINT;
  916. apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
  917. smp_processor_id());
  918. } else {
  919. value = APIC_DM_EXTINT | APIC_LVT_MASKED;
  920. apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
  921. smp_processor_id());
  922. }
  923. apic_write_around(APIC_LVT0, value);
  924. /*
  925. * only the BP should see the LINT1 NMI signal, obviously.
  926. */
  927. if (!smp_processor_id())
  928. value = APIC_DM_NMI;
  929. else
  930. value = APIC_DM_NMI | APIC_LVT_MASKED;
  931. if (!integrated) /* 82489DX */
  932. value |= APIC_LVT_LEVEL_TRIGGER;
  933. apic_write_around(APIC_LVT1, value);
  934. }
  935. void __cpuinit end_local_APIC_setup(void)
  936. {
  937. unsigned long value;
  938. lapic_setup_esr();
  939. /* Disable the local apic timer */
  940. value = apic_read(APIC_LVTT);
  941. value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  942. apic_write_around(APIC_LVTT, value);
  943. setup_apic_nmi_watchdog(NULL);
  944. apic_pm_activate();
  945. }
  946. /*
  947. * Detect and initialize APIC
  948. */
  949. static int __init detect_init_APIC(void)
  950. {
  951. u32 h, l, features;
  952. /* Disabled by kernel option? */
  953. if (disable_apic)
  954. return -1;
  955. switch (boot_cpu_data.x86_vendor) {
  956. case X86_VENDOR_AMD:
  957. if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
  958. (boot_cpu_data.x86 == 15))
  959. break;
  960. goto no_apic;
  961. case X86_VENDOR_INTEL:
  962. if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
  963. (boot_cpu_data.x86 == 5 && cpu_has_apic))
  964. break;
  965. goto no_apic;
  966. default:
  967. goto no_apic;
  968. }
  969. if (!cpu_has_apic) {
  970. /*
  971. * Over-ride BIOS and try to enable the local APIC only if
  972. * "lapic" specified.
  973. */
  974. if (!force_enable_local_apic) {
  975. printk(KERN_INFO "Local APIC disabled by BIOS -- "
  976. "you can enable it with \"lapic\"\n");
  977. return -1;
  978. }
  979. /*
  980. * Some BIOSes disable the local APIC in the APIC_BASE
  981. * MSR. This can only be done in software for Intel P6 or later
  982. * and AMD K7 (Model > 1) or later.
  983. */
  984. rdmsr(MSR_IA32_APICBASE, l, h);
  985. if (!(l & MSR_IA32_APICBASE_ENABLE)) {
  986. printk(KERN_INFO
  987. "Local APIC disabled by BIOS -- reenabling.\n");
  988. l &= ~MSR_IA32_APICBASE_BASE;
  989. l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
  990. wrmsr(MSR_IA32_APICBASE, l, h);
  991. enabled_via_apicbase = 1;
  992. }
  993. }
  994. /*
  995. * The APIC feature bit should now be enabled
  996. * in `cpuid'
  997. */
  998. features = cpuid_edx(1);
  999. if (!(features & (1 << X86_FEATURE_APIC))) {
  1000. printk(KERN_WARNING "Could not enable APIC!\n");
  1001. return -1;
  1002. }
  1003. set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
  1004. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  1005. /* The BIOS may have set up the APIC at some other address */
  1006. rdmsr(MSR_IA32_APICBASE, l, h);
  1007. if (l & MSR_IA32_APICBASE_ENABLE)
  1008. mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
  1009. printk(KERN_INFO "Found and enabled local APIC!\n");
  1010. apic_pm_activate();
  1011. return 0;
  1012. no_apic:
  1013. printk(KERN_INFO "No local APIC present or hardware disabled\n");
  1014. return -1;
  1015. }
  1016. /**
  1017. * init_apic_mappings - initialize APIC mappings
  1018. */
  1019. void __init init_apic_mappings(void)
  1020. {
  1021. /*
  1022. * If no local APIC can be found then set up a fake all
  1023. * zeroes page to simulate the local APIC and another
  1024. * one for the IO-APIC.
  1025. */
  1026. if (!smp_found_config && detect_init_APIC()) {
  1027. apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
  1028. apic_phys = __pa(apic_phys);
  1029. } else
  1030. apic_phys = mp_lapic_addr;
  1031. set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
  1032. printk(KERN_DEBUG "mapped APIC to %08lx (%08lx)\n", APIC_BASE,
  1033. apic_phys);
  1034. /*
  1035. * Fetch the APIC ID of the BSP in case we have a
  1036. * default configuration (or the MP table is broken).
  1037. */
  1038. if (boot_cpu_physical_apicid == -1U)
  1039. boot_cpu_physical_apicid = GET_APIC_ID(read_apic_id());
  1040. }
  1041. /*
  1042. * This initializes the IO-APIC and APIC hardware if this is
  1043. * a UP kernel.
  1044. */
  1045. int apic_version[MAX_APICS];
  1046. int __init APIC_init_uniprocessor(void)
  1047. {
  1048. if (disable_apic)
  1049. clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
  1050. if (!smp_found_config && !cpu_has_apic)
  1051. return -1;
  1052. /*
  1053. * Complain if the BIOS pretends there is one.
  1054. */
  1055. if (!cpu_has_apic &&
  1056. APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  1057. printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
  1058. boot_cpu_physical_apicid);
  1059. clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
  1060. return -1;
  1061. }
  1062. verify_local_APIC();
  1063. connect_bsp_APIC();
  1064. /*
  1065. * Hack: In case of kdump, after a crash, kernel might be booting
  1066. * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
  1067. * might be zero if read from MP tables. Get it from LAPIC.
  1068. */
  1069. #ifdef CONFIG_CRASH_DUMP
  1070. boot_cpu_physical_apicid = GET_APIC_ID(read_apic_id());
  1071. #endif
  1072. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  1073. setup_local_APIC();
  1074. #ifdef CONFIG_X86_IO_APIC
  1075. if (!smp_found_config || skip_ioapic_setup || !nr_ioapics)
  1076. #endif
  1077. localise_nmi_watchdog();
  1078. end_local_APIC_setup();
  1079. #ifdef CONFIG_X86_IO_APIC
  1080. if (smp_found_config)
  1081. if (!skip_ioapic_setup && nr_ioapics)
  1082. setup_IO_APIC();
  1083. #endif
  1084. setup_boot_clock();
  1085. return 0;
  1086. }
  1087. /*
  1088. * Local APIC interrupts
  1089. */
  1090. /*
  1091. * This interrupt should _never_ happen with our APIC/SMP architecture
  1092. */
  1093. void smp_spurious_interrupt(struct pt_regs *regs)
  1094. {
  1095. unsigned long v;
  1096. irq_enter();
  1097. /*
  1098. * Check if this really is a spurious interrupt and ACK it
  1099. * if it is a vectored one. Just in case...
  1100. * Spurious interrupts should not be ACKed.
  1101. */
  1102. v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
  1103. if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
  1104. ack_APIC_irq();
  1105. /* see sw-dev-man vol 3, chapter 7.4.13.5 */
  1106. printk(KERN_INFO "spurious APIC interrupt on CPU#%d, "
  1107. "should never happen.\n", smp_processor_id());
  1108. __get_cpu_var(irq_stat).irq_spurious_count++;
  1109. irq_exit();
  1110. }
  1111. /*
  1112. * This interrupt should never happen with our APIC/SMP architecture
  1113. */
  1114. void smp_error_interrupt(struct pt_regs *regs)
  1115. {
  1116. unsigned long v, v1;
  1117. irq_enter();
  1118. /* First tickle the hardware, only then report what went on. -- REW */
  1119. v = apic_read(APIC_ESR);
  1120. apic_write(APIC_ESR, 0);
  1121. v1 = apic_read(APIC_ESR);
  1122. ack_APIC_irq();
  1123. atomic_inc(&irq_err_count);
  1124. /* Here is what the APIC error bits mean:
  1125. 0: Send CS error
  1126. 1: Receive CS error
  1127. 2: Send accept error
  1128. 3: Receive accept error
  1129. 4: Reserved
  1130. 5: Send illegal vector
  1131. 6: Received illegal vector
  1132. 7: Illegal register address
  1133. */
  1134. printk(KERN_DEBUG "APIC error on CPU%d: %02lx(%02lx)\n",
  1135. smp_processor_id(), v , v1);
  1136. irq_exit();
  1137. }
  1138. #ifdef CONFIG_SMP
  1139. void __init smp_intr_init(void)
  1140. {
  1141. /*
  1142. * IRQ0 must be given a fixed assignment and initialized,
  1143. * because it's used before the IO-APIC is set up.
  1144. */
  1145. set_intr_gate(FIRST_DEVICE_VECTOR, interrupt[0]);
  1146. /*
  1147. * The reschedule interrupt is a CPU-to-CPU reschedule-helper
  1148. * IPI, driven by wakeup.
  1149. */
  1150. alloc_intr_gate(RESCHEDULE_VECTOR, reschedule_interrupt);
  1151. /* IPI for invalidation */
  1152. alloc_intr_gate(INVALIDATE_TLB_VECTOR, invalidate_interrupt);
  1153. /* IPI for generic function call */
  1154. alloc_intr_gate(CALL_FUNCTION_VECTOR, call_function_interrupt);
  1155. }
  1156. #endif
  1157. /*
  1158. * Initialize APIC interrupts
  1159. */
  1160. void __init apic_intr_init(void)
  1161. {
  1162. #ifdef CONFIG_SMP
  1163. smp_intr_init();
  1164. #endif
  1165. /* self generated IPI for local APIC timer */
  1166. alloc_intr_gate(LOCAL_TIMER_VECTOR, apic_timer_interrupt);
  1167. /* IPI vectors for APIC spurious and error interrupts */
  1168. alloc_intr_gate(SPURIOUS_APIC_VECTOR, spurious_interrupt);
  1169. alloc_intr_gate(ERROR_APIC_VECTOR, error_interrupt);
  1170. /* thermal monitor LVT interrupt */
  1171. #ifdef CONFIG_X86_MCE_P4THERMAL
  1172. alloc_intr_gate(THERMAL_APIC_VECTOR, thermal_interrupt);
  1173. #endif
  1174. }
  1175. /**
  1176. * connect_bsp_APIC - attach the APIC to the interrupt system
  1177. */
  1178. void __init connect_bsp_APIC(void)
  1179. {
  1180. if (pic_mode) {
  1181. /*
  1182. * Do not trust the local APIC being empty at bootup.
  1183. */
  1184. clear_local_APIC();
  1185. /*
  1186. * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
  1187. * local APIC to INT and NMI lines.
  1188. */
  1189. apic_printk(APIC_VERBOSE, "leaving PIC mode, "
  1190. "enabling APIC mode.\n");
  1191. outb(0x70, 0x22);
  1192. outb(0x01, 0x23);
  1193. }
  1194. enable_apic_mode();
  1195. }
  1196. /**
  1197. * disconnect_bsp_APIC - detach the APIC from the interrupt system
  1198. * @virt_wire_setup: indicates, whether virtual wire mode is selected
  1199. *
  1200. * Virtual wire mode is necessary to deliver legacy interrupts even when the
  1201. * APIC is disabled.
  1202. */
  1203. void disconnect_bsp_APIC(int virt_wire_setup)
  1204. {
  1205. if (pic_mode) {
  1206. /*
  1207. * Put the board back into PIC mode (has an effect only on
  1208. * certain older boards). Note that APIC interrupts, including
  1209. * IPIs, won't work beyond this point! The only exception are
  1210. * INIT IPIs.
  1211. */
  1212. apic_printk(APIC_VERBOSE, "disabling APIC mode, "
  1213. "entering PIC mode.\n");
  1214. outb(0x70, 0x22);
  1215. outb(0x00, 0x23);
  1216. } else {
  1217. /* Go back to Virtual Wire compatibility mode */
  1218. unsigned long value;
  1219. /* For the spurious interrupt use vector F, and enable it */
  1220. value = apic_read(APIC_SPIV);
  1221. value &= ~APIC_VECTOR_MASK;
  1222. value |= APIC_SPIV_APIC_ENABLED;
  1223. value |= 0xf;
  1224. apic_write_around(APIC_SPIV, value);
  1225. if (!virt_wire_setup) {
  1226. /*
  1227. * For LVT0 make it edge triggered, active high,
  1228. * external and enabled
  1229. */
  1230. value = apic_read(APIC_LVT0);
  1231. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  1232. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  1233. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  1234. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  1235. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
  1236. apic_write_around(APIC_LVT0, value);
  1237. } else {
  1238. /* Disable LVT0 */
  1239. apic_write_around(APIC_LVT0, APIC_LVT_MASKED);
  1240. }
  1241. /*
  1242. * For LVT1 make it edge triggered, active high, nmi and
  1243. * enabled
  1244. */
  1245. value = apic_read(APIC_LVT1);
  1246. value &= ~(
  1247. APIC_MODE_MASK | APIC_SEND_PENDING |
  1248. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  1249. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  1250. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  1251. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
  1252. apic_write_around(APIC_LVT1, value);
  1253. }
  1254. }
  1255. unsigned int __cpuinitdata maxcpus = NR_CPUS;
  1256. void __cpuinit generic_processor_info(int apicid, int version)
  1257. {
  1258. int cpu;
  1259. cpumask_t tmp_map;
  1260. physid_mask_t phys_cpu;
  1261. /*
  1262. * Validate version
  1263. */
  1264. if (version == 0x0) {
  1265. printk(KERN_WARNING "BIOS bug, APIC version is 0 for CPU#%d! "
  1266. "fixing up to 0x10. (tell your hw vendor)\n",
  1267. version);
  1268. version = 0x10;
  1269. }
  1270. apic_version[apicid] = version;
  1271. phys_cpu = apicid_to_cpu_present(apicid);
  1272. physids_or(phys_cpu_present_map, phys_cpu_present_map, phys_cpu);
  1273. if (num_processors >= NR_CPUS) {
  1274. printk(KERN_WARNING "WARNING: NR_CPUS limit of %i reached."
  1275. " Processor ignored.\n", NR_CPUS);
  1276. return;
  1277. }
  1278. if (num_processors >= maxcpus) {
  1279. printk(KERN_WARNING "WARNING: maxcpus limit of %i reached."
  1280. " Processor ignored.\n", maxcpus);
  1281. return;
  1282. }
  1283. num_processors++;
  1284. cpus_complement(tmp_map, cpu_present_map);
  1285. cpu = first_cpu(tmp_map);
  1286. if (apicid == boot_cpu_physical_apicid)
  1287. /*
  1288. * x86_bios_cpu_apicid is required to have processors listed
  1289. * in same order as logical cpu numbers. Hence the first
  1290. * entry is BSP, and so on.
  1291. */
  1292. cpu = 0;
  1293. if (apicid > max_physical_apicid)
  1294. max_physical_apicid = apicid;
  1295. /*
  1296. * Would be preferable to switch to bigsmp when CONFIG_HOTPLUG_CPU=y
  1297. * but we need to work other dependencies like SMP_SUSPEND etc
  1298. * before this can be done without some confusion.
  1299. * if (CPU_HOTPLUG_ENABLED || num_processors > 8)
  1300. * - Ashok Raj <ashok.raj@intel.com>
  1301. */
  1302. if (max_physical_apicid >= 8) {
  1303. switch (boot_cpu_data.x86_vendor) {
  1304. case X86_VENDOR_INTEL:
  1305. if (!APIC_XAPIC(version)) {
  1306. def_to_bigsmp = 0;
  1307. break;
  1308. }
  1309. /* If P4 and above fall through */
  1310. case X86_VENDOR_AMD:
  1311. def_to_bigsmp = 1;
  1312. }
  1313. }
  1314. #ifdef CONFIG_SMP
  1315. /* are we being called early in kernel startup? */
  1316. if (early_per_cpu_ptr(x86_cpu_to_apicid)) {
  1317. u16 *cpu_to_apicid = early_per_cpu_ptr(x86_cpu_to_apicid);
  1318. u16 *bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
  1319. cpu_to_apicid[cpu] = apicid;
  1320. bios_cpu_apicid[cpu] = apicid;
  1321. } else {
  1322. per_cpu(x86_cpu_to_apicid, cpu) = apicid;
  1323. per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
  1324. }
  1325. #endif
  1326. cpu_set(cpu, cpu_possible_map);
  1327. cpu_set(cpu, cpu_present_map);
  1328. }
  1329. /*
  1330. * Power management
  1331. */
  1332. #ifdef CONFIG_PM
  1333. static struct {
  1334. int active;
  1335. /* r/w apic fields */
  1336. unsigned int apic_id;
  1337. unsigned int apic_taskpri;
  1338. unsigned int apic_ldr;
  1339. unsigned int apic_dfr;
  1340. unsigned int apic_spiv;
  1341. unsigned int apic_lvtt;
  1342. unsigned int apic_lvtpc;
  1343. unsigned int apic_lvt0;
  1344. unsigned int apic_lvt1;
  1345. unsigned int apic_lvterr;
  1346. unsigned int apic_tmict;
  1347. unsigned int apic_tdcr;
  1348. unsigned int apic_thmr;
  1349. } apic_pm_state;
  1350. static int lapic_suspend(struct sys_device *dev, pm_message_t state)
  1351. {
  1352. unsigned long flags;
  1353. int maxlvt;
  1354. if (!apic_pm_state.active)
  1355. return 0;
  1356. maxlvt = lapic_get_maxlvt();
  1357. apic_pm_state.apic_id = apic_read(APIC_ID);
  1358. apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
  1359. apic_pm_state.apic_ldr = apic_read(APIC_LDR);
  1360. apic_pm_state.apic_dfr = apic_read(APIC_DFR);
  1361. apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
  1362. apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
  1363. if (maxlvt >= 4)
  1364. apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
  1365. apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
  1366. apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
  1367. apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
  1368. apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
  1369. apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
  1370. #ifdef CONFIG_X86_MCE_P4THERMAL
  1371. if (maxlvt >= 5)
  1372. apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
  1373. #endif
  1374. local_irq_save(flags);
  1375. disable_local_APIC();
  1376. local_irq_restore(flags);
  1377. return 0;
  1378. }
  1379. static int lapic_resume(struct sys_device *dev)
  1380. {
  1381. unsigned int l, h;
  1382. unsigned long flags;
  1383. int maxlvt;
  1384. if (!apic_pm_state.active)
  1385. return 0;
  1386. maxlvt = lapic_get_maxlvt();
  1387. local_irq_save(flags);
  1388. /*
  1389. * Make sure the APICBASE points to the right address
  1390. *
  1391. * FIXME! This will be wrong if we ever support suspend on
  1392. * SMP! We'll need to do this as part of the CPU restore!
  1393. */
  1394. rdmsr(MSR_IA32_APICBASE, l, h);
  1395. l &= ~MSR_IA32_APICBASE_BASE;
  1396. l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
  1397. wrmsr(MSR_IA32_APICBASE, l, h);
  1398. apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
  1399. apic_write(APIC_ID, apic_pm_state.apic_id);
  1400. apic_write(APIC_DFR, apic_pm_state.apic_dfr);
  1401. apic_write(APIC_LDR, apic_pm_state.apic_ldr);
  1402. apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
  1403. apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
  1404. apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
  1405. apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
  1406. #ifdef CONFIG_X86_MCE_P4THERMAL
  1407. if (maxlvt >= 5)
  1408. apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
  1409. #endif
  1410. if (maxlvt >= 4)
  1411. apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
  1412. apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
  1413. apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
  1414. apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
  1415. apic_write(APIC_ESR, 0);
  1416. apic_read(APIC_ESR);
  1417. apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
  1418. apic_write(APIC_ESR, 0);
  1419. apic_read(APIC_ESR);
  1420. local_irq_restore(flags);
  1421. return 0;
  1422. }
  1423. /*
  1424. * This device has no shutdown method - fully functioning local APICs
  1425. * are needed on every CPU up until machine_halt/restart/poweroff.
  1426. */
  1427. static struct sysdev_class lapic_sysclass = {
  1428. .name = "lapic",
  1429. .resume = lapic_resume,
  1430. .suspend = lapic_suspend,
  1431. };
  1432. static struct sys_device device_lapic = {
  1433. .id = 0,
  1434. .cls = &lapic_sysclass,
  1435. };
  1436. static void __devinit apic_pm_activate(void)
  1437. {
  1438. apic_pm_state.active = 1;
  1439. }
  1440. static int __init init_lapic_sysfs(void)
  1441. {
  1442. int error;
  1443. if (!cpu_has_apic)
  1444. return 0;
  1445. /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
  1446. error = sysdev_class_register(&lapic_sysclass);
  1447. if (!error)
  1448. error = sysdev_register(&device_lapic);
  1449. return error;
  1450. }
  1451. device_initcall(init_lapic_sysfs);
  1452. #else /* CONFIG_PM */
  1453. static void apic_pm_activate(void) { }
  1454. #endif /* CONFIG_PM */
  1455. /*
  1456. * APIC command line parameters
  1457. */
  1458. static int __init parse_lapic(char *arg)
  1459. {
  1460. force_enable_local_apic = 1;
  1461. return 0;
  1462. }
  1463. early_param("lapic", parse_lapic);
  1464. static int __init parse_nolapic(char *arg)
  1465. {
  1466. disable_apic = 1;
  1467. clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
  1468. return 0;
  1469. }
  1470. early_param("nolapic", parse_nolapic);
  1471. static int __init parse_disable_lapic_timer(char *arg)
  1472. {
  1473. local_apic_timer_disabled = 1;
  1474. return 0;
  1475. }
  1476. early_param("nolapic_timer", parse_disable_lapic_timer);
  1477. static int __init parse_lapic_timer_c2_ok(char *arg)
  1478. {
  1479. local_apic_timer_c2_ok = 1;
  1480. return 0;
  1481. }
  1482. early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
  1483. static int __init apic_set_verbosity(char *str)
  1484. {
  1485. if (strcmp("debug", str) == 0)
  1486. apic_verbosity = APIC_DEBUG;
  1487. else if (strcmp("verbose", str) == 0)
  1488. apic_verbosity = APIC_VERBOSE;
  1489. return 1;
  1490. }
  1491. __setup("apic=", apic_set_verbosity);
  1492. static int __init lapic_insert_resource(void)
  1493. {
  1494. if (!apic_phys)
  1495. return -1;
  1496. /* Put local APIC into the resource map. */
  1497. lapic_resource.start = apic_phys;
  1498. lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
  1499. insert_resource(&iomem_resource, &lapic_resource);
  1500. return 0;
  1501. }
  1502. /*
  1503. * need call insert after e820_reserve_resources()
  1504. * that is using request_resource
  1505. */
  1506. late_initcall(lapic_insert_resource);