amd_iommu_init.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875
  1. /*
  2. * Copyright (C) 2007-2008 Advanced Micro Devices, Inc.
  3. * Author: Joerg Roedel <joerg.roedel@amd.com>
  4. * Leo Duran <leo.duran@amd.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. */
  19. #include <linux/pci.h>
  20. #include <linux/acpi.h>
  21. #include <linux/gfp.h>
  22. #include <linux/list.h>
  23. #include <linux/sysdev.h>
  24. #include <asm/pci-direct.h>
  25. #include <asm/amd_iommu_types.h>
  26. #include <asm/amd_iommu.h>
  27. #include <asm/gart.h>
  28. /*
  29. * definitions for the ACPI scanning code
  30. */
  31. #define UPDATE_LAST_BDF(x) do {\
  32. if ((x) > amd_iommu_last_bdf) \
  33. amd_iommu_last_bdf = (x); \
  34. } while (0);
  35. #define DEVID(bus, devfn) (((bus) << 8) | (devfn))
  36. #define PCI_BUS(x) (((x) >> 8) & 0xff)
  37. #define IVRS_HEADER_LENGTH 48
  38. #define TBL_SIZE(x) (1 << (PAGE_SHIFT + get_order(amd_iommu_last_bdf * (x))))
  39. #define ACPI_IVHD_TYPE 0x10
  40. #define ACPI_IVMD_TYPE_ALL 0x20
  41. #define ACPI_IVMD_TYPE 0x21
  42. #define ACPI_IVMD_TYPE_RANGE 0x22
  43. #define IVHD_DEV_ALL 0x01
  44. #define IVHD_DEV_SELECT 0x02
  45. #define IVHD_DEV_SELECT_RANGE_START 0x03
  46. #define IVHD_DEV_RANGE_END 0x04
  47. #define IVHD_DEV_ALIAS 0x42
  48. #define IVHD_DEV_ALIAS_RANGE 0x43
  49. #define IVHD_DEV_EXT_SELECT 0x46
  50. #define IVHD_DEV_EXT_SELECT_RANGE 0x47
  51. #define IVHD_FLAG_HT_TUN_EN 0x00
  52. #define IVHD_FLAG_PASSPW_EN 0x01
  53. #define IVHD_FLAG_RESPASSPW_EN 0x02
  54. #define IVHD_FLAG_ISOC_EN 0x03
  55. #define IVMD_FLAG_EXCL_RANGE 0x08
  56. #define IVMD_FLAG_UNITY_MAP 0x01
  57. #define ACPI_DEVFLAG_INITPASS 0x01
  58. #define ACPI_DEVFLAG_EXTINT 0x02
  59. #define ACPI_DEVFLAG_NMI 0x04
  60. #define ACPI_DEVFLAG_SYSMGT1 0x10
  61. #define ACPI_DEVFLAG_SYSMGT2 0x20
  62. #define ACPI_DEVFLAG_LINT0 0x40
  63. #define ACPI_DEVFLAG_LINT1 0x80
  64. #define ACPI_DEVFLAG_ATSDIS 0x10000000
  65. struct ivhd_header {
  66. u8 type;
  67. u8 flags;
  68. u16 length;
  69. u16 devid;
  70. u16 cap_ptr;
  71. u64 mmio_phys;
  72. u16 pci_seg;
  73. u16 info;
  74. u32 reserved;
  75. } __attribute__((packed));
  76. struct ivhd_entry {
  77. u8 type;
  78. u16 devid;
  79. u8 flags;
  80. u32 ext;
  81. } __attribute__((packed));
  82. struct ivmd_header {
  83. u8 type;
  84. u8 flags;
  85. u16 length;
  86. u16 devid;
  87. u16 aux;
  88. u64 resv;
  89. u64 range_start;
  90. u64 range_length;
  91. } __attribute__((packed));
  92. static int __initdata amd_iommu_detected;
  93. u16 amd_iommu_last_bdf;
  94. struct list_head amd_iommu_unity_map;
  95. unsigned amd_iommu_aperture_order = 26;
  96. int amd_iommu_isolate;
  97. struct list_head amd_iommu_list;
  98. struct dev_table_entry *amd_iommu_dev_table;
  99. u16 *amd_iommu_alias_table;
  100. struct amd_iommu **amd_iommu_rlookup_table;
  101. struct protection_domain **amd_iommu_pd_table;
  102. unsigned long *amd_iommu_pd_alloc_bitmap;
  103. static u32 dev_table_size;
  104. static u32 alias_table_size;
  105. static u32 rlookup_table_size;
  106. static void __init iommu_set_exclusion_range(struct amd_iommu *iommu)
  107. {
  108. u64 start = iommu->exclusion_start & PAGE_MASK;
  109. u64 limit = (start + iommu->exclusion_length) & PAGE_MASK;
  110. u64 entry;
  111. if (!iommu->exclusion_start)
  112. return;
  113. entry = start | MMIO_EXCL_ENABLE_MASK;
  114. memcpy_toio(iommu->mmio_base + MMIO_EXCL_BASE_OFFSET,
  115. &entry, sizeof(entry));
  116. entry = limit;
  117. memcpy_toio(iommu->mmio_base + MMIO_EXCL_LIMIT_OFFSET,
  118. &entry, sizeof(entry));
  119. }
  120. static void __init iommu_set_device_table(struct amd_iommu *iommu)
  121. {
  122. u32 entry;
  123. BUG_ON(iommu->mmio_base == NULL);
  124. entry = virt_to_phys(amd_iommu_dev_table);
  125. entry |= (dev_table_size >> 12) - 1;
  126. memcpy_toio(iommu->mmio_base + MMIO_DEV_TABLE_OFFSET,
  127. &entry, sizeof(entry));
  128. }
  129. static void __init iommu_feature_enable(struct amd_iommu *iommu, u8 bit)
  130. {
  131. u32 ctrl;
  132. ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
  133. ctrl |= (1 << bit);
  134. writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
  135. }
  136. static void __init iommu_feature_disable(struct amd_iommu *iommu, u8 bit)
  137. {
  138. u32 ctrl;
  139. ctrl = (u64)readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
  140. ctrl &= ~(1 << bit);
  141. writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
  142. }
  143. void __init iommu_enable(struct amd_iommu *iommu)
  144. {
  145. printk(KERN_INFO "AMD IOMMU: Enabling IOMMU at ");
  146. print_devid(iommu->devid, 0);
  147. printk(" cap 0x%hx\n", iommu->cap_ptr);
  148. iommu_feature_enable(iommu, CONTROL_IOMMU_EN);
  149. }
  150. static u8 * __init iommu_map_mmio_space(u64 address)
  151. {
  152. u8 *ret;
  153. if (!request_mem_region(address, MMIO_REGION_LENGTH, "amd_iommu"))
  154. return NULL;
  155. ret = ioremap_nocache(address, MMIO_REGION_LENGTH);
  156. if (ret != NULL)
  157. return ret;
  158. release_mem_region(address, MMIO_REGION_LENGTH);
  159. return NULL;
  160. }
  161. static void __init iommu_unmap_mmio_space(struct amd_iommu *iommu)
  162. {
  163. if (iommu->mmio_base)
  164. iounmap(iommu->mmio_base);
  165. release_mem_region(iommu->mmio_phys, MMIO_REGION_LENGTH);
  166. }
  167. static int __init find_last_devid_on_pci(int bus, int dev, int fn, int cap_ptr)
  168. {
  169. u32 cap;
  170. cap = read_pci_config(bus, dev, fn, cap_ptr+MMIO_RANGE_OFFSET);
  171. UPDATE_LAST_BDF(DEVID(MMIO_GET_BUS(cap), MMIO_GET_LD(cap)));
  172. return 0;
  173. }
  174. static int __init find_last_devid_from_ivhd(struct ivhd_header *h)
  175. {
  176. u8 *p = (void *)h, *end = (void *)h;
  177. struct ivhd_entry *dev;
  178. p += sizeof(*h);
  179. end += h->length;
  180. find_last_devid_on_pci(PCI_BUS(h->devid),
  181. PCI_SLOT(h->devid),
  182. PCI_FUNC(h->devid),
  183. h->cap_ptr);
  184. while (p < end) {
  185. dev = (struct ivhd_entry *)p;
  186. switch (dev->type) {
  187. case IVHD_DEV_SELECT:
  188. case IVHD_DEV_RANGE_END:
  189. case IVHD_DEV_ALIAS:
  190. case IVHD_DEV_EXT_SELECT:
  191. UPDATE_LAST_BDF(dev->devid);
  192. break;
  193. default:
  194. break;
  195. }
  196. p += 0x04 << (*p >> 6);
  197. }
  198. WARN_ON(p != end);
  199. return 0;
  200. }
  201. static int __init find_last_devid_acpi(struct acpi_table_header *table)
  202. {
  203. int i;
  204. u8 checksum = 0, *p = (u8 *)table, *end = (u8 *)table;
  205. struct ivhd_header *h;
  206. /*
  207. * Validate checksum here so we don't need to do it when
  208. * we actually parse the table
  209. */
  210. for (i = 0; i < table->length; ++i)
  211. checksum += p[i];
  212. if (checksum != 0)
  213. /* ACPI table corrupt */
  214. return -ENODEV;
  215. p += IVRS_HEADER_LENGTH;
  216. end += table->length;
  217. while (p < end) {
  218. h = (struct ivhd_header *)p;
  219. switch (h->type) {
  220. case ACPI_IVHD_TYPE:
  221. find_last_devid_from_ivhd(h);
  222. break;
  223. default:
  224. break;
  225. }
  226. p += h->length;
  227. }
  228. WARN_ON(p != end);
  229. return 0;
  230. }
  231. static u8 * __init alloc_command_buffer(struct amd_iommu *iommu)
  232. {
  233. u8 *cmd_buf = (u8 *)__get_free_pages(GFP_KERNEL,
  234. get_order(CMD_BUFFER_SIZE));
  235. u64 entry = 0;
  236. if (cmd_buf == NULL)
  237. return NULL;
  238. iommu->cmd_buf_size = CMD_BUFFER_SIZE;
  239. memset(cmd_buf, 0, CMD_BUFFER_SIZE);
  240. entry = (u64)virt_to_phys(cmd_buf);
  241. entry |= MMIO_CMD_SIZE_512;
  242. memcpy_toio(iommu->mmio_base + MMIO_CMD_BUF_OFFSET,
  243. &entry, sizeof(entry));
  244. iommu_feature_enable(iommu, CONTROL_CMDBUF_EN);
  245. return cmd_buf;
  246. }
  247. static void __init free_command_buffer(struct amd_iommu *iommu)
  248. {
  249. if (iommu->cmd_buf)
  250. free_pages((unsigned long)iommu->cmd_buf,
  251. get_order(CMD_BUFFER_SIZE));
  252. }
  253. static void set_dev_entry_bit(u16 devid, u8 bit)
  254. {
  255. int i = (bit >> 5) & 0x07;
  256. int _bit = bit & 0x1f;
  257. amd_iommu_dev_table[devid].data[i] |= (1 << _bit);
  258. }
  259. static void __init set_dev_entry_from_acpi(u16 devid, u32 flags, u32 ext_flags)
  260. {
  261. if (flags & ACPI_DEVFLAG_INITPASS)
  262. set_dev_entry_bit(devid, DEV_ENTRY_INIT_PASS);
  263. if (flags & ACPI_DEVFLAG_EXTINT)
  264. set_dev_entry_bit(devid, DEV_ENTRY_EINT_PASS);
  265. if (flags & ACPI_DEVFLAG_NMI)
  266. set_dev_entry_bit(devid, DEV_ENTRY_NMI_PASS);
  267. if (flags & ACPI_DEVFLAG_SYSMGT1)
  268. set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1);
  269. if (flags & ACPI_DEVFLAG_SYSMGT2)
  270. set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2);
  271. if (flags & ACPI_DEVFLAG_LINT0)
  272. set_dev_entry_bit(devid, DEV_ENTRY_LINT0_PASS);
  273. if (flags & ACPI_DEVFLAG_LINT1)
  274. set_dev_entry_bit(devid, DEV_ENTRY_LINT1_PASS);
  275. }
  276. static void __init set_iommu_for_device(struct amd_iommu *iommu, u16 devid)
  277. {
  278. amd_iommu_rlookup_table[devid] = iommu;
  279. }
  280. static void __init set_device_exclusion_range(u16 devid, struct ivmd_header *m)
  281. {
  282. struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
  283. if (!(m->flags & IVMD_FLAG_EXCL_RANGE))
  284. return;
  285. if (iommu) {
  286. set_dev_entry_bit(m->devid, DEV_ENTRY_EX);
  287. iommu->exclusion_start = m->range_start;
  288. iommu->exclusion_length = m->range_length;
  289. }
  290. }
  291. static void __init init_iommu_from_pci(struct amd_iommu *iommu)
  292. {
  293. int bus = PCI_BUS(iommu->devid);
  294. int dev = PCI_SLOT(iommu->devid);
  295. int fn = PCI_FUNC(iommu->devid);
  296. int cap_ptr = iommu->cap_ptr;
  297. u32 range;
  298. iommu->cap = read_pci_config(bus, dev, fn, cap_ptr+MMIO_CAP_HDR_OFFSET);
  299. range = read_pci_config(bus, dev, fn, cap_ptr+MMIO_RANGE_OFFSET);
  300. iommu->first_device = DEVID(MMIO_GET_BUS(range), MMIO_GET_FD(range));
  301. iommu->last_device = DEVID(MMIO_GET_BUS(range), MMIO_GET_LD(range));
  302. }
  303. static void __init init_iommu_from_acpi(struct amd_iommu *iommu,
  304. struct ivhd_header *h)
  305. {
  306. u8 *p = (u8 *)h;
  307. u8 *end = p, flags = 0;
  308. u16 dev_i, devid = 0, devid_start = 0, devid_to = 0;
  309. u32 ext_flags = 0;
  310. bool alias = 0;
  311. struct ivhd_entry *e;
  312. /*
  313. * First set the recommended feature enable bits from ACPI
  314. * into the IOMMU control registers
  315. */
  316. h->flags & IVHD_FLAG_HT_TUN_EN ?
  317. iommu_feature_enable(iommu, CONTROL_HT_TUN_EN) :
  318. iommu_feature_disable(iommu, CONTROL_HT_TUN_EN);
  319. h->flags & IVHD_FLAG_PASSPW_EN ?
  320. iommu_feature_enable(iommu, CONTROL_PASSPW_EN) :
  321. iommu_feature_disable(iommu, CONTROL_PASSPW_EN);
  322. h->flags & IVHD_FLAG_RESPASSPW_EN ?
  323. iommu_feature_enable(iommu, CONTROL_RESPASSPW_EN) :
  324. iommu_feature_disable(iommu, CONTROL_RESPASSPW_EN);
  325. h->flags & IVHD_FLAG_ISOC_EN ?
  326. iommu_feature_enable(iommu, CONTROL_ISOC_EN) :
  327. iommu_feature_disable(iommu, CONTROL_ISOC_EN);
  328. /*
  329. * make IOMMU memory accesses cache coherent
  330. */
  331. iommu_feature_enable(iommu, CONTROL_COHERENT_EN);
  332. /*
  333. * Done. Now parse the device entries
  334. */
  335. p += sizeof(struct ivhd_header);
  336. end += h->length;
  337. while (p < end) {
  338. e = (struct ivhd_entry *)p;
  339. switch (e->type) {
  340. case IVHD_DEV_ALL:
  341. for (dev_i = iommu->first_device;
  342. dev_i <= iommu->last_device; ++dev_i)
  343. set_dev_entry_from_acpi(dev_i, e->flags, 0);
  344. break;
  345. case IVHD_DEV_SELECT:
  346. devid = e->devid;
  347. set_dev_entry_from_acpi(devid, e->flags, 0);
  348. break;
  349. case IVHD_DEV_SELECT_RANGE_START:
  350. devid_start = e->devid;
  351. flags = e->flags;
  352. ext_flags = 0;
  353. alias = 0;
  354. break;
  355. case IVHD_DEV_ALIAS:
  356. devid = e->devid;
  357. devid_to = e->ext >> 8;
  358. set_dev_entry_from_acpi(devid, e->flags, 0);
  359. amd_iommu_alias_table[devid] = devid_to;
  360. break;
  361. case IVHD_DEV_ALIAS_RANGE:
  362. devid_start = e->devid;
  363. flags = e->flags;
  364. devid_to = e->ext >> 8;
  365. ext_flags = 0;
  366. alias = 1;
  367. break;
  368. case IVHD_DEV_EXT_SELECT:
  369. devid = e->devid;
  370. set_dev_entry_from_acpi(devid, e->flags, e->ext);
  371. break;
  372. case IVHD_DEV_EXT_SELECT_RANGE:
  373. devid_start = e->devid;
  374. flags = e->flags;
  375. ext_flags = e->ext;
  376. alias = 0;
  377. break;
  378. case IVHD_DEV_RANGE_END:
  379. devid = e->devid;
  380. for (dev_i = devid_start; dev_i <= devid; ++dev_i) {
  381. if (alias)
  382. amd_iommu_alias_table[dev_i] = devid_to;
  383. set_dev_entry_from_acpi(
  384. amd_iommu_alias_table[dev_i],
  385. flags, ext_flags);
  386. }
  387. break;
  388. default:
  389. break;
  390. }
  391. p += 0x04 << (e->type >> 6);
  392. }
  393. }
  394. static int __init init_iommu_devices(struct amd_iommu *iommu)
  395. {
  396. u16 i;
  397. for (i = iommu->first_device; i <= iommu->last_device; ++i)
  398. set_iommu_for_device(iommu, i);
  399. return 0;
  400. }
  401. static void __init free_iommu_one(struct amd_iommu *iommu)
  402. {
  403. free_command_buffer(iommu);
  404. iommu_unmap_mmio_space(iommu);
  405. }
  406. static void __init free_iommu_all(void)
  407. {
  408. struct amd_iommu *iommu, *next;
  409. list_for_each_entry_safe(iommu, next, &amd_iommu_list, list) {
  410. list_del(&iommu->list);
  411. free_iommu_one(iommu);
  412. kfree(iommu);
  413. }
  414. }
  415. static int __init init_iommu_one(struct amd_iommu *iommu, struct ivhd_header *h)
  416. {
  417. spin_lock_init(&iommu->lock);
  418. list_add_tail(&iommu->list, &amd_iommu_list);
  419. /*
  420. * Copy data from ACPI table entry to the iommu struct
  421. */
  422. iommu->devid = h->devid;
  423. iommu->cap_ptr = h->cap_ptr;
  424. iommu->mmio_phys = h->mmio_phys;
  425. iommu->mmio_base = iommu_map_mmio_space(h->mmio_phys);
  426. if (!iommu->mmio_base)
  427. return -ENOMEM;
  428. iommu_set_device_table(iommu);
  429. iommu->cmd_buf = alloc_command_buffer(iommu);
  430. if (!iommu->cmd_buf)
  431. return -ENOMEM;
  432. init_iommu_from_pci(iommu);
  433. init_iommu_from_acpi(iommu, h);
  434. init_iommu_devices(iommu);
  435. return 0;
  436. }
  437. static int __init init_iommu_all(struct acpi_table_header *table)
  438. {
  439. u8 *p = (u8 *)table, *end = (u8 *)table;
  440. struct ivhd_header *h;
  441. struct amd_iommu *iommu;
  442. int ret;
  443. INIT_LIST_HEAD(&amd_iommu_list);
  444. end += table->length;
  445. p += IVRS_HEADER_LENGTH;
  446. while (p < end) {
  447. h = (struct ivhd_header *)p;
  448. switch (*p) {
  449. case ACPI_IVHD_TYPE:
  450. iommu = kzalloc(sizeof(struct amd_iommu), GFP_KERNEL);
  451. if (iommu == NULL)
  452. return -ENOMEM;
  453. ret = init_iommu_one(iommu, h);
  454. if (ret)
  455. return ret;
  456. break;
  457. default:
  458. break;
  459. }
  460. p += h->length;
  461. }
  462. WARN_ON(p != end);
  463. return 0;
  464. }
  465. static void __init free_unity_maps(void)
  466. {
  467. struct unity_map_entry *entry, *next;
  468. list_for_each_entry_safe(entry, next, &amd_iommu_unity_map, list) {
  469. list_del(&entry->list);
  470. kfree(entry);
  471. }
  472. }
  473. static int __init init_exclusion_range(struct ivmd_header *m)
  474. {
  475. int i;
  476. switch (m->type) {
  477. case ACPI_IVMD_TYPE:
  478. set_device_exclusion_range(m->devid, m);
  479. break;
  480. case ACPI_IVMD_TYPE_ALL:
  481. for (i = 0; i < amd_iommu_last_bdf; ++i)
  482. set_device_exclusion_range(i, m);
  483. break;
  484. case ACPI_IVMD_TYPE_RANGE:
  485. for (i = m->devid; i <= m->aux; ++i)
  486. set_device_exclusion_range(i, m);
  487. break;
  488. default:
  489. break;
  490. }
  491. return 0;
  492. }
  493. static int __init init_unity_map_range(struct ivmd_header *m)
  494. {
  495. struct unity_map_entry *e = 0;
  496. e = kzalloc(sizeof(*e), GFP_KERNEL);
  497. if (e == NULL)
  498. return -ENOMEM;
  499. switch (m->type) {
  500. default:
  501. case ACPI_IVMD_TYPE:
  502. e->devid_start = e->devid_end = m->devid;
  503. break;
  504. case ACPI_IVMD_TYPE_ALL:
  505. e->devid_start = 0;
  506. e->devid_end = amd_iommu_last_bdf;
  507. break;
  508. case ACPI_IVMD_TYPE_RANGE:
  509. e->devid_start = m->devid;
  510. e->devid_end = m->aux;
  511. break;
  512. }
  513. e->address_start = PAGE_ALIGN(m->range_start);
  514. e->address_end = e->address_start + PAGE_ALIGN(m->range_length);
  515. e->prot = m->flags >> 1;
  516. list_add_tail(&e->list, &amd_iommu_unity_map);
  517. return 0;
  518. }
  519. static int __init init_memory_definitions(struct acpi_table_header *table)
  520. {
  521. u8 *p = (u8 *)table, *end = (u8 *)table;
  522. struct ivmd_header *m;
  523. INIT_LIST_HEAD(&amd_iommu_unity_map);
  524. end += table->length;
  525. p += IVRS_HEADER_LENGTH;
  526. while (p < end) {
  527. m = (struct ivmd_header *)p;
  528. if (m->flags & IVMD_FLAG_EXCL_RANGE)
  529. init_exclusion_range(m);
  530. else if (m->flags & IVMD_FLAG_UNITY_MAP)
  531. init_unity_map_range(m);
  532. p += m->length;
  533. }
  534. return 0;
  535. }
  536. static void __init enable_iommus(void)
  537. {
  538. struct amd_iommu *iommu;
  539. list_for_each_entry(iommu, &amd_iommu_list, list) {
  540. iommu_set_exclusion_range(iommu);
  541. iommu_enable(iommu);
  542. }
  543. }
  544. /*
  545. * Suspend/Resume support
  546. * disable suspend until real resume implemented
  547. */
  548. static int amd_iommu_resume(struct sys_device *dev)
  549. {
  550. return 0;
  551. }
  552. static int amd_iommu_suspend(struct sys_device *dev, pm_message_t state)
  553. {
  554. return -EINVAL;
  555. }
  556. static struct sysdev_class amd_iommu_sysdev_class = {
  557. .name = "amd_iommu",
  558. .suspend = amd_iommu_suspend,
  559. .resume = amd_iommu_resume,
  560. };
  561. static struct sys_device device_amd_iommu = {
  562. .id = 0,
  563. .cls = &amd_iommu_sysdev_class,
  564. };
  565. int __init amd_iommu_init(void)
  566. {
  567. int i, ret = 0;
  568. if (no_iommu) {
  569. printk(KERN_INFO "AMD IOMMU disabled by kernel command line\n");
  570. return 0;
  571. }
  572. if (!amd_iommu_detected)
  573. return -ENODEV;
  574. /*
  575. * First parse ACPI tables to find the largest Bus/Dev/Func
  576. * we need to handle. Upon this information the shared data
  577. * structures for the IOMMUs in the system will be allocated
  578. */
  579. if (acpi_table_parse("IVRS", find_last_devid_acpi) != 0)
  580. return -ENODEV;
  581. dev_table_size = TBL_SIZE(DEV_TABLE_ENTRY_SIZE);
  582. alias_table_size = TBL_SIZE(ALIAS_TABLE_ENTRY_SIZE);
  583. rlookup_table_size = TBL_SIZE(RLOOKUP_TABLE_ENTRY_SIZE);
  584. ret = -ENOMEM;
  585. /* Device table - directly used by all IOMMUs */
  586. amd_iommu_dev_table = (void *)__get_free_pages(GFP_KERNEL,
  587. get_order(dev_table_size));
  588. if (amd_iommu_dev_table == NULL)
  589. goto out;
  590. /*
  591. * Alias table - map PCI Bus/Dev/Func to Bus/Dev/Func the
  592. * IOMMU see for that device
  593. */
  594. amd_iommu_alias_table = (void *)__get_free_pages(GFP_KERNEL,
  595. get_order(alias_table_size));
  596. if (amd_iommu_alias_table == NULL)
  597. goto free;
  598. /* IOMMU rlookup table - find the IOMMU for a specific device */
  599. amd_iommu_rlookup_table = (void *)__get_free_pages(GFP_KERNEL,
  600. get_order(rlookup_table_size));
  601. if (amd_iommu_rlookup_table == NULL)
  602. goto free;
  603. /*
  604. * Protection Domain table - maps devices to protection domains
  605. * This table has the same size as the rlookup_table
  606. */
  607. amd_iommu_pd_table = (void *)__get_free_pages(GFP_KERNEL,
  608. get_order(rlookup_table_size));
  609. if (amd_iommu_pd_table == NULL)
  610. goto free;
  611. amd_iommu_pd_alloc_bitmap = (void *)__get_free_pages(GFP_KERNEL,
  612. get_order(MAX_DOMAIN_ID/8));
  613. if (amd_iommu_pd_alloc_bitmap == NULL)
  614. goto free;
  615. /*
  616. * memory is allocated now; initialize the device table with all zeroes
  617. * and let all alias entries point to itself
  618. */
  619. memset(amd_iommu_dev_table, 0, dev_table_size);
  620. for (i = 0; i < amd_iommu_last_bdf; ++i)
  621. amd_iommu_alias_table[i] = i;
  622. memset(amd_iommu_pd_table, 0, rlookup_table_size);
  623. memset(amd_iommu_pd_alloc_bitmap, 0, MAX_DOMAIN_ID / 8);
  624. /*
  625. * never allocate domain 0 because its used as the non-allocated and
  626. * error value placeholder
  627. */
  628. amd_iommu_pd_alloc_bitmap[0] = 1;
  629. /*
  630. * now the data structures are allocated and basically initialized
  631. * start the real acpi table scan
  632. */
  633. ret = -ENODEV;
  634. if (acpi_table_parse("IVRS", init_iommu_all) != 0)
  635. goto free;
  636. if (acpi_table_parse("IVRS", init_memory_definitions) != 0)
  637. goto free;
  638. ret = amd_iommu_init_dma_ops();
  639. if (ret)
  640. goto free;
  641. ret = sysdev_class_register(&amd_iommu_sysdev_class);
  642. if (ret)
  643. goto free;
  644. ret = sysdev_register(&device_amd_iommu);
  645. if (ret)
  646. goto free;
  647. enable_iommus();
  648. printk(KERN_INFO "AMD IOMMU: aperture size is %d MB\n",
  649. (1 << (amd_iommu_aperture_order-20)));
  650. printk(KERN_INFO "AMD IOMMU: device isolation ");
  651. if (amd_iommu_isolate)
  652. printk("enabled\n");
  653. else
  654. printk("disabled\n");
  655. out:
  656. return ret;
  657. free:
  658. if (amd_iommu_pd_alloc_bitmap)
  659. free_pages((unsigned long)amd_iommu_pd_alloc_bitmap, 1);
  660. if (amd_iommu_pd_table)
  661. free_pages((unsigned long)amd_iommu_pd_table,
  662. get_order(rlookup_table_size));
  663. if (amd_iommu_rlookup_table)
  664. free_pages((unsigned long)amd_iommu_rlookup_table,
  665. get_order(rlookup_table_size));
  666. if (amd_iommu_alias_table)
  667. free_pages((unsigned long)amd_iommu_alias_table,
  668. get_order(alias_table_size));
  669. if (amd_iommu_dev_table)
  670. free_pages((unsigned long)amd_iommu_dev_table,
  671. get_order(dev_table_size));
  672. free_iommu_all();
  673. free_unity_maps();
  674. goto out;
  675. }
  676. static int __init early_amd_iommu_detect(struct acpi_table_header *table)
  677. {
  678. return 0;
  679. }
  680. void __init amd_iommu_detect(void)
  681. {
  682. if (swiotlb || no_iommu || iommu_detected)
  683. return;
  684. if (acpi_table_parse("IVRS", early_amd_iommu_detect) == 0) {
  685. iommu_detected = 1;
  686. amd_iommu_detected = 1;
  687. #ifdef CONFIG_GART_IOMMU
  688. gart_iommu_aperture_disabled = 1;
  689. gart_iommu_aperture = 0;
  690. #endif
  691. }
  692. }
  693. static int __init parse_amd_iommu_options(char *str)
  694. {
  695. for (; *str; ++str) {
  696. if (strcmp(str, "isolate") == 0)
  697. amd_iommu_isolate = 1;
  698. }
  699. return 1;
  700. }
  701. static int __init parse_amd_iommu_size_options(char *str)
  702. {
  703. for (; *str; ++str) {
  704. if (strcmp(str, "32M") == 0)
  705. amd_iommu_aperture_order = 25;
  706. if (strcmp(str, "64M") == 0)
  707. amd_iommu_aperture_order = 26;
  708. if (strcmp(str, "128M") == 0)
  709. amd_iommu_aperture_order = 27;
  710. if (strcmp(str, "256M") == 0)
  711. amd_iommu_aperture_order = 28;
  712. if (strcmp(str, "512M") == 0)
  713. amd_iommu_aperture_order = 29;
  714. if (strcmp(str, "1G") == 0)
  715. amd_iommu_aperture_order = 30;
  716. }
  717. return 1;
  718. }
  719. __setup("amd_iommu=", parse_amd_iommu_options);
  720. __setup("amd_iommu_size=", parse_amd_iommu_size_options);