time.c 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186
  1. /*
  2. * Carsten Langgaard, carstenl@mips.com
  3. * Copyright (C) 1999,2000 MIPS Technologies, Inc. All rights reserved.
  4. *
  5. * This program is free software; you can distribute it and/or modify it
  6. * under the terms of the GNU General Public License (Version 2) as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  12. * for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along
  15. * with this program; if not, write to the Free Software Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  17. *
  18. * Setting up the clock on the MIPS boards.
  19. */
  20. #include <linux/types.h>
  21. #include <linux/init.h>
  22. #include <linux/kernel_stat.h>
  23. #include <linux/sched.h>
  24. #include <linux/spinlock.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/time.h>
  27. #include <linux/timex.h>
  28. #include <linux/mc146818rtc.h>
  29. #include <asm/mipsregs.h>
  30. #include <asm/mipsmtregs.h>
  31. #include <asm/hardirq.h>
  32. #include <asm/i8253.h>
  33. #include <asm/irq.h>
  34. #include <asm/div64.h>
  35. #include <asm/cpu.h>
  36. #include <asm/time.h>
  37. #include <asm/mc146818-time.h>
  38. #include <asm/msc01_ic.h>
  39. #include <asm/mips-boards/generic.h>
  40. #include <asm/mips-boards/prom.h>
  41. #ifdef CONFIG_MIPS_ATLAS
  42. #include <asm/mips-boards/atlasint.h>
  43. #endif
  44. #ifdef CONFIG_MIPS_MALTA
  45. #include <asm/mips-boards/maltaint.h>
  46. #endif
  47. #ifdef CONFIG_MIPS_SEAD
  48. #include <asm/mips-boards/seadint.h>
  49. #endif
  50. unsigned long cpu_khz;
  51. static int mips_cpu_timer_irq;
  52. static int mips_cpu_perf_irq;
  53. extern int cp0_perfcount_irq;
  54. static void mips_timer_dispatch(void)
  55. {
  56. do_IRQ(mips_cpu_timer_irq);
  57. }
  58. static void mips_perf_dispatch(void)
  59. {
  60. do_IRQ(mips_cpu_perf_irq);
  61. }
  62. /*
  63. * Estimate CPU frequency. Sets mips_hpt_frequency as a side-effect
  64. */
  65. static unsigned int __init estimate_cpu_frequency(void)
  66. {
  67. unsigned int prid = read_c0_prid() & 0xffff00;
  68. unsigned int count;
  69. #if defined(CONFIG_MIPS_SEAD) || defined(CONFIG_MIPS_SIM)
  70. /*
  71. * The SEAD board doesn't have a real time clock, so we can't
  72. * really calculate the timer frequency
  73. * For now we hardwire the SEAD board frequency to 12MHz.
  74. */
  75. if ((prid == (PRID_COMP_MIPS | PRID_IMP_20KC)) ||
  76. (prid == (PRID_COMP_MIPS | PRID_IMP_25KF)))
  77. count = 12000000;
  78. else
  79. count = 6000000;
  80. #endif
  81. #if defined(CONFIG_MIPS_ATLAS) || defined(CONFIG_MIPS_MALTA)
  82. unsigned long flags;
  83. unsigned int start;
  84. local_irq_save(flags);
  85. /* Start counter exactly on falling edge of update flag */
  86. while (CMOS_READ(RTC_REG_A) & RTC_UIP);
  87. while (!(CMOS_READ(RTC_REG_A) & RTC_UIP));
  88. /* Start r4k counter. */
  89. start = read_c0_count();
  90. /* Read counter exactly on falling edge of update flag */
  91. while (CMOS_READ(RTC_REG_A) & RTC_UIP);
  92. while (!(CMOS_READ(RTC_REG_A) & RTC_UIP));
  93. count = read_c0_count() - start;
  94. /* restore interrupts */
  95. local_irq_restore(flags);
  96. #endif
  97. mips_hpt_frequency = count;
  98. if ((prid != (PRID_COMP_MIPS | PRID_IMP_20KC)) &&
  99. (prid != (PRID_COMP_MIPS | PRID_IMP_25KF)))
  100. count *= 2;
  101. count += 5000; /* round */
  102. count -= count%10000;
  103. return count;
  104. }
  105. unsigned long read_persistent_clock(void)
  106. {
  107. return mc146818_get_cmos_time();
  108. }
  109. static void __init plat_perf_setup(void)
  110. {
  111. #ifdef MSC01E_INT_BASE
  112. if (cpu_has_veic) {
  113. set_vi_handler(MSC01E_INT_PERFCTR, mips_perf_dispatch);
  114. mips_cpu_perf_irq = MSC01E_INT_BASE + MSC01E_INT_PERFCTR;
  115. } else
  116. #endif
  117. if (cp0_perfcount_irq >= 0) {
  118. if (cpu_has_vint)
  119. set_vi_handler(cp0_perfcount_irq, mips_perf_dispatch);
  120. mips_cpu_perf_irq = MIPS_CPU_IRQ_BASE + cp0_perfcount_irq;
  121. #ifdef CONFIG_SMP
  122. set_irq_handler(mips_cpu_perf_irq, handle_percpu_irq);
  123. #endif
  124. }
  125. }
  126. unsigned int __cpuinit get_c0_compare_int(void)
  127. {
  128. #ifdef MSC01E_INT_BASE
  129. if (cpu_has_veic) {
  130. set_vi_handler(MSC01E_INT_CPUCTR, mips_timer_dispatch);
  131. mips_cpu_timer_irq = MSC01E_INT_BASE + MSC01E_INT_CPUCTR;
  132. } else
  133. #endif
  134. {
  135. if (cpu_has_vint)
  136. set_vi_handler(cp0_compare_irq, mips_timer_dispatch);
  137. mips_cpu_timer_irq = MIPS_CPU_IRQ_BASE + cp0_compare_irq;
  138. }
  139. return mips_cpu_timer_irq;
  140. }
  141. void __init plat_time_init(void)
  142. {
  143. unsigned int est_freq;
  144. /* Set Data mode - binary. */
  145. CMOS_WRITE(CMOS_READ(RTC_CONTROL) | RTC_DM_BINARY, RTC_CONTROL);
  146. est_freq = estimate_cpu_frequency();
  147. printk("CPU frequency %d.%02d MHz\n", est_freq/1000000,
  148. (est_freq%1000000)*100/1000000);
  149. cpu_khz = est_freq / 1000;
  150. mips_scroll_message();
  151. #ifdef CONFIG_I8253 /* Only Malta has a PIT */
  152. setup_pit_timer();
  153. #endif
  154. plat_perf_setup();
  155. }