setup.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445
  1. /*
  2. * This program is free software; you can redistribute it and/or modify it
  3. * under the terms of the GNU General Public License as published by the
  4. * Free Software Foundation; either version 2 of the License, or (at your
  5. * option) any later version.
  6. *
  7. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  8. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  9. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  10. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  11. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  12. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  13. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  14. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  15. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  16. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  17. *
  18. * You should have received a copy of the GNU General Public License along
  19. * with this program; if not, write to the Free Software Foundation, Inc.,
  20. * 675 Mass Ave, Cambridge, MA 02139, USA.
  21. *
  22. * Copyright 2001 MontaVista Software Inc.
  23. * Author: MontaVista Software, Inc.
  24. * ahennessy@mvista.com
  25. *
  26. * Copyright (C) 2000-2001 Toshiba Corporation
  27. * Copyright (C) 2007 Ralf Baechle (ralf@linux-mips.org)
  28. */
  29. #include <linux/init.h>
  30. #include <linux/kernel.h>
  31. #include <linux/types.h>
  32. #include <linux/pci.h>
  33. #include <linux/ioport.h>
  34. #include <linux/delay.h>
  35. #include <linux/pm.h>
  36. #include <linux/platform_device.h>
  37. #include <linux/clk.h>
  38. #include <linux/gpio.h>
  39. #ifdef CONFIG_SERIAL_TXX9
  40. #include <linux/serial_core.h>
  41. #endif
  42. #include <asm/txx9tmr.h>
  43. #include <asm/txx9pio.h>
  44. #include <asm/reboot.h>
  45. #include <asm/jmr3927/jmr3927.h>
  46. #include <asm/mipsregs.h>
  47. extern void puts(const char *cp);
  48. /* don't enable - see errata */
  49. static int jmr3927_ccfg_toeon;
  50. static inline void do_reset(void)
  51. {
  52. #if 1 /* Resetting PCI bus */
  53. jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
  54. jmr3927_ioc_reg_out(JMR3927_IOC_RESET_PCI, JMR3927_IOC_RESET_ADDR);
  55. (void)jmr3927_ioc_reg_in(JMR3927_IOC_RESET_ADDR); /* flush WB */
  56. mdelay(1);
  57. jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
  58. #endif
  59. jmr3927_ioc_reg_out(JMR3927_IOC_RESET_CPU, JMR3927_IOC_RESET_ADDR);
  60. }
  61. static void jmr3927_machine_restart(char *command)
  62. {
  63. local_irq_disable();
  64. puts("Rebooting...");
  65. do_reset();
  66. }
  67. static void jmr3927_machine_halt(void)
  68. {
  69. puts("JMR-TX3927 halted.\n");
  70. while (1);
  71. }
  72. static void jmr3927_machine_power_off(void)
  73. {
  74. puts("JMR-TX3927 halted. Please turn off the power.\n");
  75. while (1);
  76. }
  77. void __init plat_time_init(void)
  78. {
  79. txx9_clockevent_init(TX3927_TMR_REG(0),
  80. TXX9_IRQ_BASE + JMR3927_IRQ_IRC_TMR(0),
  81. JMR3927_IMCLK);
  82. txx9_clocksource_init(TX3927_TMR_REG(1), JMR3927_IMCLK);
  83. }
  84. #define DO_WRITE_THROUGH
  85. #define DO_ENABLE_CACHE
  86. extern char * __init prom_getcmdline(void);
  87. static void jmr3927_board_init(void);
  88. extern struct resource pci_io_resource;
  89. extern struct resource pci_mem_resource;
  90. void __init plat_mem_setup(void)
  91. {
  92. char *argptr;
  93. set_io_port_base(JMR3927_PORT_BASE + JMR3927_PCIIO);
  94. _machine_restart = jmr3927_machine_restart;
  95. _machine_halt = jmr3927_machine_halt;
  96. pm_power_off = jmr3927_machine_power_off;
  97. /*
  98. * IO/MEM resources.
  99. */
  100. ioport_resource.start = pci_io_resource.start;
  101. ioport_resource.end = pci_io_resource.end;
  102. iomem_resource.start = 0;
  103. iomem_resource.end = 0xffffffff;
  104. /* Reboot on panic */
  105. panic_timeout = 180;
  106. /* cache setup */
  107. {
  108. unsigned int conf;
  109. #ifdef DO_ENABLE_CACHE
  110. int mips_ic_disable = 0, mips_dc_disable = 0;
  111. #else
  112. int mips_ic_disable = 1, mips_dc_disable = 1;
  113. #endif
  114. #ifdef DO_WRITE_THROUGH
  115. int mips_config_cwfon = 0;
  116. int mips_config_wbon = 0;
  117. #else
  118. int mips_config_cwfon = 1;
  119. int mips_config_wbon = 1;
  120. #endif
  121. conf = read_c0_conf();
  122. conf &= ~(TX39_CONF_ICE | TX39_CONF_DCE | TX39_CONF_WBON | TX39_CONF_CWFON);
  123. conf |= mips_ic_disable ? 0 : TX39_CONF_ICE;
  124. conf |= mips_dc_disable ? 0 : TX39_CONF_DCE;
  125. conf |= mips_config_wbon ? TX39_CONF_WBON : 0;
  126. conf |= mips_config_cwfon ? TX39_CONF_CWFON : 0;
  127. write_c0_conf(conf);
  128. write_c0_cache(0);
  129. }
  130. /* initialize board */
  131. jmr3927_board_init();
  132. argptr = prom_getcmdline();
  133. if ((argptr = strstr(argptr, "toeon")) != NULL)
  134. jmr3927_ccfg_toeon = 1;
  135. argptr = prom_getcmdline();
  136. if ((argptr = strstr(argptr, "ip=")) == NULL) {
  137. argptr = prom_getcmdline();
  138. strcat(argptr, " ip=bootp");
  139. }
  140. #ifdef CONFIG_SERIAL_TXX9
  141. {
  142. extern int early_serial_txx9_setup(struct uart_port *port);
  143. int i;
  144. struct uart_port req;
  145. for(i = 0; i < 2; i++) {
  146. memset(&req, 0, sizeof(req));
  147. req.line = i;
  148. req.iotype = UPIO_MEM;
  149. req.membase = (unsigned char __iomem *)TX3927_SIO_REG(i);
  150. req.mapbase = TX3927_SIO_REG(i);
  151. req.irq = i == 0 ?
  152. JMR3927_IRQ_IRC_SIO0 : JMR3927_IRQ_IRC_SIO1;
  153. if (i == 0)
  154. req.flags |= UPF_BUGGY_UART /*HAVE_CTS_LINE*/;
  155. req.uartclk = JMR3927_IMCLK;
  156. early_serial_txx9_setup(&req);
  157. }
  158. }
  159. #ifdef CONFIG_SERIAL_TXX9_CONSOLE
  160. argptr = prom_getcmdline();
  161. if ((argptr = strstr(argptr, "console=")) == NULL) {
  162. argptr = prom_getcmdline();
  163. strcat(argptr, " console=ttyS1,115200");
  164. }
  165. #endif
  166. #endif
  167. }
  168. static void tx3927_setup(void);
  169. static void __init jmr3927_board_init(void)
  170. {
  171. tx3927_setup();
  172. /* SIO0 DTR on */
  173. jmr3927_ioc_reg_out(0, JMR3927_IOC_DTR_ADDR);
  174. jmr3927_led_set(0);
  175. printk("JMR-TX3927 (Rev %d) --- IOC(Rev %d) DIPSW:%d,%d,%d,%d\n",
  176. jmr3927_ioc_reg_in(JMR3927_IOC_BREV_ADDR) & JMR3927_REV_MASK,
  177. jmr3927_ioc_reg_in(JMR3927_IOC_REV_ADDR) & JMR3927_REV_MASK,
  178. jmr3927_dipsw1(), jmr3927_dipsw2(),
  179. jmr3927_dipsw3(), jmr3927_dipsw4());
  180. }
  181. static void __init tx3927_setup(void)
  182. {
  183. int i;
  184. #ifdef CONFIG_PCI
  185. unsigned long mips_pci_io_base = JMR3927_PCIIO;
  186. unsigned long mips_pci_io_size = JMR3927_PCIIO_SIZE;
  187. unsigned long mips_pci_mem_base = JMR3927_PCIMEM;
  188. unsigned long mips_pci_mem_size = JMR3927_PCIMEM_SIZE;
  189. /* for legacy I/O, PCI I/O PCI Bus address must be 0 */
  190. unsigned long mips_pci_io_pciaddr = 0;
  191. #endif
  192. /* SDRAMC are configured by PROM */
  193. /* ROMC */
  194. tx3927_romcptr->cr[1] = JMR3927_ROMCE1 | 0x00030048;
  195. tx3927_romcptr->cr[2] = JMR3927_ROMCE2 | 0x000064c8;
  196. tx3927_romcptr->cr[3] = JMR3927_ROMCE3 | 0x0003f698;
  197. tx3927_romcptr->cr[5] = JMR3927_ROMCE5 | 0x0000f218;
  198. /* CCFG */
  199. /* enable Timeout BusError */
  200. if (jmr3927_ccfg_toeon)
  201. tx3927_ccfgptr->ccfg |= TX3927_CCFG_TOE;
  202. /* clear BusErrorOnWrite flag */
  203. tx3927_ccfgptr->ccfg &= ~TX3927_CCFG_BEOW;
  204. /* Disable PCI snoop */
  205. tx3927_ccfgptr->ccfg &= ~TX3927_CCFG_PSNP;
  206. /* do reset on watchdog */
  207. tx3927_ccfgptr->ccfg |= TX3927_CCFG_WR;
  208. #ifdef DO_WRITE_THROUGH
  209. /* Enable PCI SNOOP - with write through only */
  210. tx3927_ccfgptr->ccfg |= TX3927_CCFG_PSNP;
  211. #endif
  212. /* Pin selection */
  213. tx3927_ccfgptr->pcfg &= ~TX3927_PCFG_SELALL;
  214. tx3927_ccfgptr->pcfg |=
  215. TX3927_PCFG_SELSIOC(0) | TX3927_PCFG_SELSIO_ALL |
  216. (TX3927_PCFG_SELDMA_ALL & ~TX3927_PCFG_SELDMA(1));
  217. printk("TX3927 -- CRIR:%08lx CCFG:%08lx PCFG:%08lx\n",
  218. tx3927_ccfgptr->crir,
  219. tx3927_ccfgptr->ccfg, tx3927_ccfgptr->pcfg);
  220. /* TMR */
  221. for (i = 0; i < TX3927_NR_TMR; i++)
  222. txx9_tmr_init(TX3927_TMR_REG(i));
  223. /* DMA */
  224. tx3927_dmaptr->mcr = 0;
  225. for (i = 0; i < ARRAY_SIZE(tx3927_dmaptr->ch); i++) {
  226. /* reset channel */
  227. tx3927_dmaptr->ch[i].ccr = TX3927_DMA_CCR_CHRST;
  228. tx3927_dmaptr->ch[i].ccr = 0;
  229. }
  230. /* enable DMA */
  231. #ifdef __BIG_ENDIAN
  232. tx3927_dmaptr->mcr = TX3927_DMA_MCR_MSTEN;
  233. #else
  234. tx3927_dmaptr->mcr = TX3927_DMA_MCR_MSTEN | TX3927_DMA_MCR_LE;
  235. #endif
  236. #ifdef CONFIG_PCI
  237. /* PCIC */
  238. printk("TX3927 PCIC -- DID:%04x VID:%04x RID:%02x Arbiter:",
  239. tx3927_pcicptr->did, tx3927_pcicptr->vid,
  240. tx3927_pcicptr->rid);
  241. if (!(tx3927_ccfgptr->ccfg & TX3927_CCFG_PCIXARB)) {
  242. printk("External\n");
  243. /* XXX */
  244. } else {
  245. printk("Internal\n");
  246. /* Reset PCI Bus */
  247. jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
  248. udelay(100);
  249. jmr3927_ioc_reg_out(JMR3927_IOC_RESET_PCI,
  250. JMR3927_IOC_RESET_ADDR);
  251. udelay(100);
  252. jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
  253. /* Disable External PCI Config. Access */
  254. tx3927_pcicptr->lbc = TX3927_PCIC_LBC_EPCAD;
  255. #ifdef __BIG_ENDIAN
  256. tx3927_pcicptr->lbc |= TX3927_PCIC_LBC_IBSE |
  257. TX3927_PCIC_LBC_TIBSE |
  258. TX3927_PCIC_LBC_TMFBSE | TX3927_PCIC_LBC_MSDSE;
  259. #endif
  260. /* LB->PCI mappings */
  261. tx3927_pcicptr->iomas = ~(mips_pci_io_size - 1);
  262. tx3927_pcicptr->ilbioma = mips_pci_io_base;
  263. tx3927_pcicptr->ipbioma = mips_pci_io_pciaddr;
  264. tx3927_pcicptr->mmas = ~(mips_pci_mem_size - 1);
  265. tx3927_pcicptr->ilbmma = mips_pci_mem_base;
  266. tx3927_pcicptr->ipbmma = mips_pci_mem_base;
  267. /* PCI->LB mappings */
  268. tx3927_pcicptr->iobas = 0xffffffff;
  269. tx3927_pcicptr->ioba = 0;
  270. tx3927_pcicptr->tlbioma = 0;
  271. tx3927_pcicptr->mbas = ~(mips_pci_mem_size - 1);
  272. tx3927_pcicptr->mba = 0;
  273. tx3927_pcicptr->tlbmma = 0;
  274. /* Enable Direct mapping Address Space Decoder */
  275. tx3927_pcicptr->lbc |= TX3927_PCIC_LBC_ILMDE | TX3927_PCIC_LBC_ILIDE;
  276. /* Clear All Local Bus Status */
  277. tx3927_pcicptr->lbstat = TX3927_PCIC_LBIM_ALL;
  278. /* Enable All Local Bus Interrupts */
  279. tx3927_pcicptr->lbim = TX3927_PCIC_LBIM_ALL;
  280. /* Clear All PCI Status Error */
  281. tx3927_pcicptr->pcistat = TX3927_PCIC_PCISTATIM_ALL;
  282. /* Enable All PCI Status Error Interrupts */
  283. tx3927_pcicptr->pcistatim = TX3927_PCIC_PCISTATIM_ALL;
  284. /* PCIC Int => IRC IRQ10 */
  285. tx3927_pcicptr->il = TX3927_IR_PCI;
  286. /* Target Control (per errata) */
  287. tx3927_pcicptr->tc = TX3927_PCIC_TC_OF8E | TX3927_PCIC_TC_IF8E;
  288. /* Enable Bus Arbiter */
  289. tx3927_pcicptr->pbapmc = TX3927_PCIC_PBAPMC_PBAEN;
  290. tx3927_pcicptr->pcicmd = PCI_COMMAND_MASTER |
  291. PCI_COMMAND_MEMORY |
  292. PCI_COMMAND_IO |
  293. PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  294. }
  295. #endif /* CONFIG_PCI */
  296. /* PIO */
  297. /* PIO[15:12] connected to LEDs */
  298. __raw_writel(0x0000f000, &tx3927_pioptr->dir);
  299. __raw_writel(0, &tx3927_pioptr->maskcpu);
  300. __raw_writel(0, &tx3927_pioptr->maskext);
  301. txx9_gpio_init(TX3927_PIO_REG, 0, 16);
  302. gpio_request(11, "dipsw1");
  303. gpio_request(10, "dipsw2");
  304. {
  305. unsigned int conf;
  306. conf = read_c0_conf();
  307. if (!(conf & TX39_CONF_ICE))
  308. printk("TX3927 I-Cache disabled.\n");
  309. if (!(conf & TX39_CONF_DCE))
  310. printk("TX3927 D-Cache disabled.\n");
  311. else if (!(conf & TX39_CONF_WBON))
  312. printk("TX3927 D-Cache WriteThrough.\n");
  313. else if (!(conf & TX39_CONF_CWFON))
  314. printk("TX3927 D-Cache WriteBack.\n");
  315. else
  316. printk("TX3927 D-Cache WriteBack (CWF) .\n");
  317. }
  318. }
  319. /* This trick makes rtc-ds1742 driver usable as is. */
  320. unsigned long __swizzle_addr_b(unsigned long port)
  321. {
  322. if ((port & 0xffff0000) != JMR3927_IOC_NVRAMB_ADDR)
  323. return port;
  324. port = (port & 0xffff0000) | (port & 0x7fff << 1);
  325. #ifdef __BIG_ENDIAN
  326. return port;
  327. #else
  328. return port | 1;
  329. #endif
  330. }
  331. EXPORT_SYMBOL(__swizzle_addr_b);
  332. static int __init jmr3927_rtc_init(void)
  333. {
  334. static struct resource __initdata res = {
  335. .start = JMR3927_IOC_NVRAMB_ADDR - IO_BASE,
  336. .end = JMR3927_IOC_NVRAMB_ADDR - IO_BASE + 0x800 - 1,
  337. .flags = IORESOURCE_MEM,
  338. };
  339. struct platform_device *dev;
  340. dev = platform_device_register_simple("rtc-ds1742", -1, &res, 1);
  341. return IS_ERR(dev) ? PTR_ERR(dev) : 0;
  342. }
  343. device_initcall(jmr3927_rtc_init);
  344. /* Watchdog support */
  345. static int __init txx9_wdt_init(unsigned long base)
  346. {
  347. struct resource res = {
  348. .start = base,
  349. .end = base + 0x100 - 1,
  350. .flags = IORESOURCE_MEM,
  351. };
  352. struct platform_device *dev =
  353. platform_device_register_simple("txx9wdt", -1, &res, 1);
  354. return IS_ERR(dev) ? PTR_ERR(dev) : 0;
  355. }
  356. static int __init jmr3927_wdt_init(void)
  357. {
  358. return txx9_wdt_init(TX3927_TMR_REG(2));
  359. }
  360. device_initcall(jmr3927_wdt_init);
  361. /* Minimum CLK support */
  362. struct clk *clk_get(struct device *dev, const char *id)
  363. {
  364. if (!strcmp(id, "imbus_clk"))
  365. return (struct clk *)JMR3927_IMCLK;
  366. return ERR_PTR(-ENOENT);
  367. }
  368. EXPORT_SYMBOL(clk_get);
  369. int clk_enable(struct clk *clk)
  370. {
  371. return 0;
  372. }
  373. EXPORT_SYMBOL(clk_enable);
  374. void clk_disable(struct clk *clk)
  375. {
  376. }
  377. EXPORT_SYMBOL(clk_disable);
  378. unsigned long clk_get_rate(struct clk *clk)
  379. {
  380. return (unsigned long)clk;
  381. }
  382. EXPORT_SYMBOL(clk_get_rate);
  383. void clk_put(struct clk *clk)
  384. {
  385. }
  386. EXPORT_SYMBOL(clk_put);