dbg_io.c 2.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109
  1. #include <linux/types.h>
  2. #include <asm/mach-au1x00/au1000.h>
  3. #ifdef CONFIG_KGDB
  4. /*
  5. * FIXME the user should be able to select the
  6. * uart to be used for debugging.
  7. */
  8. #define DEBUG_BASE UART_DEBUG_BASE
  9. #define UART16550_BAUD_2400 2400
  10. #define UART16550_BAUD_4800 4800
  11. #define UART16550_BAUD_9600 9600
  12. #define UART16550_BAUD_19200 19200
  13. #define UART16550_BAUD_38400 38400
  14. #define UART16550_BAUD_57600 57600
  15. #define UART16550_BAUD_115200 115200
  16. #define UART16550_PARITY_NONE 0
  17. #define UART16550_PARITY_ODD 0x08
  18. #define UART16550_PARITY_EVEN 0x18
  19. #define UART16550_PARITY_MARK 0x28
  20. #define UART16550_PARITY_SPACE 0x38
  21. #define UART16550_DATA_5BIT 0x0
  22. #define UART16550_DATA_6BIT 0x1
  23. #define UART16550_DATA_7BIT 0x2
  24. #define UART16550_DATA_8BIT 0x3
  25. #define UART16550_STOP_1BIT 0x0
  26. #define UART16550_STOP_2BIT 0x4
  27. #define UART_RX 0 /* Receive buffer */
  28. #define UART_TX 4 /* Transmit buffer */
  29. #define UART_IER 8 /* Interrupt Enable Register */
  30. #define UART_IIR 0xC /* Interrupt ID Register */
  31. #define UART_FCR 0x10 /* FIFO Control Register */
  32. #define UART_LCR 0x14 /* Line Control Register */
  33. #define UART_MCR 0x18 /* Modem Control Register */
  34. #define UART_LSR 0x1C /* Line Status Register */
  35. #define UART_MSR 0x20 /* Modem Status Register */
  36. #define UART_CLK 0x28 /* Baud Rat4e Clock Divider */
  37. #define UART_MOD_CNTRL 0x100 /* Module Control */
  38. /* memory-mapped read/write of the port */
  39. #define UART16550_READ(y) (au_readl(DEBUG_BASE + y) & 0xff)
  40. #define UART16550_WRITE(y, z) (au_writel(z & 0xff, DEBUG_BASE + y))
  41. extern unsigned long calc_clock(void);
  42. void debugInit(u32 baud, u8 data, u8 parity, u8 stop)
  43. {
  44. if (UART16550_READ(UART_MOD_CNTRL) != 0x3)
  45. UART16550_WRITE(UART_MOD_CNTRL, 3);
  46. calc_clock();
  47. /* disable interrupts */
  48. UART16550_WRITE(UART_IER, 0);
  49. /* set up baud rate */
  50. {
  51. u32 divisor;
  52. /* set divisor */
  53. divisor = get_au1x00_uart_baud_base() / baud;
  54. UART16550_WRITE(UART_CLK, divisor & 0xffff);
  55. }
  56. /* set data format */
  57. UART16550_WRITE(UART_LCR, (data | parity | stop));
  58. }
  59. static int remoteDebugInitialized;
  60. u8 getDebugChar(void)
  61. {
  62. if (!remoteDebugInitialized) {
  63. remoteDebugInitialized = 1;
  64. debugInit(UART16550_BAUD_115200,
  65. UART16550_DATA_8BIT,
  66. UART16550_PARITY_NONE,
  67. UART16550_STOP_1BIT);
  68. }
  69. while ((UART16550_READ(UART_LSR) & 0x1) == 0);
  70. return UART16550_READ(UART_RX);
  71. }
  72. int putDebugChar(u8 byte)
  73. {
  74. if (!remoteDebugInitialized) {
  75. remoteDebugInitialized = 1;
  76. debugInit(UART16550_BAUD_115200,
  77. UART16550_DATA_8BIT,
  78. UART16550_PARITY_NONE,
  79. UART16550_STOP_1BIT);
  80. }
  81. while ((UART16550_READ(UART_LSR) & 0x40) == 0);
  82. UART16550_WRITE(UART_TX, byte);
  83. return 1;
  84. }
  85. #endif