setup.c 28 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054
  1. /*
  2. * Architecture-specific setup.
  3. *
  4. * Copyright (C) 1998-2001, 2003-2004 Hewlett-Packard Co
  5. * David Mosberger-Tang <davidm@hpl.hp.com>
  6. * Stephane Eranian <eranian@hpl.hp.com>
  7. * Copyright (C) 2000, 2004 Intel Corp
  8. * Rohit Seth <rohit.seth@intel.com>
  9. * Suresh Siddha <suresh.b.siddha@intel.com>
  10. * Gordon Jin <gordon.jin@intel.com>
  11. * Copyright (C) 1999 VA Linux Systems
  12. * Copyright (C) 1999 Walt Drummond <drummond@valinux.com>
  13. *
  14. * 12/26/04 S.Siddha, G.Jin, R.Seth
  15. * Add multi-threading and multi-core detection
  16. * 11/12/01 D.Mosberger Convert get_cpuinfo() to seq_file based show_cpuinfo().
  17. * 04/04/00 D.Mosberger renamed cpu_initialized to cpu_online_map
  18. * 03/31/00 R.Seth cpu_initialized and current->processor fixes
  19. * 02/04/00 D.Mosberger some more get_cpuinfo fixes...
  20. * 02/01/00 R.Seth fixed get_cpuinfo for SMP
  21. * 01/07/99 S.Eranian added the support for command line argument
  22. * 06/24/99 W.Drummond added boot_cpu_data.
  23. * 05/28/05 Z. Menyhart Dynamic stride size for "flush_icache_range()"
  24. */
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/acpi.h>
  28. #include <linux/bootmem.h>
  29. #include <linux/console.h>
  30. #include <linux/delay.h>
  31. #include <linux/kernel.h>
  32. #include <linux/reboot.h>
  33. #include <linux/sched.h>
  34. #include <linux/seq_file.h>
  35. #include <linux/string.h>
  36. #include <linux/threads.h>
  37. #include <linux/screen_info.h>
  38. #include <linux/dmi.h>
  39. #include <linux/serial.h>
  40. #include <linux/serial_core.h>
  41. #include <linux/efi.h>
  42. #include <linux/initrd.h>
  43. #include <linux/pm.h>
  44. #include <linux/cpufreq.h>
  45. #include <linux/kexec.h>
  46. #include <linux/crash_dump.h>
  47. #include <asm/ia32.h>
  48. #include <asm/machvec.h>
  49. #include <asm/mca.h>
  50. #include <asm/meminit.h>
  51. #include <asm/page.h>
  52. #include <asm/patch.h>
  53. #include <asm/pgtable.h>
  54. #include <asm/processor.h>
  55. #include <asm/sal.h>
  56. #include <asm/sections.h>
  57. #include <asm/setup.h>
  58. #include <asm/smp.h>
  59. #include <asm/system.h>
  60. #include <asm/tlbflush.h>
  61. #include <asm/unistd.h>
  62. #include <asm/hpsim.h>
  63. #if defined(CONFIG_SMP) && (IA64_CPU_SIZE > PAGE_SIZE)
  64. # error "struct cpuinfo_ia64 too big!"
  65. #endif
  66. #ifdef CONFIG_SMP
  67. unsigned long __per_cpu_offset[NR_CPUS];
  68. EXPORT_SYMBOL(__per_cpu_offset);
  69. #endif
  70. DEFINE_PER_CPU(struct cpuinfo_ia64, cpu_info);
  71. DEFINE_PER_CPU(unsigned long, local_per_cpu_offset);
  72. unsigned long ia64_cycles_per_usec;
  73. struct ia64_boot_param *ia64_boot_param;
  74. struct screen_info screen_info;
  75. unsigned long vga_console_iobase;
  76. unsigned long vga_console_membase;
  77. static struct resource data_resource = {
  78. .name = "Kernel data",
  79. .flags = IORESOURCE_BUSY | IORESOURCE_MEM
  80. };
  81. static struct resource code_resource = {
  82. .name = "Kernel code",
  83. .flags = IORESOURCE_BUSY | IORESOURCE_MEM
  84. };
  85. static struct resource bss_resource = {
  86. .name = "Kernel bss",
  87. .flags = IORESOURCE_BUSY | IORESOURCE_MEM
  88. };
  89. unsigned long ia64_max_cacheline_size;
  90. int dma_get_cache_alignment(void)
  91. {
  92. return ia64_max_cacheline_size;
  93. }
  94. EXPORT_SYMBOL(dma_get_cache_alignment);
  95. unsigned long ia64_iobase; /* virtual address for I/O accesses */
  96. EXPORT_SYMBOL(ia64_iobase);
  97. struct io_space io_space[MAX_IO_SPACES];
  98. EXPORT_SYMBOL(io_space);
  99. unsigned int num_io_spaces;
  100. /*
  101. * "flush_icache_range()" needs to know what processor dependent stride size to use
  102. * when it makes i-cache(s) coherent with d-caches.
  103. */
  104. #define I_CACHE_STRIDE_SHIFT 5 /* Safest way to go: 32 bytes by 32 bytes */
  105. unsigned long ia64_i_cache_stride_shift = ~0;
  106. /*
  107. * The merge_mask variable needs to be set to (max(iommu_page_size(iommu)) - 1). This
  108. * mask specifies a mask of address bits that must be 0 in order for two buffers to be
  109. * mergeable by the I/O MMU (i.e., the end address of the first buffer and the start
  110. * address of the second buffer must be aligned to (merge_mask+1) in order to be
  111. * mergeable). By default, we assume there is no I/O MMU which can merge physically
  112. * discontiguous buffers, so we set the merge_mask to ~0UL, which corresponds to a iommu
  113. * page-size of 2^64.
  114. */
  115. unsigned long ia64_max_iommu_merge_mask = ~0UL;
  116. EXPORT_SYMBOL(ia64_max_iommu_merge_mask);
  117. /*
  118. * We use a special marker for the end of memory and it uses the extra (+1) slot
  119. */
  120. struct rsvd_region rsvd_region[IA64_MAX_RSVD_REGIONS + 1] __initdata;
  121. int num_rsvd_regions __initdata;
  122. /*
  123. * Filter incoming memory segments based on the primitive map created from the boot
  124. * parameters. Segments contained in the map are removed from the memory ranges. A
  125. * caller-specified function is called with the memory ranges that remain after filtering.
  126. * This routine does not assume the incoming segments are sorted.
  127. */
  128. int __init
  129. filter_rsvd_memory (unsigned long start, unsigned long end, void *arg)
  130. {
  131. unsigned long range_start, range_end, prev_start;
  132. void (*func)(unsigned long, unsigned long, int);
  133. int i;
  134. #if IGNORE_PFN0
  135. if (start == PAGE_OFFSET) {
  136. printk(KERN_WARNING "warning: skipping physical page 0\n");
  137. start += PAGE_SIZE;
  138. if (start >= end) return 0;
  139. }
  140. #endif
  141. /*
  142. * lowest possible address(walker uses virtual)
  143. */
  144. prev_start = PAGE_OFFSET;
  145. func = arg;
  146. for (i = 0; i < num_rsvd_regions; ++i) {
  147. range_start = max(start, prev_start);
  148. range_end = min(end, rsvd_region[i].start);
  149. if (range_start < range_end)
  150. call_pernode_memory(__pa(range_start), range_end - range_start, func);
  151. /* nothing more available in this segment */
  152. if (range_end == end) return 0;
  153. prev_start = rsvd_region[i].end;
  154. }
  155. /* end of memory marker allows full processing inside loop body */
  156. return 0;
  157. }
  158. /*
  159. * Similar to "filter_rsvd_memory()", but the reserved memory ranges
  160. * are not filtered out.
  161. */
  162. int __init
  163. filter_memory(unsigned long start, unsigned long end, void *arg)
  164. {
  165. void (*func)(unsigned long, unsigned long, int);
  166. #if IGNORE_PFN0
  167. if (start == PAGE_OFFSET) {
  168. printk(KERN_WARNING "warning: skipping physical page 0\n");
  169. start += PAGE_SIZE;
  170. if (start >= end)
  171. return 0;
  172. }
  173. #endif
  174. func = arg;
  175. if (start < end)
  176. call_pernode_memory(__pa(start), end - start, func);
  177. return 0;
  178. }
  179. static void __init
  180. sort_regions (struct rsvd_region *rsvd_region, int max)
  181. {
  182. int j;
  183. /* simple bubble sorting */
  184. while (max--) {
  185. for (j = 0; j < max; ++j) {
  186. if (rsvd_region[j].start > rsvd_region[j+1].start) {
  187. struct rsvd_region tmp;
  188. tmp = rsvd_region[j];
  189. rsvd_region[j] = rsvd_region[j + 1];
  190. rsvd_region[j + 1] = tmp;
  191. }
  192. }
  193. }
  194. }
  195. /*
  196. * Request address space for all standard resources
  197. */
  198. static int __init register_memory(void)
  199. {
  200. code_resource.start = ia64_tpa(_text);
  201. code_resource.end = ia64_tpa(_etext) - 1;
  202. data_resource.start = ia64_tpa(_etext);
  203. data_resource.end = ia64_tpa(_edata) - 1;
  204. bss_resource.start = ia64_tpa(__bss_start);
  205. bss_resource.end = ia64_tpa(_end) - 1;
  206. efi_initialize_iomem_resources(&code_resource, &data_resource,
  207. &bss_resource);
  208. return 0;
  209. }
  210. __initcall(register_memory);
  211. #ifdef CONFIG_KEXEC
  212. /*
  213. * This function checks if the reserved crashkernel is allowed on the specific
  214. * IA64 machine flavour. Machines without an IO TLB use swiotlb and require
  215. * some memory below 4 GB (i.e. in 32 bit area), see the implementation of
  216. * lib/swiotlb.c. The hpzx1 architecture has an IO TLB but cannot use that
  217. * in kdump case. See the comment in sba_init() in sba_iommu.c.
  218. *
  219. * So, the only machvec that really supports loading the kdump kernel
  220. * over 4 GB is "sn2".
  221. */
  222. static int __init check_crashkernel_memory(unsigned long pbase, size_t size)
  223. {
  224. if (ia64_platform_is("sn2") || ia64_platform_is("uv"))
  225. return 1;
  226. else
  227. return pbase < (1UL << 32);
  228. }
  229. static void __init setup_crashkernel(unsigned long total, int *n)
  230. {
  231. unsigned long long base = 0, size = 0;
  232. int ret;
  233. ret = parse_crashkernel(boot_command_line, total,
  234. &size, &base);
  235. if (ret == 0 && size > 0) {
  236. if (!base) {
  237. sort_regions(rsvd_region, *n);
  238. base = kdump_find_rsvd_region(size,
  239. rsvd_region, *n);
  240. }
  241. if (!check_crashkernel_memory(base, size)) {
  242. pr_warning("crashkernel: There would be kdump memory "
  243. "at %ld GB but this is unusable because it "
  244. "must\nbe below 4 GB. Change the memory "
  245. "configuration of the machine.\n",
  246. (unsigned long)(base >> 30));
  247. return;
  248. }
  249. if (base != ~0UL) {
  250. printk(KERN_INFO "Reserving %ldMB of memory at %ldMB "
  251. "for crashkernel (System RAM: %ldMB)\n",
  252. (unsigned long)(size >> 20),
  253. (unsigned long)(base >> 20),
  254. (unsigned long)(total >> 20));
  255. rsvd_region[*n].start =
  256. (unsigned long)__va(base);
  257. rsvd_region[*n].end =
  258. (unsigned long)__va(base + size);
  259. (*n)++;
  260. crashk_res.start = base;
  261. crashk_res.end = base + size - 1;
  262. }
  263. }
  264. efi_memmap_res.start = ia64_boot_param->efi_memmap;
  265. efi_memmap_res.end = efi_memmap_res.start +
  266. ia64_boot_param->efi_memmap_size;
  267. boot_param_res.start = __pa(ia64_boot_param);
  268. boot_param_res.end = boot_param_res.start +
  269. sizeof(*ia64_boot_param);
  270. }
  271. #else
  272. static inline void __init setup_crashkernel(unsigned long total, int *n)
  273. {}
  274. #endif
  275. /**
  276. * reserve_memory - setup reserved memory areas
  277. *
  278. * Setup the reserved memory areas set aside for the boot parameters,
  279. * initrd, etc. There are currently %IA64_MAX_RSVD_REGIONS defined,
  280. * see include/asm-ia64/meminit.h if you need to define more.
  281. */
  282. void __init
  283. reserve_memory (void)
  284. {
  285. int n = 0;
  286. unsigned long total_memory;
  287. /*
  288. * none of the entries in this table overlap
  289. */
  290. rsvd_region[n].start = (unsigned long) ia64_boot_param;
  291. rsvd_region[n].end = rsvd_region[n].start + sizeof(*ia64_boot_param);
  292. n++;
  293. rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->efi_memmap);
  294. rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->efi_memmap_size;
  295. n++;
  296. rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->command_line);
  297. rsvd_region[n].end = (rsvd_region[n].start
  298. + strlen(__va(ia64_boot_param->command_line)) + 1);
  299. n++;
  300. rsvd_region[n].start = (unsigned long) ia64_imva((void *)KERNEL_START);
  301. rsvd_region[n].end = (unsigned long) ia64_imva(_end);
  302. n++;
  303. #ifdef CONFIG_BLK_DEV_INITRD
  304. if (ia64_boot_param->initrd_start) {
  305. rsvd_region[n].start = (unsigned long)__va(ia64_boot_param->initrd_start);
  306. rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->initrd_size;
  307. n++;
  308. }
  309. #endif
  310. #ifdef CONFIG_PROC_VMCORE
  311. if (reserve_elfcorehdr(&rsvd_region[n].start,
  312. &rsvd_region[n].end) == 0)
  313. n++;
  314. #endif
  315. total_memory = efi_memmap_init(&rsvd_region[n].start, &rsvd_region[n].end);
  316. n++;
  317. setup_crashkernel(total_memory, &n);
  318. /* end of memory marker */
  319. rsvd_region[n].start = ~0UL;
  320. rsvd_region[n].end = ~0UL;
  321. n++;
  322. num_rsvd_regions = n;
  323. BUG_ON(IA64_MAX_RSVD_REGIONS + 1 < n);
  324. sort_regions(rsvd_region, num_rsvd_regions);
  325. }
  326. /**
  327. * find_initrd - get initrd parameters from the boot parameter structure
  328. *
  329. * Grab the initrd start and end from the boot parameter struct given us by
  330. * the boot loader.
  331. */
  332. void __init
  333. find_initrd (void)
  334. {
  335. #ifdef CONFIG_BLK_DEV_INITRD
  336. if (ia64_boot_param->initrd_start) {
  337. initrd_start = (unsigned long)__va(ia64_boot_param->initrd_start);
  338. initrd_end = initrd_start+ia64_boot_param->initrd_size;
  339. printk(KERN_INFO "Initial ramdisk at: 0x%lx (%lu bytes)\n",
  340. initrd_start, ia64_boot_param->initrd_size);
  341. }
  342. #endif
  343. }
  344. static void __init
  345. io_port_init (void)
  346. {
  347. unsigned long phys_iobase;
  348. /*
  349. * Set `iobase' based on the EFI memory map or, failing that, the
  350. * value firmware left in ar.k0.
  351. *
  352. * Note that in ia32 mode, IN/OUT instructions use ar.k0 to compute
  353. * the port's virtual address, so ia32_load_state() loads it with a
  354. * user virtual address. But in ia64 mode, glibc uses the
  355. * *physical* address in ar.k0 to mmap the appropriate area from
  356. * /dev/mem, and the inX()/outX() interfaces use MMIO. In both
  357. * cases, user-mode can only use the legacy 0-64K I/O port space.
  358. *
  359. * ar.k0 is not involved in kernel I/O port accesses, which can use
  360. * any of the I/O port spaces and are done via MMIO using the
  361. * virtual mmio_base from the appropriate io_space[].
  362. */
  363. phys_iobase = efi_get_iobase();
  364. if (!phys_iobase) {
  365. phys_iobase = ia64_get_kr(IA64_KR_IO_BASE);
  366. printk(KERN_INFO "No I/O port range found in EFI memory map, "
  367. "falling back to AR.KR0 (0x%lx)\n", phys_iobase);
  368. }
  369. ia64_iobase = (unsigned long) ioremap(phys_iobase, 0);
  370. ia64_set_kr(IA64_KR_IO_BASE, __pa(ia64_iobase));
  371. /* setup legacy IO port space */
  372. io_space[0].mmio_base = ia64_iobase;
  373. io_space[0].sparse = 1;
  374. num_io_spaces = 1;
  375. }
  376. /**
  377. * early_console_setup - setup debugging console
  378. *
  379. * Consoles started here require little enough setup that we can start using
  380. * them very early in the boot process, either right after the machine
  381. * vector initialization, or even before if the drivers can detect their hw.
  382. *
  383. * Returns non-zero if a console couldn't be setup.
  384. */
  385. static inline int __init
  386. early_console_setup (char *cmdline)
  387. {
  388. int earlycons = 0;
  389. #ifdef CONFIG_SERIAL_SGI_L1_CONSOLE
  390. {
  391. extern int sn_serial_console_early_setup(void);
  392. if (!sn_serial_console_early_setup())
  393. earlycons++;
  394. }
  395. #endif
  396. #ifdef CONFIG_EFI_PCDP
  397. if (!efi_setup_pcdp_console(cmdline))
  398. earlycons++;
  399. #endif
  400. if (!simcons_register())
  401. earlycons++;
  402. return (earlycons) ? 0 : -1;
  403. }
  404. static inline void
  405. mark_bsp_online (void)
  406. {
  407. #ifdef CONFIG_SMP
  408. /* If we register an early console, allow CPU 0 to printk */
  409. cpu_set(smp_processor_id(), cpu_online_map);
  410. #endif
  411. }
  412. static __initdata int nomca;
  413. static __init int setup_nomca(char *s)
  414. {
  415. nomca = 1;
  416. return 0;
  417. }
  418. early_param("nomca", setup_nomca);
  419. #ifdef CONFIG_PROC_VMCORE
  420. /* elfcorehdr= specifies the location of elf core header
  421. * stored by the crashed kernel.
  422. */
  423. static int __init parse_elfcorehdr(char *arg)
  424. {
  425. if (!arg)
  426. return -EINVAL;
  427. elfcorehdr_addr = memparse(arg, &arg);
  428. return 0;
  429. }
  430. early_param("elfcorehdr", parse_elfcorehdr);
  431. int __init reserve_elfcorehdr(unsigned long *start, unsigned long *end)
  432. {
  433. unsigned long length;
  434. /* We get the address using the kernel command line,
  435. * but the size is extracted from the EFI tables.
  436. * Both address and size are required for reservation
  437. * to work properly.
  438. */
  439. if (elfcorehdr_addr >= ELFCORE_ADDR_MAX)
  440. return -EINVAL;
  441. if ((length = vmcore_find_descriptor_size(elfcorehdr_addr)) == 0) {
  442. elfcorehdr_addr = ELFCORE_ADDR_MAX;
  443. return -EINVAL;
  444. }
  445. *start = (unsigned long)__va(elfcorehdr_addr);
  446. *end = *start + length;
  447. return 0;
  448. }
  449. #endif /* CONFIG_PROC_VMCORE */
  450. void __init
  451. setup_arch (char **cmdline_p)
  452. {
  453. unw_init();
  454. ia64_patch_vtop((u64) __start___vtop_patchlist, (u64) __end___vtop_patchlist);
  455. *cmdline_p = __va(ia64_boot_param->command_line);
  456. strlcpy(boot_command_line, *cmdline_p, COMMAND_LINE_SIZE);
  457. efi_init();
  458. io_port_init();
  459. #ifdef CONFIG_IA64_GENERIC
  460. /* machvec needs to be parsed from the command line
  461. * before parse_early_param() is called to ensure
  462. * that ia64_mv is initialised before any command line
  463. * settings may cause console setup to occur
  464. */
  465. machvec_init_from_cmdline(*cmdline_p);
  466. #endif
  467. parse_early_param();
  468. if (early_console_setup(*cmdline_p) == 0)
  469. mark_bsp_online();
  470. #ifdef CONFIG_ACPI
  471. /* Initialize the ACPI boot-time table parser */
  472. acpi_table_init();
  473. # ifdef CONFIG_ACPI_NUMA
  474. acpi_numa_init();
  475. per_cpu_scan_finalize((cpus_weight(early_cpu_possible_map) == 0 ?
  476. 32 : cpus_weight(early_cpu_possible_map)),
  477. additional_cpus > 0 ? additional_cpus : 0);
  478. # endif
  479. #else
  480. # ifdef CONFIG_SMP
  481. smp_build_cpu_map(); /* happens, e.g., with the Ski simulator */
  482. # endif
  483. #endif /* CONFIG_APCI_BOOT */
  484. find_memory();
  485. /* process SAL system table: */
  486. ia64_sal_init(__va(efi.sal_systab));
  487. #ifdef CONFIG_ITANIUM
  488. ia64_patch_rse((u64) __start___rse_patchlist, (u64) __end___rse_patchlist);
  489. #else
  490. {
  491. u64 num_phys_stacked;
  492. if (ia64_pal_rse_info(&num_phys_stacked, 0) == 0 && num_phys_stacked > 96)
  493. ia64_patch_rse((u64) __start___rse_patchlist, (u64) __end___rse_patchlist);
  494. }
  495. #endif
  496. #ifdef CONFIG_SMP
  497. cpu_physical_id(0) = hard_smp_processor_id();
  498. #endif
  499. cpu_init(); /* initialize the bootstrap CPU */
  500. mmu_context_init(); /* initialize context_id bitmap */
  501. #ifdef CONFIG_ACPI
  502. acpi_boot_init();
  503. #endif
  504. #ifdef CONFIG_VT
  505. if (!conswitchp) {
  506. # if defined(CONFIG_DUMMY_CONSOLE)
  507. conswitchp = &dummy_con;
  508. # endif
  509. # if defined(CONFIG_VGA_CONSOLE)
  510. /*
  511. * Non-legacy systems may route legacy VGA MMIO range to system
  512. * memory. vga_con probes the MMIO hole, so memory looks like
  513. * a VGA device to it. The EFI memory map can tell us if it's
  514. * memory so we can avoid this problem.
  515. */
  516. if (efi_mem_type(0xA0000) != EFI_CONVENTIONAL_MEMORY)
  517. conswitchp = &vga_con;
  518. # endif
  519. }
  520. #endif
  521. /* enable IA-64 Machine Check Abort Handling unless disabled */
  522. if (!nomca)
  523. ia64_mca_init();
  524. platform_setup(cmdline_p);
  525. check_sal_cache_flush();
  526. paging_init();
  527. }
  528. /*
  529. * Display cpu info for all CPUs.
  530. */
  531. static int
  532. show_cpuinfo (struct seq_file *m, void *v)
  533. {
  534. #ifdef CONFIG_SMP
  535. # define lpj c->loops_per_jiffy
  536. # define cpunum c->cpu
  537. #else
  538. # define lpj loops_per_jiffy
  539. # define cpunum 0
  540. #endif
  541. static struct {
  542. unsigned long mask;
  543. const char *feature_name;
  544. } feature_bits[] = {
  545. { 1UL << 0, "branchlong" },
  546. { 1UL << 1, "spontaneous deferral"},
  547. { 1UL << 2, "16-byte atomic ops" }
  548. };
  549. char features[128], *cp, *sep;
  550. struct cpuinfo_ia64 *c = v;
  551. unsigned long mask;
  552. unsigned long proc_freq;
  553. int i, size;
  554. mask = c->features;
  555. /* build the feature string: */
  556. memcpy(features, "standard", 9);
  557. cp = features;
  558. size = sizeof(features);
  559. sep = "";
  560. for (i = 0; i < ARRAY_SIZE(feature_bits) && size > 1; ++i) {
  561. if (mask & feature_bits[i].mask) {
  562. cp += snprintf(cp, size, "%s%s", sep,
  563. feature_bits[i].feature_name),
  564. sep = ", ";
  565. mask &= ~feature_bits[i].mask;
  566. size = sizeof(features) - (cp - features);
  567. }
  568. }
  569. if (mask && size > 1) {
  570. /* print unknown features as a hex value */
  571. snprintf(cp, size, "%s0x%lx", sep, mask);
  572. }
  573. proc_freq = cpufreq_quick_get(cpunum);
  574. if (!proc_freq)
  575. proc_freq = c->proc_freq / 1000;
  576. seq_printf(m,
  577. "processor : %d\n"
  578. "vendor : %s\n"
  579. "arch : IA-64\n"
  580. "family : %u\n"
  581. "model : %u\n"
  582. "model name : %s\n"
  583. "revision : %u\n"
  584. "archrev : %u\n"
  585. "features : %s\n"
  586. "cpu number : %lu\n"
  587. "cpu regs : %u\n"
  588. "cpu MHz : %lu.%03lu\n"
  589. "itc MHz : %lu.%06lu\n"
  590. "BogoMIPS : %lu.%02lu\n",
  591. cpunum, c->vendor, c->family, c->model,
  592. c->model_name, c->revision, c->archrev,
  593. features, c->ppn, c->number,
  594. proc_freq / 1000, proc_freq % 1000,
  595. c->itc_freq / 1000000, c->itc_freq % 1000000,
  596. lpj*HZ/500000, (lpj*HZ/5000) % 100);
  597. #ifdef CONFIG_SMP
  598. seq_printf(m, "siblings : %u\n", cpus_weight(cpu_core_map[cpunum]));
  599. if (c->socket_id != -1)
  600. seq_printf(m, "physical id: %u\n", c->socket_id);
  601. if (c->threads_per_core > 1 || c->cores_per_socket > 1)
  602. seq_printf(m,
  603. "core id : %u\n"
  604. "thread id : %u\n",
  605. c->core_id, c->thread_id);
  606. #endif
  607. seq_printf(m,"\n");
  608. return 0;
  609. }
  610. static void *
  611. c_start (struct seq_file *m, loff_t *pos)
  612. {
  613. #ifdef CONFIG_SMP
  614. while (*pos < NR_CPUS && !cpu_isset(*pos, cpu_online_map))
  615. ++*pos;
  616. #endif
  617. return *pos < NR_CPUS ? cpu_data(*pos) : NULL;
  618. }
  619. static void *
  620. c_next (struct seq_file *m, void *v, loff_t *pos)
  621. {
  622. ++*pos;
  623. return c_start(m, pos);
  624. }
  625. static void
  626. c_stop (struct seq_file *m, void *v)
  627. {
  628. }
  629. const struct seq_operations cpuinfo_op = {
  630. .start = c_start,
  631. .next = c_next,
  632. .stop = c_stop,
  633. .show = show_cpuinfo
  634. };
  635. #define MAX_BRANDS 8
  636. static char brandname[MAX_BRANDS][128];
  637. static char * __cpuinit
  638. get_model_name(__u8 family, __u8 model)
  639. {
  640. static int overflow;
  641. char brand[128];
  642. int i;
  643. memcpy(brand, "Unknown", 8);
  644. if (ia64_pal_get_brand_info(brand)) {
  645. if (family == 0x7)
  646. memcpy(brand, "Merced", 7);
  647. else if (family == 0x1f) switch (model) {
  648. case 0: memcpy(brand, "McKinley", 9); break;
  649. case 1: memcpy(brand, "Madison", 8); break;
  650. case 2: memcpy(brand, "Madison up to 9M cache", 23); break;
  651. }
  652. }
  653. for (i = 0; i < MAX_BRANDS; i++)
  654. if (strcmp(brandname[i], brand) == 0)
  655. return brandname[i];
  656. for (i = 0; i < MAX_BRANDS; i++)
  657. if (brandname[i][0] == '\0')
  658. return strcpy(brandname[i], brand);
  659. if (overflow++ == 0)
  660. printk(KERN_ERR
  661. "%s: Table overflow. Some processor model information will be missing\n",
  662. __func__);
  663. return "Unknown";
  664. }
  665. static void __cpuinit
  666. identify_cpu (struct cpuinfo_ia64 *c)
  667. {
  668. union {
  669. unsigned long bits[5];
  670. struct {
  671. /* id 0 & 1: */
  672. char vendor[16];
  673. /* id 2 */
  674. u64 ppn; /* processor serial number */
  675. /* id 3: */
  676. unsigned number : 8;
  677. unsigned revision : 8;
  678. unsigned model : 8;
  679. unsigned family : 8;
  680. unsigned archrev : 8;
  681. unsigned reserved : 24;
  682. /* id 4: */
  683. u64 features;
  684. } field;
  685. } cpuid;
  686. pal_vm_info_1_u_t vm1;
  687. pal_vm_info_2_u_t vm2;
  688. pal_status_t status;
  689. unsigned long impl_va_msb = 50, phys_addr_size = 44; /* Itanium defaults */
  690. int i;
  691. for (i = 0; i < 5; ++i)
  692. cpuid.bits[i] = ia64_get_cpuid(i);
  693. memcpy(c->vendor, cpuid.field.vendor, 16);
  694. #ifdef CONFIG_SMP
  695. c->cpu = smp_processor_id();
  696. /* below default values will be overwritten by identify_siblings()
  697. * for Multi-Threading/Multi-Core capable CPUs
  698. */
  699. c->threads_per_core = c->cores_per_socket = c->num_log = 1;
  700. c->socket_id = -1;
  701. identify_siblings(c);
  702. if (c->threads_per_core > smp_num_siblings)
  703. smp_num_siblings = c->threads_per_core;
  704. #endif
  705. c->ppn = cpuid.field.ppn;
  706. c->number = cpuid.field.number;
  707. c->revision = cpuid.field.revision;
  708. c->model = cpuid.field.model;
  709. c->family = cpuid.field.family;
  710. c->archrev = cpuid.field.archrev;
  711. c->features = cpuid.field.features;
  712. c->model_name = get_model_name(c->family, c->model);
  713. status = ia64_pal_vm_summary(&vm1, &vm2);
  714. if (status == PAL_STATUS_SUCCESS) {
  715. impl_va_msb = vm2.pal_vm_info_2_s.impl_va_msb;
  716. phys_addr_size = vm1.pal_vm_info_1_s.phys_add_size;
  717. }
  718. c->unimpl_va_mask = ~((7L<<61) | ((1L << (impl_va_msb + 1)) - 1));
  719. c->unimpl_pa_mask = ~((1L<<63) | ((1L << phys_addr_size) - 1));
  720. }
  721. void __init
  722. setup_per_cpu_areas (void)
  723. {
  724. /* start_kernel() requires this... */
  725. #ifdef CONFIG_ACPI_HOTPLUG_CPU
  726. prefill_possible_map();
  727. #endif
  728. }
  729. /*
  730. * Calculate the max. cache line size.
  731. *
  732. * In addition, the minimum of the i-cache stride sizes is calculated for
  733. * "flush_icache_range()".
  734. */
  735. static void __cpuinit
  736. get_max_cacheline_size (void)
  737. {
  738. unsigned long line_size, max = 1;
  739. u64 l, levels, unique_caches;
  740. pal_cache_config_info_t cci;
  741. s64 status;
  742. status = ia64_pal_cache_summary(&levels, &unique_caches);
  743. if (status != 0) {
  744. printk(KERN_ERR "%s: ia64_pal_cache_summary() failed (status=%ld)\n",
  745. __func__, status);
  746. max = SMP_CACHE_BYTES;
  747. /* Safest setup for "flush_icache_range()" */
  748. ia64_i_cache_stride_shift = I_CACHE_STRIDE_SHIFT;
  749. goto out;
  750. }
  751. for (l = 0; l < levels; ++l) {
  752. status = ia64_pal_cache_config_info(l, /* cache_type (data_or_unified)= */ 2,
  753. &cci);
  754. if (status != 0) {
  755. printk(KERN_ERR
  756. "%s: ia64_pal_cache_config_info(l=%lu, 2) failed (status=%ld)\n",
  757. __func__, l, status);
  758. max = SMP_CACHE_BYTES;
  759. /* The safest setup for "flush_icache_range()" */
  760. cci.pcci_stride = I_CACHE_STRIDE_SHIFT;
  761. cci.pcci_unified = 1;
  762. }
  763. line_size = 1 << cci.pcci_line_size;
  764. if (line_size > max)
  765. max = line_size;
  766. if (!cci.pcci_unified) {
  767. status = ia64_pal_cache_config_info(l,
  768. /* cache_type (instruction)= */ 1,
  769. &cci);
  770. if (status != 0) {
  771. printk(KERN_ERR
  772. "%s: ia64_pal_cache_config_info(l=%lu, 1) failed (status=%ld)\n",
  773. __func__, l, status);
  774. /* The safest setup for "flush_icache_range()" */
  775. cci.pcci_stride = I_CACHE_STRIDE_SHIFT;
  776. }
  777. }
  778. if (cci.pcci_stride < ia64_i_cache_stride_shift)
  779. ia64_i_cache_stride_shift = cci.pcci_stride;
  780. }
  781. out:
  782. if (max > ia64_max_cacheline_size)
  783. ia64_max_cacheline_size = max;
  784. }
  785. /*
  786. * cpu_init() initializes state that is per-CPU. This function acts
  787. * as a 'CPU state barrier', nothing should get across.
  788. */
  789. void __cpuinit
  790. cpu_init (void)
  791. {
  792. extern void __cpuinit ia64_mmu_init (void *);
  793. static unsigned long max_num_phys_stacked = IA64_NUM_PHYS_STACK_REG;
  794. unsigned long num_phys_stacked;
  795. pal_vm_info_2_u_t vmi;
  796. unsigned int max_ctx;
  797. struct cpuinfo_ia64 *cpu_info;
  798. void *cpu_data;
  799. cpu_data = per_cpu_init();
  800. #ifdef CONFIG_SMP
  801. /*
  802. * insert boot cpu into sibling and core mapes
  803. * (must be done after per_cpu area is setup)
  804. */
  805. if (smp_processor_id() == 0) {
  806. cpu_set(0, per_cpu(cpu_sibling_map, 0));
  807. cpu_set(0, cpu_core_map[0]);
  808. }
  809. #endif
  810. /*
  811. * We set ar.k3 so that assembly code in MCA handler can compute
  812. * physical addresses of per cpu variables with a simple:
  813. * phys = ar.k3 + &per_cpu_var
  814. */
  815. ia64_set_kr(IA64_KR_PER_CPU_DATA,
  816. ia64_tpa(cpu_data) - (long) __per_cpu_start);
  817. get_max_cacheline_size();
  818. /*
  819. * We can't pass "local_cpu_data" to identify_cpu() because we haven't called
  820. * ia64_mmu_init() yet. And we can't call ia64_mmu_init() first because it
  821. * depends on the data returned by identify_cpu(). We break the dependency by
  822. * accessing cpu_data() through the canonical per-CPU address.
  823. */
  824. cpu_info = cpu_data + ((char *) &__ia64_per_cpu_var(cpu_info) - __per_cpu_start);
  825. identify_cpu(cpu_info);
  826. #ifdef CONFIG_MCKINLEY
  827. {
  828. # define FEATURE_SET 16
  829. struct ia64_pal_retval iprv;
  830. if (cpu_info->family == 0x1f) {
  831. PAL_CALL_PHYS(iprv, PAL_PROC_GET_FEATURES, 0, FEATURE_SET, 0);
  832. if ((iprv.status == 0) && (iprv.v0 & 0x80) && (iprv.v2 & 0x80))
  833. PAL_CALL_PHYS(iprv, PAL_PROC_SET_FEATURES,
  834. (iprv.v1 | 0x80), FEATURE_SET, 0);
  835. }
  836. }
  837. #endif
  838. /* Clear the stack memory reserved for pt_regs: */
  839. memset(task_pt_regs(current), 0, sizeof(struct pt_regs));
  840. ia64_set_kr(IA64_KR_FPU_OWNER, 0);
  841. /*
  842. * Initialize the page-table base register to a global
  843. * directory with all zeroes. This ensure that we can handle
  844. * TLB-misses to user address-space even before we created the
  845. * first user address-space. This may happen, e.g., due to
  846. * aggressive use of lfetch.fault.
  847. */
  848. ia64_set_kr(IA64_KR_PT_BASE, __pa(ia64_imva(empty_zero_page)));
  849. /*
  850. * Initialize default control register to defer speculative faults except
  851. * for those arising from TLB misses, which are not deferred. The
  852. * kernel MUST NOT depend on a particular setting of these bits (in other words,
  853. * the kernel must have recovery code for all speculative accesses). Turn on
  854. * dcr.lc as per recommendation by the architecture team. Most IA-32 apps
  855. * shouldn't be affected by this (moral: keep your ia32 locks aligned and you'll
  856. * be fine).
  857. */
  858. ia64_setreg(_IA64_REG_CR_DCR, ( IA64_DCR_DP | IA64_DCR_DK | IA64_DCR_DX | IA64_DCR_DR
  859. | IA64_DCR_DA | IA64_DCR_DD | IA64_DCR_LC));
  860. atomic_inc(&init_mm.mm_count);
  861. current->active_mm = &init_mm;
  862. if (current->mm)
  863. BUG();
  864. ia64_mmu_init(ia64_imva(cpu_data));
  865. ia64_mca_cpu_init(ia64_imva(cpu_data));
  866. #ifdef CONFIG_IA32_SUPPORT
  867. ia32_cpu_init();
  868. #endif
  869. /* Clear ITC to eliminate sched_clock() overflows in human time. */
  870. ia64_set_itc(0);
  871. /* disable all local interrupt sources: */
  872. ia64_set_itv(1 << 16);
  873. ia64_set_lrr0(1 << 16);
  874. ia64_set_lrr1(1 << 16);
  875. ia64_setreg(_IA64_REG_CR_PMV, 1 << 16);
  876. ia64_setreg(_IA64_REG_CR_CMCV, 1 << 16);
  877. /* clear TPR & XTP to enable all interrupt classes: */
  878. ia64_setreg(_IA64_REG_CR_TPR, 0);
  879. /* Clear any pending interrupts left by SAL/EFI */
  880. while (ia64_get_ivr() != IA64_SPURIOUS_INT_VECTOR)
  881. ia64_eoi();
  882. #ifdef CONFIG_SMP
  883. normal_xtp();
  884. #endif
  885. /* set ia64_ctx.max_rid to the maximum RID that is supported by all CPUs: */
  886. if (ia64_pal_vm_summary(NULL, &vmi) == 0) {
  887. max_ctx = (1U << (vmi.pal_vm_info_2_s.rid_size - 3)) - 1;
  888. setup_ptcg_sem(vmi.pal_vm_info_2_s.max_purges, NPTCG_FROM_PAL);
  889. } else {
  890. printk(KERN_WARNING "cpu_init: PAL VM summary failed, assuming 18 RID bits\n");
  891. max_ctx = (1U << 15) - 1; /* use architected minimum */
  892. }
  893. while (max_ctx < ia64_ctx.max_ctx) {
  894. unsigned int old = ia64_ctx.max_ctx;
  895. if (cmpxchg(&ia64_ctx.max_ctx, old, max_ctx) == old)
  896. break;
  897. }
  898. if (ia64_pal_rse_info(&num_phys_stacked, NULL) != 0) {
  899. printk(KERN_WARNING "cpu_init: PAL RSE info failed; assuming 96 physical "
  900. "stacked regs\n");
  901. num_phys_stacked = 96;
  902. }
  903. /* size of physical stacked register partition plus 8 bytes: */
  904. if (num_phys_stacked > max_num_phys_stacked) {
  905. ia64_patch_phys_stack_reg(num_phys_stacked*8 + 8);
  906. max_num_phys_stacked = num_phys_stacked;
  907. }
  908. platform_cpu_init();
  909. pm_idle = default_idle;
  910. }
  911. void __init
  912. check_bugs (void)
  913. {
  914. ia64_patch_mckinley_e9((unsigned long) __start___mckinley_e9_bundles,
  915. (unsigned long) __end___mckinley_e9_bundles);
  916. }
  917. static int __init run_dmi_scan(void)
  918. {
  919. dmi_scan_machine();
  920. return 0;
  921. }
  922. core_initcall(run_dmi_scan);