minstate.h 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249
  1. #include <asm/cache.h>
  2. #include "entry.h"
  3. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  4. /* read ar.itc in advance, and use it before leaving bank 0 */
  5. #define ACCOUNT_GET_STAMP \
  6. (pUStk) mov.m r20=ar.itc;
  7. #define ACCOUNT_SYS_ENTER \
  8. (pUStk) br.call.spnt rp=account_sys_enter \
  9. ;;
  10. #else
  11. #define ACCOUNT_GET_STAMP
  12. #define ACCOUNT_SYS_ENTER
  13. #endif
  14. .section ".data.patch.rse", "a"
  15. .previous
  16. /*
  17. * DO_SAVE_MIN switches to the kernel stacks (if necessary) and saves
  18. * the minimum state necessary that allows us to turn psr.ic back
  19. * on.
  20. *
  21. * Assumed state upon entry:
  22. * psr.ic: off
  23. * r31: contains saved predicates (pr)
  24. *
  25. * Upon exit, the state is as follows:
  26. * psr.ic: off
  27. * r2 = points to &pt_regs.r16
  28. * r8 = contents of ar.ccv
  29. * r9 = contents of ar.csd
  30. * r10 = contents of ar.ssd
  31. * r11 = FPSR_DEFAULT
  32. * r12 = kernel sp (kernel virtual address)
  33. * r13 = points to current task_struct (kernel virtual address)
  34. * p15 = TRUE if psr.i is set in cr.ipsr
  35. * predicate registers (other than p2, p3, and p15), b6, r3, r14, r15:
  36. * preserved
  37. *
  38. * Note that psr.ic is NOT turned on by this macro. This is so that
  39. * we can pass interruption state as arguments to a handler.
  40. */
  41. #define DO_SAVE_MIN(COVER,SAVE_IFS,EXTRA,WORKAROUND) \
  42. mov r16=IA64_KR(CURRENT); /* M */ \
  43. mov r27=ar.rsc; /* M */ \
  44. mov r20=r1; /* A */ \
  45. mov r25=ar.unat; /* M */ \
  46. mov r29=cr.ipsr; /* M */ \
  47. mov r26=ar.pfs; /* I */ \
  48. mov r28=cr.iip; /* M */ \
  49. mov r21=ar.fpsr; /* M */ \
  50. COVER; /* B;; (or nothing) */ \
  51. ;; \
  52. adds r16=IA64_TASK_THREAD_ON_USTACK_OFFSET,r16; \
  53. ;; \
  54. ld1 r17=[r16]; /* load current->thread.on_ustack flag */ \
  55. st1 [r16]=r0; /* clear current->thread.on_ustack flag */ \
  56. adds r1=-IA64_TASK_THREAD_ON_USTACK_OFFSET,r16 \
  57. /* switch from user to kernel RBS: */ \
  58. ;; \
  59. invala; /* M */ \
  60. SAVE_IFS; \
  61. cmp.eq pKStk,pUStk=r0,r17; /* are we in kernel mode already? */ \
  62. ;; \
  63. (pUStk) mov ar.rsc=0; /* set enforced lazy mode, pl 0, little-endian, loadrs=0 */ \
  64. ;; \
  65. (pUStk) mov.m r24=ar.rnat; \
  66. (pUStk) addl r22=IA64_RBS_OFFSET,r1; /* compute base of RBS */ \
  67. (pKStk) mov r1=sp; /* get sp */ \
  68. ;; \
  69. (pUStk) lfetch.fault.excl.nt1 [r22]; \
  70. (pUStk) addl r1=IA64_STK_OFFSET-IA64_PT_REGS_SIZE,r1; /* compute base of memory stack */ \
  71. (pUStk) mov r23=ar.bspstore; /* save ar.bspstore */ \
  72. ;; \
  73. (pUStk) mov ar.bspstore=r22; /* switch to kernel RBS */ \
  74. (pKStk) addl r1=-IA64_PT_REGS_SIZE,r1; /* if in kernel mode, use sp (r12) */ \
  75. ;; \
  76. (pUStk) mov r18=ar.bsp; \
  77. (pUStk) mov ar.rsc=0x3; /* set eager mode, pl 0, little-endian, loadrs=0 */ \
  78. adds r17=2*L1_CACHE_BYTES,r1; /* really: biggest cache-line size */ \
  79. adds r16=PT(CR_IPSR),r1; \
  80. ;; \
  81. lfetch.fault.excl.nt1 [r17],L1_CACHE_BYTES; \
  82. st8 [r16]=r29; /* save cr.ipsr */ \
  83. ;; \
  84. lfetch.fault.excl.nt1 [r17]; \
  85. tbit.nz p15,p0=r29,IA64_PSR_I_BIT; \
  86. mov r29=b0 \
  87. ;; \
  88. WORKAROUND; \
  89. adds r16=PT(R8),r1; /* initialize first base pointer */ \
  90. adds r17=PT(R9),r1; /* initialize second base pointer */ \
  91. (pKStk) mov r18=r0; /* make sure r18 isn't NaT */ \
  92. ;; \
  93. .mem.offset 0,0; st8.spill [r16]=r8,16; \
  94. .mem.offset 8,0; st8.spill [r17]=r9,16; \
  95. ;; \
  96. .mem.offset 0,0; st8.spill [r16]=r10,24; \
  97. .mem.offset 8,0; st8.spill [r17]=r11,24; \
  98. ;; \
  99. st8 [r16]=r28,16; /* save cr.iip */ \
  100. st8 [r17]=r30,16; /* save cr.ifs */ \
  101. (pUStk) sub r18=r18,r22; /* r18=RSE.ndirty*8 */ \
  102. mov r8=ar.ccv; \
  103. mov r9=ar.csd; \
  104. mov r10=ar.ssd; \
  105. movl r11=FPSR_DEFAULT; /* L-unit */ \
  106. ;; \
  107. st8 [r16]=r25,16; /* save ar.unat */ \
  108. st8 [r17]=r26,16; /* save ar.pfs */ \
  109. shl r18=r18,16; /* compute ar.rsc to be used for "loadrs" */ \
  110. ;; \
  111. st8 [r16]=r27,16; /* save ar.rsc */ \
  112. (pUStk) st8 [r17]=r24,16; /* save ar.rnat */ \
  113. (pKStk) adds r17=16,r17; /* skip over ar_rnat field */ \
  114. ;; /* avoid RAW on r16 & r17 */ \
  115. (pUStk) st8 [r16]=r23,16; /* save ar.bspstore */ \
  116. st8 [r17]=r31,16; /* save predicates */ \
  117. (pKStk) adds r16=16,r16; /* skip over ar_bspstore field */ \
  118. ;; \
  119. st8 [r16]=r29,16; /* save b0 */ \
  120. st8 [r17]=r18,16; /* save ar.rsc value for "loadrs" */ \
  121. cmp.eq pNonSys,pSys=r0,r0 /* initialize pSys=0, pNonSys=1 */ \
  122. ;; \
  123. .mem.offset 0,0; st8.spill [r16]=r20,16; /* save original r1 */ \
  124. .mem.offset 8,0; st8.spill [r17]=r12,16; \
  125. adds r12=-16,r1; /* switch to kernel memory stack (with 16 bytes of scratch) */ \
  126. ;; \
  127. .mem.offset 0,0; st8.spill [r16]=r13,16; \
  128. .mem.offset 8,0; st8.spill [r17]=r21,16; /* save ar.fpsr */ \
  129. mov r13=IA64_KR(CURRENT); /* establish `current' */ \
  130. ;; \
  131. .mem.offset 0,0; st8.spill [r16]=r15,16; \
  132. .mem.offset 8,0; st8.spill [r17]=r14,16; \
  133. ;; \
  134. .mem.offset 0,0; st8.spill [r16]=r2,16; \
  135. .mem.offset 8,0; st8.spill [r17]=r3,16; \
  136. ACCOUNT_GET_STAMP \
  137. adds r2=IA64_PT_REGS_R16_OFFSET,r1; \
  138. ;; \
  139. EXTRA; \
  140. movl r1=__gp; /* establish kernel global pointer */ \
  141. ;; \
  142. ACCOUNT_SYS_ENTER \
  143. bsw.1; /* switch back to bank 1 (must be last in insn group) */ \
  144. ;;
  145. /*
  146. * SAVE_REST saves the remainder of pt_regs (with psr.ic on).
  147. *
  148. * Assumed state upon entry:
  149. * psr.ic: on
  150. * r2: points to &pt_regs.r16
  151. * r3: points to &pt_regs.r17
  152. * r8: contents of ar.ccv
  153. * r9: contents of ar.csd
  154. * r10: contents of ar.ssd
  155. * r11: FPSR_DEFAULT
  156. *
  157. * Registers r14 and r15 are guaranteed not to be touched by SAVE_REST.
  158. */
  159. #define SAVE_REST \
  160. .mem.offset 0,0; st8.spill [r2]=r16,16; \
  161. .mem.offset 8,0; st8.spill [r3]=r17,16; \
  162. ;; \
  163. .mem.offset 0,0; st8.spill [r2]=r18,16; \
  164. .mem.offset 8,0; st8.spill [r3]=r19,16; \
  165. ;; \
  166. .mem.offset 0,0; st8.spill [r2]=r20,16; \
  167. .mem.offset 8,0; st8.spill [r3]=r21,16; \
  168. mov r18=b6; \
  169. ;; \
  170. .mem.offset 0,0; st8.spill [r2]=r22,16; \
  171. .mem.offset 8,0; st8.spill [r3]=r23,16; \
  172. mov r19=b7; \
  173. ;; \
  174. .mem.offset 0,0; st8.spill [r2]=r24,16; \
  175. .mem.offset 8,0; st8.spill [r3]=r25,16; \
  176. ;; \
  177. .mem.offset 0,0; st8.spill [r2]=r26,16; \
  178. .mem.offset 8,0; st8.spill [r3]=r27,16; \
  179. ;; \
  180. .mem.offset 0,0; st8.spill [r2]=r28,16; \
  181. .mem.offset 8,0; st8.spill [r3]=r29,16; \
  182. ;; \
  183. .mem.offset 0,0; st8.spill [r2]=r30,16; \
  184. .mem.offset 8,0; st8.spill [r3]=r31,32; \
  185. ;; \
  186. mov ar.fpsr=r11; /* M-unit */ \
  187. st8 [r2]=r8,8; /* ar.ccv */ \
  188. adds r24=PT(B6)-PT(F7),r3; \
  189. ;; \
  190. stf.spill [r2]=f6,32; \
  191. stf.spill [r3]=f7,32; \
  192. ;; \
  193. stf.spill [r2]=f8,32; \
  194. stf.spill [r3]=f9,32; \
  195. ;; \
  196. stf.spill [r2]=f10; \
  197. stf.spill [r3]=f11; \
  198. adds r25=PT(B7)-PT(F11),r3; \
  199. ;; \
  200. st8 [r24]=r18,16; /* b6 */ \
  201. st8 [r25]=r19,16; /* b7 */ \
  202. ;; \
  203. st8 [r24]=r9; /* ar.csd */ \
  204. st8 [r25]=r10; /* ar.ssd */ \
  205. ;;
  206. #define RSE_WORKAROUND \
  207. (pUStk) extr.u r17=r18,3,6; \
  208. (pUStk) sub r16=r18,r22; \
  209. [1:](pKStk) br.cond.sptk.many 1f; \
  210. .xdata4 ".data.patch.rse",1b-. \
  211. ;; \
  212. cmp.ge p6,p7 = 33,r17; \
  213. ;; \
  214. (p6) mov r17=0x310; \
  215. (p7) mov r17=0x308; \
  216. ;; \
  217. cmp.leu p1,p0=r16,r17; \
  218. (p1) br.cond.sptk.many 1f; \
  219. dep.z r17=r26,0,62; \
  220. movl r16=2f; \
  221. ;; \
  222. mov ar.pfs=r17; \
  223. dep r27=r0,r27,16,14; \
  224. mov b0=r16; \
  225. ;; \
  226. br.ret.sptk b0; \
  227. ;; \
  228. 2: \
  229. mov ar.rsc=r0 \
  230. ;; \
  231. flushrs; \
  232. ;; \
  233. mov ar.bspstore=r22 \
  234. ;; \
  235. mov r18=ar.bsp; \
  236. ;; \
  237. 1: \
  238. .pred.rel "mutex", pKStk, pUStk
  239. #define SAVE_MIN_WITH_COVER DO_SAVE_MIN(cover, mov r30=cr.ifs, , RSE_WORKAROUND)
  240. #define SAVE_MIN_WITH_COVER_R19 DO_SAVE_MIN(cover, mov r30=cr.ifs, mov r15=r19, RSE_WORKAROUND)
  241. #define SAVE_MIN DO_SAVE_MIN( , mov r30=r0, , )