entry.S 45 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667
  1. /*
  2. * arch/ia64/kernel/entry.S
  3. *
  4. * Kernel entry points.
  5. *
  6. * Copyright (C) 1998-2003, 2005 Hewlett-Packard Co
  7. * David Mosberger-Tang <davidm@hpl.hp.com>
  8. * Copyright (C) 1999, 2002-2003
  9. * Asit Mallick <Asit.K.Mallick@intel.com>
  10. * Don Dugger <Don.Dugger@intel.com>
  11. * Suresh Siddha <suresh.b.siddha@intel.com>
  12. * Fenghua Yu <fenghua.yu@intel.com>
  13. * Copyright (C) 1999 VA Linux Systems
  14. * Copyright (C) 1999 Walt Drummond <drummond@valinux.com>
  15. */
  16. /*
  17. * ia64_switch_to now places correct virtual mapping in in TR2 for
  18. * kernel stack. This allows us to handle interrupts without changing
  19. * to physical mode.
  20. *
  21. * Jonathan Nicklin <nicklin@missioncriticallinux.com>
  22. * Patrick O'Rourke <orourke@missioncriticallinux.com>
  23. * 11/07/2000
  24. */
  25. /*
  26. * Global (preserved) predicate usage on syscall entry/exit path:
  27. *
  28. * pKStk: See entry.h.
  29. * pUStk: See entry.h.
  30. * pSys: See entry.h.
  31. * pNonSys: !pSys
  32. */
  33. #include <asm/asmmacro.h>
  34. #include <asm/cache.h>
  35. #include <asm/errno.h>
  36. #include <asm/kregs.h>
  37. #include <asm/asm-offsets.h>
  38. #include <asm/pgtable.h>
  39. #include <asm/percpu.h>
  40. #include <asm/processor.h>
  41. #include <asm/thread_info.h>
  42. #include <asm/unistd.h>
  43. #include "minstate.h"
  44. /*
  45. * execve() is special because in case of success, we need to
  46. * setup a null register window frame.
  47. */
  48. ENTRY(ia64_execve)
  49. /*
  50. * Allocate 8 input registers since ptrace() may clobber them
  51. */
  52. .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(8)
  53. alloc loc1=ar.pfs,8,2,4,0
  54. mov loc0=rp
  55. .body
  56. mov out0=in0 // filename
  57. ;; // stop bit between alloc and call
  58. mov out1=in1 // argv
  59. mov out2=in2 // envp
  60. add out3=16,sp // regs
  61. br.call.sptk.many rp=sys_execve
  62. .ret0:
  63. #ifdef CONFIG_IA32_SUPPORT
  64. /*
  65. * Check if we're returning to ia32 mode. If so, we need to restore ia32 registers
  66. * from pt_regs.
  67. */
  68. adds r16=PT(CR_IPSR)+16,sp
  69. ;;
  70. ld8 r16=[r16]
  71. #endif
  72. cmp4.ge p6,p7=r8,r0
  73. mov ar.pfs=loc1 // restore ar.pfs
  74. sxt4 r8=r8 // return 64-bit result
  75. ;;
  76. stf.spill [sp]=f0
  77. (p6) cmp.ne pKStk,pUStk=r0,r0 // a successful execve() lands us in user-mode...
  78. mov rp=loc0
  79. (p6) mov ar.pfs=r0 // clear ar.pfs on success
  80. (p7) br.ret.sptk.many rp
  81. /*
  82. * In theory, we'd have to zap this state only to prevent leaking of
  83. * security sensitive state (e.g., if current->mm->dumpable is zero). However,
  84. * this executes in less than 20 cycles even on Itanium, so it's not worth
  85. * optimizing for...).
  86. */
  87. mov ar.unat=0; mov ar.lc=0
  88. mov r4=0; mov f2=f0; mov b1=r0
  89. mov r5=0; mov f3=f0; mov b2=r0
  90. mov r6=0; mov f4=f0; mov b3=r0
  91. mov r7=0; mov f5=f0; mov b4=r0
  92. ldf.fill f12=[sp]; mov f13=f0; mov b5=r0
  93. ldf.fill f14=[sp]; ldf.fill f15=[sp]; mov f16=f0
  94. ldf.fill f17=[sp]; ldf.fill f18=[sp]; mov f19=f0
  95. ldf.fill f20=[sp]; ldf.fill f21=[sp]; mov f22=f0
  96. ldf.fill f23=[sp]; ldf.fill f24=[sp]; mov f25=f0
  97. ldf.fill f26=[sp]; ldf.fill f27=[sp]; mov f28=f0
  98. ldf.fill f29=[sp]; ldf.fill f30=[sp]; mov f31=f0
  99. #ifdef CONFIG_IA32_SUPPORT
  100. tbit.nz p6,p0=r16, IA64_PSR_IS_BIT
  101. movl loc0=ia64_ret_from_ia32_execve
  102. ;;
  103. (p6) mov rp=loc0
  104. #endif
  105. br.ret.sptk.many rp
  106. END(ia64_execve)
  107. /*
  108. * sys_clone2(u64 flags, u64 ustack_base, u64 ustack_size, u64 parent_tidptr, u64 child_tidptr,
  109. * u64 tls)
  110. */
  111. GLOBAL_ENTRY(sys_clone2)
  112. /*
  113. * Allocate 8 input registers since ptrace() may clobber them
  114. */
  115. .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(8)
  116. alloc r16=ar.pfs,8,2,6,0
  117. DO_SAVE_SWITCH_STACK
  118. adds r2=PT(R16)+IA64_SWITCH_STACK_SIZE+16,sp
  119. mov loc0=rp
  120. mov loc1=r16 // save ar.pfs across do_fork
  121. .body
  122. mov out1=in1
  123. mov out3=in2
  124. tbit.nz p6,p0=in0,CLONE_SETTLS_BIT
  125. mov out4=in3 // parent_tidptr: valid only w/CLONE_PARENT_SETTID
  126. ;;
  127. (p6) st8 [r2]=in5 // store TLS in r16 for copy_thread()
  128. mov out5=in4 // child_tidptr: valid only w/CLONE_CHILD_SETTID or CLONE_CHILD_CLEARTID
  129. adds out2=IA64_SWITCH_STACK_SIZE+16,sp // out2 = &regs
  130. mov out0=in0 // out0 = clone_flags
  131. br.call.sptk.many rp=do_fork
  132. .ret1: .restore sp
  133. adds sp=IA64_SWITCH_STACK_SIZE,sp // pop the switch stack
  134. mov ar.pfs=loc1
  135. mov rp=loc0
  136. br.ret.sptk.many rp
  137. END(sys_clone2)
  138. /*
  139. * sys_clone(u64 flags, u64 ustack_base, u64 parent_tidptr, u64 child_tidptr, u64 tls)
  140. * Deprecated. Use sys_clone2() instead.
  141. */
  142. GLOBAL_ENTRY(sys_clone)
  143. /*
  144. * Allocate 8 input registers since ptrace() may clobber them
  145. */
  146. .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(8)
  147. alloc r16=ar.pfs,8,2,6,0
  148. DO_SAVE_SWITCH_STACK
  149. adds r2=PT(R16)+IA64_SWITCH_STACK_SIZE+16,sp
  150. mov loc0=rp
  151. mov loc1=r16 // save ar.pfs across do_fork
  152. .body
  153. mov out1=in1
  154. mov out3=16 // stacksize (compensates for 16-byte scratch area)
  155. tbit.nz p6,p0=in0,CLONE_SETTLS_BIT
  156. mov out4=in2 // parent_tidptr: valid only w/CLONE_PARENT_SETTID
  157. ;;
  158. (p6) st8 [r2]=in4 // store TLS in r13 (tp)
  159. mov out5=in3 // child_tidptr: valid only w/CLONE_CHILD_SETTID or CLONE_CHILD_CLEARTID
  160. adds out2=IA64_SWITCH_STACK_SIZE+16,sp // out2 = &regs
  161. mov out0=in0 // out0 = clone_flags
  162. br.call.sptk.many rp=do_fork
  163. .ret2: .restore sp
  164. adds sp=IA64_SWITCH_STACK_SIZE,sp // pop the switch stack
  165. mov ar.pfs=loc1
  166. mov rp=loc0
  167. br.ret.sptk.many rp
  168. END(sys_clone)
  169. /*
  170. * prev_task <- ia64_switch_to(struct task_struct *next)
  171. * With Ingo's new scheduler, interrupts are disabled when this routine gets
  172. * called. The code starting at .map relies on this. The rest of the code
  173. * doesn't care about the interrupt masking status.
  174. */
  175. GLOBAL_ENTRY(ia64_switch_to)
  176. .prologue
  177. alloc r16=ar.pfs,1,0,0,0
  178. DO_SAVE_SWITCH_STACK
  179. .body
  180. adds r22=IA64_TASK_THREAD_KSP_OFFSET,r13
  181. movl r25=init_task
  182. mov r27=IA64_KR(CURRENT_STACK)
  183. adds r21=IA64_TASK_THREAD_KSP_OFFSET,in0
  184. dep r20=0,in0,61,3 // physical address of "next"
  185. ;;
  186. st8 [r22]=sp // save kernel stack pointer of old task
  187. shr.u r26=r20,IA64_GRANULE_SHIFT
  188. cmp.eq p7,p6=r25,in0
  189. ;;
  190. /*
  191. * If we've already mapped this task's page, we can skip doing it again.
  192. */
  193. (p6) cmp.eq p7,p6=r26,r27
  194. (p6) br.cond.dpnt .map
  195. ;;
  196. .done:
  197. ld8 sp=[r21] // load kernel stack pointer of new task
  198. mov IA64_KR(CURRENT)=in0 // update "current" application register
  199. mov r8=r13 // return pointer to previously running task
  200. mov r13=in0 // set "current" pointer
  201. ;;
  202. DO_LOAD_SWITCH_STACK
  203. #ifdef CONFIG_SMP
  204. sync.i // ensure "fc"s done by this CPU are visible on other CPUs
  205. #endif
  206. br.ret.sptk.many rp // boogie on out in new context
  207. .map:
  208. rsm psr.ic // interrupts (psr.i) are already disabled here
  209. movl r25=PAGE_KERNEL
  210. ;;
  211. srlz.d
  212. or r23=r25,r20 // construct PA | page properties
  213. mov r25=IA64_GRANULE_SHIFT<<2
  214. ;;
  215. mov cr.itir=r25
  216. mov cr.ifa=in0 // VA of next task...
  217. ;;
  218. mov r25=IA64_TR_CURRENT_STACK
  219. mov IA64_KR(CURRENT_STACK)=r26 // remember last page we mapped...
  220. ;;
  221. itr.d dtr[r25]=r23 // wire in new mapping...
  222. ssm psr.ic // reenable the psr.ic bit
  223. ;;
  224. srlz.d
  225. br.cond.sptk .done
  226. END(ia64_switch_to)
  227. /*
  228. * Note that interrupts are enabled during save_switch_stack and load_switch_stack. This
  229. * means that we may get an interrupt with "sp" pointing to the new kernel stack while
  230. * ar.bspstore is still pointing to the old kernel backing store area. Since ar.rsc,
  231. * ar.rnat, ar.bsp, and ar.bspstore are all preserved by interrupts, this is not a
  232. * problem. Also, we don't need to specify unwind information for preserved registers
  233. * that are not modified in save_switch_stack as the right unwind information is already
  234. * specified at the call-site of save_switch_stack.
  235. */
  236. /*
  237. * save_switch_stack:
  238. * - r16 holds ar.pfs
  239. * - b7 holds address to return to
  240. * - rp (b0) holds return address to save
  241. */
  242. GLOBAL_ENTRY(save_switch_stack)
  243. .prologue
  244. .altrp b7
  245. flushrs // flush dirty regs to backing store (must be first in insn group)
  246. .save @priunat,r17
  247. mov r17=ar.unat // preserve caller's
  248. .body
  249. #ifdef CONFIG_ITANIUM
  250. adds r2=16+128,sp
  251. adds r3=16+64,sp
  252. adds r14=SW(R4)+16,sp
  253. ;;
  254. st8.spill [r14]=r4,16 // spill r4
  255. lfetch.fault.excl.nt1 [r3],128
  256. ;;
  257. lfetch.fault.excl.nt1 [r2],128
  258. lfetch.fault.excl.nt1 [r3],128
  259. ;;
  260. lfetch.fault.excl [r2]
  261. lfetch.fault.excl [r3]
  262. adds r15=SW(R5)+16,sp
  263. #else
  264. add r2=16+3*128,sp
  265. add r3=16,sp
  266. add r14=SW(R4)+16,sp
  267. ;;
  268. st8.spill [r14]=r4,SW(R6)-SW(R4) // spill r4 and prefetch offset 0x1c0
  269. lfetch.fault.excl.nt1 [r3],128 // prefetch offset 0x010
  270. ;;
  271. lfetch.fault.excl.nt1 [r3],128 // prefetch offset 0x090
  272. lfetch.fault.excl.nt1 [r2],128 // prefetch offset 0x190
  273. ;;
  274. lfetch.fault.excl.nt1 [r3] // prefetch offset 0x110
  275. lfetch.fault.excl.nt1 [r2] // prefetch offset 0x210
  276. adds r15=SW(R5)+16,sp
  277. #endif
  278. ;;
  279. st8.spill [r15]=r5,SW(R7)-SW(R5) // spill r5
  280. mov.m ar.rsc=0 // put RSE in mode: enforced lazy, little endian, pl 0
  281. add r2=SW(F2)+16,sp // r2 = &sw->f2
  282. ;;
  283. st8.spill [r14]=r6,SW(B0)-SW(R6) // spill r6
  284. mov.m r18=ar.fpsr // preserve fpsr
  285. add r3=SW(F3)+16,sp // r3 = &sw->f3
  286. ;;
  287. stf.spill [r2]=f2,32
  288. mov.m r19=ar.rnat
  289. mov r21=b0
  290. stf.spill [r3]=f3,32
  291. st8.spill [r15]=r7,SW(B2)-SW(R7) // spill r7
  292. mov r22=b1
  293. ;;
  294. // since we're done with the spills, read and save ar.unat:
  295. mov.m r29=ar.unat
  296. mov.m r20=ar.bspstore
  297. mov r23=b2
  298. stf.spill [r2]=f4,32
  299. stf.spill [r3]=f5,32
  300. mov r24=b3
  301. ;;
  302. st8 [r14]=r21,SW(B1)-SW(B0) // save b0
  303. st8 [r15]=r23,SW(B3)-SW(B2) // save b2
  304. mov r25=b4
  305. mov r26=b5
  306. ;;
  307. st8 [r14]=r22,SW(B4)-SW(B1) // save b1
  308. st8 [r15]=r24,SW(AR_PFS)-SW(B3) // save b3
  309. mov r21=ar.lc // I-unit
  310. stf.spill [r2]=f12,32
  311. stf.spill [r3]=f13,32
  312. ;;
  313. st8 [r14]=r25,SW(B5)-SW(B4) // save b4
  314. st8 [r15]=r16,SW(AR_LC)-SW(AR_PFS) // save ar.pfs
  315. stf.spill [r2]=f14,32
  316. stf.spill [r3]=f15,32
  317. ;;
  318. st8 [r14]=r26 // save b5
  319. st8 [r15]=r21 // save ar.lc
  320. stf.spill [r2]=f16,32
  321. stf.spill [r3]=f17,32
  322. ;;
  323. stf.spill [r2]=f18,32
  324. stf.spill [r3]=f19,32
  325. ;;
  326. stf.spill [r2]=f20,32
  327. stf.spill [r3]=f21,32
  328. ;;
  329. stf.spill [r2]=f22,32
  330. stf.spill [r3]=f23,32
  331. ;;
  332. stf.spill [r2]=f24,32
  333. stf.spill [r3]=f25,32
  334. ;;
  335. stf.spill [r2]=f26,32
  336. stf.spill [r3]=f27,32
  337. ;;
  338. stf.spill [r2]=f28,32
  339. stf.spill [r3]=f29,32
  340. ;;
  341. stf.spill [r2]=f30,SW(AR_UNAT)-SW(F30)
  342. stf.spill [r3]=f31,SW(PR)-SW(F31)
  343. add r14=SW(CALLER_UNAT)+16,sp
  344. ;;
  345. st8 [r2]=r29,SW(AR_RNAT)-SW(AR_UNAT) // save ar.unat
  346. st8 [r14]=r17,SW(AR_FPSR)-SW(CALLER_UNAT) // save caller_unat
  347. mov r21=pr
  348. ;;
  349. st8 [r2]=r19,SW(AR_BSPSTORE)-SW(AR_RNAT) // save ar.rnat
  350. st8 [r3]=r21 // save predicate registers
  351. ;;
  352. st8 [r2]=r20 // save ar.bspstore
  353. st8 [r14]=r18 // save fpsr
  354. mov ar.rsc=3 // put RSE back into eager mode, pl 0
  355. br.cond.sptk.many b7
  356. END(save_switch_stack)
  357. /*
  358. * load_switch_stack:
  359. * - "invala" MUST be done at call site (normally in DO_LOAD_SWITCH_STACK)
  360. * - b7 holds address to return to
  361. * - must not touch r8-r11
  362. */
  363. ENTRY(load_switch_stack)
  364. .prologue
  365. .altrp b7
  366. .body
  367. lfetch.fault.nt1 [sp]
  368. adds r2=SW(AR_BSPSTORE)+16,sp
  369. adds r3=SW(AR_UNAT)+16,sp
  370. mov ar.rsc=0 // put RSE into enforced lazy mode
  371. adds r14=SW(CALLER_UNAT)+16,sp
  372. adds r15=SW(AR_FPSR)+16,sp
  373. ;;
  374. ld8 r27=[r2],(SW(B0)-SW(AR_BSPSTORE)) // bspstore
  375. ld8 r29=[r3],(SW(B1)-SW(AR_UNAT)) // unat
  376. ;;
  377. ld8 r21=[r2],16 // restore b0
  378. ld8 r22=[r3],16 // restore b1
  379. ;;
  380. ld8 r23=[r2],16 // restore b2
  381. ld8 r24=[r3],16 // restore b3
  382. ;;
  383. ld8 r25=[r2],16 // restore b4
  384. ld8 r26=[r3],16 // restore b5
  385. ;;
  386. ld8 r16=[r2],(SW(PR)-SW(AR_PFS)) // ar.pfs
  387. ld8 r17=[r3],(SW(AR_RNAT)-SW(AR_LC)) // ar.lc
  388. ;;
  389. ld8 r28=[r2] // restore pr
  390. ld8 r30=[r3] // restore rnat
  391. ;;
  392. ld8 r18=[r14],16 // restore caller's unat
  393. ld8 r19=[r15],24 // restore fpsr
  394. ;;
  395. ldf.fill f2=[r14],32
  396. ldf.fill f3=[r15],32
  397. ;;
  398. ldf.fill f4=[r14],32
  399. ldf.fill f5=[r15],32
  400. ;;
  401. ldf.fill f12=[r14],32
  402. ldf.fill f13=[r15],32
  403. ;;
  404. ldf.fill f14=[r14],32
  405. ldf.fill f15=[r15],32
  406. ;;
  407. ldf.fill f16=[r14],32
  408. ldf.fill f17=[r15],32
  409. ;;
  410. ldf.fill f18=[r14],32
  411. ldf.fill f19=[r15],32
  412. mov b0=r21
  413. ;;
  414. ldf.fill f20=[r14],32
  415. ldf.fill f21=[r15],32
  416. mov b1=r22
  417. ;;
  418. ldf.fill f22=[r14],32
  419. ldf.fill f23=[r15],32
  420. mov b2=r23
  421. ;;
  422. mov ar.bspstore=r27
  423. mov ar.unat=r29 // establish unat holding the NaT bits for r4-r7
  424. mov b3=r24
  425. ;;
  426. ldf.fill f24=[r14],32
  427. ldf.fill f25=[r15],32
  428. mov b4=r25
  429. ;;
  430. ldf.fill f26=[r14],32
  431. ldf.fill f27=[r15],32
  432. mov b5=r26
  433. ;;
  434. ldf.fill f28=[r14],32
  435. ldf.fill f29=[r15],32
  436. mov ar.pfs=r16
  437. ;;
  438. ldf.fill f30=[r14],32
  439. ldf.fill f31=[r15],24
  440. mov ar.lc=r17
  441. ;;
  442. ld8.fill r4=[r14],16
  443. ld8.fill r5=[r15],16
  444. mov pr=r28,-1
  445. ;;
  446. ld8.fill r6=[r14],16
  447. ld8.fill r7=[r15],16
  448. mov ar.unat=r18 // restore caller's unat
  449. mov ar.rnat=r30 // must restore after bspstore but before rsc!
  450. mov ar.fpsr=r19 // restore fpsr
  451. mov ar.rsc=3 // put RSE back into eager mode, pl 0
  452. br.cond.sptk.many b7
  453. END(load_switch_stack)
  454. GLOBAL_ENTRY(prefetch_stack)
  455. add r14 = -IA64_SWITCH_STACK_SIZE, sp
  456. add r15 = IA64_TASK_THREAD_KSP_OFFSET, in0
  457. ;;
  458. ld8 r16 = [r15] // load next's stack pointer
  459. lfetch.fault.excl [r14], 128
  460. ;;
  461. lfetch.fault.excl [r14], 128
  462. lfetch.fault [r16], 128
  463. ;;
  464. lfetch.fault.excl [r14], 128
  465. lfetch.fault [r16], 128
  466. ;;
  467. lfetch.fault.excl [r14], 128
  468. lfetch.fault [r16], 128
  469. ;;
  470. lfetch.fault.excl [r14], 128
  471. lfetch.fault [r16], 128
  472. ;;
  473. lfetch.fault [r16], 128
  474. br.ret.sptk.many rp
  475. END(prefetch_stack)
  476. GLOBAL_ENTRY(kernel_execve)
  477. mov r15=__NR_execve // put syscall number in place
  478. break __BREAK_SYSCALL
  479. br.ret.sptk.many rp
  480. END(kernel_execve)
  481. GLOBAL_ENTRY(clone)
  482. mov r15=__NR_clone // put syscall number in place
  483. break __BREAK_SYSCALL
  484. br.ret.sptk.many rp
  485. END(clone)
  486. /*
  487. * Invoke a system call, but do some tracing before and after the call.
  488. * We MUST preserve the current register frame throughout this routine
  489. * because some system calls (such as ia64_execve) directly
  490. * manipulate ar.pfs.
  491. */
  492. GLOBAL_ENTRY(ia64_trace_syscall)
  493. PT_REGS_UNWIND_INFO(0)
  494. /*
  495. * We need to preserve the scratch registers f6-f11 in case the system
  496. * call is sigreturn.
  497. */
  498. adds r16=PT(F6)+16,sp
  499. adds r17=PT(F7)+16,sp
  500. ;;
  501. stf.spill [r16]=f6,32
  502. stf.spill [r17]=f7,32
  503. ;;
  504. stf.spill [r16]=f8,32
  505. stf.spill [r17]=f9,32
  506. ;;
  507. stf.spill [r16]=f10
  508. stf.spill [r17]=f11
  509. br.call.sptk.many rp=syscall_trace_enter // give parent a chance to catch syscall args
  510. adds r16=PT(F6)+16,sp
  511. adds r17=PT(F7)+16,sp
  512. ;;
  513. ldf.fill f6=[r16],32
  514. ldf.fill f7=[r17],32
  515. ;;
  516. ldf.fill f8=[r16],32
  517. ldf.fill f9=[r17],32
  518. ;;
  519. ldf.fill f10=[r16]
  520. ldf.fill f11=[r17]
  521. // the syscall number may have changed, so re-load it and re-calculate the
  522. // syscall entry-point:
  523. adds r15=PT(R15)+16,sp // r15 = &pt_regs.r15 (syscall #)
  524. ;;
  525. ld8 r15=[r15]
  526. mov r3=NR_syscalls - 1
  527. ;;
  528. adds r15=-1024,r15
  529. movl r16=sys_call_table
  530. ;;
  531. shladd r20=r15,3,r16 // r20 = sys_call_table + 8*(syscall-1024)
  532. cmp.leu p6,p7=r15,r3
  533. ;;
  534. (p6) ld8 r20=[r20] // load address of syscall entry point
  535. (p7) movl r20=sys_ni_syscall
  536. ;;
  537. mov b6=r20
  538. br.call.sptk.many rp=b6 // do the syscall
  539. .strace_check_retval:
  540. cmp.lt p6,p0=r8,r0 // syscall failed?
  541. adds r2=PT(R8)+16,sp // r2 = &pt_regs.r8
  542. adds r3=PT(R10)+16,sp // r3 = &pt_regs.r10
  543. mov r10=0
  544. (p6) br.cond.sptk strace_error // syscall failed ->
  545. ;; // avoid RAW on r10
  546. .strace_save_retval:
  547. .mem.offset 0,0; st8.spill [r2]=r8 // store return value in slot for r8
  548. .mem.offset 8,0; st8.spill [r3]=r10 // clear error indication in slot for r10
  549. br.call.sptk.many rp=syscall_trace_leave // give parent a chance to catch return value
  550. .ret3:
  551. (pUStk) cmp.eq.unc p6,p0=r0,r0 // p6 <- pUStk
  552. (pUStk) rsm psr.i // disable interrupts
  553. br.cond.sptk .work_pending_syscall_end
  554. strace_error:
  555. ld8 r3=[r2] // load pt_regs.r8
  556. sub r9=0,r8 // negate return value to get errno value
  557. ;;
  558. cmp.ne p6,p0=r3,r0 // is pt_regs.r8!=0?
  559. adds r3=16,r2 // r3=&pt_regs.r10
  560. ;;
  561. (p6) mov r10=-1
  562. (p6) mov r8=r9
  563. br.cond.sptk .strace_save_retval
  564. END(ia64_trace_syscall)
  565. /*
  566. * When traced and returning from sigreturn, we invoke syscall_trace but then
  567. * go straight to ia64_leave_kernel rather than ia64_leave_syscall.
  568. */
  569. GLOBAL_ENTRY(ia64_strace_leave_kernel)
  570. PT_REGS_UNWIND_INFO(0)
  571. { /*
  572. * Some versions of gas generate bad unwind info if the first instruction of a
  573. * procedure doesn't go into the first slot of a bundle. This is a workaround.
  574. */
  575. nop.m 0
  576. nop.i 0
  577. br.call.sptk.many rp=syscall_trace_leave // give parent a chance to catch return value
  578. }
  579. .ret4: br.cond.sptk ia64_leave_kernel
  580. END(ia64_strace_leave_kernel)
  581. GLOBAL_ENTRY(ia64_ret_from_clone)
  582. PT_REGS_UNWIND_INFO(0)
  583. { /*
  584. * Some versions of gas generate bad unwind info if the first instruction of a
  585. * procedure doesn't go into the first slot of a bundle. This is a workaround.
  586. */
  587. nop.m 0
  588. nop.i 0
  589. /*
  590. * We need to call schedule_tail() to complete the scheduling process.
  591. * Called by ia64_switch_to() after do_fork()->copy_thread(). r8 contains the
  592. * address of the previously executing task.
  593. */
  594. br.call.sptk.many rp=ia64_invoke_schedule_tail
  595. }
  596. .ret8:
  597. adds r2=TI_FLAGS+IA64_TASK_SIZE,r13
  598. ;;
  599. ld4 r2=[r2]
  600. ;;
  601. mov r8=0
  602. and r2=_TIF_SYSCALL_TRACEAUDIT,r2
  603. ;;
  604. cmp.ne p6,p0=r2,r0
  605. (p6) br.cond.spnt .strace_check_retval
  606. ;; // added stop bits to prevent r8 dependency
  607. END(ia64_ret_from_clone)
  608. // fall through
  609. GLOBAL_ENTRY(ia64_ret_from_syscall)
  610. PT_REGS_UNWIND_INFO(0)
  611. cmp.ge p6,p7=r8,r0 // syscall executed successfully?
  612. adds r2=PT(R8)+16,sp // r2 = &pt_regs.r8
  613. mov r10=r0 // clear error indication in r10
  614. (p7) br.cond.spnt handle_syscall_error // handle potential syscall failure
  615. END(ia64_ret_from_syscall)
  616. // fall through
  617. /*
  618. * ia64_leave_syscall(): Same as ia64_leave_kernel, except that it doesn't
  619. * need to switch to bank 0 and doesn't restore the scratch registers.
  620. * To avoid leaking kernel bits, the scratch registers are set to
  621. * the following known-to-be-safe values:
  622. *
  623. * r1: restored (global pointer)
  624. * r2: cleared
  625. * r3: 1 (when returning to user-level)
  626. * r8-r11: restored (syscall return value(s))
  627. * r12: restored (user-level stack pointer)
  628. * r13: restored (user-level thread pointer)
  629. * r14: set to __kernel_syscall_via_epc
  630. * r15: restored (syscall #)
  631. * r16-r17: cleared
  632. * r18: user-level b6
  633. * r19: cleared
  634. * r20: user-level ar.fpsr
  635. * r21: user-level b0
  636. * r22: cleared
  637. * r23: user-level ar.bspstore
  638. * r24: user-level ar.rnat
  639. * r25: user-level ar.unat
  640. * r26: user-level ar.pfs
  641. * r27: user-level ar.rsc
  642. * r28: user-level ip
  643. * r29: user-level psr
  644. * r30: user-level cfm
  645. * r31: user-level pr
  646. * f6-f11: cleared
  647. * pr: restored (user-level pr)
  648. * b0: restored (user-level rp)
  649. * b6: restored
  650. * b7: set to __kernel_syscall_via_epc
  651. * ar.unat: restored (user-level ar.unat)
  652. * ar.pfs: restored (user-level ar.pfs)
  653. * ar.rsc: restored (user-level ar.rsc)
  654. * ar.rnat: restored (user-level ar.rnat)
  655. * ar.bspstore: restored (user-level ar.bspstore)
  656. * ar.fpsr: restored (user-level ar.fpsr)
  657. * ar.ccv: cleared
  658. * ar.csd: cleared
  659. * ar.ssd: cleared
  660. */
  661. ENTRY(ia64_leave_syscall)
  662. PT_REGS_UNWIND_INFO(0)
  663. /*
  664. * work.need_resched etc. mustn't get changed by this CPU before it returns to
  665. * user- or fsys-mode, hence we disable interrupts early on.
  666. *
  667. * p6 controls whether current_thread_info()->flags needs to be check for
  668. * extra work. We always check for extra work when returning to user-level.
  669. * With CONFIG_PREEMPT, we also check for extra work when the preempt_count
  670. * is 0. After extra work processing has been completed, execution
  671. * resumes at .work_processed_syscall with p6 set to 1 if the extra-work-check
  672. * needs to be redone.
  673. */
  674. #ifdef CONFIG_PREEMPT
  675. rsm psr.i // disable interrupts
  676. cmp.eq pLvSys,p0=r0,r0 // pLvSys=1: leave from syscall
  677. (pKStk) adds r20=TI_PRE_COUNT+IA64_TASK_SIZE,r13
  678. ;;
  679. .pred.rel.mutex pUStk,pKStk
  680. (pKStk) ld4 r21=[r20] // r21 <- preempt_count
  681. (pUStk) mov r21=0 // r21 <- 0
  682. ;;
  683. cmp.eq p6,p0=r21,r0 // p6 <- pUStk || (preempt_count == 0)
  684. #else /* !CONFIG_PREEMPT */
  685. (pUStk) rsm psr.i
  686. cmp.eq pLvSys,p0=r0,r0 // pLvSys=1: leave from syscall
  687. (pUStk) cmp.eq.unc p6,p0=r0,r0 // p6 <- pUStk
  688. #endif
  689. .work_processed_syscall:
  690. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  691. adds r2=PT(LOADRS)+16,r12
  692. (pUStk) mov.m r22=ar.itc // fetch time at leave
  693. adds r18=TI_FLAGS+IA64_TASK_SIZE,r13
  694. ;;
  695. (p6) ld4 r31=[r18] // load current_thread_info()->flags
  696. ld8 r19=[r2],PT(B6)-PT(LOADRS) // load ar.rsc value for "loadrs"
  697. adds r3=PT(AR_BSPSTORE)+16,r12 // deferred
  698. ;;
  699. #else
  700. adds r2=PT(LOADRS)+16,r12
  701. adds r3=PT(AR_BSPSTORE)+16,r12
  702. adds r18=TI_FLAGS+IA64_TASK_SIZE,r13
  703. ;;
  704. (p6) ld4 r31=[r18] // load current_thread_info()->flags
  705. ld8 r19=[r2],PT(B6)-PT(LOADRS) // load ar.rsc value for "loadrs"
  706. nop.i 0
  707. ;;
  708. #endif
  709. mov r16=ar.bsp // M2 get existing backing store pointer
  710. ld8 r18=[r2],PT(R9)-PT(B6) // load b6
  711. (p6) and r15=TIF_WORK_MASK,r31 // any work other than TIF_SYSCALL_TRACE?
  712. ;;
  713. ld8 r23=[r3],PT(R11)-PT(AR_BSPSTORE) // load ar.bspstore (may be garbage)
  714. (p6) cmp4.ne.unc p6,p0=r15, r0 // any special work pending?
  715. (p6) br.cond.spnt .work_pending_syscall
  716. ;;
  717. // start restoring the state saved on the kernel stack (struct pt_regs):
  718. ld8 r9=[r2],PT(CR_IPSR)-PT(R9)
  719. ld8 r11=[r3],PT(CR_IIP)-PT(R11)
  720. (pNonSys) break 0 // bug check: we shouldn't be here if pNonSys is TRUE!
  721. ;;
  722. invala // M0|1 invalidate ALAT
  723. rsm psr.i | psr.ic // M2 turn off interrupts and interruption collection
  724. cmp.eq p9,p0=r0,r0 // A set p9 to indicate that we should restore cr.ifs
  725. ld8 r29=[r2],16 // M0|1 load cr.ipsr
  726. ld8 r28=[r3],16 // M0|1 load cr.iip
  727. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  728. (pUStk) add r14=TI_AC_LEAVE+IA64_TASK_SIZE,r13
  729. ;;
  730. ld8 r30=[r2],16 // M0|1 load cr.ifs
  731. ld8 r25=[r3],16 // M0|1 load ar.unat
  732. (pUStk) add r15=IA64_TASK_THREAD_ON_USTACK_OFFSET,r13
  733. ;;
  734. #else
  735. mov r22=r0 // A clear r22
  736. ;;
  737. ld8 r30=[r2],16 // M0|1 load cr.ifs
  738. ld8 r25=[r3],16 // M0|1 load ar.unat
  739. (pUStk) add r14=IA64_TASK_THREAD_ON_USTACK_OFFSET,r13
  740. ;;
  741. #endif
  742. ld8 r26=[r2],PT(B0)-PT(AR_PFS) // M0|1 load ar.pfs
  743. (pKStk) mov r22=psr // M2 read PSR now that interrupts are disabled
  744. nop 0
  745. ;;
  746. ld8 r21=[r2],PT(AR_RNAT)-PT(B0) // M0|1 load b0
  747. ld8 r27=[r3],PT(PR)-PT(AR_RSC) // M0|1 load ar.rsc
  748. mov f6=f0 // F clear f6
  749. ;;
  750. ld8 r24=[r2],PT(AR_FPSR)-PT(AR_RNAT) // M0|1 load ar.rnat (may be garbage)
  751. ld8 r31=[r3],PT(R1)-PT(PR) // M0|1 load predicates
  752. mov f7=f0 // F clear f7
  753. ;;
  754. ld8 r20=[r2],PT(R12)-PT(AR_FPSR) // M0|1 load ar.fpsr
  755. ld8.fill r1=[r3],16 // M0|1 load r1
  756. (pUStk) mov r17=1 // A
  757. ;;
  758. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  759. (pUStk) st1 [r15]=r17 // M2|3
  760. #else
  761. (pUStk) st1 [r14]=r17 // M2|3
  762. #endif
  763. ld8.fill r13=[r3],16 // M0|1
  764. mov f8=f0 // F clear f8
  765. ;;
  766. ld8.fill r12=[r2] // M0|1 restore r12 (sp)
  767. ld8.fill r15=[r3] // M0|1 restore r15
  768. mov b6=r18 // I0 restore b6
  769. LOAD_PHYS_STACK_REG_SIZE(r17)
  770. mov f9=f0 // F clear f9
  771. (pKStk) br.cond.dpnt.many skip_rbs_switch // B
  772. srlz.d // M0 ensure interruption collection is off (for cover)
  773. shr.u r18=r19,16 // I0|1 get byte size of existing "dirty" partition
  774. cover // B add current frame into dirty partition & set cr.ifs
  775. ;;
  776. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  777. mov r19=ar.bsp // M2 get new backing store pointer
  778. st8 [r14]=r22 // M save time at leave
  779. mov f10=f0 // F clear f10
  780. mov r22=r0 // A clear r22
  781. movl r14=__kernel_syscall_via_epc // X
  782. ;;
  783. #else
  784. mov r19=ar.bsp // M2 get new backing store pointer
  785. mov f10=f0 // F clear f10
  786. nop.m 0
  787. movl r14=__kernel_syscall_via_epc // X
  788. ;;
  789. #endif
  790. mov.m ar.csd=r0 // M2 clear ar.csd
  791. mov.m ar.ccv=r0 // M2 clear ar.ccv
  792. mov b7=r14 // I0 clear b7 (hint with __kernel_syscall_via_epc)
  793. mov.m ar.ssd=r0 // M2 clear ar.ssd
  794. mov f11=f0 // F clear f11
  795. br.cond.sptk.many rbs_switch // B
  796. END(ia64_leave_syscall)
  797. #ifdef CONFIG_IA32_SUPPORT
  798. GLOBAL_ENTRY(ia64_ret_from_ia32_execve)
  799. PT_REGS_UNWIND_INFO(0)
  800. adds r2=PT(R8)+16,sp // r2 = &pt_regs.r8
  801. adds r3=PT(R10)+16,sp // r3 = &pt_regs.r10
  802. ;;
  803. .mem.offset 0,0
  804. st8.spill [r2]=r8 // store return value in slot for r8 and set unat bit
  805. .mem.offset 8,0
  806. st8.spill [r3]=r0 // clear error indication in slot for r10 and set unat bit
  807. END(ia64_ret_from_ia32_execve)
  808. // fall through
  809. #endif /* CONFIG_IA32_SUPPORT */
  810. GLOBAL_ENTRY(ia64_leave_kernel)
  811. PT_REGS_UNWIND_INFO(0)
  812. /*
  813. * work.need_resched etc. mustn't get changed by this CPU before it returns to
  814. * user- or fsys-mode, hence we disable interrupts early on.
  815. *
  816. * p6 controls whether current_thread_info()->flags needs to be check for
  817. * extra work. We always check for extra work when returning to user-level.
  818. * With CONFIG_PREEMPT, we also check for extra work when the preempt_count
  819. * is 0. After extra work processing has been completed, execution
  820. * resumes at .work_processed_syscall with p6 set to 1 if the extra-work-check
  821. * needs to be redone.
  822. */
  823. #ifdef CONFIG_PREEMPT
  824. rsm psr.i // disable interrupts
  825. cmp.eq p0,pLvSys=r0,r0 // pLvSys=0: leave from kernel
  826. (pKStk) adds r20=TI_PRE_COUNT+IA64_TASK_SIZE,r13
  827. ;;
  828. .pred.rel.mutex pUStk,pKStk
  829. (pKStk) ld4 r21=[r20] // r21 <- preempt_count
  830. (pUStk) mov r21=0 // r21 <- 0
  831. ;;
  832. cmp.eq p6,p0=r21,r0 // p6 <- pUStk || (preempt_count == 0)
  833. #else
  834. (pUStk) rsm psr.i
  835. cmp.eq p0,pLvSys=r0,r0 // pLvSys=0: leave from kernel
  836. (pUStk) cmp.eq.unc p6,p0=r0,r0 // p6 <- pUStk
  837. #endif
  838. .work_processed_kernel:
  839. adds r17=TI_FLAGS+IA64_TASK_SIZE,r13
  840. ;;
  841. (p6) ld4 r31=[r17] // load current_thread_info()->flags
  842. adds r21=PT(PR)+16,r12
  843. ;;
  844. lfetch [r21],PT(CR_IPSR)-PT(PR)
  845. adds r2=PT(B6)+16,r12
  846. adds r3=PT(R16)+16,r12
  847. ;;
  848. lfetch [r21]
  849. ld8 r28=[r2],8 // load b6
  850. adds r29=PT(R24)+16,r12
  851. ld8.fill r16=[r3],PT(AR_CSD)-PT(R16)
  852. adds r30=PT(AR_CCV)+16,r12
  853. (p6) and r19=TIF_WORK_MASK,r31 // any work other than TIF_SYSCALL_TRACE?
  854. ;;
  855. ld8.fill r24=[r29]
  856. ld8 r15=[r30] // load ar.ccv
  857. (p6) cmp4.ne.unc p6,p0=r19, r0 // any special work pending?
  858. ;;
  859. ld8 r29=[r2],16 // load b7
  860. ld8 r30=[r3],16 // load ar.csd
  861. (p6) br.cond.spnt .work_pending
  862. ;;
  863. ld8 r31=[r2],16 // load ar.ssd
  864. ld8.fill r8=[r3],16
  865. ;;
  866. ld8.fill r9=[r2],16
  867. ld8.fill r10=[r3],PT(R17)-PT(R10)
  868. ;;
  869. ld8.fill r11=[r2],PT(R18)-PT(R11)
  870. ld8.fill r17=[r3],16
  871. ;;
  872. ld8.fill r18=[r2],16
  873. ld8.fill r19=[r3],16
  874. ;;
  875. ld8.fill r20=[r2],16
  876. ld8.fill r21=[r3],16
  877. mov ar.csd=r30
  878. mov ar.ssd=r31
  879. ;;
  880. rsm psr.i | psr.ic // initiate turning off of interrupt and interruption collection
  881. invala // invalidate ALAT
  882. ;;
  883. ld8.fill r22=[r2],24
  884. ld8.fill r23=[r3],24
  885. mov b6=r28
  886. ;;
  887. ld8.fill r25=[r2],16
  888. ld8.fill r26=[r3],16
  889. mov b7=r29
  890. ;;
  891. ld8.fill r27=[r2],16
  892. ld8.fill r28=[r3],16
  893. ;;
  894. ld8.fill r29=[r2],16
  895. ld8.fill r30=[r3],24
  896. ;;
  897. ld8.fill r31=[r2],PT(F9)-PT(R31)
  898. adds r3=PT(F10)-PT(F6),r3
  899. ;;
  900. ldf.fill f9=[r2],PT(F6)-PT(F9)
  901. ldf.fill f10=[r3],PT(F8)-PT(F10)
  902. ;;
  903. ldf.fill f6=[r2],PT(F7)-PT(F6)
  904. ;;
  905. ldf.fill f7=[r2],PT(F11)-PT(F7)
  906. ldf.fill f8=[r3],32
  907. ;;
  908. srlz.d // ensure that inter. collection is off (VHPT is don't care, since text is pinned)
  909. mov ar.ccv=r15
  910. ;;
  911. ldf.fill f11=[r2]
  912. bsw.0 // switch back to bank 0 (no stop bit required beforehand...)
  913. ;;
  914. (pUStk) mov r18=IA64_KR(CURRENT)// M2 (12 cycle read latency)
  915. adds r16=PT(CR_IPSR)+16,r12
  916. adds r17=PT(CR_IIP)+16,r12
  917. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  918. .pred.rel.mutex pUStk,pKStk
  919. (pKStk) mov r22=psr // M2 read PSR now that interrupts are disabled
  920. (pUStk) mov.m r22=ar.itc // M fetch time at leave
  921. nop.i 0
  922. ;;
  923. #else
  924. (pKStk) mov r22=psr // M2 read PSR now that interrupts are disabled
  925. nop.i 0
  926. nop.i 0
  927. ;;
  928. #endif
  929. ld8 r29=[r16],16 // load cr.ipsr
  930. ld8 r28=[r17],16 // load cr.iip
  931. ;;
  932. ld8 r30=[r16],16 // load cr.ifs
  933. ld8 r25=[r17],16 // load ar.unat
  934. ;;
  935. ld8 r26=[r16],16 // load ar.pfs
  936. ld8 r27=[r17],16 // load ar.rsc
  937. cmp.eq p9,p0=r0,r0 // set p9 to indicate that we should restore cr.ifs
  938. ;;
  939. ld8 r24=[r16],16 // load ar.rnat (may be garbage)
  940. ld8 r23=[r17],16 // load ar.bspstore (may be garbage)
  941. ;;
  942. ld8 r31=[r16],16 // load predicates
  943. ld8 r21=[r17],16 // load b0
  944. ;;
  945. ld8 r19=[r16],16 // load ar.rsc value for "loadrs"
  946. ld8.fill r1=[r17],16 // load r1
  947. ;;
  948. ld8.fill r12=[r16],16
  949. ld8.fill r13=[r17],16
  950. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  951. (pUStk) adds r3=TI_AC_LEAVE+IA64_TASK_SIZE,r18
  952. #else
  953. (pUStk) adds r18=IA64_TASK_THREAD_ON_USTACK_OFFSET,r18
  954. #endif
  955. ;;
  956. ld8 r20=[r16],16 // ar.fpsr
  957. ld8.fill r15=[r17],16
  958. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  959. (pUStk) adds r18=IA64_TASK_THREAD_ON_USTACK_OFFSET,r18 // deferred
  960. #endif
  961. ;;
  962. ld8.fill r14=[r16],16
  963. ld8.fill r2=[r17]
  964. (pUStk) mov r17=1
  965. ;;
  966. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  967. // mmi_ : ld8 st1 shr;; mmi_ : st8 st1 shr;;
  968. // mib : mov add br -> mib : ld8 add br
  969. // bbb_ : br nop cover;; mbb_ : mov br cover;;
  970. //
  971. // no one require bsp in r16 if (pKStk) branch is selected.
  972. (pUStk) st8 [r3]=r22 // save time at leave
  973. (pUStk) st1 [r18]=r17 // restore current->thread.on_ustack
  974. shr.u r18=r19,16 // get byte size of existing "dirty" partition
  975. ;;
  976. ld8.fill r3=[r16] // deferred
  977. LOAD_PHYS_STACK_REG_SIZE(r17)
  978. (pKStk) br.cond.dpnt skip_rbs_switch
  979. mov r16=ar.bsp // get existing backing store pointer
  980. #else
  981. ld8.fill r3=[r16]
  982. (pUStk) st1 [r18]=r17 // restore current->thread.on_ustack
  983. shr.u r18=r19,16 // get byte size of existing "dirty" partition
  984. ;;
  985. mov r16=ar.bsp // get existing backing store pointer
  986. LOAD_PHYS_STACK_REG_SIZE(r17)
  987. (pKStk) br.cond.dpnt skip_rbs_switch
  988. #endif
  989. /*
  990. * Restore user backing store.
  991. *
  992. * NOTE: alloc, loadrs, and cover can't be predicated.
  993. */
  994. (pNonSys) br.cond.dpnt dont_preserve_current_frame
  995. cover // add current frame into dirty partition and set cr.ifs
  996. ;;
  997. mov r19=ar.bsp // get new backing store pointer
  998. rbs_switch:
  999. sub r16=r16,r18 // krbs = old bsp - size of dirty partition
  1000. cmp.ne p9,p0=r0,r0 // clear p9 to skip restore of cr.ifs
  1001. ;;
  1002. sub r19=r19,r16 // calculate total byte size of dirty partition
  1003. add r18=64,r18 // don't force in0-in7 into memory...
  1004. ;;
  1005. shl r19=r19,16 // shift size of dirty partition into loadrs position
  1006. ;;
  1007. dont_preserve_current_frame:
  1008. /*
  1009. * To prevent leaking bits between the kernel and user-space,
  1010. * we must clear the stacked registers in the "invalid" partition here.
  1011. * Not pretty, but at least it's fast (3.34 registers/cycle on Itanium,
  1012. * 5 registers/cycle on McKinley).
  1013. */
  1014. # define pRecurse p6
  1015. # define pReturn p7
  1016. #ifdef CONFIG_ITANIUM
  1017. # define Nregs 10
  1018. #else
  1019. # define Nregs 14
  1020. #endif
  1021. alloc loc0=ar.pfs,2,Nregs-2,2,0
  1022. shr.u loc1=r18,9 // RNaTslots <= floor(dirtySize / (64*8))
  1023. sub r17=r17,r18 // r17 = (physStackedSize + 8) - dirtySize
  1024. ;;
  1025. mov ar.rsc=r19 // load ar.rsc to be used for "loadrs"
  1026. shladd in0=loc1,3,r17
  1027. mov in1=0
  1028. ;;
  1029. TEXT_ALIGN(32)
  1030. rse_clear_invalid:
  1031. #ifdef CONFIG_ITANIUM
  1032. // cycle 0
  1033. { .mii
  1034. alloc loc0=ar.pfs,2,Nregs-2,2,0
  1035. cmp.lt pRecurse,p0=Nregs*8,in0 // if more than Nregs regs left to clear, (re)curse
  1036. add out0=-Nregs*8,in0
  1037. }{ .mfb
  1038. add out1=1,in1 // increment recursion count
  1039. nop.f 0
  1040. nop.b 0 // can't do br.call here because of alloc (WAW on CFM)
  1041. ;;
  1042. }{ .mfi // cycle 1
  1043. mov loc1=0
  1044. nop.f 0
  1045. mov loc2=0
  1046. }{ .mib
  1047. mov loc3=0
  1048. mov loc4=0
  1049. (pRecurse) br.call.sptk.many b0=rse_clear_invalid
  1050. }{ .mfi // cycle 2
  1051. mov loc5=0
  1052. nop.f 0
  1053. cmp.ne pReturn,p0=r0,in1 // if recursion count != 0, we need to do a br.ret
  1054. }{ .mib
  1055. mov loc6=0
  1056. mov loc7=0
  1057. (pReturn) br.ret.sptk.many b0
  1058. }
  1059. #else /* !CONFIG_ITANIUM */
  1060. alloc loc0=ar.pfs,2,Nregs-2,2,0
  1061. cmp.lt pRecurse,p0=Nregs*8,in0 // if more than Nregs regs left to clear, (re)curse
  1062. add out0=-Nregs*8,in0
  1063. add out1=1,in1 // increment recursion count
  1064. mov loc1=0
  1065. mov loc2=0
  1066. ;;
  1067. mov loc3=0
  1068. mov loc4=0
  1069. mov loc5=0
  1070. mov loc6=0
  1071. mov loc7=0
  1072. (pRecurse) br.call.dptk.few b0=rse_clear_invalid
  1073. ;;
  1074. mov loc8=0
  1075. mov loc9=0
  1076. cmp.ne pReturn,p0=r0,in1 // if recursion count != 0, we need to do a br.ret
  1077. mov loc10=0
  1078. mov loc11=0
  1079. (pReturn) br.ret.dptk.many b0
  1080. #endif /* !CONFIG_ITANIUM */
  1081. # undef pRecurse
  1082. # undef pReturn
  1083. ;;
  1084. alloc r17=ar.pfs,0,0,0,0 // drop current register frame
  1085. ;;
  1086. loadrs
  1087. ;;
  1088. skip_rbs_switch:
  1089. mov ar.unat=r25 // M2
  1090. (pKStk) extr.u r22=r22,21,1 // I0 extract current value of psr.pp from r22
  1091. (pLvSys)mov r19=r0 // A clear r19 for leave_syscall, no-op otherwise
  1092. ;;
  1093. (pUStk) mov ar.bspstore=r23 // M2
  1094. (pKStk) dep r29=r22,r29,21,1 // I0 update ipsr.pp with psr.pp
  1095. (pLvSys)mov r16=r0 // A clear r16 for leave_syscall, no-op otherwise
  1096. ;;
  1097. mov cr.ipsr=r29 // M2
  1098. mov ar.pfs=r26 // I0
  1099. (pLvSys)mov r17=r0 // A clear r17 for leave_syscall, no-op otherwise
  1100. (p9) mov cr.ifs=r30 // M2
  1101. mov b0=r21 // I0
  1102. (pLvSys)mov r18=r0 // A clear r18 for leave_syscall, no-op otherwise
  1103. mov ar.fpsr=r20 // M2
  1104. mov cr.iip=r28 // M2
  1105. nop 0
  1106. ;;
  1107. (pUStk) mov ar.rnat=r24 // M2 must happen with RSE in lazy mode
  1108. nop 0
  1109. (pLvSys)mov r2=r0
  1110. mov ar.rsc=r27 // M2
  1111. mov pr=r31,-1 // I0
  1112. rfi // B
  1113. /*
  1114. * On entry:
  1115. * r20 = &current->thread_info->pre_count (if CONFIG_PREEMPT)
  1116. * r31 = current->thread_info->flags
  1117. * On exit:
  1118. * p6 = TRUE if work-pending-check needs to be redone
  1119. *
  1120. * Interrupts are disabled on entry, reenabled depend on work, and
  1121. * disabled on exit.
  1122. */
  1123. .work_pending_syscall:
  1124. add r2=-8,r2
  1125. add r3=-8,r3
  1126. ;;
  1127. st8 [r2]=r8
  1128. st8 [r3]=r10
  1129. .work_pending:
  1130. tbit.z p6,p0=r31,TIF_NEED_RESCHED // is resched not needed?
  1131. (p6) br.cond.sptk.few .notify
  1132. #ifdef CONFIG_PREEMPT
  1133. (pKStk) dep r21=-1,r0,PREEMPT_ACTIVE_BIT,1
  1134. ;;
  1135. (pKStk) st4 [r20]=r21
  1136. #endif
  1137. ssm psr.i // enable interrupts
  1138. br.call.spnt.many rp=schedule
  1139. .ret9: cmp.eq p6,p0=r0,r0 // p6 <- 1 (re-check)
  1140. rsm psr.i // disable interrupts
  1141. ;;
  1142. #ifdef CONFIG_PREEMPT
  1143. (pKStk) adds r20=TI_PRE_COUNT+IA64_TASK_SIZE,r13
  1144. ;;
  1145. (pKStk) st4 [r20]=r0 // preempt_count() <- 0
  1146. #endif
  1147. (pLvSys)br.cond.sptk.few .work_pending_syscall_end
  1148. br.cond.sptk.many .work_processed_kernel
  1149. .notify:
  1150. (pUStk) br.call.spnt.many rp=notify_resume_user
  1151. .ret10: cmp.ne p6,p0=r0,r0 // p6 <- 0 (don't re-check)
  1152. (pLvSys)br.cond.sptk.few .work_pending_syscall_end
  1153. br.cond.sptk.many .work_processed_kernel
  1154. .work_pending_syscall_end:
  1155. adds r2=PT(R8)+16,r12
  1156. adds r3=PT(R10)+16,r12
  1157. ;;
  1158. ld8 r8=[r2]
  1159. ld8 r10=[r3]
  1160. br.cond.sptk.many .work_processed_syscall
  1161. END(ia64_leave_kernel)
  1162. ENTRY(handle_syscall_error)
  1163. /*
  1164. * Some system calls (e.g., ptrace, mmap) can return arbitrary values which could
  1165. * lead us to mistake a negative return value as a failed syscall. Those syscall
  1166. * must deposit a non-zero value in pt_regs.r8 to indicate an error. If
  1167. * pt_regs.r8 is zero, we assume that the call completed successfully.
  1168. */
  1169. PT_REGS_UNWIND_INFO(0)
  1170. ld8 r3=[r2] // load pt_regs.r8
  1171. ;;
  1172. cmp.eq p6,p7=r3,r0 // is pt_regs.r8==0?
  1173. ;;
  1174. (p7) mov r10=-1
  1175. (p7) sub r8=0,r8 // negate return value to get errno
  1176. br.cond.sptk ia64_leave_syscall
  1177. END(handle_syscall_error)
  1178. /*
  1179. * Invoke schedule_tail(task) while preserving in0-in7, which may be needed
  1180. * in case a system call gets restarted.
  1181. */
  1182. GLOBAL_ENTRY(ia64_invoke_schedule_tail)
  1183. .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(8)
  1184. alloc loc1=ar.pfs,8,2,1,0
  1185. mov loc0=rp
  1186. mov out0=r8 // Address of previous task
  1187. ;;
  1188. br.call.sptk.many rp=schedule_tail
  1189. .ret11: mov ar.pfs=loc1
  1190. mov rp=loc0
  1191. br.ret.sptk.many rp
  1192. END(ia64_invoke_schedule_tail)
  1193. /*
  1194. * Setup stack and call do_notify_resume_user(), keeping interrupts
  1195. * disabled.
  1196. *
  1197. * Note that pSys and pNonSys need to be set up by the caller.
  1198. * We declare 8 input registers so the system call args get preserved,
  1199. * in case we need to restart a system call.
  1200. */
  1201. ENTRY(notify_resume_user)
  1202. .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(8)
  1203. alloc loc1=ar.pfs,8,2,3,0 // preserve all eight input regs in case of syscall restart!
  1204. mov r9=ar.unat
  1205. mov loc0=rp // save return address
  1206. mov out0=0 // there is no "oldset"
  1207. adds out1=8,sp // out1=&sigscratch->ar_pfs
  1208. (pSys) mov out2=1 // out2==1 => we're in a syscall
  1209. ;;
  1210. (pNonSys) mov out2=0 // out2==0 => not a syscall
  1211. .fframe 16
  1212. .spillsp ar.unat, 16
  1213. st8 [sp]=r9,-16 // allocate space for ar.unat and save it
  1214. st8 [out1]=loc1,-8 // save ar.pfs, out1=&sigscratch
  1215. .body
  1216. br.call.sptk.many rp=do_notify_resume_user
  1217. .ret15: .restore sp
  1218. adds sp=16,sp // pop scratch stack space
  1219. ;;
  1220. ld8 r9=[sp] // load new unat from sigscratch->scratch_unat
  1221. mov rp=loc0
  1222. ;;
  1223. mov ar.unat=r9
  1224. mov ar.pfs=loc1
  1225. br.ret.sptk.many rp
  1226. END(notify_resume_user)
  1227. ENTRY(sys_rt_sigreturn)
  1228. PT_REGS_UNWIND_INFO(0)
  1229. /*
  1230. * Allocate 8 input registers since ptrace() may clobber them
  1231. */
  1232. alloc r2=ar.pfs,8,0,1,0
  1233. .prologue
  1234. PT_REGS_SAVES(16)
  1235. adds sp=-16,sp
  1236. .body
  1237. cmp.eq pNonSys,pSys=r0,r0 // sigreturn isn't a normal syscall...
  1238. ;;
  1239. /*
  1240. * leave_kernel() restores f6-f11 from pt_regs, but since the streamlined
  1241. * syscall-entry path does not save them we save them here instead. Note: we
  1242. * don't need to save any other registers that are not saved by the stream-lined
  1243. * syscall path, because restore_sigcontext() restores them.
  1244. */
  1245. adds r16=PT(F6)+32,sp
  1246. adds r17=PT(F7)+32,sp
  1247. ;;
  1248. stf.spill [r16]=f6,32
  1249. stf.spill [r17]=f7,32
  1250. ;;
  1251. stf.spill [r16]=f8,32
  1252. stf.spill [r17]=f9,32
  1253. ;;
  1254. stf.spill [r16]=f10
  1255. stf.spill [r17]=f11
  1256. adds out0=16,sp // out0 = &sigscratch
  1257. br.call.sptk.many rp=ia64_rt_sigreturn
  1258. .ret19: .restore sp,0
  1259. adds sp=16,sp
  1260. ;;
  1261. ld8 r9=[sp] // load new ar.unat
  1262. mov.sptk b7=r8,ia64_leave_kernel
  1263. ;;
  1264. mov ar.unat=r9
  1265. br.many b7
  1266. END(sys_rt_sigreturn)
  1267. GLOBAL_ENTRY(ia64_prepare_handle_unaligned)
  1268. .prologue
  1269. /*
  1270. * r16 = fake ar.pfs, we simply need to make sure privilege is still 0
  1271. */
  1272. mov r16=r0
  1273. DO_SAVE_SWITCH_STACK
  1274. br.call.sptk.many rp=ia64_handle_unaligned // stack frame setup in ivt
  1275. .ret21: .body
  1276. DO_LOAD_SWITCH_STACK
  1277. br.cond.sptk.many rp // goes to ia64_leave_kernel
  1278. END(ia64_prepare_handle_unaligned)
  1279. //
  1280. // unw_init_running(void (*callback)(info, arg), void *arg)
  1281. //
  1282. # define EXTRA_FRAME_SIZE ((UNW_FRAME_INFO_SIZE+15)&~15)
  1283. GLOBAL_ENTRY(unw_init_running)
  1284. .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(2)
  1285. alloc loc1=ar.pfs,2,3,3,0
  1286. ;;
  1287. ld8 loc2=[in0],8
  1288. mov loc0=rp
  1289. mov r16=loc1
  1290. DO_SAVE_SWITCH_STACK
  1291. .body
  1292. .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(2)
  1293. .fframe IA64_SWITCH_STACK_SIZE+EXTRA_FRAME_SIZE
  1294. SWITCH_STACK_SAVES(EXTRA_FRAME_SIZE)
  1295. adds sp=-EXTRA_FRAME_SIZE,sp
  1296. .body
  1297. ;;
  1298. adds out0=16,sp // &info
  1299. mov out1=r13 // current
  1300. adds out2=16+EXTRA_FRAME_SIZE,sp // &switch_stack
  1301. br.call.sptk.many rp=unw_init_frame_info
  1302. 1: adds out0=16,sp // &info
  1303. mov b6=loc2
  1304. mov loc2=gp // save gp across indirect function call
  1305. ;;
  1306. ld8 gp=[in0]
  1307. mov out1=in1 // arg
  1308. br.call.sptk.many rp=b6 // invoke the callback function
  1309. 1: mov gp=loc2 // restore gp
  1310. // For now, we don't allow changing registers from within
  1311. // unw_init_running; if we ever want to allow that, we'd
  1312. // have to do a load_switch_stack here:
  1313. .restore sp
  1314. adds sp=IA64_SWITCH_STACK_SIZE+EXTRA_FRAME_SIZE,sp
  1315. mov ar.pfs=loc1
  1316. mov rp=loc0
  1317. br.ret.sptk.many rp
  1318. END(unw_init_running)
  1319. .rodata
  1320. .align 8
  1321. .globl sys_call_table
  1322. sys_call_table:
  1323. data8 sys_ni_syscall // This must be sys_ni_syscall! See ivt.S.
  1324. data8 sys_exit // 1025
  1325. data8 sys_read
  1326. data8 sys_write
  1327. data8 sys_open
  1328. data8 sys_close
  1329. data8 sys_creat // 1030
  1330. data8 sys_link
  1331. data8 sys_unlink
  1332. data8 ia64_execve
  1333. data8 sys_chdir
  1334. data8 sys_fchdir // 1035
  1335. data8 sys_utimes
  1336. data8 sys_mknod
  1337. data8 sys_chmod
  1338. data8 sys_chown
  1339. data8 sys_lseek // 1040
  1340. data8 sys_getpid
  1341. data8 sys_getppid
  1342. data8 sys_mount
  1343. data8 sys_umount
  1344. data8 sys_setuid // 1045
  1345. data8 sys_getuid
  1346. data8 sys_geteuid
  1347. data8 sys_ptrace
  1348. data8 sys_access
  1349. data8 sys_sync // 1050
  1350. data8 sys_fsync
  1351. data8 sys_fdatasync
  1352. data8 sys_kill
  1353. data8 sys_rename
  1354. data8 sys_mkdir // 1055
  1355. data8 sys_rmdir
  1356. data8 sys_dup
  1357. data8 sys_pipe
  1358. data8 sys_times
  1359. data8 ia64_brk // 1060
  1360. data8 sys_setgid
  1361. data8 sys_getgid
  1362. data8 sys_getegid
  1363. data8 sys_acct
  1364. data8 sys_ioctl // 1065
  1365. data8 sys_fcntl
  1366. data8 sys_umask
  1367. data8 sys_chroot
  1368. data8 sys_ustat
  1369. data8 sys_dup2 // 1070
  1370. data8 sys_setreuid
  1371. data8 sys_setregid
  1372. data8 sys_getresuid
  1373. data8 sys_setresuid
  1374. data8 sys_getresgid // 1075
  1375. data8 sys_setresgid
  1376. data8 sys_getgroups
  1377. data8 sys_setgroups
  1378. data8 sys_getpgid
  1379. data8 sys_setpgid // 1080
  1380. data8 sys_setsid
  1381. data8 sys_getsid
  1382. data8 sys_sethostname
  1383. data8 sys_setrlimit
  1384. data8 sys_getrlimit // 1085
  1385. data8 sys_getrusage
  1386. data8 sys_gettimeofday
  1387. data8 sys_settimeofday
  1388. data8 sys_select
  1389. data8 sys_poll // 1090
  1390. data8 sys_symlink
  1391. data8 sys_readlink
  1392. data8 sys_uselib
  1393. data8 sys_swapon
  1394. data8 sys_swapoff // 1095
  1395. data8 sys_reboot
  1396. data8 sys_truncate
  1397. data8 sys_ftruncate
  1398. data8 sys_fchmod
  1399. data8 sys_fchown // 1100
  1400. data8 ia64_getpriority
  1401. data8 sys_setpriority
  1402. data8 sys_statfs
  1403. data8 sys_fstatfs
  1404. data8 sys_gettid // 1105
  1405. data8 sys_semget
  1406. data8 sys_semop
  1407. data8 sys_semctl
  1408. data8 sys_msgget
  1409. data8 sys_msgsnd // 1110
  1410. data8 sys_msgrcv
  1411. data8 sys_msgctl
  1412. data8 sys_shmget
  1413. data8 sys_shmat
  1414. data8 sys_shmdt // 1115
  1415. data8 sys_shmctl
  1416. data8 sys_syslog
  1417. data8 sys_setitimer
  1418. data8 sys_getitimer
  1419. data8 sys_ni_syscall // 1120 /* was: ia64_oldstat */
  1420. data8 sys_ni_syscall /* was: ia64_oldlstat */
  1421. data8 sys_ni_syscall /* was: ia64_oldfstat */
  1422. data8 sys_vhangup
  1423. data8 sys_lchown
  1424. data8 sys_remap_file_pages // 1125
  1425. data8 sys_wait4
  1426. data8 sys_sysinfo
  1427. data8 sys_clone
  1428. data8 sys_setdomainname
  1429. data8 sys_newuname // 1130
  1430. data8 sys_adjtimex
  1431. data8 sys_ni_syscall /* was: ia64_create_module */
  1432. data8 sys_init_module
  1433. data8 sys_delete_module
  1434. data8 sys_ni_syscall // 1135 /* was: sys_get_kernel_syms */
  1435. data8 sys_ni_syscall /* was: sys_query_module */
  1436. data8 sys_quotactl
  1437. data8 sys_bdflush
  1438. data8 sys_sysfs
  1439. data8 sys_personality // 1140
  1440. data8 sys_ni_syscall // sys_afs_syscall
  1441. data8 sys_setfsuid
  1442. data8 sys_setfsgid
  1443. data8 sys_getdents
  1444. data8 sys_flock // 1145
  1445. data8 sys_readv
  1446. data8 sys_writev
  1447. data8 sys_pread64
  1448. data8 sys_pwrite64
  1449. data8 sys_sysctl // 1150
  1450. data8 sys_mmap
  1451. data8 sys_munmap
  1452. data8 sys_mlock
  1453. data8 sys_mlockall
  1454. data8 sys_mprotect // 1155
  1455. data8 ia64_mremap
  1456. data8 sys_msync
  1457. data8 sys_munlock
  1458. data8 sys_munlockall
  1459. data8 sys_sched_getparam // 1160
  1460. data8 sys_sched_setparam
  1461. data8 sys_sched_getscheduler
  1462. data8 sys_sched_setscheduler
  1463. data8 sys_sched_yield
  1464. data8 sys_sched_get_priority_max // 1165
  1465. data8 sys_sched_get_priority_min
  1466. data8 sys_sched_rr_get_interval
  1467. data8 sys_nanosleep
  1468. data8 sys_nfsservctl
  1469. data8 sys_prctl // 1170
  1470. data8 sys_getpagesize
  1471. data8 sys_mmap2
  1472. data8 sys_pciconfig_read
  1473. data8 sys_pciconfig_write
  1474. data8 sys_perfmonctl // 1175
  1475. data8 sys_sigaltstack
  1476. data8 sys_rt_sigaction
  1477. data8 sys_rt_sigpending
  1478. data8 sys_rt_sigprocmask
  1479. data8 sys_rt_sigqueueinfo // 1180
  1480. data8 sys_rt_sigreturn
  1481. data8 sys_rt_sigsuspend
  1482. data8 sys_rt_sigtimedwait
  1483. data8 sys_getcwd
  1484. data8 sys_capget // 1185
  1485. data8 sys_capset
  1486. data8 sys_sendfile64
  1487. data8 sys_ni_syscall // sys_getpmsg (STREAMS)
  1488. data8 sys_ni_syscall // sys_putpmsg (STREAMS)
  1489. data8 sys_socket // 1190
  1490. data8 sys_bind
  1491. data8 sys_connect
  1492. data8 sys_listen
  1493. data8 sys_accept
  1494. data8 sys_getsockname // 1195
  1495. data8 sys_getpeername
  1496. data8 sys_socketpair
  1497. data8 sys_send
  1498. data8 sys_sendto
  1499. data8 sys_recv // 1200
  1500. data8 sys_recvfrom
  1501. data8 sys_shutdown
  1502. data8 sys_setsockopt
  1503. data8 sys_getsockopt
  1504. data8 sys_sendmsg // 1205
  1505. data8 sys_recvmsg
  1506. data8 sys_pivot_root
  1507. data8 sys_mincore
  1508. data8 sys_madvise
  1509. data8 sys_newstat // 1210
  1510. data8 sys_newlstat
  1511. data8 sys_newfstat
  1512. data8 sys_clone2
  1513. data8 sys_getdents64
  1514. data8 sys_getunwind // 1215
  1515. data8 sys_readahead
  1516. data8 sys_setxattr
  1517. data8 sys_lsetxattr
  1518. data8 sys_fsetxattr
  1519. data8 sys_getxattr // 1220
  1520. data8 sys_lgetxattr
  1521. data8 sys_fgetxattr
  1522. data8 sys_listxattr
  1523. data8 sys_llistxattr
  1524. data8 sys_flistxattr // 1225
  1525. data8 sys_removexattr
  1526. data8 sys_lremovexattr
  1527. data8 sys_fremovexattr
  1528. data8 sys_tkill
  1529. data8 sys_futex // 1230
  1530. data8 sys_sched_setaffinity
  1531. data8 sys_sched_getaffinity
  1532. data8 sys_set_tid_address
  1533. data8 sys_fadvise64_64
  1534. data8 sys_tgkill // 1235
  1535. data8 sys_exit_group
  1536. data8 sys_lookup_dcookie
  1537. data8 sys_io_setup
  1538. data8 sys_io_destroy
  1539. data8 sys_io_getevents // 1240
  1540. data8 sys_io_submit
  1541. data8 sys_io_cancel
  1542. data8 sys_epoll_create
  1543. data8 sys_epoll_ctl
  1544. data8 sys_epoll_wait // 1245
  1545. data8 sys_restart_syscall
  1546. data8 sys_semtimedop
  1547. data8 sys_timer_create
  1548. data8 sys_timer_settime
  1549. data8 sys_timer_gettime // 1250
  1550. data8 sys_timer_getoverrun
  1551. data8 sys_timer_delete
  1552. data8 sys_clock_settime
  1553. data8 sys_clock_gettime
  1554. data8 sys_clock_getres // 1255
  1555. data8 sys_clock_nanosleep
  1556. data8 sys_fstatfs64
  1557. data8 sys_statfs64
  1558. data8 sys_mbind
  1559. data8 sys_get_mempolicy // 1260
  1560. data8 sys_set_mempolicy
  1561. data8 sys_mq_open
  1562. data8 sys_mq_unlink
  1563. data8 sys_mq_timedsend
  1564. data8 sys_mq_timedreceive // 1265
  1565. data8 sys_mq_notify
  1566. data8 sys_mq_getsetattr
  1567. data8 sys_kexec_load
  1568. data8 sys_ni_syscall // reserved for vserver
  1569. data8 sys_waitid // 1270
  1570. data8 sys_add_key
  1571. data8 sys_request_key
  1572. data8 sys_keyctl
  1573. data8 sys_ioprio_set
  1574. data8 sys_ioprio_get // 1275
  1575. data8 sys_move_pages
  1576. data8 sys_inotify_init
  1577. data8 sys_inotify_add_watch
  1578. data8 sys_inotify_rm_watch
  1579. data8 sys_migrate_pages // 1280
  1580. data8 sys_openat
  1581. data8 sys_mkdirat
  1582. data8 sys_mknodat
  1583. data8 sys_fchownat
  1584. data8 sys_futimesat // 1285
  1585. data8 sys_newfstatat
  1586. data8 sys_unlinkat
  1587. data8 sys_renameat
  1588. data8 sys_linkat
  1589. data8 sys_symlinkat // 1290
  1590. data8 sys_readlinkat
  1591. data8 sys_fchmodat
  1592. data8 sys_faccessat
  1593. data8 sys_pselect6
  1594. data8 sys_ppoll // 1295
  1595. data8 sys_unshare
  1596. data8 sys_splice
  1597. data8 sys_set_robust_list
  1598. data8 sys_get_robust_list
  1599. data8 sys_sync_file_range // 1300
  1600. data8 sys_tee
  1601. data8 sys_vmsplice
  1602. data8 sys_fallocate
  1603. data8 sys_getcpu
  1604. data8 sys_epoll_pwait // 1305
  1605. data8 sys_utimensat
  1606. data8 sys_signalfd
  1607. data8 sys_ni_syscall
  1608. data8 sys_eventfd
  1609. data8 sys_timerfd_create // 1310
  1610. data8 sys_timerfd_settime
  1611. data8 sys_timerfd_gettime
  1612. .org sys_call_table + 8*NR_syscalls // guard against failures to increase NR_syscalls