mx27ads.c 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304
  1. /*
  2. * Copyright (C) 2000 Deep Blue Solutions Ltd
  3. * Copyright (C) 2002 Shane Nay (shane@minirl.com)
  4. * Copyright 2006-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. */
  20. #include <linux/platform_device.h>
  21. #include <linux/mtd/mtd.h>
  22. #include <linux/mtd/map.h>
  23. #include <linux/mtd/partitions.h>
  24. #include <linux/mtd/physmap.h>
  25. #include <asm/arch/common.h>
  26. #include <asm/hardware.h>
  27. #include <asm/mach-types.h>
  28. #include <asm/mach/arch.h>
  29. #include <asm/mach/time.h>
  30. #include <asm/mach/map.h>
  31. #include <asm/arch/gpio.h>
  32. #include <asm/arch/imx-uart.h>
  33. #include <asm/arch/iomux-mx1-mx2.h>
  34. #include <asm/arch/board-mx27ads.h>
  35. /* ADS's NOR flash */
  36. static struct physmap_flash_data mx27ads_flash_data = {
  37. .width = 2,
  38. };
  39. static struct resource mx27ads_flash_resource = {
  40. .start = 0xc0000000,
  41. .end = 0xc0000000 + 0x02000000 - 1,
  42. .flags = IORESOURCE_MEM,
  43. };
  44. static struct platform_device mx27ads_nor_mtd_device = {
  45. .name = "physmap-flash",
  46. .id = 0,
  47. .dev = {
  48. .platform_data = &mx27ads_flash_data,
  49. },
  50. .num_resources = 1,
  51. .resource = &mx27ads_flash_resource,
  52. };
  53. static int mxc_uart0_pins[] = {
  54. PE12_PF_UART1_TXD,
  55. PE13_PF_UART1_RXD,
  56. PE14_PF_UART1_CTS,
  57. PE15_PF_UART1_RTS
  58. };
  59. static int uart_mxc_port0_init(struct platform_device *pdev)
  60. {
  61. return mxc_gpio_setup_multiple_pins(mxc_uart0_pins,
  62. ARRAY_SIZE(mxc_uart0_pins),
  63. MXC_GPIO_ALLOC_MODE_NORMAL, "UART0");
  64. }
  65. static int uart_mxc_port0_exit(struct platform_device *pdev)
  66. {
  67. return mxc_gpio_setup_multiple_pins(mxc_uart0_pins,
  68. ARRAY_SIZE(mxc_uart0_pins),
  69. MXC_GPIO_ALLOC_MODE_RELEASE, "UART0");
  70. }
  71. static int mxc_uart1_pins[] = {
  72. PE3_PF_UART2_CTS,
  73. PE4_PF_UART2_RTS,
  74. PE6_PF_UART2_TXD,
  75. PE7_PF_UART2_RXD
  76. };
  77. static int uart_mxc_port1_init(struct platform_device *pdev)
  78. {
  79. return mxc_gpio_setup_multiple_pins(mxc_uart1_pins,
  80. ARRAY_SIZE(mxc_uart1_pins),
  81. MXC_GPIO_ALLOC_MODE_NORMAL, "UART1");
  82. }
  83. static int uart_mxc_port1_exit(struct platform_device *pdev)
  84. {
  85. return mxc_gpio_setup_multiple_pins(mxc_uart1_pins,
  86. ARRAY_SIZE(mxc_uart1_pins),
  87. MXC_GPIO_ALLOC_MODE_RELEASE, "UART1");
  88. }
  89. static int mxc_uart2_pins[] = {
  90. PE8_PF_UART3_TXD,
  91. PE9_PF_UART3_RXD,
  92. PE10_PF_UART3_CTS,
  93. PE11_PF_UART3_RTS
  94. };
  95. static int uart_mxc_port2_init(struct platform_device *pdev)
  96. {
  97. return mxc_gpio_setup_multiple_pins(mxc_uart2_pins,
  98. ARRAY_SIZE(mxc_uart2_pins),
  99. MXC_GPIO_ALLOC_MODE_NORMAL, "UART2");
  100. }
  101. static int uart_mxc_port2_exit(struct platform_device *pdev)
  102. {
  103. return mxc_gpio_setup_multiple_pins(mxc_uart2_pins,
  104. ARRAY_SIZE(mxc_uart2_pins),
  105. MXC_GPIO_ALLOC_MODE_RELEASE, "UART2");
  106. }
  107. static int mxc_uart3_pins[] = {
  108. PB26_AF_UART4_RTS,
  109. PB28_AF_UART4_TXD,
  110. PB29_AF_UART4_CTS,
  111. PB31_AF_UART4_RXD
  112. };
  113. static int uart_mxc_port3_init(struct platform_device *pdev)
  114. {
  115. return mxc_gpio_setup_multiple_pins(mxc_uart3_pins,
  116. ARRAY_SIZE(mxc_uart3_pins),
  117. MXC_GPIO_ALLOC_MODE_NORMAL, "UART3");
  118. }
  119. static int uart_mxc_port3_exit(struct platform_device *pdev)
  120. {
  121. return mxc_gpio_setup_multiple_pins(mxc_uart3_pins,
  122. ARRAY_SIZE(mxc_uart3_pins),
  123. MXC_GPIO_ALLOC_MODE_RELEASE, "UART3");
  124. }
  125. static int mxc_uart4_pins[] = {
  126. PB18_AF_UART5_TXD,
  127. PB19_AF_UART5_RXD,
  128. PB20_AF_UART5_CTS,
  129. PB21_AF_UART5_RTS
  130. };
  131. static int uart_mxc_port4_init(struct platform_device *pdev)
  132. {
  133. return mxc_gpio_setup_multiple_pins(mxc_uart4_pins,
  134. ARRAY_SIZE(mxc_uart4_pins),
  135. MXC_GPIO_ALLOC_MODE_NORMAL, "UART4");
  136. }
  137. static int uart_mxc_port4_exit(struct platform_device *pdev)
  138. {
  139. return mxc_gpio_setup_multiple_pins(mxc_uart4_pins,
  140. ARRAY_SIZE(mxc_uart4_pins),
  141. MXC_GPIO_ALLOC_MODE_RELEASE, "UART4");
  142. }
  143. static int mxc_uart5_pins[] = {
  144. PB10_AF_UART6_TXD,
  145. PB12_AF_UART6_CTS,
  146. PB11_AF_UART6_RXD,
  147. PB13_AF_UART6_RTS
  148. };
  149. static int uart_mxc_port5_init(struct platform_device *pdev)
  150. {
  151. return mxc_gpio_setup_multiple_pins(mxc_uart5_pins,
  152. ARRAY_SIZE(mxc_uart5_pins),
  153. MXC_GPIO_ALLOC_MODE_NORMAL, "UART5");
  154. }
  155. static int uart_mxc_port5_exit(struct platform_device *pdev)
  156. {
  157. return mxc_gpio_setup_multiple_pins(mxc_uart5_pins,
  158. ARRAY_SIZE(mxc_uart5_pins),
  159. MXC_GPIO_ALLOC_MODE_RELEASE, "UART5");
  160. }
  161. static struct platform_device *platform_devices[] __initdata = {
  162. &mx27ads_nor_mtd_device,
  163. };
  164. static int mxc_fec_pins[] = {
  165. PD0_AIN_FEC_TXD0,
  166. PD1_AIN_FEC_TXD1,
  167. PD2_AIN_FEC_TXD2,
  168. PD3_AIN_FEC_TXD3,
  169. PD4_AOUT_FEC_RX_ER,
  170. PD5_AOUT_FEC_RXD1,
  171. PD6_AOUT_FEC_RXD2,
  172. PD7_AOUT_FEC_RXD3,
  173. PD8_AF_FEC_MDIO,
  174. PD9_AIN_FEC_MDC,
  175. PD10_AOUT_FEC_CRS,
  176. PD11_AOUT_FEC_TX_CLK,
  177. PD12_AOUT_FEC_RXD0,
  178. PD13_AOUT_FEC_RX_DV,
  179. PD14_AOUT_FEC_CLR,
  180. PD15_AOUT_FEC_COL,
  181. PD16_AIN_FEC_TX_ER,
  182. PF23_AIN_FEC_TX_EN
  183. };
  184. static void gpio_fec_active(void)
  185. {
  186. mxc_gpio_setup_multiple_pins(mxc_fec_pins,
  187. ARRAY_SIZE(mxc_fec_pins),
  188. MXC_GPIO_ALLOC_MODE_NORMAL, "FEC");
  189. }
  190. static void gpio_fec_inactive(void)
  191. {
  192. mxc_gpio_setup_multiple_pins(mxc_fec_pins,
  193. ARRAY_SIZE(mxc_fec_pins),
  194. MXC_GPIO_ALLOC_MODE_RELEASE, "FEC");
  195. }
  196. static struct imxuart_platform_data uart_pdata[] = {
  197. {
  198. .init = uart_mxc_port0_init,
  199. .exit = uart_mxc_port0_exit,
  200. .flags = IMXUART_HAVE_RTSCTS,
  201. }, {
  202. .init = uart_mxc_port1_init,
  203. .exit = uart_mxc_port1_exit,
  204. .flags = IMXUART_HAVE_RTSCTS,
  205. }, {
  206. .init = uart_mxc_port2_init,
  207. .exit = uart_mxc_port2_exit,
  208. .flags = IMXUART_HAVE_RTSCTS,
  209. }, {
  210. .init = uart_mxc_port3_init,
  211. .exit = uart_mxc_port3_exit,
  212. .flags = IMXUART_HAVE_RTSCTS,
  213. }, {
  214. .init = uart_mxc_port4_init,
  215. .exit = uart_mxc_port4_exit,
  216. .flags = IMXUART_HAVE_RTSCTS,
  217. }, {
  218. .init = uart_mxc_port5_init,
  219. .exit = uart_mxc_port5_exit,
  220. .flags = IMXUART_HAVE_RTSCTS,
  221. },
  222. };
  223. static void __init mx27ads_board_init(void)
  224. {
  225. int i;
  226. gpio_fec_active();
  227. for (i = 0; i < 6; i++)
  228. imx_init_uart(i, &uart_pdata[i]);
  229. platform_add_devices(platform_devices, ARRAY_SIZE(platform_devices));
  230. }
  231. static void __init mx27ads_timer_init(void)
  232. {
  233. unsigned long fref = 26000000;
  234. if ((__raw_readw(PBC_VERSION_REG) & CKIH_27MHZ_BIT_SET) == 0)
  235. fref = 27000000;
  236. mxc_clocks_init(fref);
  237. mxc_timer_init("gpt_clk.0");
  238. }
  239. struct sys_timer mx27ads_timer = {
  240. .init = mx27ads_timer_init,
  241. };
  242. static struct map_desc mx27ads_io_desc[] __initdata = {
  243. {
  244. .virtual = PBC_BASE_ADDRESS,
  245. .pfn = __phys_to_pfn(CS4_BASE_ADDR),
  246. .length = SZ_1M,
  247. .type = MT_DEVICE,
  248. },
  249. };
  250. void __init mx27ads_map_io(void)
  251. {
  252. mxc_map_io();
  253. iotable_init(mx27ads_io_desc, ARRAY_SIZE(mx27ads_io_desc));
  254. }
  255. MACHINE_START(MX27ADS, "Freescale i.MX27ADS")
  256. /* maintainer: Freescale Semiconductor, Inc. */
  257. .phys_io = AIPI_BASE_ADDR,
  258. .io_pg_offst = ((AIPI_BASE_ADDR_VIRT) >> 18) & 0xfffc,
  259. .boot_params = PHYS_OFFSET + 0x100,
  260. .map_io = mx27ads_map_io,
  261. .init_irq = mxc_init_irq,
  262. .init_machine = mx27ads_board_init,
  263. .timer = &mx27ads_timer,
  264. MACHINE_END