radeon_atombios.c 79 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "radeon_drm.h"
  28. #include "radeon.h"
  29. #include "atom.h"
  30. #include "atom-bits.h"
  31. /* from radeon_encoder.c */
  32. extern uint32_t
  33. radeon_get_encoder_id(struct drm_device *dev, uint32_t supported_device,
  34. uint8_t dac);
  35. extern void radeon_link_encoder_connector(struct drm_device *dev);
  36. extern void
  37. radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_id,
  38. uint32_t supported_device);
  39. /* from radeon_connector.c */
  40. extern void
  41. radeon_add_atom_connector(struct drm_device *dev,
  42. uint32_t connector_id,
  43. uint32_t supported_device,
  44. int connector_type,
  45. struct radeon_i2c_bus_rec *i2c_bus,
  46. bool linkb, uint32_t igp_lane_info,
  47. uint16_t connector_object_id,
  48. struct radeon_hpd *hpd);
  49. /* from radeon_legacy_encoder.c */
  50. extern void
  51. radeon_add_legacy_encoder(struct drm_device *dev, uint32_t encoder_id,
  52. uint32_t supported_device);
  53. union atom_supported_devices {
  54. struct _ATOM_SUPPORTED_DEVICES_INFO info;
  55. struct _ATOM_SUPPORTED_DEVICES_INFO_2 info_2;
  56. struct _ATOM_SUPPORTED_DEVICES_INFO_2d1 info_2d1;
  57. };
  58. static inline struct radeon_i2c_bus_rec radeon_lookup_i2c_gpio(struct radeon_device *rdev,
  59. uint8_t id)
  60. {
  61. struct atom_context *ctx = rdev->mode_info.atom_context;
  62. ATOM_GPIO_I2C_ASSIGMENT *gpio;
  63. struct radeon_i2c_bus_rec i2c;
  64. int index = GetIndexIntoMasterTable(DATA, GPIO_I2C_Info);
  65. struct _ATOM_GPIO_I2C_INFO *i2c_info;
  66. uint16_t data_offset, size;
  67. int i, num_indices;
  68. memset(&i2c, 0, sizeof(struct radeon_i2c_bus_rec));
  69. i2c.valid = false;
  70. if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
  71. i2c_info = (struct _ATOM_GPIO_I2C_INFO *)(ctx->bios + data_offset);
  72. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  73. sizeof(ATOM_GPIO_I2C_ASSIGMENT);
  74. for (i = 0; i < num_indices; i++) {
  75. gpio = &i2c_info->asGPIO_Info[i];
  76. if (gpio->sucI2cId.ucAccess == id) {
  77. i2c.mask_clk_reg = le16_to_cpu(gpio->usClkMaskRegisterIndex) * 4;
  78. i2c.mask_data_reg = le16_to_cpu(gpio->usDataMaskRegisterIndex) * 4;
  79. i2c.en_clk_reg = le16_to_cpu(gpio->usClkEnRegisterIndex) * 4;
  80. i2c.en_data_reg = le16_to_cpu(gpio->usDataEnRegisterIndex) * 4;
  81. i2c.y_clk_reg = le16_to_cpu(gpio->usClkY_RegisterIndex) * 4;
  82. i2c.y_data_reg = le16_to_cpu(gpio->usDataY_RegisterIndex) * 4;
  83. i2c.a_clk_reg = le16_to_cpu(gpio->usClkA_RegisterIndex) * 4;
  84. i2c.a_data_reg = le16_to_cpu(gpio->usDataA_RegisterIndex) * 4;
  85. i2c.mask_clk_mask = (1 << gpio->ucClkMaskShift);
  86. i2c.mask_data_mask = (1 << gpio->ucDataMaskShift);
  87. i2c.en_clk_mask = (1 << gpio->ucClkEnShift);
  88. i2c.en_data_mask = (1 << gpio->ucDataEnShift);
  89. i2c.y_clk_mask = (1 << gpio->ucClkY_Shift);
  90. i2c.y_data_mask = (1 << gpio->ucDataY_Shift);
  91. i2c.a_clk_mask = (1 << gpio->ucClkA_Shift);
  92. i2c.a_data_mask = (1 << gpio->ucDataA_Shift);
  93. if (gpio->sucI2cId.sbfAccess.bfHW_Capable)
  94. i2c.hw_capable = true;
  95. else
  96. i2c.hw_capable = false;
  97. if (gpio->sucI2cId.ucAccess == 0xa0)
  98. i2c.mm_i2c = true;
  99. else
  100. i2c.mm_i2c = false;
  101. i2c.i2c_id = gpio->sucI2cId.ucAccess;
  102. i2c.valid = true;
  103. break;
  104. }
  105. }
  106. }
  107. return i2c;
  108. }
  109. static inline struct radeon_gpio_rec radeon_lookup_gpio(struct radeon_device *rdev,
  110. u8 id)
  111. {
  112. struct atom_context *ctx = rdev->mode_info.atom_context;
  113. struct radeon_gpio_rec gpio;
  114. int index = GetIndexIntoMasterTable(DATA, GPIO_Pin_LUT);
  115. struct _ATOM_GPIO_PIN_LUT *gpio_info;
  116. ATOM_GPIO_PIN_ASSIGNMENT *pin;
  117. u16 data_offset, size;
  118. int i, num_indices;
  119. memset(&gpio, 0, sizeof(struct radeon_gpio_rec));
  120. gpio.valid = false;
  121. if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
  122. gpio_info = (struct _ATOM_GPIO_PIN_LUT *)(ctx->bios + data_offset);
  123. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  124. sizeof(ATOM_GPIO_PIN_ASSIGNMENT);
  125. for (i = 0; i < num_indices; i++) {
  126. pin = &gpio_info->asGPIO_Pin[i];
  127. if (id == pin->ucGPIO_ID) {
  128. gpio.id = pin->ucGPIO_ID;
  129. gpio.reg = pin->usGpioPin_AIndex * 4;
  130. gpio.mask = (1 << pin->ucGpioPinBitShift);
  131. gpio.valid = true;
  132. break;
  133. }
  134. }
  135. }
  136. return gpio;
  137. }
  138. static struct radeon_hpd radeon_atom_get_hpd_info_from_gpio(struct radeon_device *rdev,
  139. struct radeon_gpio_rec *gpio)
  140. {
  141. struct radeon_hpd hpd;
  142. u32 reg;
  143. if (ASIC_IS_DCE4(rdev))
  144. reg = EVERGREEN_DC_GPIO_HPD_A;
  145. else
  146. reg = AVIVO_DC_GPIO_HPD_A;
  147. hpd.gpio = *gpio;
  148. if (gpio->reg == reg) {
  149. switch(gpio->mask) {
  150. case (1 << 0):
  151. hpd.hpd = RADEON_HPD_1;
  152. break;
  153. case (1 << 8):
  154. hpd.hpd = RADEON_HPD_2;
  155. break;
  156. case (1 << 16):
  157. hpd.hpd = RADEON_HPD_3;
  158. break;
  159. case (1 << 24):
  160. hpd.hpd = RADEON_HPD_4;
  161. break;
  162. case (1 << 26):
  163. hpd.hpd = RADEON_HPD_5;
  164. break;
  165. case (1 << 28):
  166. hpd.hpd = RADEON_HPD_6;
  167. break;
  168. default:
  169. hpd.hpd = RADEON_HPD_NONE;
  170. break;
  171. }
  172. } else
  173. hpd.hpd = RADEON_HPD_NONE;
  174. return hpd;
  175. }
  176. static bool radeon_atom_apply_quirks(struct drm_device *dev,
  177. uint32_t supported_device,
  178. int *connector_type,
  179. struct radeon_i2c_bus_rec *i2c_bus,
  180. uint16_t *line_mux,
  181. struct radeon_hpd *hpd)
  182. {
  183. /* Asus M2A-VM HDMI board lists the DVI port as HDMI */
  184. if ((dev->pdev->device == 0x791e) &&
  185. (dev->pdev->subsystem_vendor == 0x1043) &&
  186. (dev->pdev->subsystem_device == 0x826d)) {
  187. if ((*connector_type == DRM_MODE_CONNECTOR_HDMIA) &&
  188. (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
  189. *connector_type = DRM_MODE_CONNECTOR_DVID;
  190. }
  191. /* Asrock RS600 board lists the DVI port as HDMI */
  192. if ((dev->pdev->device == 0x7941) &&
  193. (dev->pdev->subsystem_vendor == 0x1849) &&
  194. (dev->pdev->subsystem_device == 0x7941)) {
  195. if ((*connector_type == DRM_MODE_CONNECTOR_HDMIA) &&
  196. (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
  197. *connector_type = DRM_MODE_CONNECTOR_DVID;
  198. }
  199. /* a-bit f-i90hd - ciaranm on #radeonhd - this board has no DVI */
  200. if ((dev->pdev->device == 0x7941) &&
  201. (dev->pdev->subsystem_vendor == 0x147b) &&
  202. (dev->pdev->subsystem_device == 0x2412)) {
  203. if (*connector_type == DRM_MODE_CONNECTOR_DVII)
  204. return false;
  205. }
  206. /* Falcon NW laptop lists vga ddc line for LVDS */
  207. if ((dev->pdev->device == 0x5653) &&
  208. (dev->pdev->subsystem_vendor == 0x1462) &&
  209. (dev->pdev->subsystem_device == 0x0291)) {
  210. if (*connector_type == DRM_MODE_CONNECTOR_LVDS) {
  211. i2c_bus->valid = false;
  212. *line_mux = 53;
  213. }
  214. }
  215. /* HIS X1300 is DVI+VGA, not DVI+DVI */
  216. if ((dev->pdev->device == 0x7146) &&
  217. (dev->pdev->subsystem_vendor == 0x17af) &&
  218. (dev->pdev->subsystem_device == 0x2058)) {
  219. if (supported_device == ATOM_DEVICE_DFP1_SUPPORT)
  220. return false;
  221. }
  222. /* Gigabyte X1300 is DVI+VGA, not DVI+DVI */
  223. if ((dev->pdev->device == 0x7142) &&
  224. (dev->pdev->subsystem_vendor == 0x1458) &&
  225. (dev->pdev->subsystem_device == 0x2134)) {
  226. if (supported_device == ATOM_DEVICE_DFP1_SUPPORT)
  227. return false;
  228. }
  229. /* Funky macbooks */
  230. if ((dev->pdev->device == 0x71C5) &&
  231. (dev->pdev->subsystem_vendor == 0x106b) &&
  232. (dev->pdev->subsystem_device == 0x0080)) {
  233. if ((supported_device == ATOM_DEVICE_CRT1_SUPPORT) ||
  234. (supported_device == ATOM_DEVICE_DFP2_SUPPORT))
  235. return false;
  236. if (supported_device == ATOM_DEVICE_CRT2_SUPPORT)
  237. *line_mux = 0x90;
  238. }
  239. /* ASUS HD 3600 XT board lists the DVI port as HDMI */
  240. if ((dev->pdev->device == 0x9598) &&
  241. (dev->pdev->subsystem_vendor == 0x1043) &&
  242. (dev->pdev->subsystem_device == 0x01da)) {
  243. if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
  244. *connector_type = DRM_MODE_CONNECTOR_DVII;
  245. }
  246. }
  247. /* ASUS HD 3450 board lists the DVI port as HDMI */
  248. if ((dev->pdev->device == 0x95C5) &&
  249. (dev->pdev->subsystem_vendor == 0x1043) &&
  250. (dev->pdev->subsystem_device == 0x01e2)) {
  251. if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
  252. *connector_type = DRM_MODE_CONNECTOR_DVII;
  253. }
  254. }
  255. /* some BIOSes seem to report DAC on HDMI - usually this is a board with
  256. * HDMI + VGA reporting as HDMI
  257. */
  258. if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
  259. if (supported_device & (ATOM_DEVICE_CRT_SUPPORT)) {
  260. *connector_type = DRM_MODE_CONNECTOR_VGA;
  261. *line_mux = 0;
  262. }
  263. }
  264. /* Acer laptop reports DVI-D as DVI-I */
  265. if ((dev->pdev->device == 0x95c4) &&
  266. (dev->pdev->subsystem_vendor == 0x1025) &&
  267. (dev->pdev->subsystem_device == 0x013c)) {
  268. if ((*connector_type == DRM_MODE_CONNECTOR_DVII) &&
  269. (supported_device == ATOM_DEVICE_DFP1_SUPPORT))
  270. *connector_type = DRM_MODE_CONNECTOR_DVID;
  271. }
  272. /* XFX Pine Group device rv730 reports no VGA DDC lines
  273. * even though they are wired up to record 0x93
  274. */
  275. if ((dev->pdev->device == 0x9498) &&
  276. (dev->pdev->subsystem_vendor == 0x1682) &&
  277. (dev->pdev->subsystem_device == 0x2452)) {
  278. struct radeon_device *rdev = dev->dev_private;
  279. *i2c_bus = radeon_lookup_i2c_gpio(rdev, 0x93);
  280. }
  281. return true;
  282. }
  283. const int supported_devices_connector_convert[] = {
  284. DRM_MODE_CONNECTOR_Unknown,
  285. DRM_MODE_CONNECTOR_VGA,
  286. DRM_MODE_CONNECTOR_DVII,
  287. DRM_MODE_CONNECTOR_DVID,
  288. DRM_MODE_CONNECTOR_DVIA,
  289. DRM_MODE_CONNECTOR_SVIDEO,
  290. DRM_MODE_CONNECTOR_Composite,
  291. DRM_MODE_CONNECTOR_LVDS,
  292. DRM_MODE_CONNECTOR_Unknown,
  293. DRM_MODE_CONNECTOR_Unknown,
  294. DRM_MODE_CONNECTOR_HDMIA,
  295. DRM_MODE_CONNECTOR_HDMIB,
  296. DRM_MODE_CONNECTOR_Unknown,
  297. DRM_MODE_CONNECTOR_Unknown,
  298. DRM_MODE_CONNECTOR_9PinDIN,
  299. DRM_MODE_CONNECTOR_DisplayPort
  300. };
  301. const uint16_t supported_devices_connector_object_id_convert[] = {
  302. CONNECTOR_OBJECT_ID_NONE,
  303. CONNECTOR_OBJECT_ID_VGA,
  304. CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I, /* not all boards support DL */
  305. CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D, /* not all boards support DL */
  306. CONNECTOR_OBJECT_ID_VGA, /* technically DVI-A */
  307. CONNECTOR_OBJECT_ID_COMPOSITE,
  308. CONNECTOR_OBJECT_ID_SVIDEO,
  309. CONNECTOR_OBJECT_ID_LVDS,
  310. CONNECTOR_OBJECT_ID_9PIN_DIN,
  311. CONNECTOR_OBJECT_ID_9PIN_DIN,
  312. CONNECTOR_OBJECT_ID_DISPLAYPORT,
  313. CONNECTOR_OBJECT_ID_HDMI_TYPE_A,
  314. CONNECTOR_OBJECT_ID_HDMI_TYPE_B,
  315. CONNECTOR_OBJECT_ID_SVIDEO
  316. };
  317. const int object_connector_convert[] = {
  318. DRM_MODE_CONNECTOR_Unknown,
  319. DRM_MODE_CONNECTOR_DVII,
  320. DRM_MODE_CONNECTOR_DVII,
  321. DRM_MODE_CONNECTOR_DVID,
  322. DRM_MODE_CONNECTOR_DVID,
  323. DRM_MODE_CONNECTOR_VGA,
  324. DRM_MODE_CONNECTOR_Composite,
  325. DRM_MODE_CONNECTOR_SVIDEO,
  326. DRM_MODE_CONNECTOR_Unknown,
  327. DRM_MODE_CONNECTOR_Unknown,
  328. DRM_MODE_CONNECTOR_9PinDIN,
  329. DRM_MODE_CONNECTOR_Unknown,
  330. DRM_MODE_CONNECTOR_HDMIA,
  331. DRM_MODE_CONNECTOR_HDMIB,
  332. DRM_MODE_CONNECTOR_LVDS,
  333. DRM_MODE_CONNECTOR_9PinDIN,
  334. DRM_MODE_CONNECTOR_Unknown,
  335. DRM_MODE_CONNECTOR_Unknown,
  336. DRM_MODE_CONNECTOR_Unknown,
  337. DRM_MODE_CONNECTOR_DisplayPort,
  338. DRM_MODE_CONNECTOR_eDP,
  339. DRM_MODE_CONNECTOR_Unknown
  340. };
  341. bool radeon_get_atom_connector_info_from_object_table(struct drm_device *dev)
  342. {
  343. struct radeon_device *rdev = dev->dev_private;
  344. struct radeon_mode_info *mode_info = &rdev->mode_info;
  345. struct atom_context *ctx = mode_info->atom_context;
  346. int index = GetIndexIntoMasterTable(DATA, Object_Header);
  347. u16 size, data_offset;
  348. u8 frev, crev;
  349. ATOM_CONNECTOR_OBJECT_TABLE *con_obj;
  350. ATOM_DISPLAY_OBJECT_PATH_TABLE *path_obj;
  351. ATOM_OBJECT_HEADER *obj_header;
  352. int i, j, path_size, device_support;
  353. int connector_type;
  354. u16 igp_lane_info, conn_id, connector_object_id;
  355. bool linkb;
  356. struct radeon_i2c_bus_rec ddc_bus;
  357. struct radeon_gpio_rec gpio;
  358. struct radeon_hpd hpd;
  359. if (!atom_parse_data_header(ctx, index, &size, &frev, &crev, &data_offset))
  360. return false;
  361. if (crev < 2)
  362. return false;
  363. obj_header = (ATOM_OBJECT_HEADER *) (ctx->bios + data_offset);
  364. path_obj = (ATOM_DISPLAY_OBJECT_PATH_TABLE *)
  365. (ctx->bios + data_offset +
  366. le16_to_cpu(obj_header->usDisplayPathTableOffset));
  367. con_obj = (ATOM_CONNECTOR_OBJECT_TABLE *)
  368. (ctx->bios + data_offset +
  369. le16_to_cpu(obj_header->usConnectorObjectTableOffset));
  370. device_support = le16_to_cpu(obj_header->usDeviceSupport);
  371. path_size = 0;
  372. for (i = 0; i < path_obj->ucNumOfDispPath; i++) {
  373. uint8_t *addr = (uint8_t *) path_obj->asDispPath;
  374. ATOM_DISPLAY_OBJECT_PATH *path;
  375. addr += path_size;
  376. path = (ATOM_DISPLAY_OBJECT_PATH *) addr;
  377. path_size += le16_to_cpu(path->usSize);
  378. linkb = false;
  379. if (device_support & le16_to_cpu(path->usDeviceTag)) {
  380. uint8_t con_obj_id, con_obj_num, con_obj_type;
  381. con_obj_id =
  382. (le16_to_cpu(path->usConnObjectId) & OBJECT_ID_MASK)
  383. >> OBJECT_ID_SHIFT;
  384. con_obj_num =
  385. (le16_to_cpu(path->usConnObjectId) & ENUM_ID_MASK)
  386. >> ENUM_ID_SHIFT;
  387. con_obj_type =
  388. (le16_to_cpu(path->usConnObjectId) &
  389. OBJECT_TYPE_MASK) >> OBJECT_TYPE_SHIFT;
  390. /* TODO CV support */
  391. if (le16_to_cpu(path->usDeviceTag) ==
  392. ATOM_DEVICE_CV_SUPPORT)
  393. continue;
  394. /* IGP chips */
  395. if ((rdev->flags & RADEON_IS_IGP) &&
  396. (con_obj_id ==
  397. CONNECTOR_OBJECT_ID_PCIE_CONNECTOR)) {
  398. uint16_t igp_offset = 0;
  399. ATOM_INTEGRATED_SYSTEM_INFO_V2 *igp_obj;
  400. index =
  401. GetIndexIntoMasterTable(DATA,
  402. IntegratedSystemInfo);
  403. if (atom_parse_data_header(ctx, index, &size, &frev,
  404. &crev, &igp_offset)) {
  405. if (crev >= 2) {
  406. igp_obj =
  407. (ATOM_INTEGRATED_SYSTEM_INFO_V2
  408. *) (ctx->bios + igp_offset);
  409. if (igp_obj) {
  410. uint32_t slot_config, ct;
  411. if (con_obj_num == 1)
  412. slot_config =
  413. igp_obj->
  414. ulDDISlot1Config;
  415. else
  416. slot_config =
  417. igp_obj->
  418. ulDDISlot2Config;
  419. ct = (slot_config >> 16) & 0xff;
  420. connector_type =
  421. object_connector_convert
  422. [ct];
  423. connector_object_id = ct;
  424. igp_lane_info =
  425. slot_config & 0xffff;
  426. } else
  427. continue;
  428. } else
  429. continue;
  430. } else {
  431. igp_lane_info = 0;
  432. connector_type =
  433. object_connector_convert[con_obj_id];
  434. connector_object_id = con_obj_id;
  435. }
  436. } else {
  437. igp_lane_info = 0;
  438. connector_type =
  439. object_connector_convert[con_obj_id];
  440. connector_object_id = con_obj_id;
  441. }
  442. if (connector_type == DRM_MODE_CONNECTOR_Unknown)
  443. continue;
  444. for (j = 0; j < ((le16_to_cpu(path->usSize) - 8) / 2);
  445. j++) {
  446. uint8_t enc_obj_id, enc_obj_num, enc_obj_type;
  447. enc_obj_id =
  448. (le16_to_cpu(path->usGraphicObjIds[j]) &
  449. OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  450. enc_obj_num =
  451. (le16_to_cpu(path->usGraphicObjIds[j]) &
  452. ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  453. enc_obj_type =
  454. (le16_to_cpu(path->usGraphicObjIds[j]) &
  455. OBJECT_TYPE_MASK) >> OBJECT_TYPE_SHIFT;
  456. /* FIXME: add support for router objects */
  457. if (enc_obj_type == GRAPH_OBJECT_TYPE_ENCODER) {
  458. if (enc_obj_num == 2)
  459. linkb = true;
  460. else
  461. linkb = false;
  462. radeon_add_atom_encoder(dev,
  463. enc_obj_id,
  464. le16_to_cpu
  465. (path->
  466. usDeviceTag));
  467. }
  468. }
  469. /* look up gpio for ddc, hpd */
  470. ddc_bus.valid = false;
  471. hpd.hpd = RADEON_HPD_NONE;
  472. if ((le16_to_cpu(path->usDeviceTag) &
  473. (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) == 0) {
  474. for (j = 0; j < con_obj->ucNumberOfObjects; j++) {
  475. if (le16_to_cpu(path->usConnObjectId) ==
  476. le16_to_cpu(con_obj->asObjects[j].
  477. usObjectID)) {
  478. ATOM_COMMON_RECORD_HEADER
  479. *record =
  480. (ATOM_COMMON_RECORD_HEADER
  481. *)
  482. (ctx->bios + data_offset +
  483. le16_to_cpu(con_obj->
  484. asObjects[j].
  485. usRecordOffset));
  486. ATOM_I2C_RECORD *i2c_record;
  487. ATOM_HPD_INT_RECORD *hpd_record;
  488. ATOM_I2C_ID_CONFIG_ACCESS *i2c_config;
  489. while (record->ucRecordType > 0
  490. && record->
  491. ucRecordType <=
  492. ATOM_MAX_OBJECT_RECORD_NUMBER) {
  493. switch (record->ucRecordType) {
  494. case ATOM_I2C_RECORD_TYPE:
  495. i2c_record =
  496. (ATOM_I2C_RECORD *)
  497. record;
  498. i2c_config =
  499. (ATOM_I2C_ID_CONFIG_ACCESS *)
  500. &i2c_record->sucI2cId;
  501. ddc_bus = radeon_lookup_i2c_gpio(rdev,
  502. i2c_config->
  503. ucAccess);
  504. break;
  505. case ATOM_HPD_INT_RECORD_TYPE:
  506. hpd_record =
  507. (ATOM_HPD_INT_RECORD *)
  508. record;
  509. gpio = radeon_lookup_gpio(rdev,
  510. hpd_record->ucHPDIntGPIOID);
  511. hpd = radeon_atom_get_hpd_info_from_gpio(rdev, &gpio);
  512. hpd.plugged_state = hpd_record->ucPlugged_PinState;
  513. break;
  514. }
  515. record =
  516. (ATOM_COMMON_RECORD_HEADER
  517. *) ((char *)record
  518. +
  519. record->
  520. ucRecordSize);
  521. }
  522. break;
  523. }
  524. }
  525. }
  526. /* needed for aux chan transactions */
  527. ddc_bus.hpd = hpd.hpd;
  528. conn_id = le16_to_cpu(path->usConnObjectId);
  529. if (!radeon_atom_apply_quirks
  530. (dev, le16_to_cpu(path->usDeviceTag), &connector_type,
  531. &ddc_bus, &conn_id, &hpd))
  532. continue;
  533. radeon_add_atom_connector(dev,
  534. conn_id,
  535. le16_to_cpu(path->
  536. usDeviceTag),
  537. connector_type, &ddc_bus,
  538. linkb, igp_lane_info,
  539. connector_object_id,
  540. &hpd);
  541. }
  542. }
  543. radeon_link_encoder_connector(dev);
  544. return true;
  545. }
  546. static uint16_t atombios_get_connector_object_id(struct drm_device *dev,
  547. int connector_type,
  548. uint16_t devices)
  549. {
  550. struct radeon_device *rdev = dev->dev_private;
  551. if (rdev->flags & RADEON_IS_IGP) {
  552. return supported_devices_connector_object_id_convert
  553. [connector_type];
  554. } else if (((connector_type == DRM_MODE_CONNECTOR_DVII) ||
  555. (connector_type == DRM_MODE_CONNECTOR_DVID)) &&
  556. (devices & ATOM_DEVICE_DFP2_SUPPORT)) {
  557. struct radeon_mode_info *mode_info = &rdev->mode_info;
  558. struct atom_context *ctx = mode_info->atom_context;
  559. int index = GetIndexIntoMasterTable(DATA, XTMDS_Info);
  560. uint16_t size, data_offset;
  561. uint8_t frev, crev;
  562. ATOM_XTMDS_INFO *xtmds;
  563. if (atom_parse_data_header(ctx, index, &size, &frev, &crev, &data_offset)) {
  564. xtmds = (ATOM_XTMDS_INFO *)(ctx->bios + data_offset);
  565. if (xtmds->ucSupportedLink & ATOM_XTMDS_SUPPORTED_DUALLINK) {
  566. if (connector_type == DRM_MODE_CONNECTOR_DVII)
  567. return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I;
  568. else
  569. return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D;
  570. } else {
  571. if (connector_type == DRM_MODE_CONNECTOR_DVII)
  572. return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I;
  573. else
  574. return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D;
  575. }
  576. } else
  577. return supported_devices_connector_object_id_convert
  578. [connector_type];
  579. } else {
  580. return supported_devices_connector_object_id_convert
  581. [connector_type];
  582. }
  583. }
  584. struct bios_connector {
  585. bool valid;
  586. uint16_t line_mux;
  587. uint16_t devices;
  588. int connector_type;
  589. struct radeon_i2c_bus_rec ddc_bus;
  590. struct radeon_hpd hpd;
  591. };
  592. bool radeon_get_atom_connector_info_from_supported_devices_table(struct
  593. drm_device
  594. *dev)
  595. {
  596. struct radeon_device *rdev = dev->dev_private;
  597. struct radeon_mode_info *mode_info = &rdev->mode_info;
  598. struct atom_context *ctx = mode_info->atom_context;
  599. int index = GetIndexIntoMasterTable(DATA, SupportedDevicesInfo);
  600. uint16_t size, data_offset;
  601. uint8_t frev, crev;
  602. uint16_t device_support;
  603. uint8_t dac;
  604. union atom_supported_devices *supported_devices;
  605. int i, j, max_device;
  606. struct bios_connector *bios_connectors;
  607. size_t bc_size = sizeof(*bios_connectors) * ATOM_MAX_SUPPORTED_DEVICE;
  608. bios_connectors = kzalloc(bc_size, GFP_KERNEL);
  609. if (!bios_connectors)
  610. return false;
  611. if (!atom_parse_data_header(ctx, index, &size, &frev, &crev,
  612. &data_offset)) {
  613. kfree(bios_connectors);
  614. return false;
  615. }
  616. supported_devices =
  617. (union atom_supported_devices *)(ctx->bios + data_offset);
  618. device_support = le16_to_cpu(supported_devices->info.usDeviceSupport);
  619. if (frev > 1)
  620. max_device = ATOM_MAX_SUPPORTED_DEVICE;
  621. else
  622. max_device = ATOM_MAX_SUPPORTED_DEVICE_INFO;
  623. for (i = 0; i < max_device; i++) {
  624. ATOM_CONNECTOR_INFO_I2C ci =
  625. supported_devices->info.asConnInfo[i];
  626. bios_connectors[i].valid = false;
  627. if (!(device_support & (1 << i))) {
  628. continue;
  629. }
  630. if (i == ATOM_DEVICE_CV_INDEX) {
  631. DRM_DEBUG("Skipping Component Video\n");
  632. continue;
  633. }
  634. bios_connectors[i].connector_type =
  635. supported_devices_connector_convert[ci.sucConnectorInfo.
  636. sbfAccess.
  637. bfConnectorType];
  638. if (bios_connectors[i].connector_type ==
  639. DRM_MODE_CONNECTOR_Unknown)
  640. continue;
  641. dac = ci.sucConnectorInfo.sbfAccess.bfAssociatedDAC;
  642. bios_connectors[i].line_mux =
  643. ci.sucI2cId.ucAccess;
  644. /* give tv unique connector ids */
  645. if (i == ATOM_DEVICE_TV1_INDEX) {
  646. bios_connectors[i].ddc_bus.valid = false;
  647. bios_connectors[i].line_mux = 50;
  648. } else if (i == ATOM_DEVICE_TV2_INDEX) {
  649. bios_connectors[i].ddc_bus.valid = false;
  650. bios_connectors[i].line_mux = 51;
  651. } else if (i == ATOM_DEVICE_CV_INDEX) {
  652. bios_connectors[i].ddc_bus.valid = false;
  653. bios_connectors[i].line_mux = 52;
  654. } else
  655. bios_connectors[i].ddc_bus =
  656. radeon_lookup_i2c_gpio(rdev,
  657. bios_connectors[i].line_mux);
  658. if ((crev > 1) && (frev > 1)) {
  659. u8 isb = supported_devices->info_2d1.asIntSrcInfo[i].ucIntSrcBitmap;
  660. switch (isb) {
  661. case 0x4:
  662. bios_connectors[i].hpd.hpd = RADEON_HPD_1;
  663. break;
  664. case 0xa:
  665. bios_connectors[i].hpd.hpd = RADEON_HPD_2;
  666. break;
  667. default:
  668. bios_connectors[i].hpd.hpd = RADEON_HPD_NONE;
  669. break;
  670. }
  671. } else {
  672. if (i == ATOM_DEVICE_DFP1_INDEX)
  673. bios_connectors[i].hpd.hpd = RADEON_HPD_1;
  674. else if (i == ATOM_DEVICE_DFP2_INDEX)
  675. bios_connectors[i].hpd.hpd = RADEON_HPD_2;
  676. else
  677. bios_connectors[i].hpd.hpd = RADEON_HPD_NONE;
  678. }
  679. /* Always set the connector type to VGA for CRT1/CRT2. if they are
  680. * shared with a DVI port, we'll pick up the DVI connector when we
  681. * merge the outputs. Some bioses incorrectly list VGA ports as DVI.
  682. */
  683. if (i == ATOM_DEVICE_CRT1_INDEX || i == ATOM_DEVICE_CRT2_INDEX)
  684. bios_connectors[i].connector_type =
  685. DRM_MODE_CONNECTOR_VGA;
  686. if (!radeon_atom_apply_quirks
  687. (dev, (1 << i), &bios_connectors[i].connector_type,
  688. &bios_connectors[i].ddc_bus, &bios_connectors[i].line_mux,
  689. &bios_connectors[i].hpd))
  690. continue;
  691. bios_connectors[i].valid = true;
  692. bios_connectors[i].devices = (1 << i);
  693. if (ASIC_IS_AVIVO(rdev) || radeon_r4xx_atom)
  694. radeon_add_atom_encoder(dev,
  695. radeon_get_encoder_id(dev,
  696. (1 << i),
  697. dac),
  698. (1 << i));
  699. else
  700. radeon_add_legacy_encoder(dev,
  701. radeon_get_encoder_id(dev,
  702. (1 << i),
  703. dac),
  704. (1 << i));
  705. }
  706. /* combine shared connectors */
  707. for (i = 0; i < max_device; i++) {
  708. if (bios_connectors[i].valid) {
  709. for (j = 0; j < max_device; j++) {
  710. if (bios_connectors[j].valid && (i != j)) {
  711. if (bios_connectors[i].line_mux ==
  712. bios_connectors[j].line_mux) {
  713. /* make sure not to combine LVDS */
  714. if (bios_connectors[i].devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  715. bios_connectors[i].line_mux = 53;
  716. bios_connectors[i].ddc_bus.valid = false;
  717. continue;
  718. }
  719. if (bios_connectors[j].devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  720. bios_connectors[j].line_mux = 53;
  721. bios_connectors[j].ddc_bus.valid = false;
  722. continue;
  723. }
  724. /* combine analog and digital for DVI-I */
  725. if (((bios_connectors[i].devices & (ATOM_DEVICE_DFP_SUPPORT)) &&
  726. (bios_connectors[j].devices & (ATOM_DEVICE_CRT_SUPPORT))) ||
  727. ((bios_connectors[j].devices & (ATOM_DEVICE_DFP_SUPPORT)) &&
  728. (bios_connectors[i].devices & (ATOM_DEVICE_CRT_SUPPORT)))) {
  729. bios_connectors[i].devices |=
  730. bios_connectors[j].devices;
  731. bios_connectors[i].connector_type =
  732. DRM_MODE_CONNECTOR_DVII;
  733. if (bios_connectors[j].devices & (ATOM_DEVICE_DFP_SUPPORT))
  734. bios_connectors[i].hpd =
  735. bios_connectors[j].hpd;
  736. bios_connectors[j].valid = false;
  737. }
  738. }
  739. }
  740. }
  741. }
  742. }
  743. /* add the connectors */
  744. for (i = 0; i < max_device; i++) {
  745. if (bios_connectors[i].valid) {
  746. uint16_t connector_object_id =
  747. atombios_get_connector_object_id(dev,
  748. bios_connectors[i].connector_type,
  749. bios_connectors[i].devices);
  750. radeon_add_atom_connector(dev,
  751. bios_connectors[i].line_mux,
  752. bios_connectors[i].devices,
  753. bios_connectors[i].
  754. connector_type,
  755. &bios_connectors[i].ddc_bus,
  756. false, 0,
  757. connector_object_id,
  758. &bios_connectors[i].hpd);
  759. }
  760. }
  761. radeon_link_encoder_connector(dev);
  762. kfree(bios_connectors);
  763. return true;
  764. }
  765. union firmware_info {
  766. ATOM_FIRMWARE_INFO info;
  767. ATOM_FIRMWARE_INFO_V1_2 info_12;
  768. ATOM_FIRMWARE_INFO_V1_3 info_13;
  769. ATOM_FIRMWARE_INFO_V1_4 info_14;
  770. ATOM_FIRMWARE_INFO_V2_1 info_21;
  771. };
  772. bool radeon_atom_get_clock_info(struct drm_device *dev)
  773. {
  774. struct radeon_device *rdev = dev->dev_private;
  775. struct radeon_mode_info *mode_info = &rdev->mode_info;
  776. int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
  777. union firmware_info *firmware_info;
  778. uint8_t frev, crev;
  779. struct radeon_pll *p1pll = &rdev->clock.p1pll;
  780. struct radeon_pll *p2pll = &rdev->clock.p2pll;
  781. struct radeon_pll *dcpll = &rdev->clock.dcpll;
  782. struct radeon_pll *spll = &rdev->clock.spll;
  783. struct radeon_pll *mpll = &rdev->clock.mpll;
  784. uint16_t data_offset;
  785. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  786. &frev, &crev, &data_offset)) {
  787. firmware_info =
  788. (union firmware_info *)(mode_info->atom_context->bios +
  789. data_offset);
  790. /* pixel clocks */
  791. p1pll->reference_freq =
  792. le16_to_cpu(firmware_info->info.usReferenceClock);
  793. p1pll->reference_div = 0;
  794. if (crev < 2)
  795. p1pll->pll_out_min =
  796. le16_to_cpu(firmware_info->info.usMinPixelClockPLL_Output);
  797. else
  798. p1pll->pll_out_min =
  799. le32_to_cpu(firmware_info->info_12.ulMinPixelClockPLL_Output);
  800. p1pll->pll_out_max =
  801. le32_to_cpu(firmware_info->info.ulMaxPixelClockPLL_Output);
  802. if (crev >= 4) {
  803. p1pll->lcd_pll_out_min =
  804. le16_to_cpu(firmware_info->info_14.usLcdMinPixelClockPLL_Output) * 100;
  805. if (p1pll->lcd_pll_out_min == 0)
  806. p1pll->lcd_pll_out_min = p1pll->pll_out_min;
  807. p1pll->lcd_pll_out_max =
  808. le16_to_cpu(firmware_info->info_14.usLcdMaxPixelClockPLL_Output) * 100;
  809. if (p1pll->lcd_pll_out_max == 0)
  810. p1pll->lcd_pll_out_max = p1pll->pll_out_max;
  811. } else {
  812. p1pll->lcd_pll_out_min = p1pll->pll_out_min;
  813. p1pll->lcd_pll_out_max = p1pll->pll_out_max;
  814. }
  815. if (p1pll->pll_out_min == 0) {
  816. if (ASIC_IS_AVIVO(rdev))
  817. p1pll->pll_out_min = 64800;
  818. else
  819. p1pll->pll_out_min = 20000;
  820. } else if (p1pll->pll_out_min > 64800) {
  821. /* Limiting the pll output range is a good thing generally as
  822. * it limits the number of possible pll combinations for a given
  823. * frequency presumably to the ones that work best on each card.
  824. * However, certain duallink DVI monitors seem to like
  825. * pll combinations that would be limited by this at least on
  826. * pre-DCE 3.0 r6xx hardware. This might need to be adjusted per
  827. * family.
  828. */
  829. if (!radeon_new_pll)
  830. p1pll->pll_out_min = 64800;
  831. }
  832. p1pll->pll_in_min =
  833. le16_to_cpu(firmware_info->info.usMinPixelClockPLL_Input);
  834. p1pll->pll_in_max =
  835. le16_to_cpu(firmware_info->info.usMaxPixelClockPLL_Input);
  836. *p2pll = *p1pll;
  837. /* system clock */
  838. spll->reference_freq =
  839. le16_to_cpu(firmware_info->info.usReferenceClock);
  840. spll->reference_div = 0;
  841. spll->pll_out_min =
  842. le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Output);
  843. spll->pll_out_max =
  844. le32_to_cpu(firmware_info->info.ulMaxEngineClockPLL_Output);
  845. /* ??? */
  846. if (spll->pll_out_min == 0) {
  847. if (ASIC_IS_AVIVO(rdev))
  848. spll->pll_out_min = 64800;
  849. else
  850. spll->pll_out_min = 20000;
  851. }
  852. spll->pll_in_min =
  853. le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Input);
  854. spll->pll_in_max =
  855. le16_to_cpu(firmware_info->info.usMaxEngineClockPLL_Input);
  856. /* memory clock */
  857. mpll->reference_freq =
  858. le16_to_cpu(firmware_info->info.usReferenceClock);
  859. mpll->reference_div = 0;
  860. mpll->pll_out_min =
  861. le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Output);
  862. mpll->pll_out_max =
  863. le32_to_cpu(firmware_info->info.ulMaxMemoryClockPLL_Output);
  864. /* ??? */
  865. if (mpll->pll_out_min == 0) {
  866. if (ASIC_IS_AVIVO(rdev))
  867. mpll->pll_out_min = 64800;
  868. else
  869. mpll->pll_out_min = 20000;
  870. }
  871. mpll->pll_in_min =
  872. le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Input);
  873. mpll->pll_in_max =
  874. le16_to_cpu(firmware_info->info.usMaxMemoryClockPLL_Input);
  875. rdev->clock.default_sclk =
  876. le32_to_cpu(firmware_info->info.ulDefaultEngineClock);
  877. rdev->clock.default_mclk =
  878. le32_to_cpu(firmware_info->info.ulDefaultMemoryClock);
  879. if (ASIC_IS_DCE4(rdev)) {
  880. rdev->clock.default_dispclk =
  881. le32_to_cpu(firmware_info->info_21.ulDefaultDispEngineClkFreq);
  882. if (rdev->clock.default_dispclk == 0)
  883. rdev->clock.default_dispclk = 60000; /* 600 Mhz */
  884. rdev->clock.dp_extclk =
  885. le16_to_cpu(firmware_info->info_21.usUniphyDPModeExtClkFreq);
  886. }
  887. *dcpll = *p1pll;
  888. return true;
  889. }
  890. return false;
  891. }
  892. union igp_info {
  893. struct _ATOM_INTEGRATED_SYSTEM_INFO info;
  894. struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_2;
  895. };
  896. bool radeon_atombios_sideport_present(struct radeon_device *rdev)
  897. {
  898. struct radeon_mode_info *mode_info = &rdev->mode_info;
  899. int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
  900. union igp_info *igp_info;
  901. u8 frev, crev;
  902. u16 data_offset;
  903. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  904. &frev, &crev, &data_offset)) {
  905. igp_info = (union igp_info *)(mode_info->atom_context->bios +
  906. data_offset);
  907. switch (crev) {
  908. case 1:
  909. /* AMD IGPS */
  910. if ((rdev->family == CHIP_RS690) ||
  911. (rdev->family == CHIP_RS740)) {
  912. if (igp_info->info.ulBootUpMemoryClock)
  913. return true;
  914. } else {
  915. if (igp_info->info.ucMemoryType & 0xf0)
  916. return true;
  917. }
  918. break;
  919. case 2:
  920. if (igp_info->info_2.ucMemoryType & 0x0f)
  921. return true;
  922. break;
  923. default:
  924. DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
  925. break;
  926. }
  927. }
  928. return false;
  929. }
  930. bool radeon_atombios_get_tmds_info(struct radeon_encoder *encoder,
  931. struct radeon_encoder_int_tmds *tmds)
  932. {
  933. struct drm_device *dev = encoder->base.dev;
  934. struct radeon_device *rdev = dev->dev_private;
  935. struct radeon_mode_info *mode_info = &rdev->mode_info;
  936. int index = GetIndexIntoMasterTable(DATA, TMDS_Info);
  937. uint16_t data_offset;
  938. struct _ATOM_TMDS_INFO *tmds_info;
  939. uint8_t frev, crev;
  940. uint16_t maxfreq;
  941. int i;
  942. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  943. &frev, &crev, &data_offset)) {
  944. tmds_info =
  945. (struct _ATOM_TMDS_INFO *)(mode_info->atom_context->bios +
  946. data_offset);
  947. maxfreq = le16_to_cpu(tmds_info->usMaxFrequency);
  948. for (i = 0; i < 4; i++) {
  949. tmds->tmds_pll[i].freq =
  950. le16_to_cpu(tmds_info->asMiscInfo[i].usFrequency);
  951. tmds->tmds_pll[i].value =
  952. tmds_info->asMiscInfo[i].ucPLL_ChargePump & 0x3f;
  953. tmds->tmds_pll[i].value |=
  954. (tmds_info->asMiscInfo[i].
  955. ucPLL_VCO_Gain & 0x3f) << 6;
  956. tmds->tmds_pll[i].value |=
  957. (tmds_info->asMiscInfo[i].
  958. ucPLL_DutyCycle & 0xf) << 12;
  959. tmds->tmds_pll[i].value |=
  960. (tmds_info->asMiscInfo[i].
  961. ucPLL_VoltageSwing & 0xf) << 16;
  962. DRM_DEBUG("TMDS PLL From ATOMBIOS %u %x\n",
  963. tmds->tmds_pll[i].freq,
  964. tmds->tmds_pll[i].value);
  965. if (maxfreq == tmds->tmds_pll[i].freq) {
  966. tmds->tmds_pll[i].freq = 0xffffffff;
  967. break;
  968. }
  969. }
  970. return true;
  971. }
  972. return false;
  973. }
  974. static struct radeon_atom_ss *radeon_atombios_get_ss_info(struct
  975. radeon_encoder
  976. *encoder,
  977. int id)
  978. {
  979. struct drm_device *dev = encoder->base.dev;
  980. struct radeon_device *rdev = dev->dev_private;
  981. struct radeon_mode_info *mode_info = &rdev->mode_info;
  982. int index = GetIndexIntoMasterTable(DATA, PPLL_SS_Info);
  983. uint16_t data_offset;
  984. struct _ATOM_SPREAD_SPECTRUM_INFO *ss_info;
  985. uint8_t frev, crev;
  986. struct radeon_atom_ss *ss = NULL;
  987. int i;
  988. if (id > ATOM_MAX_SS_ENTRY)
  989. return NULL;
  990. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  991. &frev, &crev, &data_offset)) {
  992. ss_info =
  993. (struct _ATOM_SPREAD_SPECTRUM_INFO *)(mode_info->atom_context->bios + data_offset);
  994. ss =
  995. kzalloc(sizeof(struct radeon_atom_ss), GFP_KERNEL);
  996. if (!ss)
  997. return NULL;
  998. for (i = 0; i < ATOM_MAX_SS_ENTRY; i++) {
  999. if (ss_info->asSS_Info[i].ucSS_Id == id) {
  1000. ss->percentage =
  1001. le16_to_cpu(ss_info->asSS_Info[i].usSpreadSpectrumPercentage);
  1002. ss->type = ss_info->asSS_Info[i].ucSpreadSpectrumType;
  1003. ss->step = ss_info->asSS_Info[i].ucSS_Step;
  1004. ss->delay = ss_info->asSS_Info[i].ucSS_Delay;
  1005. ss->range = ss_info->asSS_Info[i].ucSS_Range;
  1006. ss->refdiv = ss_info->asSS_Info[i].ucRecommendedRef_Div;
  1007. break;
  1008. }
  1009. }
  1010. }
  1011. return ss;
  1012. }
  1013. union lvds_info {
  1014. struct _ATOM_LVDS_INFO info;
  1015. struct _ATOM_LVDS_INFO_V12 info_12;
  1016. };
  1017. struct radeon_encoder_atom_dig *radeon_atombios_get_lvds_info(struct
  1018. radeon_encoder
  1019. *encoder)
  1020. {
  1021. struct drm_device *dev = encoder->base.dev;
  1022. struct radeon_device *rdev = dev->dev_private;
  1023. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1024. int index = GetIndexIntoMasterTable(DATA, LVDS_Info);
  1025. uint16_t data_offset, misc;
  1026. union lvds_info *lvds_info;
  1027. uint8_t frev, crev;
  1028. struct radeon_encoder_atom_dig *lvds = NULL;
  1029. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1030. &frev, &crev, &data_offset)) {
  1031. lvds_info =
  1032. (union lvds_info *)(mode_info->atom_context->bios + data_offset);
  1033. lvds =
  1034. kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  1035. if (!lvds)
  1036. return NULL;
  1037. lvds->native_mode.clock =
  1038. le16_to_cpu(lvds_info->info.sLCDTiming.usPixClk) * 10;
  1039. lvds->native_mode.hdisplay =
  1040. le16_to_cpu(lvds_info->info.sLCDTiming.usHActive);
  1041. lvds->native_mode.vdisplay =
  1042. le16_to_cpu(lvds_info->info.sLCDTiming.usVActive);
  1043. lvds->native_mode.htotal = lvds->native_mode.hdisplay +
  1044. le16_to_cpu(lvds_info->info.sLCDTiming.usHBlanking_Time);
  1045. lvds->native_mode.hsync_start = lvds->native_mode.hdisplay +
  1046. le16_to_cpu(lvds_info->info.sLCDTiming.usHSyncOffset);
  1047. lvds->native_mode.hsync_end = lvds->native_mode.hsync_start +
  1048. le16_to_cpu(lvds_info->info.sLCDTiming.usHSyncWidth);
  1049. lvds->native_mode.vtotal = lvds->native_mode.vdisplay +
  1050. le16_to_cpu(lvds_info->info.sLCDTiming.usVBlanking_Time);
  1051. lvds->native_mode.vsync_start = lvds->native_mode.vdisplay +
  1052. le16_to_cpu(lvds_info->info.sLCDTiming.usVSyncOffset);
  1053. lvds->native_mode.vsync_end = lvds->native_mode.vsync_start +
  1054. le16_to_cpu(lvds_info->info.sLCDTiming.usVSyncWidth);
  1055. lvds->panel_pwr_delay =
  1056. le16_to_cpu(lvds_info->info.usOffDelayInMs);
  1057. lvds->lvds_misc = lvds_info->info.ucLVDS_Misc;
  1058. misc = le16_to_cpu(lvds_info->info.sLCDTiming.susModeMiscInfo.usAccess);
  1059. if (misc & ATOM_VSYNC_POLARITY)
  1060. lvds->native_mode.flags |= DRM_MODE_FLAG_NVSYNC;
  1061. if (misc & ATOM_HSYNC_POLARITY)
  1062. lvds->native_mode.flags |= DRM_MODE_FLAG_NHSYNC;
  1063. if (misc & ATOM_COMPOSITESYNC)
  1064. lvds->native_mode.flags |= DRM_MODE_FLAG_CSYNC;
  1065. if (misc & ATOM_INTERLACE)
  1066. lvds->native_mode.flags |= DRM_MODE_FLAG_INTERLACE;
  1067. if (misc & ATOM_DOUBLE_CLOCK_MODE)
  1068. lvds->native_mode.flags |= DRM_MODE_FLAG_DBLSCAN;
  1069. /* set crtc values */
  1070. drm_mode_set_crtcinfo(&lvds->native_mode, CRTC_INTERLACE_HALVE_V);
  1071. lvds->ss = radeon_atombios_get_ss_info(encoder, lvds_info->info.ucSS_Id);
  1072. if (ASIC_IS_AVIVO(rdev)) {
  1073. if (radeon_new_pll == 0)
  1074. lvds->pll_algo = PLL_ALGO_LEGACY;
  1075. else
  1076. lvds->pll_algo = PLL_ALGO_NEW;
  1077. } else {
  1078. if (radeon_new_pll == 1)
  1079. lvds->pll_algo = PLL_ALGO_NEW;
  1080. else
  1081. lvds->pll_algo = PLL_ALGO_LEGACY;
  1082. }
  1083. encoder->native_mode = lvds->native_mode;
  1084. }
  1085. return lvds;
  1086. }
  1087. struct radeon_encoder_primary_dac *
  1088. radeon_atombios_get_primary_dac_info(struct radeon_encoder *encoder)
  1089. {
  1090. struct drm_device *dev = encoder->base.dev;
  1091. struct radeon_device *rdev = dev->dev_private;
  1092. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1093. int index = GetIndexIntoMasterTable(DATA, CompassionateData);
  1094. uint16_t data_offset;
  1095. struct _COMPASSIONATE_DATA *dac_info;
  1096. uint8_t frev, crev;
  1097. uint8_t bg, dac;
  1098. struct radeon_encoder_primary_dac *p_dac = NULL;
  1099. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1100. &frev, &crev, &data_offset)) {
  1101. dac_info = (struct _COMPASSIONATE_DATA *)
  1102. (mode_info->atom_context->bios + data_offset);
  1103. p_dac = kzalloc(sizeof(struct radeon_encoder_primary_dac), GFP_KERNEL);
  1104. if (!p_dac)
  1105. return NULL;
  1106. bg = dac_info->ucDAC1_BG_Adjustment;
  1107. dac = dac_info->ucDAC1_DAC_Adjustment;
  1108. p_dac->ps2_pdac_adj = (bg << 8) | (dac);
  1109. }
  1110. return p_dac;
  1111. }
  1112. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  1113. struct drm_display_mode *mode)
  1114. {
  1115. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1116. ATOM_ANALOG_TV_INFO *tv_info;
  1117. ATOM_ANALOG_TV_INFO_V1_2 *tv_info_v1_2;
  1118. ATOM_DTD_FORMAT *dtd_timings;
  1119. int data_index = GetIndexIntoMasterTable(DATA, AnalogTV_Info);
  1120. u8 frev, crev;
  1121. u16 data_offset, misc;
  1122. if (!atom_parse_data_header(mode_info->atom_context, data_index, NULL,
  1123. &frev, &crev, &data_offset))
  1124. return false;
  1125. switch (crev) {
  1126. case 1:
  1127. tv_info = (ATOM_ANALOG_TV_INFO *)(mode_info->atom_context->bios + data_offset);
  1128. if (index >= MAX_SUPPORTED_TV_TIMING)
  1129. return false;
  1130. mode->crtc_htotal = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_Total);
  1131. mode->crtc_hdisplay = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_Disp);
  1132. mode->crtc_hsync_start = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncStart);
  1133. mode->crtc_hsync_end = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncStart) +
  1134. le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncWidth);
  1135. mode->crtc_vtotal = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_Total);
  1136. mode->crtc_vdisplay = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_Disp);
  1137. mode->crtc_vsync_start = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncStart);
  1138. mode->crtc_vsync_end = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncStart) +
  1139. le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncWidth);
  1140. mode->flags = 0;
  1141. misc = le16_to_cpu(tv_info->aModeTimings[index].susModeMiscInfo.usAccess);
  1142. if (misc & ATOM_VSYNC_POLARITY)
  1143. mode->flags |= DRM_MODE_FLAG_NVSYNC;
  1144. if (misc & ATOM_HSYNC_POLARITY)
  1145. mode->flags |= DRM_MODE_FLAG_NHSYNC;
  1146. if (misc & ATOM_COMPOSITESYNC)
  1147. mode->flags |= DRM_MODE_FLAG_CSYNC;
  1148. if (misc & ATOM_INTERLACE)
  1149. mode->flags |= DRM_MODE_FLAG_INTERLACE;
  1150. if (misc & ATOM_DOUBLE_CLOCK_MODE)
  1151. mode->flags |= DRM_MODE_FLAG_DBLSCAN;
  1152. mode->clock = le16_to_cpu(tv_info->aModeTimings[index].usPixelClock) * 10;
  1153. if (index == 1) {
  1154. /* PAL timings appear to have wrong values for totals */
  1155. mode->crtc_htotal -= 1;
  1156. mode->crtc_vtotal -= 1;
  1157. }
  1158. break;
  1159. case 2:
  1160. tv_info_v1_2 = (ATOM_ANALOG_TV_INFO_V1_2 *)(mode_info->atom_context->bios + data_offset);
  1161. if (index >= MAX_SUPPORTED_TV_TIMING_V1_2)
  1162. return false;
  1163. dtd_timings = &tv_info_v1_2->aModeTimings[index];
  1164. mode->crtc_htotal = le16_to_cpu(dtd_timings->usHActive) +
  1165. le16_to_cpu(dtd_timings->usHBlanking_Time);
  1166. mode->crtc_hdisplay = le16_to_cpu(dtd_timings->usHActive);
  1167. mode->crtc_hsync_start = le16_to_cpu(dtd_timings->usHActive) +
  1168. le16_to_cpu(dtd_timings->usHSyncOffset);
  1169. mode->crtc_hsync_end = mode->crtc_hsync_start +
  1170. le16_to_cpu(dtd_timings->usHSyncWidth);
  1171. mode->crtc_vtotal = le16_to_cpu(dtd_timings->usVActive) +
  1172. le16_to_cpu(dtd_timings->usVBlanking_Time);
  1173. mode->crtc_vdisplay = le16_to_cpu(dtd_timings->usVActive);
  1174. mode->crtc_vsync_start = le16_to_cpu(dtd_timings->usVActive) +
  1175. le16_to_cpu(dtd_timings->usVSyncOffset);
  1176. mode->crtc_vsync_end = mode->crtc_vsync_start +
  1177. le16_to_cpu(dtd_timings->usVSyncWidth);
  1178. mode->flags = 0;
  1179. misc = le16_to_cpu(dtd_timings->susModeMiscInfo.usAccess);
  1180. if (misc & ATOM_VSYNC_POLARITY)
  1181. mode->flags |= DRM_MODE_FLAG_NVSYNC;
  1182. if (misc & ATOM_HSYNC_POLARITY)
  1183. mode->flags |= DRM_MODE_FLAG_NHSYNC;
  1184. if (misc & ATOM_COMPOSITESYNC)
  1185. mode->flags |= DRM_MODE_FLAG_CSYNC;
  1186. if (misc & ATOM_INTERLACE)
  1187. mode->flags |= DRM_MODE_FLAG_INTERLACE;
  1188. if (misc & ATOM_DOUBLE_CLOCK_MODE)
  1189. mode->flags |= DRM_MODE_FLAG_DBLSCAN;
  1190. mode->clock = le16_to_cpu(dtd_timings->usPixClk) * 10;
  1191. break;
  1192. }
  1193. return true;
  1194. }
  1195. enum radeon_tv_std
  1196. radeon_atombios_get_tv_info(struct radeon_device *rdev)
  1197. {
  1198. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1199. int index = GetIndexIntoMasterTable(DATA, AnalogTV_Info);
  1200. uint16_t data_offset;
  1201. uint8_t frev, crev;
  1202. struct _ATOM_ANALOG_TV_INFO *tv_info;
  1203. enum radeon_tv_std tv_std = TV_STD_NTSC;
  1204. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1205. &frev, &crev, &data_offset)) {
  1206. tv_info = (struct _ATOM_ANALOG_TV_INFO *)
  1207. (mode_info->atom_context->bios + data_offset);
  1208. switch (tv_info->ucTV_BootUpDefaultStandard) {
  1209. case ATOM_TV_NTSC:
  1210. tv_std = TV_STD_NTSC;
  1211. DRM_INFO("Default TV standard: NTSC\n");
  1212. break;
  1213. case ATOM_TV_NTSCJ:
  1214. tv_std = TV_STD_NTSC_J;
  1215. DRM_INFO("Default TV standard: NTSC-J\n");
  1216. break;
  1217. case ATOM_TV_PAL:
  1218. tv_std = TV_STD_PAL;
  1219. DRM_INFO("Default TV standard: PAL\n");
  1220. break;
  1221. case ATOM_TV_PALM:
  1222. tv_std = TV_STD_PAL_M;
  1223. DRM_INFO("Default TV standard: PAL-M\n");
  1224. break;
  1225. case ATOM_TV_PALN:
  1226. tv_std = TV_STD_PAL_N;
  1227. DRM_INFO("Default TV standard: PAL-N\n");
  1228. break;
  1229. case ATOM_TV_PALCN:
  1230. tv_std = TV_STD_PAL_CN;
  1231. DRM_INFO("Default TV standard: PAL-CN\n");
  1232. break;
  1233. case ATOM_TV_PAL60:
  1234. tv_std = TV_STD_PAL_60;
  1235. DRM_INFO("Default TV standard: PAL-60\n");
  1236. break;
  1237. case ATOM_TV_SECAM:
  1238. tv_std = TV_STD_SECAM;
  1239. DRM_INFO("Default TV standard: SECAM\n");
  1240. break;
  1241. default:
  1242. tv_std = TV_STD_NTSC;
  1243. DRM_INFO("Unknown TV standard; defaulting to NTSC\n");
  1244. break;
  1245. }
  1246. }
  1247. return tv_std;
  1248. }
  1249. struct radeon_encoder_tv_dac *
  1250. radeon_atombios_get_tv_dac_info(struct radeon_encoder *encoder)
  1251. {
  1252. struct drm_device *dev = encoder->base.dev;
  1253. struct radeon_device *rdev = dev->dev_private;
  1254. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1255. int index = GetIndexIntoMasterTable(DATA, CompassionateData);
  1256. uint16_t data_offset;
  1257. struct _COMPASSIONATE_DATA *dac_info;
  1258. uint8_t frev, crev;
  1259. uint8_t bg, dac;
  1260. struct radeon_encoder_tv_dac *tv_dac = NULL;
  1261. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1262. &frev, &crev, &data_offset)) {
  1263. dac_info = (struct _COMPASSIONATE_DATA *)
  1264. (mode_info->atom_context->bios + data_offset);
  1265. tv_dac = kzalloc(sizeof(struct radeon_encoder_tv_dac), GFP_KERNEL);
  1266. if (!tv_dac)
  1267. return NULL;
  1268. bg = dac_info->ucDAC2_CRT2_BG_Adjustment;
  1269. dac = dac_info->ucDAC2_CRT2_DAC_Adjustment;
  1270. tv_dac->ps2_tvdac_adj = (bg << 16) | (dac << 20);
  1271. bg = dac_info->ucDAC2_PAL_BG_Adjustment;
  1272. dac = dac_info->ucDAC2_PAL_DAC_Adjustment;
  1273. tv_dac->pal_tvdac_adj = (bg << 16) | (dac << 20);
  1274. bg = dac_info->ucDAC2_NTSC_BG_Adjustment;
  1275. dac = dac_info->ucDAC2_NTSC_DAC_Adjustment;
  1276. tv_dac->ntsc_tvdac_adj = (bg << 16) | (dac << 20);
  1277. tv_dac->tv_std = radeon_atombios_get_tv_info(rdev);
  1278. }
  1279. return tv_dac;
  1280. }
  1281. static const char *thermal_controller_names[] = {
  1282. "NONE",
  1283. "lm63",
  1284. "adm1032",
  1285. "adm1030",
  1286. "max6649",
  1287. "lm64",
  1288. "f75375",
  1289. "asc7xxx",
  1290. };
  1291. static const char *pp_lib_thermal_controller_names[] = {
  1292. "NONE",
  1293. "lm63",
  1294. "adm1032",
  1295. "adm1030",
  1296. "max6649",
  1297. "lm64",
  1298. "f75375",
  1299. "RV6xx",
  1300. "RV770",
  1301. "adt7473",
  1302. "External GPIO",
  1303. "Evergreen",
  1304. "adt7473 with internal",
  1305. };
  1306. union power_info {
  1307. struct _ATOM_POWERPLAY_INFO info;
  1308. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  1309. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  1310. struct _ATOM_PPLIB_POWERPLAYTABLE info_4;
  1311. };
  1312. void radeon_atombios_get_power_modes(struct radeon_device *rdev)
  1313. {
  1314. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1315. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  1316. u16 data_offset;
  1317. u8 frev, crev;
  1318. u32 misc, misc2 = 0, sclk, mclk;
  1319. union power_info *power_info;
  1320. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  1321. struct _ATOM_PPLIB_STATE *power_state;
  1322. int num_modes = 0, i, j;
  1323. int state_index = 0, mode_index = 0;
  1324. struct radeon_i2c_bus_rec i2c_bus;
  1325. rdev->pm.default_power_state_index = -1;
  1326. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1327. &frev, &crev, &data_offset)) {
  1328. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  1329. if (frev < 4) {
  1330. /* add the i2c bus for thermal/fan chip */
  1331. if (power_info->info.ucOverdriveThermalController > 0) {
  1332. DRM_INFO("Possible %s thermal controller at 0x%02x\n",
  1333. thermal_controller_names[power_info->info.ucOverdriveThermalController],
  1334. power_info->info.ucOverdriveControllerAddress >> 1);
  1335. i2c_bus = radeon_lookup_i2c_gpio(rdev, power_info->info.ucOverdriveI2cLine);
  1336. rdev->pm.i2c_bus = radeon_i2c_create(rdev->ddev, &i2c_bus, "Thermal");
  1337. if (rdev->pm.i2c_bus) {
  1338. struct i2c_board_info info = { };
  1339. const char *name = thermal_controller_names[power_info->info.
  1340. ucOverdriveThermalController];
  1341. info.addr = power_info->info.ucOverdriveControllerAddress >> 1;
  1342. strlcpy(info.type, name, sizeof(info.type));
  1343. i2c_new_device(&rdev->pm.i2c_bus->adapter, &info);
  1344. }
  1345. }
  1346. num_modes = power_info->info.ucNumOfPowerModeEntries;
  1347. if (num_modes > ATOM_MAX_NUMBEROF_POWER_BLOCK)
  1348. num_modes = ATOM_MAX_NUMBEROF_POWER_BLOCK;
  1349. /* last mode is usually default, array is low to high */
  1350. for (i = 0; i < num_modes; i++) {
  1351. rdev->pm.power_state[state_index].clock_info[0].voltage.type = VOLTAGE_NONE;
  1352. switch (frev) {
  1353. case 1:
  1354. rdev->pm.power_state[state_index].num_clock_modes = 1;
  1355. rdev->pm.power_state[state_index].clock_info[0].mclk =
  1356. le16_to_cpu(power_info->info.asPowerPlayInfo[i].usMemoryClock);
  1357. rdev->pm.power_state[state_index].clock_info[0].sclk =
  1358. le16_to_cpu(power_info->info.asPowerPlayInfo[i].usEngineClock);
  1359. /* skip invalid modes */
  1360. if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
  1361. (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
  1362. continue;
  1363. rdev->pm.power_state[state_index].pcie_lanes =
  1364. power_info->info.asPowerPlayInfo[i].ucNumPciELanes;
  1365. misc = le32_to_cpu(power_info->info.asPowerPlayInfo[i].ulMiscInfo);
  1366. if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
  1367. (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
  1368. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1369. VOLTAGE_GPIO;
  1370. rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
  1371. radeon_lookup_gpio(rdev,
  1372. power_info->info.asPowerPlayInfo[i].ucVoltageDropIndex);
  1373. if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
  1374. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1375. true;
  1376. else
  1377. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1378. false;
  1379. } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
  1380. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1381. VOLTAGE_VDDC;
  1382. rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
  1383. power_info->info.asPowerPlayInfo[i].ucVoltageDropIndex;
  1384. }
  1385. rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1386. rdev->pm.power_state[state_index].misc = misc;
  1387. /* order matters! */
  1388. if (misc & ATOM_PM_MISCINFO_POWER_SAVING_MODE)
  1389. rdev->pm.power_state[state_index].type =
  1390. POWER_STATE_TYPE_POWERSAVE;
  1391. if (misc & ATOM_PM_MISCINFO_DEFAULT_DC_STATE_ENTRY_TRUE)
  1392. rdev->pm.power_state[state_index].type =
  1393. POWER_STATE_TYPE_BATTERY;
  1394. if (misc & ATOM_PM_MISCINFO_DEFAULT_LOW_DC_STATE_ENTRY_TRUE)
  1395. rdev->pm.power_state[state_index].type =
  1396. POWER_STATE_TYPE_BATTERY;
  1397. if (misc & ATOM_PM_MISCINFO_LOAD_BALANCE_EN)
  1398. rdev->pm.power_state[state_index].type =
  1399. POWER_STATE_TYPE_BALANCED;
  1400. if (misc & ATOM_PM_MISCINFO_3D_ACCELERATION_EN) {
  1401. rdev->pm.power_state[state_index].type =
  1402. POWER_STATE_TYPE_PERFORMANCE;
  1403. rdev->pm.power_state[state_index].flags &=
  1404. ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1405. }
  1406. if (misc & ATOM_PM_MISCINFO_DRIVER_DEFAULT_MODE) {
  1407. rdev->pm.power_state[state_index].type =
  1408. POWER_STATE_TYPE_DEFAULT;
  1409. rdev->pm.default_power_state_index = state_index;
  1410. rdev->pm.power_state[state_index].default_clock_mode =
  1411. &rdev->pm.power_state[state_index].clock_info[0];
  1412. rdev->pm.power_state[state_index].flags &=
  1413. ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1414. } else if (state_index == 0) {
  1415. rdev->pm.power_state[state_index].clock_info[0].flags |=
  1416. RADEON_PM_MODE_NO_DISPLAY;
  1417. }
  1418. state_index++;
  1419. break;
  1420. case 2:
  1421. rdev->pm.power_state[state_index].num_clock_modes = 1;
  1422. rdev->pm.power_state[state_index].clock_info[0].mclk =
  1423. le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMemoryClock);
  1424. rdev->pm.power_state[state_index].clock_info[0].sclk =
  1425. le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulEngineClock);
  1426. /* skip invalid modes */
  1427. if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
  1428. (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
  1429. continue;
  1430. rdev->pm.power_state[state_index].pcie_lanes =
  1431. power_info->info_2.asPowerPlayInfo[i].ucNumPciELanes;
  1432. misc = le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMiscInfo);
  1433. misc2 = le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMiscInfo2);
  1434. if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
  1435. (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
  1436. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1437. VOLTAGE_GPIO;
  1438. rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
  1439. radeon_lookup_gpio(rdev,
  1440. power_info->info_2.asPowerPlayInfo[i].ucVoltageDropIndex);
  1441. if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
  1442. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1443. true;
  1444. else
  1445. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1446. false;
  1447. } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
  1448. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1449. VOLTAGE_VDDC;
  1450. rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
  1451. power_info->info_2.asPowerPlayInfo[i].ucVoltageDropIndex;
  1452. }
  1453. rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1454. rdev->pm.power_state[state_index].misc = misc;
  1455. rdev->pm.power_state[state_index].misc2 = misc2;
  1456. /* order matters! */
  1457. if (misc & ATOM_PM_MISCINFO_POWER_SAVING_MODE)
  1458. rdev->pm.power_state[state_index].type =
  1459. POWER_STATE_TYPE_POWERSAVE;
  1460. if (misc & ATOM_PM_MISCINFO_DEFAULT_DC_STATE_ENTRY_TRUE)
  1461. rdev->pm.power_state[state_index].type =
  1462. POWER_STATE_TYPE_BATTERY;
  1463. if (misc & ATOM_PM_MISCINFO_DEFAULT_LOW_DC_STATE_ENTRY_TRUE)
  1464. rdev->pm.power_state[state_index].type =
  1465. POWER_STATE_TYPE_BATTERY;
  1466. if (misc & ATOM_PM_MISCINFO_LOAD_BALANCE_EN)
  1467. rdev->pm.power_state[state_index].type =
  1468. POWER_STATE_TYPE_BALANCED;
  1469. if (misc & ATOM_PM_MISCINFO_3D_ACCELERATION_EN) {
  1470. rdev->pm.power_state[state_index].type =
  1471. POWER_STATE_TYPE_PERFORMANCE;
  1472. rdev->pm.power_state[state_index].flags &=
  1473. ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1474. }
  1475. if (misc2 & ATOM_PM_MISCINFO2_SYSTEM_AC_LITE_MODE)
  1476. rdev->pm.power_state[state_index].type =
  1477. POWER_STATE_TYPE_BALANCED;
  1478. if (misc2 & ATOM_PM_MISCINFO2_MULTI_DISPLAY_SUPPORT)
  1479. rdev->pm.power_state[state_index].flags &=
  1480. ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1481. if (misc & ATOM_PM_MISCINFO_DRIVER_DEFAULT_MODE) {
  1482. rdev->pm.power_state[state_index].type =
  1483. POWER_STATE_TYPE_DEFAULT;
  1484. rdev->pm.default_power_state_index = state_index;
  1485. rdev->pm.power_state[state_index].default_clock_mode =
  1486. &rdev->pm.power_state[state_index].clock_info[0];
  1487. rdev->pm.power_state[state_index].flags &=
  1488. ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1489. } else if (state_index == 0) {
  1490. rdev->pm.power_state[state_index].clock_info[0].flags |=
  1491. RADEON_PM_MODE_NO_DISPLAY;
  1492. }
  1493. state_index++;
  1494. break;
  1495. case 3:
  1496. rdev->pm.power_state[state_index].num_clock_modes = 1;
  1497. rdev->pm.power_state[state_index].clock_info[0].mclk =
  1498. le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMemoryClock);
  1499. rdev->pm.power_state[state_index].clock_info[0].sclk =
  1500. le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulEngineClock);
  1501. /* skip invalid modes */
  1502. if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
  1503. (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
  1504. continue;
  1505. rdev->pm.power_state[state_index].pcie_lanes =
  1506. power_info->info_3.asPowerPlayInfo[i].ucNumPciELanes;
  1507. misc = le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMiscInfo);
  1508. misc2 = le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMiscInfo2);
  1509. if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
  1510. (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
  1511. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1512. VOLTAGE_GPIO;
  1513. rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
  1514. radeon_lookup_gpio(rdev,
  1515. power_info->info_3.asPowerPlayInfo[i].ucVoltageDropIndex);
  1516. if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
  1517. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1518. true;
  1519. else
  1520. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1521. false;
  1522. } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
  1523. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1524. VOLTAGE_VDDC;
  1525. rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
  1526. power_info->info_3.asPowerPlayInfo[i].ucVoltageDropIndex;
  1527. if (misc2 & ATOM_PM_MISCINFO2_VDDCI_DYNAMIC_VOLTAGE_EN) {
  1528. rdev->pm.power_state[state_index].clock_info[0].voltage.vddci_enabled =
  1529. true;
  1530. rdev->pm.power_state[state_index].clock_info[0].voltage.vddci_id =
  1531. power_info->info_3.asPowerPlayInfo[i].ucVDDCI_VoltageDropIndex;
  1532. }
  1533. }
  1534. rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1535. rdev->pm.power_state[state_index].misc = misc;
  1536. rdev->pm.power_state[state_index].misc2 = misc2;
  1537. /* order matters! */
  1538. if (misc & ATOM_PM_MISCINFO_POWER_SAVING_MODE)
  1539. rdev->pm.power_state[state_index].type =
  1540. POWER_STATE_TYPE_POWERSAVE;
  1541. if (misc & ATOM_PM_MISCINFO_DEFAULT_DC_STATE_ENTRY_TRUE)
  1542. rdev->pm.power_state[state_index].type =
  1543. POWER_STATE_TYPE_BATTERY;
  1544. if (misc & ATOM_PM_MISCINFO_DEFAULT_LOW_DC_STATE_ENTRY_TRUE)
  1545. rdev->pm.power_state[state_index].type =
  1546. POWER_STATE_TYPE_BATTERY;
  1547. if (misc & ATOM_PM_MISCINFO_LOAD_BALANCE_EN)
  1548. rdev->pm.power_state[state_index].type =
  1549. POWER_STATE_TYPE_BALANCED;
  1550. if (misc & ATOM_PM_MISCINFO_3D_ACCELERATION_EN) {
  1551. rdev->pm.power_state[state_index].type =
  1552. POWER_STATE_TYPE_PERFORMANCE;
  1553. rdev->pm.power_state[state_index].flags &=
  1554. ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1555. }
  1556. if (misc2 & ATOM_PM_MISCINFO2_SYSTEM_AC_LITE_MODE)
  1557. rdev->pm.power_state[state_index].type =
  1558. POWER_STATE_TYPE_BALANCED;
  1559. if (misc & ATOM_PM_MISCINFO_DRIVER_DEFAULT_MODE) {
  1560. rdev->pm.power_state[state_index].type =
  1561. POWER_STATE_TYPE_DEFAULT;
  1562. rdev->pm.default_power_state_index = state_index;
  1563. rdev->pm.power_state[state_index].default_clock_mode =
  1564. &rdev->pm.power_state[state_index].clock_info[0];
  1565. } else if (state_index == 0) {
  1566. rdev->pm.power_state[state_index].clock_info[0].flags |=
  1567. RADEON_PM_MODE_NO_DISPLAY;
  1568. }
  1569. state_index++;
  1570. break;
  1571. }
  1572. }
  1573. /* last mode is usually default */
  1574. if (rdev->pm.default_power_state_index == -1) {
  1575. rdev->pm.power_state[state_index - 1].type =
  1576. POWER_STATE_TYPE_DEFAULT;
  1577. rdev->pm.default_power_state_index = state_index - 1;
  1578. rdev->pm.power_state[state_index - 1].default_clock_mode =
  1579. &rdev->pm.power_state[state_index - 1].clock_info[0];
  1580. rdev->pm.power_state[state_index].flags &=
  1581. ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1582. rdev->pm.power_state[state_index].misc = 0;
  1583. rdev->pm.power_state[state_index].misc2 = 0;
  1584. }
  1585. } else {
  1586. int fw_index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
  1587. uint8_t fw_frev, fw_crev;
  1588. uint16_t fw_data_offset, vddc = 0;
  1589. union firmware_info *firmware_info;
  1590. ATOM_PPLIB_THERMALCONTROLLER *controller = &power_info->info_4.sThermalController;
  1591. if (atom_parse_data_header(mode_info->atom_context, fw_index, NULL,
  1592. &fw_frev, &fw_crev, &fw_data_offset)) {
  1593. firmware_info =
  1594. (union firmware_info *)(mode_info->atom_context->bios +
  1595. fw_data_offset);
  1596. vddc = firmware_info->info_14.usBootUpVDDCVoltage;
  1597. }
  1598. /* add the i2c bus for thermal/fan chip */
  1599. /* no support for internal controller yet */
  1600. if (controller->ucType > 0) {
  1601. if ((controller->ucType == ATOM_PP_THERMALCONTROLLER_RV6xx) ||
  1602. (controller->ucType == ATOM_PP_THERMALCONTROLLER_RV770) ||
  1603. (controller->ucType == ATOM_PP_THERMALCONTROLLER_EVERGREEN)) {
  1604. DRM_INFO("Internal thermal controller %s fan control\n",
  1605. (controller->ucFanParameters &
  1606. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  1607. } else if ((controller->ucType ==
  1608. ATOM_PP_THERMALCONTROLLER_EXTERNAL_GPIO) ||
  1609. (controller->ucType ==
  1610. ATOM_PP_THERMALCONTROLLER_ADT7473_WITH_INTERNAL)) {
  1611. DRM_INFO("Special thermal controller config\n");
  1612. } else {
  1613. DRM_INFO("Possible %s thermal controller at 0x%02x %s fan control\n",
  1614. pp_lib_thermal_controller_names[controller->ucType],
  1615. controller->ucI2cAddress >> 1,
  1616. (controller->ucFanParameters &
  1617. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  1618. i2c_bus = radeon_lookup_i2c_gpio(rdev, controller->ucI2cLine);
  1619. rdev->pm.i2c_bus = radeon_i2c_create(rdev->ddev, &i2c_bus, "Thermal");
  1620. if (rdev->pm.i2c_bus) {
  1621. struct i2c_board_info info = { };
  1622. const char *name = pp_lib_thermal_controller_names[controller->ucType];
  1623. info.addr = controller->ucI2cAddress >> 1;
  1624. strlcpy(info.type, name, sizeof(info.type));
  1625. i2c_new_device(&rdev->pm.i2c_bus->adapter, &info);
  1626. }
  1627. }
  1628. }
  1629. /* first mode is usually default, followed by low to high */
  1630. for (i = 0; i < power_info->info_4.ucNumStates; i++) {
  1631. mode_index = 0;
  1632. power_state = (struct _ATOM_PPLIB_STATE *)
  1633. (mode_info->atom_context->bios +
  1634. data_offset +
  1635. le16_to_cpu(power_info->info_4.usStateArrayOffset) +
  1636. i * power_info->info_4.ucStateEntrySize);
  1637. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  1638. (mode_info->atom_context->bios +
  1639. data_offset +
  1640. le16_to_cpu(power_info->info_4.usNonClockInfoArrayOffset) +
  1641. (power_state->ucNonClockStateIndex *
  1642. power_info->info_4.ucNonClockSize));
  1643. for (j = 0; j < (power_info->info_4.ucStateEntrySize - 1); j++) {
  1644. if (rdev->flags & RADEON_IS_IGP) {
  1645. struct _ATOM_PPLIB_RS780_CLOCK_INFO *clock_info =
  1646. (struct _ATOM_PPLIB_RS780_CLOCK_INFO *)
  1647. (mode_info->atom_context->bios +
  1648. data_offset +
  1649. le16_to_cpu(power_info->info_4.usClockInfoArrayOffset) +
  1650. (power_state->ucClockStateIndices[j] *
  1651. power_info->info_4.ucClockInfoSize));
  1652. sclk = le16_to_cpu(clock_info->usLowEngineClockLow);
  1653. sclk |= clock_info->ucLowEngineClockHigh << 16;
  1654. rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
  1655. /* skip invalid modes */
  1656. if (rdev->pm.power_state[state_index].clock_info[mode_index].sclk == 0)
  1657. continue;
  1658. /* voltage works differently on IGPs */
  1659. mode_index++;
  1660. } else if (ASIC_IS_DCE4(rdev)) {
  1661. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO *clock_info =
  1662. (struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO *)
  1663. (mode_info->atom_context->bios +
  1664. data_offset +
  1665. le16_to_cpu(power_info->info_4.usClockInfoArrayOffset) +
  1666. (power_state->ucClockStateIndices[j] *
  1667. power_info->info_4.ucClockInfoSize));
  1668. sclk = le16_to_cpu(clock_info->usEngineClockLow);
  1669. sclk |= clock_info->ucEngineClockHigh << 16;
  1670. mclk = le16_to_cpu(clock_info->usMemoryClockLow);
  1671. mclk |= clock_info->ucMemoryClockHigh << 16;
  1672. rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
  1673. rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
  1674. /* skip invalid modes */
  1675. if ((rdev->pm.power_state[state_index].clock_info[mode_index].mclk == 0) ||
  1676. (rdev->pm.power_state[state_index].clock_info[mode_index].sclk == 0))
  1677. continue;
  1678. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
  1679. VOLTAGE_SW;
  1680. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage =
  1681. clock_info->usVDDC;
  1682. /* XXX usVDDCI */
  1683. mode_index++;
  1684. } else {
  1685. struct _ATOM_PPLIB_R600_CLOCK_INFO *clock_info =
  1686. (struct _ATOM_PPLIB_R600_CLOCK_INFO *)
  1687. (mode_info->atom_context->bios +
  1688. data_offset +
  1689. le16_to_cpu(power_info->info_4.usClockInfoArrayOffset) +
  1690. (power_state->ucClockStateIndices[j] *
  1691. power_info->info_4.ucClockInfoSize));
  1692. sclk = le16_to_cpu(clock_info->usEngineClockLow);
  1693. sclk |= clock_info->ucEngineClockHigh << 16;
  1694. mclk = le16_to_cpu(clock_info->usMemoryClockLow);
  1695. mclk |= clock_info->ucMemoryClockHigh << 16;
  1696. rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
  1697. rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
  1698. /* skip invalid modes */
  1699. if ((rdev->pm.power_state[state_index].clock_info[mode_index].mclk == 0) ||
  1700. (rdev->pm.power_state[state_index].clock_info[mode_index].sclk == 0))
  1701. continue;
  1702. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
  1703. VOLTAGE_SW;
  1704. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage =
  1705. clock_info->usVDDC;
  1706. mode_index++;
  1707. }
  1708. }
  1709. rdev->pm.power_state[state_index].num_clock_modes = mode_index;
  1710. if (mode_index) {
  1711. misc = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  1712. misc2 = le16_to_cpu(non_clock_info->usClassification);
  1713. rdev->pm.power_state[state_index].misc = misc;
  1714. rdev->pm.power_state[state_index].misc2 = misc2;
  1715. rdev->pm.power_state[state_index].pcie_lanes =
  1716. ((misc & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >>
  1717. ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT) + 1;
  1718. switch (misc2 & ATOM_PPLIB_CLASSIFICATION_UI_MASK) {
  1719. case ATOM_PPLIB_CLASSIFICATION_UI_BATTERY:
  1720. rdev->pm.power_state[state_index].type =
  1721. POWER_STATE_TYPE_BATTERY;
  1722. break;
  1723. case ATOM_PPLIB_CLASSIFICATION_UI_BALANCED:
  1724. rdev->pm.power_state[state_index].type =
  1725. POWER_STATE_TYPE_BALANCED;
  1726. break;
  1727. case ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE:
  1728. rdev->pm.power_state[state_index].type =
  1729. POWER_STATE_TYPE_PERFORMANCE;
  1730. break;
  1731. }
  1732. rdev->pm.power_state[state_index].flags = 0;
  1733. if (misc & ATOM_PPLIB_SINGLE_DISPLAY_ONLY)
  1734. rdev->pm.power_state[state_index].flags |=
  1735. RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1736. if (misc2 & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  1737. rdev->pm.power_state[state_index].type =
  1738. POWER_STATE_TYPE_DEFAULT;
  1739. rdev->pm.default_power_state_index = state_index;
  1740. rdev->pm.power_state[state_index].default_clock_mode =
  1741. &rdev->pm.power_state[state_index].clock_info[mode_index - 1];
  1742. /* patch the table values with the default slck/mclk from firmware info */
  1743. for (j = 0; j < mode_index; j++) {
  1744. rdev->pm.power_state[state_index].clock_info[j].mclk =
  1745. rdev->clock.default_mclk;
  1746. rdev->pm.power_state[state_index].clock_info[j].sclk =
  1747. rdev->clock.default_sclk;
  1748. if (vddc)
  1749. rdev->pm.power_state[state_index].clock_info[j].voltage.voltage =
  1750. vddc;
  1751. }
  1752. }
  1753. state_index++;
  1754. }
  1755. }
  1756. /* if multiple clock modes, mark the lowest as no display */
  1757. for (i = 0; i < state_index; i++) {
  1758. if (rdev->pm.power_state[i].num_clock_modes > 1)
  1759. rdev->pm.power_state[i].clock_info[0].flags |=
  1760. RADEON_PM_MODE_NO_DISPLAY;
  1761. }
  1762. /* first mode is usually default */
  1763. if (rdev->pm.default_power_state_index == -1) {
  1764. rdev->pm.power_state[0].type =
  1765. POWER_STATE_TYPE_DEFAULT;
  1766. rdev->pm.default_power_state_index = 0;
  1767. rdev->pm.power_state[0].default_clock_mode =
  1768. &rdev->pm.power_state[0].clock_info[0];
  1769. }
  1770. }
  1771. } else {
  1772. /* add the default mode */
  1773. rdev->pm.power_state[state_index].type =
  1774. POWER_STATE_TYPE_DEFAULT;
  1775. rdev->pm.power_state[state_index].num_clock_modes = 1;
  1776. rdev->pm.power_state[state_index].clock_info[0].mclk = rdev->clock.default_mclk;
  1777. rdev->pm.power_state[state_index].clock_info[0].sclk = rdev->clock.default_sclk;
  1778. rdev->pm.power_state[state_index].default_clock_mode =
  1779. &rdev->pm.power_state[state_index].clock_info[0];
  1780. rdev->pm.power_state[state_index].clock_info[0].voltage.type = VOLTAGE_NONE;
  1781. rdev->pm.power_state[state_index].pcie_lanes = 16;
  1782. rdev->pm.default_power_state_index = state_index;
  1783. rdev->pm.power_state[state_index].flags = 0;
  1784. state_index++;
  1785. }
  1786. rdev->pm.num_power_states = state_index;
  1787. rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
  1788. rdev->pm.current_clock_mode_index = 0;
  1789. rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
  1790. }
  1791. void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable)
  1792. {
  1793. DYNAMIC_CLOCK_GATING_PS_ALLOCATION args;
  1794. int index = GetIndexIntoMasterTable(COMMAND, DynamicClockGating);
  1795. args.ucEnable = enable;
  1796. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1797. }
  1798. uint32_t radeon_atom_get_engine_clock(struct radeon_device *rdev)
  1799. {
  1800. GET_ENGINE_CLOCK_PS_ALLOCATION args;
  1801. int index = GetIndexIntoMasterTable(COMMAND, GetEngineClock);
  1802. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1803. return args.ulReturnEngineClock;
  1804. }
  1805. uint32_t radeon_atom_get_memory_clock(struct radeon_device *rdev)
  1806. {
  1807. GET_MEMORY_CLOCK_PS_ALLOCATION args;
  1808. int index = GetIndexIntoMasterTable(COMMAND, GetMemoryClock);
  1809. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1810. return args.ulReturnMemoryClock;
  1811. }
  1812. void radeon_atom_set_engine_clock(struct radeon_device *rdev,
  1813. uint32_t eng_clock)
  1814. {
  1815. SET_ENGINE_CLOCK_PS_ALLOCATION args;
  1816. int index = GetIndexIntoMasterTable(COMMAND, SetEngineClock);
  1817. args.ulTargetEngineClock = eng_clock; /* 10 khz */
  1818. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1819. }
  1820. void radeon_atom_set_memory_clock(struct radeon_device *rdev,
  1821. uint32_t mem_clock)
  1822. {
  1823. SET_MEMORY_CLOCK_PS_ALLOCATION args;
  1824. int index = GetIndexIntoMasterTable(COMMAND, SetMemoryClock);
  1825. if (rdev->flags & RADEON_IS_IGP)
  1826. return;
  1827. args.ulTargetMemoryClock = mem_clock; /* 10 khz */
  1828. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1829. }
  1830. union set_voltage {
  1831. struct _SET_VOLTAGE_PS_ALLOCATION alloc;
  1832. struct _SET_VOLTAGE_PARAMETERS v1;
  1833. struct _SET_VOLTAGE_PARAMETERS_V2 v2;
  1834. };
  1835. void radeon_atom_set_voltage(struct radeon_device *rdev, u16 level)
  1836. {
  1837. union set_voltage args;
  1838. int index = GetIndexIntoMasterTable(COMMAND, SetVoltage);
  1839. u8 frev, crev, volt_index = level;
  1840. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1841. return;
  1842. switch (crev) {
  1843. case 1:
  1844. args.v1.ucVoltageType = SET_VOLTAGE_TYPE_ASIC_VDDC;
  1845. args.v1.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_ALL_SOURCE;
  1846. args.v1.ucVoltageIndex = volt_index;
  1847. break;
  1848. case 2:
  1849. args.v2.ucVoltageType = SET_VOLTAGE_TYPE_ASIC_VDDC;
  1850. args.v2.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_SET_VOLTAGE;
  1851. args.v2.usVoltageLevel = cpu_to_le16(level);
  1852. break;
  1853. default:
  1854. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1855. return;
  1856. }
  1857. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1858. }
  1859. void radeon_atom_initialize_bios_scratch_regs(struct drm_device *dev)
  1860. {
  1861. struct radeon_device *rdev = dev->dev_private;
  1862. uint32_t bios_2_scratch, bios_6_scratch;
  1863. if (rdev->family >= CHIP_R600) {
  1864. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  1865. bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
  1866. } else {
  1867. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  1868. bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
  1869. }
  1870. /* let the bios control the backlight */
  1871. bios_2_scratch &= ~ATOM_S2_VRI_BRIGHT_ENABLE;
  1872. /* tell the bios not to handle mode switching */
  1873. bios_6_scratch |= (ATOM_S6_ACC_BLOCK_DISPLAY_SWITCH | ATOM_S6_ACC_MODE);
  1874. if (rdev->family >= CHIP_R600) {
  1875. WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
  1876. WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
  1877. } else {
  1878. WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
  1879. WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
  1880. }
  1881. }
  1882. void radeon_save_bios_scratch_regs(struct radeon_device *rdev)
  1883. {
  1884. uint32_t scratch_reg;
  1885. int i;
  1886. if (rdev->family >= CHIP_R600)
  1887. scratch_reg = R600_BIOS_0_SCRATCH;
  1888. else
  1889. scratch_reg = RADEON_BIOS_0_SCRATCH;
  1890. for (i = 0; i < RADEON_BIOS_NUM_SCRATCH; i++)
  1891. rdev->bios_scratch[i] = RREG32(scratch_reg + (i * 4));
  1892. }
  1893. void radeon_restore_bios_scratch_regs(struct radeon_device *rdev)
  1894. {
  1895. uint32_t scratch_reg;
  1896. int i;
  1897. if (rdev->family >= CHIP_R600)
  1898. scratch_reg = R600_BIOS_0_SCRATCH;
  1899. else
  1900. scratch_reg = RADEON_BIOS_0_SCRATCH;
  1901. for (i = 0; i < RADEON_BIOS_NUM_SCRATCH; i++)
  1902. WREG32(scratch_reg + (i * 4), rdev->bios_scratch[i]);
  1903. }
  1904. void radeon_atom_output_lock(struct drm_encoder *encoder, bool lock)
  1905. {
  1906. struct drm_device *dev = encoder->dev;
  1907. struct radeon_device *rdev = dev->dev_private;
  1908. uint32_t bios_6_scratch;
  1909. if (rdev->family >= CHIP_R600)
  1910. bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
  1911. else
  1912. bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
  1913. if (lock)
  1914. bios_6_scratch |= ATOM_S6_CRITICAL_STATE;
  1915. else
  1916. bios_6_scratch &= ~ATOM_S6_CRITICAL_STATE;
  1917. if (rdev->family >= CHIP_R600)
  1918. WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
  1919. else
  1920. WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
  1921. }
  1922. /* at some point we may want to break this out into individual functions */
  1923. void
  1924. radeon_atombios_connected_scratch_regs(struct drm_connector *connector,
  1925. struct drm_encoder *encoder,
  1926. bool connected)
  1927. {
  1928. struct drm_device *dev = connector->dev;
  1929. struct radeon_device *rdev = dev->dev_private;
  1930. struct radeon_connector *radeon_connector =
  1931. to_radeon_connector(connector);
  1932. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1933. uint32_t bios_0_scratch, bios_3_scratch, bios_6_scratch;
  1934. if (rdev->family >= CHIP_R600) {
  1935. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1936. bios_3_scratch = RREG32(R600_BIOS_3_SCRATCH);
  1937. bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
  1938. } else {
  1939. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  1940. bios_3_scratch = RREG32(RADEON_BIOS_3_SCRATCH);
  1941. bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
  1942. }
  1943. if ((radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) &&
  1944. (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT)) {
  1945. if (connected) {
  1946. DRM_DEBUG("TV1 connected\n");
  1947. bios_3_scratch |= ATOM_S3_TV1_ACTIVE;
  1948. bios_6_scratch |= ATOM_S6_ACC_REQ_TV1;
  1949. } else {
  1950. DRM_DEBUG("TV1 disconnected\n");
  1951. bios_0_scratch &= ~ATOM_S0_TV1_MASK;
  1952. bios_3_scratch &= ~ATOM_S3_TV1_ACTIVE;
  1953. bios_6_scratch &= ~ATOM_S6_ACC_REQ_TV1;
  1954. }
  1955. }
  1956. if ((radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) &&
  1957. (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT)) {
  1958. if (connected) {
  1959. DRM_DEBUG("CV connected\n");
  1960. bios_3_scratch |= ATOM_S3_CV_ACTIVE;
  1961. bios_6_scratch |= ATOM_S6_ACC_REQ_CV;
  1962. } else {
  1963. DRM_DEBUG("CV disconnected\n");
  1964. bios_0_scratch &= ~ATOM_S0_CV_MASK;
  1965. bios_3_scratch &= ~ATOM_S3_CV_ACTIVE;
  1966. bios_6_scratch &= ~ATOM_S6_ACC_REQ_CV;
  1967. }
  1968. }
  1969. if ((radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) &&
  1970. (radeon_connector->devices & ATOM_DEVICE_LCD1_SUPPORT)) {
  1971. if (connected) {
  1972. DRM_DEBUG("LCD1 connected\n");
  1973. bios_0_scratch |= ATOM_S0_LCD1;
  1974. bios_3_scratch |= ATOM_S3_LCD1_ACTIVE;
  1975. bios_6_scratch |= ATOM_S6_ACC_REQ_LCD1;
  1976. } else {
  1977. DRM_DEBUG("LCD1 disconnected\n");
  1978. bios_0_scratch &= ~ATOM_S0_LCD1;
  1979. bios_3_scratch &= ~ATOM_S3_LCD1_ACTIVE;
  1980. bios_6_scratch &= ~ATOM_S6_ACC_REQ_LCD1;
  1981. }
  1982. }
  1983. if ((radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) &&
  1984. (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)) {
  1985. if (connected) {
  1986. DRM_DEBUG("CRT1 connected\n");
  1987. bios_0_scratch |= ATOM_S0_CRT1_COLOR;
  1988. bios_3_scratch |= ATOM_S3_CRT1_ACTIVE;
  1989. bios_6_scratch |= ATOM_S6_ACC_REQ_CRT1;
  1990. } else {
  1991. DRM_DEBUG("CRT1 disconnected\n");
  1992. bios_0_scratch &= ~ATOM_S0_CRT1_MASK;
  1993. bios_3_scratch &= ~ATOM_S3_CRT1_ACTIVE;
  1994. bios_6_scratch &= ~ATOM_S6_ACC_REQ_CRT1;
  1995. }
  1996. }
  1997. if ((radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) &&
  1998. (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)) {
  1999. if (connected) {
  2000. DRM_DEBUG("CRT2 connected\n");
  2001. bios_0_scratch |= ATOM_S0_CRT2_COLOR;
  2002. bios_3_scratch |= ATOM_S3_CRT2_ACTIVE;
  2003. bios_6_scratch |= ATOM_S6_ACC_REQ_CRT2;
  2004. } else {
  2005. DRM_DEBUG("CRT2 disconnected\n");
  2006. bios_0_scratch &= ~ATOM_S0_CRT2_MASK;
  2007. bios_3_scratch &= ~ATOM_S3_CRT2_ACTIVE;
  2008. bios_6_scratch &= ~ATOM_S6_ACC_REQ_CRT2;
  2009. }
  2010. }
  2011. if ((radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) &&
  2012. (radeon_connector->devices & ATOM_DEVICE_DFP1_SUPPORT)) {
  2013. if (connected) {
  2014. DRM_DEBUG("DFP1 connected\n");
  2015. bios_0_scratch |= ATOM_S0_DFP1;
  2016. bios_3_scratch |= ATOM_S3_DFP1_ACTIVE;
  2017. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP1;
  2018. } else {
  2019. DRM_DEBUG("DFP1 disconnected\n");
  2020. bios_0_scratch &= ~ATOM_S0_DFP1;
  2021. bios_3_scratch &= ~ATOM_S3_DFP1_ACTIVE;
  2022. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP1;
  2023. }
  2024. }
  2025. if ((radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) &&
  2026. (radeon_connector->devices & ATOM_DEVICE_DFP2_SUPPORT)) {
  2027. if (connected) {
  2028. DRM_DEBUG("DFP2 connected\n");
  2029. bios_0_scratch |= ATOM_S0_DFP2;
  2030. bios_3_scratch |= ATOM_S3_DFP2_ACTIVE;
  2031. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP2;
  2032. } else {
  2033. DRM_DEBUG("DFP2 disconnected\n");
  2034. bios_0_scratch &= ~ATOM_S0_DFP2;
  2035. bios_3_scratch &= ~ATOM_S3_DFP2_ACTIVE;
  2036. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP2;
  2037. }
  2038. }
  2039. if ((radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) &&
  2040. (radeon_connector->devices & ATOM_DEVICE_DFP3_SUPPORT)) {
  2041. if (connected) {
  2042. DRM_DEBUG("DFP3 connected\n");
  2043. bios_0_scratch |= ATOM_S0_DFP3;
  2044. bios_3_scratch |= ATOM_S3_DFP3_ACTIVE;
  2045. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP3;
  2046. } else {
  2047. DRM_DEBUG("DFP3 disconnected\n");
  2048. bios_0_scratch &= ~ATOM_S0_DFP3;
  2049. bios_3_scratch &= ~ATOM_S3_DFP3_ACTIVE;
  2050. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP3;
  2051. }
  2052. }
  2053. if ((radeon_encoder->devices & ATOM_DEVICE_DFP4_SUPPORT) &&
  2054. (radeon_connector->devices & ATOM_DEVICE_DFP4_SUPPORT)) {
  2055. if (connected) {
  2056. DRM_DEBUG("DFP4 connected\n");
  2057. bios_0_scratch |= ATOM_S0_DFP4;
  2058. bios_3_scratch |= ATOM_S3_DFP4_ACTIVE;
  2059. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP4;
  2060. } else {
  2061. DRM_DEBUG("DFP4 disconnected\n");
  2062. bios_0_scratch &= ~ATOM_S0_DFP4;
  2063. bios_3_scratch &= ~ATOM_S3_DFP4_ACTIVE;
  2064. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP4;
  2065. }
  2066. }
  2067. if ((radeon_encoder->devices & ATOM_DEVICE_DFP5_SUPPORT) &&
  2068. (radeon_connector->devices & ATOM_DEVICE_DFP5_SUPPORT)) {
  2069. if (connected) {
  2070. DRM_DEBUG("DFP5 connected\n");
  2071. bios_0_scratch |= ATOM_S0_DFP5;
  2072. bios_3_scratch |= ATOM_S3_DFP5_ACTIVE;
  2073. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP5;
  2074. } else {
  2075. DRM_DEBUG("DFP5 disconnected\n");
  2076. bios_0_scratch &= ~ATOM_S0_DFP5;
  2077. bios_3_scratch &= ~ATOM_S3_DFP5_ACTIVE;
  2078. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP5;
  2079. }
  2080. }
  2081. if (rdev->family >= CHIP_R600) {
  2082. WREG32(R600_BIOS_0_SCRATCH, bios_0_scratch);
  2083. WREG32(R600_BIOS_3_SCRATCH, bios_3_scratch);
  2084. WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
  2085. } else {
  2086. WREG32(RADEON_BIOS_0_SCRATCH, bios_0_scratch);
  2087. WREG32(RADEON_BIOS_3_SCRATCH, bios_3_scratch);
  2088. WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
  2089. }
  2090. }
  2091. void
  2092. radeon_atombios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc)
  2093. {
  2094. struct drm_device *dev = encoder->dev;
  2095. struct radeon_device *rdev = dev->dev_private;
  2096. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2097. uint32_t bios_3_scratch;
  2098. if (rdev->family >= CHIP_R600)
  2099. bios_3_scratch = RREG32(R600_BIOS_3_SCRATCH);
  2100. else
  2101. bios_3_scratch = RREG32(RADEON_BIOS_3_SCRATCH);
  2102. if (radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2103. bios_3_scratch &= ~ATOM_S3_TV1_CRTC_ACTIVE;
  2104. bios_3_scratch |= (crtc << 18);
  2105. }
  2106. if (radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) {
  2107. bios_3_scratch &= ~ATOM_S3_CV_CRTC_ACTIVE;
  2108. bios_3_scratch |= (crtc << 24);
  2109. }
  2110. if (radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  2111. bios_3_scratch &= ~ATOM_S3_CRT1_CRTC_ACTIVE;
  2112. bios_3_scratch |= (crtc << 16);
  2113. }
  2114. if (radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  2115. bios_3_scratch &= ~ATOM_S3_CRT2_CRTC_ACTIVE;
  2116. bios_3_scratch |= (crtc << 20);
  2117. }
  2118. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  2119. bios_3_scratch &= ~ATOM_S3_LCD1_CRTC_ACTIVE;
  2120. bios_3_scratch |= (crtc << 17);
  2121. }
  2122. if (radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) {
  2123. bios_3_scratch &= ~ATOM_S3_DFP1_CRTC_ACTIVE;
  2124. bios_3_scratch |= (crtc << 19);
  2125. }
  2126. if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) {
  2127. bios_3_scratch &= ~ATOM_S3_DFP2_CRTC_ACTIVE;
  2128. bios_3_scratch |= (crtc << 23);
  2129. }
  2130. if (radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) {
  2131. bios_3_scratch &= ~ATOM_S3_DFP3_CRTC_ACTIVE;
  2132. bios_3_scratch |= (crtc << 25);
  2133. }
  2134. if (rdev->family >= CHIP_R600)
  2135. WREG32(R600_BIOS_3_SCRATCH, bios_3_scratch);
  2136. else
  2137. WREG32(RADEON_BIOS_3_SCRATCH, bios_3_scratch);
  2138. }
  2139. void
  2140. radeon_atombios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on)
  2141. {
  2142. struct drm_device *dev = encoder->dev;
  2143. struct radeon_device *rdev = dev->dev_private;
  2144. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2145. uint32_t bios_2_scratch;
  2146. if (rdev->family >= CHIP_R600)
  2147. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  2148. else
  2149. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  2150. if (radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2151. if (on)
  2152. bios_2_scratch &= ~ATOM_S2_TV1_DPMS_STATE;
  2153. else
  2154. bios_2_scratch |= ATOM_S2_TV1_DPMS_STATE;
  2155. }
  2156. if (radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) {
  2157. if (on)
  2158. bios_2_scratch &= ~ATOM_S2_CV_DPMS_STATE;
  2159. else
  2160. bios_2_scratch |= ATOM_S2_CV_DPMS_STATE;
  2161. }
  2162. if (radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  2163. if (on)
  2164. bios_2_scratch &= ~ATOM_S2_CRT1_DPMS_STATE;
  2165. else
  2166. bios_2_scratch |= ATOM_S2_CRT1_DPMS_STATE;
  2167. }
  2168. if (radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  2169. if (on)
  2170. bios_2_scratch &= ~ATOM_S2_CRT2_DPMS_STATE;
  2171. else
  2172. bios_2_scratch |= ATOM_S2_CRT2_DPMS_STATE;
  2173. }
  2174. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  2175. if (on)
  2176. bios_2_scratch &= ~ATOM_S2_LCD1_DPMS_STATE;
  2177. else
  2178. bios_2_scratch |= ATOM_S2_LCD1_DPMS_STATE;
  2179. }
  2180. if (radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) {
  2181. if (on)
  2182. bios_2_scratch &= ~ATOM_S2_DFP1_DPMS_STATE;
  2183. else
  2184. bios_2_scratch |= ATOM_S2_DFP1_DPMS_STATE;
  2185. }
  2186. if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) {
  2187. if (on)
  2188. bios_2_scratch &= ~ATOM_S2_DFP2_DPMS_STATE;
  2189. else
  2190. bios_2_scratch |= ATOM_S2_DFP2_DPMS_STATE;
  2191. }
  2192. if (radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) {
  2193. if (on)
  2194. bios_2_scratch &= ~ATOM_S2_DFP3_DPMS_STATE;
  2195. else
  2196. bios_2_scratch |= ATOM_S2_DFP3_DPMS_STATE;
  2197. }
  2198. if (radeon_encoder->devices & ATOM_DEVICE_DFP4_SUPPORT) {
  2199. if (on)
  2200. bios_2_scratch &= ~ATOM_S2_DFP4_DPMS_STATE;
  2201. else
  2202. bios_2_scratch |= ATOM_S2_DFP4_DPMS_STATE;
  2203. }
  2204. if (radeon_encoder->devices & ATOM_DEVICE_DFP5_SUPPORT) {
  2205. if (on)
  2206. bios_2_scratch &= ~ATOM_S2_DFP5_DPMS_STATE;
  2207. else
  2208. bios_2_scratch |= ATOM_S2_DFP5_DPMS_STATE;
  2209. }
  2210. if (rdev->family >= CHIP_R600)
  2211. WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
  2212. else
  2213. WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
  2214. }