emulate.c 98 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affilates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #ifndef __KERNEL__
  23. #include <stdio.h>
  24. #include <stdint.h>
  25. #include <public/xen.h>
  26. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  27. #else
  28. #include <linux/kvm_host.h>
  29. #include "kvm_cache_regs.h"
  30. #define DPRINTF(x...) do {} while (0)
  31. #endif
  32. #include <linux/module.h>
  33. #include <asm/kvm_emulate.h>
  34. #include "x86.h"
  35. #include "tss.h"
  36. /*
  37. * Opcode effective-address decode tables.
  38. * Note that we only emulate instructions that have at least one memory
  39. * operand (excluding implicit stack references). We assume that stack
  40. * references and instruction fetches will never occur in special memory
  41. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  42. * not be handled.
  43. */
  44. /* Operand sizes: 8-bit operands or specified/overridden size. */
  45. #define ByteOp (1<<0) /* 8-bit operands. */
  46. /* Destination operand type. */
  47. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  48. #define DstReg (2<<1) /* Register operand. */
  49. #define DstMem (3<<1) /* Memory operand. */
  50. #define DstAcc (4<<1) /* Destination Accumulator */
  51. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  52. #define DstMem64 (6<<1) /* 64bit memory operand */
  53. #define DstImmUByte (7<<1) /* 8-bit unsigned immediate operand */
  54. #define DstMask (7<<1)
  55. /* Source operand type. */
  56. #define SrcNone (0<<4) /* No source operand. */
  57. #define SrcReg (1<<4) /* Register operand. */
  58. #define SrcMem (2<<4) /* Memory operand. */
  59. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  60. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  61. #define SrcImm (5<<4) /* Immediate operand. */
  62. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  63. #define SrcOne (7<<4) /* Implied '1' */
  64. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  65. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  66. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  67. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  68. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  69. #define SrcAcc (0xd<<4) /* Source Accumulator */
  70. #define SrcImmU16 (0xe<<4) /* Immediate operand, unsigned, 16 bits */
  71. #define SrcMask (0xf<<4)
  72. /* Generic ModRM decode. */
  73. #define ModRM (1<<8)
  74. /* Destination is only written; never read. */
  75. #define Mov (1<<9)
  76. #define BitOp (1<<10)
  77. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  78. #define String (1<<12) /* String instruction (rep capable) */
  79. #define Stack (1<<13) /* Stack instruction (push/pop) */
  80. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  81. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  82. /* Misc flags */
  83. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  84. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  85. #define Undefined (1<<25) /* No Such Instruction */
  86. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  87. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  88. #define No64 (1<<28)
  89. /* Source 2 operand type */
  90. #define Src2None (0<<29)
  91. #define Src2CL (1<<29)
  92. #define Src2ImmByte (2<<29)
  93. #define Src2One (3<<29)
  94. #define Src2Imm (4<<29)
  95. #define Src2Mask (7<<29)
  96. #define X2(x...) x, x
  97. #define X3(x...) X2(x), x
  98. #define X4(x...) X2(x), X2(x)
  99. #define X5(x...) X4(x), x
  100. #define X6(x...) X4(x), X2(x)
  101. #define X7(x...) X4(x), X3(x)
  102. #define X8(x...) X4(x), X4(x)
  103. #define X16(x...) X8(x), X8(x)
  104. struct opcode {
  105. u32 flags;
  106. union {
  107. int (*execute)(struct x86_emulate_ctxt *ctxt);
  108. struct opcode *group;
  109. struct group_dual *gdual;
  110. } u;
  111. };
  112. struct group_dual {
  113. struct opcode mod012[8];
  114. struct opcode mod3[8];
  115. };
  116. /* EFLAGS bit definitions. */
  117. #define EFLG_ID (1<<21)
  118. #define EFLG_VIP (1<<20)
  119. #define EFLG_VIF (1<<19)
  120. #define EFLG_AC (1<<18)
  121. #define EFLG_VM (1<<17)
  122. #define EFLG_RF (1<<16)
  123. #define EFLG_IOPL (3<<12)
  124. #define EFLG_NT (1<<14)
  125. #define EFLG_OF (1<<11)
  126. #define EFLG_DF (1<<10)
  127. #define EFLG_IF (1<<9)
  128. #define EFLG_TF (1<<8)
  129. #define EFLG_SF (1<<7)
  130. #define EFLG_ZF (1<<6)
  131. #define EFLG_AF (1<<4)
  132. #define EFLG_PF (1<<2)
  133. #define EFLG_CF (1<<0)
  134. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  135. #define EFLG_RESERVED_ONE_MASK 2
  136. /*
  137. * Instruction emulation:
  138. * Most instructions are emulated directly via a fragment of inline assembly
  139. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  140. * any modified flags.
  141. */
  142. #if defined(CONFIG_X86_64)
  143. #define _LO32 "k" /* force 32-bit operand */
  144. #define _STK "%%rsp" /* stack pointer */
  145. #elif defined(__i386__)
  146. #define _LO32 "" /* force 32-bit operand */
  147. #define _STK "%%esp" /* stack pointer */
  148. #endif
  149. /*
  150. * These EFLAGS bits are restored from saved value during emulation, and
  151. * any changes are written back to the saved value after emulation.
  152. */
  153. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  154. /* Before executing instruction: restore necessary bits in EFLAGS. */
  155. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  156. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  157. "movl %"_sav",%"_LO32 _tmp"; " \
  158. "push %"_tmp"; " \
  159. "push %"_tmp"; " \
  160. "movl %"_msk",%"_LO32 _tmp"; " \
  161. "andl %"_LO32 _tmp",("_STK"); " \
  162. "pushf; " \
  163. "notl %"_LO32 _tmp"; " \
  164. "andl %"_LO32 _tmp",("_STK"); " \
  165. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  166. "pop %"_tmp"; " \
  167. "orl %"_LO32 _tmp",("_STK"); " \
  168. "popf; " \
  169. "pop %"_sav"; "
  170. /* After executing instruction: write-back necessary bits in EFLAGS. */
  171. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  172. /* _sav |= EFLAGS & _msk; */ \
  173. "pushf; " \
  174. "pop %"_tmp"; " \
  175. "andl %"_msk",%"_LO32 _tmp"; " \
  176. "orl %"_LO32 _tmp",%"_sav"; "
  177. #ifdef CONFIG_X86_64
  178. #define ON64(x) x
  179. #else
  180. #define ON64(x)
  181. #endif
  182. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix, _dsttype) \
  183. do { \
  184. __asm__ __volatile__ ( \
  185. _PRE_EFLAGS("0", "4", "2") \
  186. _op _suffix " %"_x"3,%1; " \
  187. _POST_EFLAGS("0", "4", "2") \
  188. : "=m" (_eflags), "+q" (*(_dsttype*)&(_dst).val),\
  189. "=&r" (_tmp) \
  190. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  191. } while (0)
  192. /* Raw emulation: instruction has two explicit operands. */
  193. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  194. do { \
  195. unsigned long _tmp; \
  196. \
  197. switch ((_dst).bytes) { \
  198. case 2: \
  199. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w",u16);\
  200. break; \
  201. case 4: \
  202. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l",u32);\
  203. break; \
  204. case 8: \
  205. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q",u64)); \
  206. break; \
  207. } \
  208. } while (0)
  209. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  210. do { \
  211. unsigned long _tmp; \
  212. switch ((_dst).bytes) { \
  213. case 1: \
  214. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b",u8); \
  215. break; \
  216. default: \
  217. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  218. _wx, _wy, _lx, _ly, _qx, _qy); \
  219. break; \
  220. } \
  221. } while (0)
  222. /* Source operand is byte-sized and may be restricted to just %cl. */
  223. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  224. __emulate_2op(_op, _src, _dst, _eflags, \
  225. "b", "c", "b", "c", "b", "c", "b", "c")
  226. /* Source operand is byte, word, long or quad sized. */
  227. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  228. __emulate_2op(_op, _src, _dst, _eflags, \
  229. "b", "q", "w", "r", _LO32, "r", "", "r")
  230. /* Source operand is word, long or quad sized. */
  231. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  232. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  233. "w", "r", _LO32, "r", "", "r")
  234. /* Instruction has three operands and one operand is stored in ECX register */
  235. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  236. do { \
  237. unsigned long _tmp; \
  238. _type _clv = (_cl).val; \
  239. _type _srcv = (_src).val; \
  240. _type _dstv = (_dst).val; \
  241. \
  242. __asm__ __volatile__ ( \
  243. _PRE_EFLAGS("0", "5", "2") \
  244. _op _suffix " %4,%1 \n" \
  245. _POST_EFLAGS("0", "5", "2") \
  246. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  247. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  248. ); \
  249. \
  250. (_cl).val = (unsigned long) _clv; \
  251. (_src).val = (unsigned long) _srcv; \
  252. (_dst).val = (unsigned long) _dstv; \
  253. } while (0)
  254. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  255. do { \
  256. switch ((_dst).bytes) { \
  257. case 2: \
  258. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  259. "w", unsigned short); \
  260. break; \
  261. case 4: \
  262. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  263. "l", unsigned int); \
  264. break; \
  265. case 8: \
  266. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  267. "q", unsigned long)); \
  268. break; \
  269. } \
  270. } while (0)
  271. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  272. do { \
  273. unsigned long _tmp; \
  274. \
  275. __asm__ __volatile__ ( \
  276. _PRE_EFLAGS("0", "3", "2") \
  277. _op _suffix " %1; " \
  278. _POST_EFLAGS("0", "3", "2") \
  279. : "=m" (_eflags), "+m" ((_dst).val), \
  280. "=&r" (_tmp) \
  281. : "i" (EFLAGS_MASK)); \
  282. } while (0)
  283. /* Instruction has only one explicit operand (no source operand). */
  284. #define emulate_1op(_op, _dst, _eflags) \
  285. do { \
  286. switch ((_dst).bytes) { \
  287. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  288. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  289. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  290. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  291. } \
  292. } while (0)
  293. #define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix) \
  294. do { \
  295. unsigned long _tmp; \
  296. \
  297. __asm__ __volatile__ ( \
  298. _PRE_EFLAGS("0", "4", "1") \
  299. _op _suffix " %5; " \
  300. _POST_EFLAGS("0", "4", "1") \
  301. : "=m" (_eflags), "=&r" (_tmp), \
  302. "+a" (_rax), "+d" (_rdx) \
  303. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  304. "a" (_rax), "d" (_rdx)); \
  305. } while (0)
  306. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  307. #define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags) \
  308. do { \
  309. switch((_src).bytes) { \
  310. case 1: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "b"); break; \
  311. case 2: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "w"); break; \
  312. case 4: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "l"); break; \
  313. case 8: ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "q")); break; \
  314. } \
  315. } while (0)
  316. /* Fetch next part of the instruction being emulated. */
  317. #define insn_fetch(_type, _size, _eip) \
  318. ({ unsigned long _x; \
  319. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  320. if (rc != X86EMUL_CONTINUE) \
  321. goto done; \
  322. (_eip) += (_size); \
  323. (_type)_x; \
  324. })
  325. #define insn_fetch_arr(_arr, _size, _eip) \
  326. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  327. if (rc != X86EMUL_CONTINUE) \
  328. goto done; \
  329. (_eip) += (_size); \
  330. })
  331. static inline unsigned long ad_mask(struct decode_cache *c)
  332. {
  333. return (1UL << (c->ad_bytes << 3)) - 1;
  334. }
  335. /* Access/update address held in a register, based on addressing mode. */
  336. static inline unsigned long
  337. address_mask(struct decode_cache *c, unsigned long reg)
  338. {
  339. if (c->ad_bytes == sizeof(unsigned long))
  340. return reg;
  341. else
  342. return reg & ad_mask(c);
  343. }
  344. static inline unsigned long
  345. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  346. {
  347. return base + address_mask(c, reg);
  348. }
  349. static inline void
  350. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  351. {
  352. if (c->ad_bytes == sizeof(unsigned long))
  353. *reg += inc;
  354. else
  355. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  356. }
  357. static inline void jmp_rel(struct decode_cache *c, int rel)
  358. {
  359. register_address_increment(c, &c->eip, rel);
  360. }
  361. static void set_seg_override(struct decode_cache *c, int seg)
  362. {
  363. c->has_seg_override = true;
  364. c->seg_override = seg;
  365. }
  366. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  367. struct x86_emulate_ops *ops, int seg)
  368. {
  369. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  370. return 0;
  371. return ops->get_cached_segment_base(seg, ctxt->vcpu);
  372. }
  373. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  374. struct x86_emulate_ops *ops,
  375. struct decode_cache *c)
  376. {
  377. if (!c->has_seg_override)
  378. return 0;
  379. return seg_base(ctxt, ops, c->seg_override);
  380. }
  381. static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
  382. struct x86_emulate_ops *ops)
  383. {
  384. return seg_base(ctxt, ops, VCPU_SREG_ES);
  385. }
  386. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
  387. struct x86_emulate_ops *ops)
  388. {
  389. return seg_base(ctxt, ops, VCPU_SREG_SS);
  390. }
  391. static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  392. u32 error, bool valid)
  393. {
  394. ctxt->exception = vec;
  395. ctxt->error_code = error;
  396. ctxt->error_code_valid = valid;
  397. }
  398. static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  399. {
  400. emulate_exception(ctxt, GP_VECTOR, err, true);
  401. }
  402. static void emulate_pf(struct x86_emulate_ctxt *ctxt, unsigned long addr,
  403. int err)
  404. {
  405. ctxt->cr2 = addr;
  406. emulate_exception(ctxt, PF_VECTOR, err, true);
  407. }
  408. static void emulate_ud(struct x86_emulate_ctxt *ctxt)
  409. {
  410. emulate_exception(ctxt, UD_VECTOR, 0, false);
  411. }
  412. static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  413. {
  414. emulate_exception(ctxt, TS_VECTOR, err, true);
  415. }
  416. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  417. struct x86_emulate_ops *ops,
  418. unsigned long eip, u8 *dest)
  419. {
  420. struct fetch_cache *fc = &ctxt->decode.fetch;
  421. int rc;
  422. int size, cur_size;
  423. if (eip == fc->end) {
  424. cur_size = fc->end - fc->start;
  425. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  426. rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
  427. size, ctxt->vcpu, NULL);
  428. if (rc != X86EMUL_CONTINUE)
  429. return rc;
  430. fc->end += size;
  431. }
  432. *dest = fc->data[eip - fc->start];
  433. return X86EMUL_CONTINUE;
  434. }
  435. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  436. struct x86_emulate_ops *ops,
  437. unsigned long eip, void *dest, unsigned size)
  438. {
  439. int rc;
  440. /* x86 instructions are limited to 15 bytes. */
  441. if (eip + size - ctxt->eip > 15)
  442. return X86EMUL_UNHANDLEABLE;
  443. while (size--) {
  444. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  445. if (rc != X86EMUL_CONTINUE)
  446. return rc;
  447. }
  448. return X86EMUL_CONTINUE;
  449. }
  450. /*
  451. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  452. * pointer into the block that addresses the relevant register.
  453. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  454. */
  455. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  456. int highbyte_regs)
  457. {
  458. void *p;
  459. p = &regs[modrm_reg];
  460. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  461. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  462. return p;
  463. }
  464. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  465. struct x86_emulate_ops *ops,
  466. ulong addr,
  467. u16 *size, unsigned long *address, int op_bytes)
  468. {
  469. int rc;
  470. if (op_bytes == 2)
  471. op_bytes = 3;
  472. *address = 0;
  473. rc = ops->read_std(addr, (unsigned long *)size, 2, ctxt->vcpu, NULL);
  474. if (rc != X86EMUL_CONTINUE)
  475. return rc;
  476. rc = ops->read_std(addr + 2, address, op_bytes, ctxt->vcpu, NULL);
  477. return rc;
  478. }
  479. static int test_cc(unsigned int condition, unsigned int flags)
  480. {
  481. int rc = 0;
  482. switch ((condition & 15) >> 1) {
  483. case 0: /* o */
  484. rc |= (flags & EFLG_OF);
  485. break;
  486. case 1: /* b/c/nae */
  487. rc |= (flags & EFLG_CF);
  488. break;
  489. case 2: /* z/e */
  490. rc |= (flags & EFLG_ZF);
  491. break;
  492. case 3: /* be/na */
  493. rc |= (flags & (EFLG_CF|EFLG_ZF));
  494. break;
  495. case 4: /* s */
  496. rc |= (flags & EFLG_SF);
  497. break;
  498. case 5: /* p/pe */
  499. rc |= (flags & EFLG_PF);
  500. break;
  501. case 7: /* le/ng */
  502. rc |= (flags & EFLG_ZF);
  503. /* fall through */
  504. case 6: /* l/nge */
  505. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  506. break;
  507. }
  508. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  509. return (!!rc ^ (condition & 1));
  510. }
  511. static void fetch_register_operand(struct operand *op)
  512. {
  513. switch (op->bytes) {
  514. case 1:
  515. op->val = *(u8 *)op->addr.reg;
  516. break;
  517. case 2:
  518. op->val = *(u16 *)op->addr.reg;
  519. break;
  520. case 4:
  521. op->val = *(u32 *)op->addr.reg;
  522. break;
  523. case 8:
  524. op->val = *(u64 *)op->addr.reg;
  525. break;
  526. }
  527. }
  528. static void decode_register_operand(struct operand *op,
  529. struct decode_cache *c,
  530. int inhibit_bytereg)
  531. {
  532. unsigned reg = c->modrm_reg;
  533. int highbyte_regs = c->rex_prefix == 0;
  534. if (!(c->d & ModRM))
  535. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  536. op->type = OP_REG;
  537. if ((c->d & ByteOp) && !inhibit_bytereg) {
  538. op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
  539. op->bytes = 1;
  540. } else {
  541. op->addr.reg = decode_register(reg, c->regs, 0);
  542. op->bytes = c->op_bytes;
  543. }
  544. fetch_register_operand(op);
  545. op->orig_val = op->val;
  546. }
  547. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  548. struct x86_emulate_ops *ops,
  549. struct operand *op)
  550. {
  551. struct decode_cache *c = &ctxt->decode;
  552. u8 sib;
  553. int index_reg = 0, base_reg = 0, scale;
  554. int rc = X86EMUL_CONTINUE;
  555. ulong modrm_ea = 0;
  556. if (c->rex_prefix) {
  557. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  558. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  559. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  560. }
  561. c->modrm = insn_fetch(u8, 1, c->eip);
  562. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  563. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  564. c->modrm_rm |= (c->modrm & 0x07);
  565. c->modrm_seg = VCPU_SREG_DS;
  566. if (c->modrm_mod == 3) {
  567. op->type = OP_REG;
  568. op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  569. op->addr.reg = decode_register(c->modrm_rm,
  570. c->regs, c->d & ByteOp);
  571. fetch_register_operand(op);
  572. return rc;
  573. }
  574. op->type = OP_MEM;
  575. if (c->ad_bytes == 2) {
  576. unsigned bx = c->regs[VCPU_REGS_RBX];
  577. unsigned bp = c->regs[VCPU_REGS_RBP];
  578. unsigned si = c->regs[VCPU_REGS_RSI];
  579. unsigned di = c->regs[VCPU_REGS_RDI];
  580. /* 16-bit ModR/M decode. */
  581. switch (c->modrm_mod) {
  582. case 0:
  583. if (c->modrm_rm == 6)
  584. modrm_ea += insn_fetch(u16, 2, c->eip);
  585. break;
  586. case 1:
  587. modrm_ea += insn_fetch(s8, 1, c->eip);
  588. break;
  589. case 2:
  590. modrm_ea += insn_fetch(u16, 2, c->eip);
  591. break;
  592. }
  593. switch (c->modrm_rm) {
  594. case 0:
  595. modrm_ea += bx + si;
  596. break;
  597. case 1:
  598. modrm_ea += bx + di;
  599. break;
  600. case 2:
  601. modrm_ea += bp + si;
  602. break;
  603. case 3:
  604. modrm_ea += bp + di;
  605. break;
  606. case 4:
  607. modrm_ea += si;
  608. break;
  609. case 5:
  610. modrm_ea += di;
  611. break;
  612. case 6:
  613. if (c->modrm_mod != 0)
  614. modrm_ea += bp;
  615. break;
  616. case 7:
  617. modrm_ea += bx;
  618. break;
  619. }
  620. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  621. (c->modrm_rm == 6 && c->modrm_mod != 0))
  622. c->modrm_seg = VCPU_SREG_SS;
  623. modrm_ea = (u16)modrm_ea;
  624. } else {
  625. /* 32/64-bit ModR/M decode. */
  626. if ((c->modrm_rm & 7) == 4) {
  627. sib = insn_fetch(u8, 1, c->eip);
  628. index_reg |= (sib >> 3) & 7;
  629. base_reg |= sib & 7;
  630. scale = sib >> 6;
  631. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  632. modrm_ea += insn_fetch(s32, 4, c->eip);
  633. else
  634. modrm_ea += c->regs[base_reg];
  635. if (index_reg != 4)
  636. modrm_ea += c->regs[index_reg] << scale;
  637. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  638. if (ctxt->mode == X86EMUL_MODE_PROT64)
  639. c->rip_relative = 1;
  640. } else
  641. modrm_ea += c->regs[c->modrm_rm];
  642. switch (c->modrm_mod) {
  643. case 0:
  644. if (c->modrm_rm == 5)
  645. modrm_ea += insn_fetch(s32, 4, c->eip);
  646. break;
  647. case 1:
  648. modrm_ea += insn_fetch(s8, 1, c->eip);
  649. break;
  650. case 2:
  651. modrm_ea += insn_fetch(s32, 4, c->eip);
  652. break;
  653. }
  654. }
  655. op->addr.mem = modrm_ea;
  656. done:
  657. return rc;
  658. }
  659. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  660. struct x86_emulate_ops *ops,
  661. struct operand *op)
  662. {
  663. struct decode_cache *c = &ctxt->decode;
  664. int rc = X86EMUL_CONTINUE;
  665. op->type = OP_MEM;
  666. switch (c->ad_bytes) {
  667. case 2:
  668. op->addr.mem = insn_fetch(u16, 2, c->eip);
  669. break;
  670. case 4:
  671. op->addr.mem = insn_fetch(u32, 4, c->eip);
  672. break;
  673. case 8:
  674. op->addr.mem = insn_fetch(u64, 8, c->eip);
  675. break;
  676. }
  677. done:
  678. return rc;
  679. }
  680. static void fetch_bit_operand(struct decode_cache *c)
  681. {
  682. long sv, mask;
  683. if (c->dst.type == OP_MEM && c->src.type == OP_REG) {
  684. mask = ~(c->dst.bytes * 8 - 1);
  685. if (c->src.bytes == 2)
  686. sv = (s16)c->src.val & (s16)mask;
  687. else if (c->src.bytes == 4)
  688. sv = (s32)c->src.val & (s32)mask;
  689. c->dst.addr.mem += (sv >> 3);
  690. }
  691. /* only subword offset */
  692. c->src.val &= (c->dst.bytes << 3) - 1;
  693. }
  694. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  695. struct x86_emulate_ops *ops,
  696. unsigned long addr, void *dest, unsigned size)
  697. {
  698. int rc;
  699. struct read_cache *mc = &ctxt->decode.mem_read;
  700. u32 err;
  701. while (size) {
  702. int n = min(size, 8u);
  703. size -= n;
  704. if (mc->pos < mc->end)
  705. goto read_cached;
  706. rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
  707. ctxt->vcpu);
  708. if (rc == X86EMUL_PROPAGATE_FAULT)
  709. emulate_pf(ctxt, addr, err);
  710. if (rc != X86EMUL_CONTINUE)
  711. return rc;
  712. mc->end += n;
  713. read_cached:
  714. memcpy(dest, mc->data + mc->pos, n);
  715. mc->pos += n;
  716. dest += n;
  717. addr += n;
  718. }
  719. return X86EMUL_CONTINUE;
  720. }
  721. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  722. struct x86_emulate_ops *ops,
  723. unsigned int size, unsigned short port,
  724. void *dest)
  725. {
  726. struct read_cache *rc = &ctxt->decode.io_read;
  727. if (rc->pos == rc->end) { /* refill pio read ahead */
  728. struct decode_cache *c = &ctxt->decode;
  729. unsigned int in_page, n;
  730. unsigned int count = c->rep_prefix ?
  731. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  732. in_page = (ctxt->eflags & EFLG_DF) ?
  733. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  734. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  735. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  736. count);
  737. if (n == 0)
  738. n = 1;
  739. rc->pos = rc->end = 0;
  740. if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
  741. return 0;
  742. rc->end = n * size;
  743. }
  744. memcpy(dest, rc->data + rc->pos, size);
  745. rc->pos += size;
  746. return 1;
  747. }
  748. static u32 desc_limit_scaled(struct desc_struct *desc)
  749. {
  750. u32 limit = get_desc_limit(desc);
  751. return desc->g ? (limit << 12) | 0xfff : limit;
  752. }
  753. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  754. struct x86_emulate_ops *ops,
  755. u16 selector, struct desc_ptr *dt)
  756. {
  757. if (selector & 1 << 2) {
  758. struct desc_struct desc;
  759. memset (dt, 0, sizeof *dt);
  760. if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
  761. return;
  762. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  763. dt->address = get_desc_base(&desc);
  764. } else
  765. ops->get_gdt(dt, ctxt->vcpu);
  766. }
  767. /* allowed just for 8 bytes segments */
  768. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  769. struct x86_emulate_ops *ops,
  770. u16 selector, struct desc_struct *desc)
  771. {
  772. struct desc_ptr dt;
  773. u16 index = selector >> 3;
  774. int ret;
  775. u32 err;
  776. ulong addr;
  777. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  778. if (dt.size < index * 8 + 7) {
  779. emulate_gp(ctxt, selector & 0xfffc);
  780. return X86EMUL_PROPAGATE_FAULT;
  781. }
  782. addr = dt.address + index * 8;
  783. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  784. if (ret == X86EMUL_PROPAGATE_FAULT)
  785. emulate_pf(ctxt, addr, err);
  786. return ret;
  787. }
  788. /* allowed just for 8 bytes segments */
  789. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  790. struct x86_emulate_ops *ops,
  791. u16 selector, struct desc_struct *desc)
  792. {
  793. struct desc_ptr dt;
  794. u16 index = selector >> 3;
  795. u32 err;
  796. ulong addr;
  797. int ret;
  798. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  799. if (dt.size < index * 8 + 7) {
  800. emulate_gp(ctxt, selector & 0xfffc);
  801. return X86EMUL_PROPAGATE_FAULT;
  802. }
  803. addr = dt.address + index * 8;
  804. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  805. if (ret == X86EMUL_PROPAGATE_FAULT)
  806. emulate_pf(ctxt, addr, err);
  807. return ret;
  808. }
  809. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  810. struct x86_emulate_ops *ops,
  811. u16 selector, int seg)
  812. {
  813. struct desc_struct seg_desc;
  814. u8 dpl, rpl, cpl;
  815. unsigned err_vec = GP_VECTOR;
  816. u32 err_code = 0;
  817. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  818. int ret;
  819. memset(&seg_desc, 0, sizeof seg_desc);
  820. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  821. || ctxt->mode == X86EMUL_MODE_REAL) {
  822. /* set real mode segment descriptor */
  823. set_desc_base(&seg_desc, selector << 4);
  824. set_desc_limit(&seg_desc, 0xffff);
  825. seg_desc.type = 3;
  826. seg_desc.p = 1;
  827. seg_desc.s = 1;
  828. goto load;
  829. }
  830. /* NULL selector is not valid for TR, CS and SS */
  831. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  832. && null_selector)
  833. goto exception;
  834. /* TR should be in GDT only */
  835. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  836. goto exception;
  837. if (null_selector) /* for NULL selector skip all following checks */
  838. goto load;
  839. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  840. if (ret != X86EMUL_CONTINUE)
  841. return ret;
  842. err_code = selector & 0xfffc;
  843. err_vec = GP_VECTOR;
  844. /* can't load system descriptor into segment selecor */
  845. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  846. goto exception;
  847. if (!seg_desc.p) {
  848. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  849. goto exception;
  850. }
  851. rpl = selector & 3;
  852. dpl = seg_desc.dpl;
  853. cpl = ops->cpl(ctxt->vcpu);
  854. switch (seg) {
  855. case VCPU_SREG_SS:
  856. /*
  857. * segment is not a writable data segment or segment
  858. * selector's RPL != CPL or segment selector's RPL != CPL
  859. */
  860. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  861. goto exception;
  862. break;
  863. case VCPU_SREG_CS:
  864. if (!(seg_desc.type & 8))
  865. goto exception;
  866. if (seg_desc.type & 4) {
  867. /* conforming */
  868. if (dpl > cpl)
  869. goto exception;
  870. } else {
  871. /* nonconforming */
  872. if (rpl > cpl || dpl != cpl)
  873. goto exception;
  874. }
  875. /* CS(RPL) <- CPL */
  876. selector = (selector & 0xfffc) | cpl;
  877. break;
  878. case VCPU_SREG_TR:
  879. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  880. goto exception;
  881. break;
  882. case VCPU_SREG_LDTR:
  883. if (seg_desc.s || seg_desc.type != 2)
  884. goto exception;
  885. break;
  886. default: /* DS, ES, FS, or GS */
  887. /*
  888. * segment is not a data or readable code segment or
  889. * ((segment is a data or nonconforming code segment)
  890. * and (both RPL and CPL > DPL))
  891. */
  892. if ((seg_desc.type & 0xa) == 0x8 ||
  893. (((seg_desc.type & 0xc) != 0xc) &&
  894. (rpl > dpl && cpl > dpl)))
  895. goto exception;
  896. break;
  897. }
  898. if (seg_desc.s) {
  899. /* mark segment as accessed */
  900. seg_desc.type |= 1;
  901. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  902. if (ret != X86EMUL_CONTINUE)
  903. return ret;
  904. }
  905. load:
  906. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  907. ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
  908. return X86EMUL_CONTINUE;
  909. exception:
  910. emulate_exception(ctxt, err_vec, err_code, true);
  911. return X86EMUL_PROPAGATE_FAULT;
  912. }
  913. static void write_register_operand(struct operand *op)
  914. {
  915. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  916. switch (op->bytes) {
  917. case 1:
  918. *(u8 *)op->addr.reg = (u8)op->val;
  919. break;
  920. case 2:
  921. *(u16 *)op->addr.reg = (u16)op->val;
  922. break;
  923. case 4:
  924. *op->addr.reg = (u32)op->val;
  925. break; /* 64b: zero-extend */
  926. case 8:
  927. *op->addr.reg = op->val;
  928. break;
  929. }
  930. }
  931. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  932. struct x86_emulate_ops *ops)
  933. {
  934. int rc;
  935. struct decode_cache *c = &ctxt->decode;
  936. u32 err;
  937. switch (c->dst.type) {
  938. case OP_REG:
  939. write_register_operand(&c->dst);
  940. break;
  941. case OP_MEM:
  942. if (c->lock_prefix)
  943. rc = ops->cmpxchg_emulated(
  944. c->dst.addr.mem,
  945. &c->dst.orig_val,
  946. &c->dst.val,
  947. c->dst.bytes,
  948. &err,
  949. ctxt->vcpu);
  950. else
  951. rc = ops->write_emulated(
  952. c->dst.addr.mem,
  953. &c->dst.val,
  954. c->dst.bytes,
  955. &err,
  956. ctxt->vcpu);
  957. if (rc == X86EMUL_PROPAGATE_FAULT)
  958. emulate_pf(ctxt, c->dst.addr.mem, err);
  959. if (rc != X86EMUL_CONTINUE)
  960. return rc;
  961. break;
  962. case OP_NONE:
  963. /* no writeback */
  964. break;
  965. default:
  966. break;
  967. }
  968. return X86EMUL_CONTINUE;
  969. }
  970. static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
  971. struct x86_emulate_ops *ops)
  972. {
  973. struct decode_cache *c = &ctxt->decode;
  974. c->dst.type = OP_MEM;
  975. c->dst.bytes = c->op_bytes;
  976. c->dst.val = c->src.val;
  977. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  978. c->dst.addr.mem = register_address(c, ss_base(ctxt, ops),
  979. c->regs[VCPU_REGS_RSP]);
  980. }
  981. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  982. struct x86_emulate_ops *ops,
  983. void *dest, int len)
  984. {
  985. struct decode_cache *c = &ctxt->decode;
  986. int rc;
  987. rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
  988. c->regs[VCPU_REGS_RSP]),
  989. dest, len);
  990. if (rc != X86EMUL_CONTINUE)
  991. return rc;
  992. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  993. return rc;
  994. }
  995. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  996. struct x86_emulate_ops *ops,
  997. void *dest, int len)
  998. {
  999. int rc;
  1000. unsigned long val, change_mask;
  1001. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1002. int cpl = ops->cpl(ctxt->vcpu);
  1003. rc = emulate_pop(ctxt, ops, &val, len);
  1004. if (rc != X86EMUL_CONTINUE)
  1005. return rc;
  1006. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1007. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1008. switch(ctxt->mode) {
  1009. case X86EMUL_MODE_PROT64:
  1010. case X86EMUL_MODE_PROT32:
  1011. case X86EMUL_MODE_PROT16:
  1012. if (cpl == 0)
  1013. change_mask |= EFLG_IOPL;
  1014. if (cpl <= iopl)
  1015. change_mask |= EFLG_IF;
  1016. break;
  1017. case X86EMUL_MODE_VM86:
  1018. if (iopl < 3) {
  1019. emulate_gp(ctxt, 0);
  1020. return X86EMUL_PROPAGATE_FAULT;
  1021. }
  1022. change_mask |= EFLG_IF;
  1023. break;
  1024. default: /* real mode */
  1025. change_mask |= (EFLG_IOPL | EFLG_IF);
  1026. break;
  1027. }
  1028. *(unsigned long *)dest =
  1029. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1030. return rc;
  1031. }
  1032. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  1033. struct x86_emulate_ops *ops, int seg)
  1034. {
  1035. struct decode_cache *c = &ctxt->decode;
  1036. c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
  1037. emulate_push(ctxt, ops);
  1038. }
  1039. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1040. struct x86_emulate_ops *ops, int seg)
  1041. {
  1042. struct decode_cache *c = &ctxt->decode;
  1043. unsigned long selector;
  1044. int rc;
  1045. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1046. if (rc != X86EMUL_CONTINUE)
  1047. return rc;
  1048. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1049. return rc;
  1050. }
  1051. static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
  1052. struct x86_emulate_ops *ops)
  1053. {
  1054. struct decode_cache *c = &ctxt->decode;
  1055. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1056. int rc = X86EMUL_CONTINUE;
  1057. int reg = VCPU_REGS_RAX;
  1058. while (reg <= VCPU_REGS_RDI) {
  1059. (reg == VCPU_REGS_RSP) ?
  1060. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1061. emulate_push(ctxt, ops);
  1062. rc = writeback(ctxt, ops);
  1063. if (rc != X86EMUL_CONTINUE)
  1064. return rc;
  1065. ++reg;
  1066. }
  1067. /* Disable writeback. */
  1068. c->dst.type = OP_NONE;
  1069. return rc;
  1070. }
  1071. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1072. struct x86_emulate_ops *ops)
  1073. {
  1074. struct decode_cache *c = &ctxt->decode;
  1075. int rc = X86EMUL_CONTINUE;
  1076. int reg = VCPU_REGS_RDI;
  1077. while (reg >= VCPU_REGS_RAX) {
  1078. if (reg == VCPU_REGS_RSP) {
  1079. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1080. c->op_bytes);
  1081. --reg;
  1082. }
  1083. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1084. if (rc != X86EMUL_CONTINUE)
  1085. break;
  1086. --reg;
  1087. }
  1088. return rc;
  1089. }
  1090. int emulate_int_real(struct x86_emulate_ctxt *ctxt,
  1091. struct x86_emulate_ops *ops, int irq)
  1092. {
  1093. struct decode_cache *c = &ctxt->decode;
  1094. int rc;
  1095. struct desc_ptr dt;
  1096. gva_t cs_addr;
  1097. gva_t eip_addr;
  1098. u16 cs, eip;
  1099. u32 err;
  1100. /* TODO: Add limit checks */
  1101. c->src.val = ctxt->eflags;
  1102. emulate_push(ctxt, ops);
  1103. rc = writeback(ctxt, ops);
  1104. if (rc != X86EMUL_CONTINUE)
  1105. return rc;
  1106. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1107. c->src.val = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1108. emulate_push(ctxt, ops);
  1109. rc = writeback(ctxt, ops);
  1110. if (rc != X86EMUL_CONTINUE)
  1111. return rc;
  1112. c->src.val = c->eip;
  1113. emulate_push(ctxt, ops);
  1114. rc = writeback(ctxt, ops);
  1115. if (rc != X86EMUL_CONTINUE)
  1116. return rc;
  1117. c->dst.type = OP_NONE;
  1118. ops->get_idt(&dt, ctxt->vcpu);
  1119. eip_addr = dt.address + (irq << 2);
  1120. cs_addr = dt.address + (irq << 2) + 2;
  1121. rc = ops->read_std(cs_addr, &cs, 2, ctxt->vcpu, &err);
  1122. if (rc != X86EMUL_CONTINUE)
  1123. return rc;
  1124. rc = ops->read_std(eip_addr, &eip, 2, ctxt->vcpu, &err);
  1125. if (rc != X86EMUL_CONTINUE)
  1126. return rc;
  1127. rc = load_segment_descriptor(ctxt, ops, cs, VCPU_SREG_CS);
  1128. if (rc != X86EMUL_CONTINUE)
  1129. return rc;
  1130. c->eip = eip;
  1131. return rc;
  1132. }
  1133. static int emulate_int(struct x86_emulate_ctxt *ctxt,
  1134. struct x86_emulate_ops *ops, int irq)
  1135. {
  1136. switch(ctxt->mode) {
  1137. case X86EMUL_MODE_REAL:
  1138. return emulate_int_real(ctxt, ops, irq);
  1139. case X86EMUL_MODE_VM86:
  1140. case X86EMUL_MODE_PROT16:
  1141. case X86EMUL_MODE_PROT32:
  1142. case X86EMUL_MODE_PROT64:
  1143. default:
  1144. /* Protected mode interrupts unimplemented yet */
  1145. return X86EMUL_UNHANDLEABLE;
  1146. }
  1147. }
  1148. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
  1149. struct x86_emulate_ops *ops)
  1150. {
  1151. struct decode_cache *c = &ctxt->decode;
  1152. int rc = X86EMUL_CONTINUE;
  1153. unsigned long temp_eip = 0;
  1154. unsigned long temp_eflags = 0;
  1155. unsigned long cs = 0;
  1156. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1157. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1158. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1159. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1160. /* TODO: Add stack limit check */
  1161. rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
  1162. if (rc != X86EMUL_CONTINUE)
  1163. return rc;
  1164. if (temp_eip & ~0xffff) {
  1165. emulate_gp(ctxt, 0);
  1166. return X86EMUL_PROPAGATE_FAULT;
  1167. }
  1168. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1169. if (rc != X86EMUL_CONTINUE)
  1170. return rc;
  1171. rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
  1172. if (rc != X86EMUL_CONTINUE)
  1173. return rc;
  1174. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1175. if (rc != X86EMUL_CONTINUE)
  1176. return rc;
  1177. c->eip = temp_eip;
  1178. if (c->op_bytes == 4)
  1179. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1180. else if (c->op_bytes == 2) {
  1181. ctxt->eflags &= ~0xffff;
  1182. ctxt->eflags |= temp_eflags;
  1183. }
  1184. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1185. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1186. return rc;
  1187. }
  1188. static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
  1189. struct x86_emulate_ops* ops)
  1190. {
  1191. switch(ctxt->mode) {
  1192. case X86EMUL_MODE_REAL:
  1193. return emulate_iret_real(ctxt, ops);
  1194. case X86EMUL_MODE_VM86:
  1195. case X86EMUL_MODE_PROT16:
  1196. case X86EMUL_MODE_PROT32:
  1197. case X86EMUL_MODE_PROT64:
  1198. default:
  1199. /* iret from protected mode unimplemented yet */
  1200. return X86EMUL_UNHANDLEABLE;
  1201. }
  1202. }
  1203. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1204. struct x86_emulate_ops *ops)
  1205. {
  1206. struct decode_cache *c = &ctxt->decode;
  1207. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1208. }
  1209. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1210. {
  1211. struct decode_cache *c = &ctxt->decode;
  1212. switch (c->modrm_reg) {
  1213. case 0: /* rol */
  1214. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1215. break;
  1216. case 1: /* ror */
  1217. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1218. break;
  1219. case 2: /* rcl */
  1220. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1221. break;
  1222. case 3: /* rcr */
  1223. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1224. break;
  1225. case 4: /* sal/shl */
  1226. case 6: /* sal/shl */
  1227. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1228. break;
  1229. case 5: /* shr */
  1230. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1231. break;
  1232. case 7: /* sar */
  1233. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1234. break;
  1235. }
  1236. }
  1237. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1238. struct x86_emulate_ops *ops)
  1239. {
  1240. struct decode_cache *c = &ctxt->decode;
  1241. unsigned long *rax = &c->regs[VCPU_REGS_RAX];
  1242. unsigned long *rdx = &c->regs[VCPU_REGS_RDX];
  1243. switch (c->modrm_reg) {
  1244. case 0 ... 1: /* test */
  1245. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1246. break;
  1247. case 2: /* not */
  1248. c->dst.val = ~c->dst.val;
  1249. break;
  1250. case 3: /* neg */
  1251. emulate_1op("neg", c->dst, ctxt->eflags);
  1252. break;
  1253. case 4: /* mul */
  1254. emulate_1op_rax_rdx("mul", c->src, *rax, *rdx, ctxt->eflags);
  1255. break;
  1256. case 5: /* imul */
  1257. emulate_1op_rax_rdx("imul", c->src, *rax, *rdx, ctxt->eflags);
  1258. break;
  1259. case 6: /* div */
  1260. emulate_1op_rax_rdx("div", c->src, *rax, *rdx, ctxt->eflags);
  1261. break;
  1262. case 7: /* idiv */
  1263. emulate_1op_rax_rdx("idiv", c->src, *rax, *rdx, ctxt->eflags);
  1264. break;
  1265. default:
  1266. return X86EMUL_UNHANDLEABLE;
  1267. }
  1268. return X86EMUL_CONTINUE;
  1269. }
  1270. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1271. struct x86_emulate_ops *ops)
  1272. {
  1273. struct decode_cache *c = &ctxt->decode;
  1274. switch (c->modrm_reg) {
  1275. case 0: /* inc */
  1276. emulate_1op("inc", c->dst, ctxt->eflags);
  1277. break;
  1278. case 1: /* dec */
  1279. emulate_1op("dec", c->dst, ctxt->eflags);
  1280. break;
  1281. case 2: /* call near abs */ {
  1282. long int old_eip;
  1283. old_eip = c->eip;
  1284. c->eip = c->src.val;
  1285. c->src.val = old_eip;
  1286. emulate_push(ctxt, ops);
  1287. break;
  1288. }
  1289. case 4: /* jmp abs */
  1290. c->eip = c->src.val;
  1291. break;
  1292. case 6: /* push */
  1293. emulate_push(ctxt, ops);
  1294. break;
  1295. }
  1296. return X86EMUL_CONTINUE;
  1297. }
  1298. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1299. struct x86_emulate_ops *ops)
  1300. {
  1301. struct decode_cache *c = &ctxt->decode;
  1302. u64 old = c->dst.orig_val64;
  1303. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1304. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1305. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1306. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1307. ctxt->eflags &= ~EFLG_ZF;
  1308. } else {
  1309. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1310. (u32) c->regs[VCPU_REGS_RBX];
  1311. ctxt->eflags |= EFLG_ZF;
  1312. }
  1313. return X86EMUL_CONTINUE;
  1314. }
  1315. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1316. struct x86_emulate_ops *ops)
  1317. {
  1318. struct decode_cache *c = &ctxt->decode;
  1319. int rc;
  1320. unsigned long cs;
  1321. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1322. if (rc != X86EMUL_CONTINUE)
  1323. return rc;
  1324. if (c->op_bytes == 4)
  1325. c->eip = (u32)c->eip;
  1326. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1327. if (rc != X86EMUL_CONTINUE)
  1328. return rc;
  1329. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1330. return rc;
  1331. }
  1332. static int emulate_load_segment(struct x86_emulate_ctxt *ctxt,
  1333. struct x86_emulate_ops *ops, int seg)
  1334. {
  1335. struct decode_cache *c = &ctxt->decode;
  1336. unsigned short sel;
  1337. int rc;
  1338. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  1339. rc = load_segment_descriptor(ctxt, ops, sel, seg);
  1340. if (rc != X86EMUL_CONTINUE)
  1341. return rc;
  1342. c->dst.val = c->src.val;
  1343. return rc;
  1344. }
  1345. static inline void
  1346. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1347. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1348. struct desc_struct *ss)
  1349. {
  1350. memset(cs, 0, sizeof(struct desc_struct));
  1351. ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
  1352. memset(ss, 0, sizeof(struct desc_struct));
  1353. cs->l = 0; /* will be adjusted later */
  1354. set_desc_base(cs, 0); /* flat segment */
  1355. cs->g = 1; /* 4kb granularity */
  1356. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1357. cs->type = 0x0b; /* Read, Execute, Accessed */
  1358. cs->s = 1;
  1359. cs->dpl = 0; /* will be adjusted later */
  1360. cs->p = 1;
  1361. cs->d = 1;
  1362. set_desc_base(ss, 0); /* flat segment */
  1363. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1364. ss->g = 1; /* 4kb granularity */
  1365. ss->s = 1;
  1366. ss->type = 0x03; /* Read/Write, Accessed */
  1367. ss->d = 1; /* 32bit stack segment */
  1368. ss->dpl = 0;
  1369. ss->p = 1;
  1370. }
  1371. static int
  1372. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1373. {
  1374. struct decode_cache *c = &ctxt->decode;
  1375. struct desc_struct cs, ss;
  1376. u64 msr_data;
  1377. u16 cs_sel, ss_sel;
  1378. /* syscall is not available in real mode */
  1379. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1380. ctxt->mode == X86EMUL_MODE_VM86) {
  1381. emulate_ud(ctxt);
  1382. return X86EMUL_PROPAGATE_FAULT;
  1383. }
  1384. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1385. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1386. msr_data >>= 32;
  1387. cs_sel = (u16)(msr_data & 0xfffc);
  1388. ss_sel = (u16)(msr_data + 8);
  1389. if (is_long_mode(ctxt->vcpu)) {
  1390. cs.d = 0;
  1391. cs.l = 1;
  1392. }
  1393. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1394. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1395. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1396. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1397. c->regs[VCPU_REGS_RCX] = c->eip;
  1398. if (is_long_mode(ctxt->vcpu)) {
  1399. #ifdef CONFIG_X86_64
  1400. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1401. ops->get_msr(ctxt->vcpu,
  1402. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1403. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1404. c->eip = msr_data;
  1405. ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1406. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1407. #endif
  1408. } else {
  1409. /* legacy mode */
  1410. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1411. c->eip = (u32)msr_data;
  1412. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1413. }
  1414. return X86EMUL_CONTINUE;
  1415. }
  1416. static int
  1417. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1418. {
  1419. struct decode_cache *c = &ctxt->decode;
  1420. struct desc_struct cs, ss;
  1421. u64 msr_data;
  1422. u16 cs_sel, ss_sel;
  1423. /* inject #GP if in real mode */
  1424. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1425. emulate_gp(ctxt, 0);
  1426. return X86EMUL_PROPAGATE_FAULT;
  1427. }
  1428. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1429. * Therefore, we inject an #UD.
  1430. */
  1431. if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1432. emulate_ud(ctxt);
  1433. return X86EMUL_PROPAGATE_FAULT;
  1434. }
  1435. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1436. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1437. switch (ctxt->mode) {
  1438. case X86EMUL_MODE_PROT32:
  1439. if ((msr_data & 0xfffc) == 0x0) {
  1440. emulate_gp(ctxt, 0);
  1441. return X86EMUL_PROPAGATE_FAULT;
  1442. }
  1443. break;
  1444. case X86EMUL_MODE_PROT64:
  1445. if (msr_data == 0x0) {
  1446. emulate_gp(ctxt, 0);
  1447. return X86EMUL_PROPAGATE_FAULT;
  1448. }
  1449. break;
  1450. }
  1451. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1452. cs_sel = (u16)msr_data;
  1453. cs_sel &= ~SELECTOR_RPL_MASK;
  1454. ss_sel = cs_sel + 8;
  1455. ss_sel &= ~SELECTOR_RPL_MASK;
  1456. if (ctxt->mode == X86EMUL_MODE_PROT64
  1457. || is_long_mode(ctxt->vcpu)) {
  1458. cs.d = 0;
  1459. cs.l = 1;
  1460. }
  1461. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1462. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1463. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1464. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1465. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1466. c->eip = msr_data;
  1467. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1468. c->regs[VCPU_REGS_RSP] = msr_data;
  1469. return X86EMUL_CONTINUE;
  1470. }
  1471. static int
  1472. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1473. {
  1474. struct decode_cache *c = &ctxt->decode;
  1475. struct desc_struct cs, ss;
  1476. u64 msr_data;
  1477. int usermode;
  1478. u16 cs_sel, ss_sel;
  1479. /* inject #GP if in real mode or Virtual 8086 mode */
  1480. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1481. ctxt->mode == X86EMUL_MODE_VM86) {
  1482. emulate_gp(ctxt, 0);
  1483. return X86EMUL_PROPAGATE_FAULT;
  1484. }
  1485. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1486. if ((c->rex_prefix & 0x8) != 0x0)
  1487. usermode = X86EMUL_MODE_PROT64;
  1488. else
  1489. usermode = X86EMUL_MODE_PROT32;
  1490. cs.dpl = 3;
  1491. ss.dpl = 3;
  1492. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1493. switch (usermode) {
  1494. case X86EMUL_MODE_PROT32:
  1495. cs_sel = (u16)(msr_data + 16);
  1496. if ((msr_data & 0xfffc) == 0x0) {
  1497. emulate_gp(ctxt, 0);
  1498. return X86EMUL_PROPAGATE_FAULT;
  1499. }
  1500. ss_sel = (u16)(msr_data + 24);
  1501. break;
  1502. case X86EMUL_MODE_PROT64:
  1503. cs_sel = (u16)(msr_data + 32);
  1504. if (msr_data == 0x0) {
  1505. emulate_gp(ctxt, 0);
  1506. return X86EMUL_PROPAGATE_FAULT;
  1507. }
  1508. ss_sel = cs_sel + 8;
  1509. cs.d = 0;
  1510. cs.l = 1;
  1511. break;
  1512. }
  1513. cs_sel |= SELECTOR_RPL_MASK;
  1514. ss_sel |= SELECTOR_RPL_MASK;
  1515. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1516. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1517. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1518. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1519. c->eip = c->regs[VCPU_REGS_RDX];
  1520. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1521. return X86EMUL_CONTINUE;
  1522. }
  1523. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1524. struct x86_emulate_ops *ops)
  1525. {
  1526. int iopl;
  1527. if (ctxt->mode == X86EMUL_MODE_REAL)
  1528. return false;
  1529. if (ctxt->mode == X86EMUL_MODE_VM86)
  1530. return true;
  1531. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1532. return ops->cpl(ctxt->vcpu) > iopl;
  1533. }
  1534. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1535. struct x86_emulate_ops *ops,
  1536. u16 port, u16 len)
  1537. {
  1538. struct desc_struct tr_seg;
  1539. int r;
  1540. u16 io_bitmap_ptr;
  1541. u8 perm, bit_idx = port & 0x7;
  1542. unsigned mask = (1 << len) - 1;
  1543. ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
  1544. if (!tr_seg.p)
  1545. return false;
  1546. if (desc_limit_scaled(&tr_seg) < 103)
  1547. return false;
  1548. r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
  1549. ctxt->vcpu, NULL);
  1550. if (r != X86EMUL_CONTINUE)
  1551. return false;
  1552. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1553. return false;
  1554. r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
  1555. &perm, 1, ctxt->vcpu, NULL);
  1556. if (r != X86EMUL_CONTINUE)
  1557. return false;
  1558. if ((perm >> bit_idx) & mask)
  1559. return false;
  1560. return true;
  1561. }
  1562. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1563. struct x86_emulate_ops *ops,
  1564. u16 port, u16 len)
  1565. {
  1566. if (ctxt->perm_ok)
  1567. return true;
  1568. if (emulator_bad_iopl(ctxt, ops))
  1569. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1570. return false;
  1571. ctxt->perm_ok = true;
  1572. return true;
  1573. }
  1574. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1575. struct x86_emulate_ops *ops,
  1576. struct tss_segment_16 *tss)
  1577. {
  1578. struct decode_cache *c = &ctxt->decode;
  1579. tss->ip = c->eip;
  1580. tss->flag = ctxt->eflags;
  1581. tss->ax = c->regs[VCPU_REGS_RAX];
  1582. tss->cx = c->regs[VCPU_REGS_RCX];
  1583. tss->dx = c->regs[VCPU_REGS_RDX];
  1584. tss->bx = c->regs[VCPU_REGS_RBX];
  1585. tss->sp = c->regs[VCPU_REGS_RSP];
  1586. tss->bp = c->regs[VCPU_REGS_RBP];
  1587. tss->si = c->regs[VCPU_REGS_RSI];
  1588. tss->di = c->regs[VCPU_REGS_RDI];
  1589. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1590. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1591. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1592. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1593. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1594. }
  1595. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1596. struct x86_emulate_ops *ops,
  1597. struct tss_segment_16 *tss)
  1598. {
  1599. struct decode_cache *c = &ctxt->decode;
  1600. int ret;
  1601. c->eip = tss->ip;
  1602. ctxt->eflags = tss->flag | 2;
  1603. c->regs[VCPU_REGS_RAX] = tss->ax;
  1604. c->regs[VCPU_REGS_RCX] = tss->cx;
  1605. c->regs[VCPU_REGS_RDX] = tss->dx;
  1606. c->regs[VCPU_REGS_RBX] = tss->bx;
  1607. c->regs[VCPU_REGS_RSP] = tss->sp;
  1608. c->regs[VCPU_REGS_RBP] = tss->bp;
  1609. c->regs[VCPU_REGS_RSI] = tss->si;
  1610. c->regs[VCPU_REGS_RDI] = tss->di;
  1611. /*
  1612. * SDM says that segment selectors are loaded before segment
  1613. * descriptors
  1614. */
  1615. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  1616. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1617. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1618. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1619. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1620. /*
  1621. * Now load segment descriptors. If fault happenes at this stage
  1622. * it is handled in a context of new task
  1623. */
  1624. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  1625. if (ret != X86EMUL_CONTINUE)
  1626. return ret;
  1627. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1628. if (ret != X86EMUL_CONTINUE)
  1629. return ret;
  1630. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1631. if (ret != X86EMUL_CONTINUE)
  1632. return ret;
  1633. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1634. if (ret != X86EMUL_CONTINUE)
  1635. return ret;
  1636. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1637. if (ret != X86EMUL_CONTINUE)
  1638. return ret;
  1639. return X86EMUL_CONTINUE;
  1640. }
  1641. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1642. struct x86_emulate_ops *ops,
  1643. u16 tss_selector, u16 old_tss_sel,
  1644. ulong old_tss_base, struct desc_struct *new_desc)
  1645. {
  1646. struct tss_segment_16 tss_seg;
  1647. int ret;
  1648. u32 err, new_tss_base = get_desc_base(new_desc);
  1649. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1650. &err);
  1651. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1652. /* FIXME: need to provide precise fault address */
  1653. emulate_pf(ctxt, old_tss_base, err);
  1654. return ret;
  1655. }
  1656. save_state_to_tss16(ctxt, ops, &tss_seg);
  1657. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1658. &err);
  1659. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1660. /* FIXME: need to provide precise fault address */
  1661. emulate_pf(ctxt, old_tss_base, err);
  1662. return ret;
  1663. }
  1664. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1665. &err);
  1666. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1667. /* FIXME: need to provide precise fault address */
  1668. emulate_pf(ctxt, new_tss_base, err);
  1669. return ret;
  1670. }
  1671. if (old_tss_sel != 0xffff) {
  1672. tss_seg.prev_task_link = old_tss_sel;
  1673. ret = ops->write_std(new_tss_base,
  1674. &tss_seg.prev_task_link,
  1675. sizeof tss_seg.prev_task_link,
  1676. ctxt->vcpu, &err);
  1677. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1678. /* FIXME: need to provide precise fault address */
  1679. emulate_pf(ctxt, new_tss_base, err);
  1680. return ret;
  1681. }
  1682. }
  1683. return load_state_from_tss16(ctxt, ops, &tss_seg);
  1684. }
  1685. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1686. struct x86_emulate_ops *ops,
  1687. struct tss_segment_32 *tss)
  1688. {
  1689. struct decode_cache *c = &ctxt->decode;
  1690. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  1691. tss->eip = c->eip;
  1692. tss->eflags = ctxt->eflags;
  1693. tss->eax = c->regs[VCPU_REGS_RAX];
  1694. tss->ecx = c->regs[VCPU_REGS_RCX];
  1695. tss->edx = c->regs[VCPU_REGS_RDX];
  1696. tss->ebx = c->regs[VCPU_REGS_RBX];
  1697. tss->esp = c->regs[VCPU_REGS_RSP];
  1698. tss->ebp = c->regs[VCPU_REGS_RBP];
  1699. tss->esi = c->regs[VCPU_REGS_RSI];
  1700. tss->edi = c->regs[VCPU_REGS_RDI];
  1701. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1702. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1703. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1704. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1705. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  1706. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  1707. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1708. }
  1709. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1710. struct x86_emulate_ops *ops,
  1711. struct tss_segment_32 *tss)
  1712. {
  1713. struct decode_cache *c = &ctxt->decode;
  1714. int ret;
  1715. if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
  1716. emulate_gp(ctxt, 0);
  1717. return X86EMUL_PROPAGATE_FAULT;
  1718. }
  1719. c->eip = tss->eip;
  1720. ctxt->eflags = tss->eflags | 2;
  1721. c->regs[VCPU_REGS_RAX] = tss->eax;
  1722. c->regs[VCPU_REGS_RCX] = tss->ecx;
  1723. c->regs[VCPU_REGS_RDX] = tss->edx;
  1724. c->regs[VCPU_REGS_RBX] = tss->ebx;
  1725. c->regs[VCPU_REGS_RSP] = tss->esp;
  1726. c->regs[VCPU_REGS_RBP] = tss->ebp;
  1727. c->regs[VCPU_REGS_RSI] = tss->esi;
  1728. c->regs[VCPU_REGS_RDI] = tss->edi;
  1729. /*
  1730. * SDM says that segment selectors are loaded before segment
  1731. * descriptors
  1732. */
  1733. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  1734. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1735. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1736. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1737. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1738. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  1739. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  1740. /*
  1741. * Now load segment descriptors. If fault happenes at this stage
  1742. * it is handled in a context of new task
  1743. */
  1744. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  1745. if (ret != X86EMUL_CONTINUE)
  1746. return ret;
  1747. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1748. if (ret != X86EMUL_CONTINUE)
  1749. return ret;
  1750. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1751. if (ret != X86EMUL_CONTINUE)
  1752. return ret;
  1753. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1754. if (ret != X86EMUL_CONTINUE)
  1755. return ret;
  1756. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1757. if (ret != X86EMUL_CONTINUE)
  1758. return ret;
  1759. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  1760. if (ret != X86EMUL_CONTINUE)
  1761. return ret;
  1762. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  1763. if (ret != X86EMUL_CONTINUE)
  1764. return ret;
  1765. return X86EMUL_CONTINUE;
  1766. }
  1767. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  1768. struct x86_emulate_ops *ops,
  1769. u16 tss_selector, u16 old_tss_sel,
  1770. ulong old_tss_base, struct desc_struct *new_desc)
  1771. {
  1772. struct tss_segment_32 tss_seg;
  1773. int ret;
  1774. u32 err, new_tss_base = get_desc_base(new_desc);
  1775. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1776. &err);
  1777. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1778. /* FIXME: need to provide precise fault address */
  1779. emulate_pf(ctxt, old_tss_base, err);
  1780. return ret;
  1781. }
  1782. save_state_to_tss32(ctxt, ops, &tss_seg);
  1783. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1784. &err);
  1785. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1786. /* FIXME: need to provide precise fault address */
  1787. emulate_pf(ctxt, old_tss_base, err);
  1788. return ret;
  1789. }
  1790. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1791. &err);
  1792. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1793. /* FIXME: need to provide precise fault address */
  1794. emulate_pf(ctxt, new_tss_base, err);
  1795. return ret;
  1796. }
  1797. if (old_tss_sel != 0xffff) {
  1798. tss_seg.prev_task_link = old_tss_sel;
  1799. ret = ops->write_std(new_tss_base,
  1800. &tss_seg.prev_task_link,
  1801. sizeof tss_seg.prev_task_link,
  1802. ctxt->vcpu, &err);
  1803. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1804. /* FIXME: need to provide precise fault address */
  1805. emulate_pf(ctxt, new_tss_base, err);
  1806. return ret;
  1807. }
  1808. }
  1809. return load_state_from_tss32(ctxt, ops, &tss_seg);
  1810. }
  1811. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  1812. struct x86_emulate_ops *ops,
  1813. u16 tss_selector, int reason,
  1814. bool has_error_code, u32 error_code)
  1815. {
  1816. struct desc_struct curr_tss_desc, next_tss_desc;
  1817. int ret;
  1818. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  1819. ulong old_tss_base =
  1820. ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
  1821. u32 desc_limit;
  1822. /* FIXME: old_tss_base == ~0 ? */
  1823. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  1824. if (ret != X86EMUL_CONTINUE)
  1825. return ret;
  1826. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  1827. if (ret != X86EMUL_CONTINUE)
  1828. return ret;
  1829. /* FIXME: check that next_tss_desc is tss */
  1830. if (reason != TASK_SWITCH_IRET) {
  1831. if ((tss_selector & 3) > next_tss_desc.dpl ||
  1832. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
  1833. emulate_gp(ctxt, 0);
  1834. return X86EMUL_PROPAGATE_FAULT;
  1835. }
  1836. }
  1837. desc_limit = desc_limit_scaled(&next_tss_desc);
  1838. if (!next_tss_desc.p ||
  1839. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  1840. desc_limit < 0x2b)) {
  1841. emulate_ts(ctxt, tss_selector & 0xfffc);
  1842. return X86EMUL_PROPAGATE_FAULT;
  1843. }
  1844. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  1845. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  1846. write_segment_descriptor(ctxt, ops, old_tss_sel,
  1847. &curr_tss_desc);
  1848. }
  1849. if (reason == TASK_SWITCH_IRET)
  1850. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  1851. /* set back link to prev task only if NT bit is set in eflags
  1852. note that old_tss_sel is not used afetr this point */
  1853. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  1854. old_tss_sel = 0xffff;
  1855. if (next_tss_desc.type & 8)
  1856. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  1857. old_tss_base, &next_tss_desc);
  1858. else
  1859. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  1860. old_tss_base, &next_tss_desc);
  1861. if (ret != X86EMUL_CONTINUE)
  1862. return ret;
  1863. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  1864. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  1865. if (reason != TASK_SWITCH_IRET) {
  1866. next_tss_desc.type |= (1 << 1); /* set busy flag */
  1867. write_segment_descriptor(ctxt, ops, tss_selector,
  1868. &next_tss_desc);
  1869. }
  1870. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  1871. ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
  1872. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  1873. if (has_error_code) {
  1874. struct decode_cache *c = &ctxt->decode;
  1875. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  1876. c->lock_prefix = 0;
  1877. c->src.val = (unsigned long) error_code;
  1878. emulate_push(ctxt, ops);
  1879. }
  1880. return ret;
  1881. }
  1882. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  1883. u16 tss_selector, int reason,
  1884. bool has_error_code, u32 error_code)
  1885. {
  1886. struct x86_emulate_ops *ops = ctxt->ops;
  1887. struct decode_cache *c = &ctxt->decode;
  1888. int rc;
  1889. c->eip = ctxt->eip;
  1890. c->dst.type = OP_NONE;
  1891. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  1892. has_error_code, error_code);
  1893. if (rc == X86EMUL_CONTINUE) {
  1894. rc = writeback(ctxt, ops);
  1895. if (rc == X86EMUL_CONTINUE)
  1896. ctxt->eip = c->eip;
  1897. }
  1898. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1899. }
  1900. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
  1901. int reg, struct operand *op)
  1902. {
  1903. struct decode_cache *c = &ctxt->decode;
  1904. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  1905. register_address_increment(c, &c->regs[reg], df * op->bytes);
  1906. op->addr.mem = register_address(c, base, c->regs[reg]);
  1907. }
  1908. static int em_push(struct x86_emulate_ctxt *ctxt)
  1909. {
  1910. emulate_push(ctxt, ctxt->ops);
  1911. return X86EMUL_CONTINUE;
  1912. }
  1913. static int em_das(struct x86_emulate_ctxt *ctxt)
  1914. {
  1915. struct decode_cache *c = &ctxt->decode;
  1916. u8 al, old_al;
  1917. bool af, cf, old_cf;
  1918. cf = ctxt->eflags & X86_EFLAGS_CF;
  1919. al = c->dst.val;
  1920. old_al = al;
  1921. old_cf = cf;
  1922. cf = false;
  1923. af = ctxt->eflags & X86_EFLAGS_AF;
  1924. if ((al & 0x0f) > 9 || af) {
  1925. al -= 6;
  1926. cf = old_cf | (al >= 250);
  1927. af = true;
  1928. } else {
  1929. af = false;
  1930. }
  1931. if (old_al > 0x99 || old_cf) {
  1932. al -= 0x60;
  1933. cf = true;
  1934. }
  1935. c->dst.val = al;
  1936. /* Set PF, ZF, SF */
  1937. c->src.type = OP_IMM;
  1938. c->src.val = 0;
  1939. c->src.bytes = 1;
  1940. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  1941. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  1942. if (cf)
  1943. ctxt->eflags |= X86_EFLAGS_CF;
  1944. if (af)
  1945. ctxt->eflags |= X86_EFLAGS_AF;
  1946. return X86EMUL_CONTINUE;
  1947. }
  1948. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  1949. {
  1950. struct decode_cache *c = &ctxt->decode;
  1951. u16 sel, old_cs;
  1952. ulong old_eip;
  1953. int rc;
  1954. old_cs = ctxt->ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1955. old_eip = c->eip;
  1956. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  1957. if (load_segment_descriptor(ctxt, ctxt->ops, sel, VCPU_SREG_CS))
  1958. return X86EMUL_CONTINUE;
  1959. c->eip = 0;
  1960. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  1961. c->src.val = old_cs;
  1962. emulate_push(ctxt, ctxt->ops);
  1963. rc = writeback(ctxt, ctxt->ops);
  1964. if (rc != X86EMUL_CONTINUE)
  1965. return rc;
  1966. c->src.val = old_eip;
  1967. emulate_push(ctxt, ctxt->ops);
  1968. rc = writeback(ctxt, ctxt->ops);
  1969. if (rc != X86EMUL_CONTINUE)
  1970. return rc;
  1971. c->dst.type = OP_NONE;
  1972. return X86EMUL_CONTINUE;
  1973. }
  1974. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  1975. {
  1976. struct decode_cache *c = &ctxt->decode;
  1977. int rc;
  1978. c->dst.type = OP_REG;
  1979. c->dst.addr.reg = &c->eip;
  1980. c->dst.bytes = c->op_bytes;
  1981. rc = emulate_pop(ctxt, ctxt->ops, &c->dst.val, c->op_bytes);
  1982. if (rc != X86EMUL_CONTINUE)
  1983. return rc;
  1984. register_address_increment(c, &c->regs[VCPU_REGS_RSP], c->src.val);
  1985. return X86EMUL_CONTINUE;
  1986. }
  1987. static int em_imul(struct x86_emulate_ctxt *ctxt)
  1988. {
  1989. struct decode_cache *c = &ctxt->decode;
  1990. emulate_2op_SrcV_nobyte("imul", c->src, c->dst, ctxt->eflags);
  1991. return X86EMUL_CONTINUE;
  1992. }
  1993. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  1994. {
  1995. struct decode_cache *c = &ctxt->decode;
  1996. c->dst.val = c->src2.val;
  1997. return em_imul(ctxt);
  1998. }
  1999. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2000. {
  2001. struct decode_cache *c = &ctxt->decode;
  2002. c->dst.type = OP_REG;
  2003. c->dst.bytes = c->src.bytes;
  2004. c->dst.addr.reg = &c->regs[VCPU_REGS_RDX];
  2005. c->dst.val = ~((c->src.val >> (c->src.bytes * 8 - 1)) - 1);
  2006. return X86EMUL_CONTINUE;
  2007. }
  2008. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2009. {
  2010. unsigned cpl = ctxt->ops->cpl(ctxt->vcpu);
  2011. struct decode_cache *c = &ctxt->decode;
  2012. u64 tsc = 0;
  2013. if (cpl > 0 && (ctxt->ops->get_cr(4, ctxt->vcpu) & X86_CR4_TSD)) {
  2014. emulate_gp(ctxt, 0);
  2015. return X86EMUL_PROPAGATE_FAULT;
  2016. }
  2017. ctxt->ops->get_msr(ctxt->vcpu, MSR_IA32_TSC, &tsc);
  2018. c->regs[VCPU_REGS_RAX] = (u32)tsc;
  2019. c->regs[VCPU_REGS_RDX] = tsc >> 32;
  2020. return X86EMUL_CONTINUE;
  2021. }
  2022. #define D(_y) { .flags = (_y) }
  2023. #define N D(0)
  2024. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  2025. #define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
  2026. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2027. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  2028. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  2029. static struct opcode group1[] = {
  2030. X7(D(Lock)), N
  2031. };
  2032. static struct opcode group1A[] = {
  2033. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  2034. };
  2035. static struct opcode group3[] = {
  2036. D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
  2037. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2038. X4(D(SrcMem | ModRM)),
  2039. };
  2040. static struct opcode group4[] = {
  2041. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  2042. N, N, N, N, N, N,
  2043. };
  2044. static struct opcode group5[] = {
  2045. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2046. D(SrcMem | ModRM | Stack),
  2047. I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
  2048. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  2049. D(SrcMem | ModRM | Stack), N,
  2050. };
  2051. static struct group_dual group7 = { {
  2052. N, N, D(ModRM | SrcMem | Priv), D(ModRM | SrcMem | Priv),
  2053. D(SrcNone | ModRM | DstMem | Mov), N,
  2054. D(SrcMem16 | ModRM | Mov | Priv),
  2055. D(SrcMem | ModRM | ByteOp | Priv | NoAccess),
  2056. }, {
  2057. D(SrcNone | ModRM | Priv), N, N, D(SrcNone | ModRM | Priv),
  2058. D(SrcNone | ModRM | DstMem | Mov), N,
  2059. D(SrcMem16 | ModRM | Mov | Priv), N,
  2060. } };
  2061. static struct opcode group8[] = {
  2062. N, N, N, N,
  2063. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  2064. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  2065. };
  2066. static struct group_dual group9 = { {
  2067. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  2068. }, {
  2069. N, N, N, N, N, N, N, N,
  2070. } };
  2071. static struct opcode opcode_table[256] = {
  2072. /* 0x00 - 0x07 */
  2073. D2bv(DstMem | SrcReg | ModRM | Lock), D2bv(DstReg | SrcMem | ModRM),
  2074. D2bv(DstAcc | SrcImm),
  2075. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2076. /* 0x08 - 0x0F */
  2077. D2bv(DstMem | SrcReg | ModRM | Lock), D2bv(DstReg | SrcMem | ModRM),
  2078. D2bv(DstAcc | SrcImm),
  2079. D(ImplicitOps | Stack | No64), N,
  2080. /* 0x10 - 0x17 */
  2081. D2bv(DstMem | SrcReg | ModRM | Lock), D2bv(DstReg | SrcMem | ModRM),
  2082. D2bv(DstAcc | SrcImm),
  2083. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2084. /* 0x18 - 0x1F */
  2085. D2bv(DstMem | SrcReg | ModRM | Lock), D2bv(DstReg | SrcMem | ModRM),
  2086. D2bv(DstAcc | SrcImm),
  2087. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2088. /* 0x20 - 0x27 */
  2089. D2bv(DstMem | SrcReg | ModRM | Lock), D2bv(DstReg | SrcMem | ModRM),
  2090. D2bv(DstAcc | SrcImm), N, N,
  2091. /* 0x28 - 0x2F */
  2092. D2bv(DstMem | SrcReg | ModRM | Lock), D2bv(DstReg | SrcMem | ModRM),
  2093. D2bv(DstAcc | SrcImm),
  2094. N, I(ByteOp | DstAcc | No64, em_das),
  2095. /* 0x30 - 0x37 */
  2096. D2bv(DstMem | SrcReg | ModRM | Lock), D2bv(DstReg | SrcMem | ModRM),
  2097. D2bv(DstAcc | SrcImm), N, N,
  2098. /* 0x38 - 0x3F */
  2099. D2bv(DstMem | SrcReg | ModRM), D2bv(DstReg | SrcMem | ModRM),
  2100. D2bv(DstAcc | SrcImm),
  2101. N, N,
  2102. /* 0x40 - 0x4F */
  2103. X16(D(DstReg)),
  2104. /* 0x50 - 0x57 */
  2105. X8(I(SrcReg | Stack, em_push)),
  2106. /* 0x58 - 0x5F */
  2107. X8(D(DstReg | Stack)),
  2108. /* 0x60 - 0x67 */
  2109. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2110. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  2111. N, N, N, N,
  2112. /* 0x68 - 0x6F */
  2113. I(SrcImm | Mov | Stack, em_push),
  2114. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  2115. I(SrcImmByte | Mov | Stack, em_push),
  2116. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  2117. D2bv(DstDI | Mov | String), /* insb, insw/insd */
  2118. D2bv(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
  2119. /* 0x70 - 0x7F */
  2120. X16(D(SrcImmByte)),
  2121. /* 0x80 - 0x87 */
  2122. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  2123. G(DstMem | SrcImm | ModRM | Group, group1),
  2124. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  2125. G(DstMem | SrcImmByte | ModRM | Group, group1),
  2126. D2bv(DstMem | SrcReg | ModRM), D2bv(DstMem | SrcReg | ModRM | Lock),
  2127. /* 0x88 - 0x8F */
  2128. D2bv(DstMem | SrcReg | ModRM | Mov),
  2129. D2bv(DstReg | SrcMem | ModRM | Mov),
  2130. D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
  2131. D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
  2132. /* 0x90 - 0x97 */
  2133. X8(D(SrcAcc | DstReg)),
  2134. /* 0x98 - 0x9F */
  2135. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  2136. I(SrcImmFAddr | No64, em_call_far), N,
  2137. D(ImplicitOps | Stack), D(ImplicitOps | Stack), N, N,
  2138. /* 0xA0 - 0xA7 */
  2139. D2bv(DstAcc | SrcMem | Mov | MemAbs),
  2140. D2bv(DstMem | SrcAcc | Mov | MemAbs),
  2141. D2bv(SrcSI | DstDI | Mov | String), D2bv(SrcSI | DstDI | String),
  2142. /* 0xA8 - 0xAF */
  2143. D2bv(DstAcc | SrcImm),
  2144. D2bv(SrcAcc | DstDI | Mov | String),
  2145. D2bv(SrcSI | DstAcc | Mov | String),
  2146. D2bv(SrcAcc | DstDI | String),
  2147. /* 0xB0 - 0xB7 */
  2148. X8(D(ByteOp | DstReg | SrcImm | Mov)),
  2149. /* 0xB8 - 0xBF */
  2150. X8(D(DstReg | SrcImm | Mov)),
  2151. /* 0xC0 - 0xC7 */
  2152. D(ByteOp | DstMem | SrcImm | ModRM), D(DstMem | SrcImmByte | ModRM),
  2153. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  2154. D(ImplicitOps | Stack),
  2155. D(DstReg | SrcMemFAddr | ModRM | No64), D(DstReg | SrcMemFAddr | ModRM | No64),
  2156. D(ByteOp | DstMem | SrcImm | ModRM | Mov), D(DstMem | SrcImm | ModRM | Mov),
  2157. /* 0xC8 - 0xCF */
  2158. N, N, N, D(ImplicitOps | Stack),
  2159. D(ImplicitOps), D(SrcImmByte), D(ImplicitOps | No64), D(ImplicitOps),
  2160. /* 0xD0 - 0xD7 */
  2161. D(ByteOp | DstMem | SrcOne | ModRM), D(DstMem | SrcOne | ModRM),
  2162. D(ByteOp | DstMem | ModRM), D(DstMem | ModRM),
  2163. N, N, N, N,
  2164. /* 0xD8 - 0xDF */
  2165. N, N, N, N, N, N, N, N,
  2166. /* 0xE0 - 0xE7 */
  2167. X4(D(SrcImmByte)),
  2168. D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
  2169. D(ByteOp | SrcAcc | DstImmUByte), D(SrcAcc | DstImmUByte),
  2170. /* 0xE8 - 0xEF */
  2171. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  2172. D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
  2173. D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
  2174. D(ByteOp | SrcAcc | ImplicitOps), D(SrcAcc | ImplicitOps),
  2175. /* 0xF0 - 0xF7 */
  2176. N, N, N, N,
  2177. D(ImplicitOps | Priv), D(ImplicitOps), G(ByteOp, group3), G(0, group3),
  2178. /* 0xF8 - 0xFF */
  2179. D(ImplicitOps), D(ImplicitOps), D(ImplicitOps), D(ImplicitOps),
  2180. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  2181. };
  2182. static struct opcode twobyte_table[256] = {
  2183. /* 0x00 - 0x0F */
  2184. N, GD(0, &group7), N, N,
  2185. N, D(ImplicitOps), D(ImplicitOps | Priv), N,
  2186. D(ImplicitOps | Priv), D(ImplicitOps | Priv), N, N,
  2187. N, D(ImplicitOps | ModRM), N, N,
  2188. /* 0x10 - 0x1F */
  2189. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  2190. /* 0x20 - 0x2F */
  2191. D(ModRM | DstMem | Priv | Op3264), D(ModRM | DstMem | Priv | Op3264),
  2192. D(ModRM | SrcMem | Priv | Op3264), D(ModRM | SrcMem | Priv | Op3264),
  2193. N, N, N, N,
  2194. N, N, N, N, N, N, N, N,
  2195. /* 0x30 - 0x3F */
  2196. D(ImplicitOps | Priv), I(ImplicitOps, em_rdtsc),
  2197. D(ImplicitOps | Priv), N,
  2198. D(ImplicitOps), D(ImplicitOps | Priv), N, N,
  2199. N, N, N, N, N, N, N, N,
  2200. /* 0x40 - 0x4F */
  2201. X16(D(DstReg | SrcMem | ModRM | Mov)),
  2202. /* 0x50 - 0x5F */
  2203. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2204. /* 0x60 - 0x6F */
  2205. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2206. /* 0x70 - 0x7F */
  2207. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2208. /* 0x80 - 0x8F */
  2209. X16(D(SrcImm)),
  2210. /* 0x90 - 0x9F */
  2211. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  2212. /* 0xA0 - 0xA7 */
  2213. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2214. N, D(DstMem | SrcReg | ModRM | BitOp),
  2215. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2216. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  2217. /* 0xA8 - 0xAF */
  2218. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2219. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2220. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2221. D(DstMem | SrcReg | Src2CL | ModRM),
  2222. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  2223. /* 0xB0 - 0xB7 */
  2224. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  2225. D(DstReg | SrcMemFAddr | ModRM), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2226. D(DstReg | SrcMemFAddr | ModRM), D(DstReg | SrcMemFAddr | ModRM),
  2227. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2228. /* 0xB8 - 0xBF */
  2229. N, N,
  2230. G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2231. D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2232. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2233. /* 0xC0 - 0xCF */
  2234. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  2235. N, D(DstMem | SrcReg | ModRM | Mov),
  2236. N, N, N, GD(0, &group9),
  2237. N, N, N, N, N, N, N, N,
  2238. /* 0xD0 - 0xDF */
  2239. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2240. /* 0xE0 - 0xEF */
  2241. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2242. /* 0xF0 - 0xFF */
  2243. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  2244. };
  2245. #undef D
  2246. #undef N
  2247. #undef G
  2248. #undef GD
  2249. #undef I
  2250. #undef D2bv
  2251. #undef I2bv
  2252. static unsigned imm_size(struct decode_cache *c)
  2253. {
  2254. unsigned size;
  2255. size = (c->d & ByteOp) ? 1 : c->op_bytes;
  2256. if (size == 8)
  2257. size = 4;
  2258. return size;
  2259. }
  2260. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  2261. unsigned size, bool sign_extension)
  2262. {
  2263. struct decode_cache *c = &ctxt->decode;
  2264. struct x86_emulate_ops *ops = ctxt->ops;
  2265. int rc = X86EMUL_CONTINUE;
  2266. op->type = OP_IMM;
  2267. op->bytes = size;
  2268. op->addr.mem = c->eip;
  2269. /* NB. Immediates are sign-extended as necessary. */
  2270. switch (op->bytes) {
  2271. case 1:
  2272. op->val = insn_fetch(s8, 1, c->eip);
  2273. break;
  2274. case 2:
  2275. op->val = insn_fetch(s16, 2, c->eip);
  2276. break;
  2277. case 4:
  2278. op->val = insn_fetch(s32, 4, c->eip);
  2279. break;
  2280. }
  2281. if (!sign_extension) {
  2282. switch (op->bytes) {
  2283. case 1:
  2284. op->val &= 0xff;
  2285. break;
  2286. case 2:
  2287. op->val &= 0xffff;
  2288. break;
  2289. case 4:
  2290. op->val &= 0xffffffff;
  2291. break;
  2292. }
  2293. }
  2294. done:
  2295. return rc;
  2296. }
  2297. int
  2298. x86_decode_insn(struct x86_emulate_ctxt *ctxt)
  2299. {
  2300. struct x86_emulate_ops *ops = ctxt->ops;
  2301. struct decode_cache *c = &ctxt->decode;
  2302. int rc = X86EMUL_CONTINUE;
  2303. int mode = ctxt->mode;
  2304. int def_op_bytes, def_ad_bytes, dual, goffset;
  2305. struct opcode opcode, *g_mod012, *g_mod3;
  2306. struct operand memop = { .type = OP_NONE };
  2307. c->eip = ctxt->eip;
  2308. c->fetch.start = c->fetch.end = c->eip;
  2309. ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
  2310. switch (mode) {
  2311. case X86EMUL_MODE_REAL:
  2312. case X86EMUL_MODE_VM86:
  2313. case X86EMUL_MODE_PROT16:
  2314. def_op_bytes = def_ad_bytes = 2;
  2315. break;
  2316. case X86EMUL_MODE_PROT32:
  2317. def_op_bytes = def_ad_bytes = 4;
  2318. break;
  2319. #ifdef CONFIG_X86_64
  2320. case X86EMUL_MODE_PROT64:
  2321. def_op_bytes = 4;
  2322. def_ad_bytes = 8;
  2323. break;
  2324. #endif
  2325. default:
  2326. return -1;
  2327. }
  2328. c->op_bytes = def_op_bytes;
  2329. c->ad_bytes = def_ad_bytes;
  2330. /* Legacy prefixes. */
  2331. for (;;) {
  2332. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  2333. case 0x66: /* operand-size override */
  2334. /* switch between 2/4 bytes */
  2335. c->op_bytes = def_op_bytes ^ 6;
  2336. break;
  2337. case 0x67: /* address-size override */
  2338. if (mode == X86EMUL_MODE_PROT64)
  2339. /* switch between 4/8 bytes */
  2340. c->ad_bytes = def_ad_bytes ^ 12;
  2341. else
  2342. /* switch between 2/4 bytes */
  2343. c->ad_bytes = def_ad_bytes ^ 6;
  2344. break;
  2345. case 0x26: /* ES override */
  2346. case 0x2e: /* CS override */
  2347. case 0x36: /* SS override */
  2348. case 0x3e: /* DS override */
  2349. set_seg_override(c, (c->b >> 3) & 3);
  2350. break;
  2351. case 0x64: /* FS override */
  2352. case 0x65: /* GS override */
  2353. set_seg_override(c, c->b & 7);
  2354. break;
  2355. case 0x40 ... 0x4f: /* REX */
  2356. if (mode != X86EMUL_MODE_PROT64)
  2357. goto done_prefixes;
  2358. c->rex_prefix = c->b;
  2359. continue;
  2360. case 0xf0: /* LOCK */
  2361. c->lock_prefix = 1;
  2362. break;
  2363. case 0xf2: /* REPNE/REPNZ */
  2364. c->rep_prefix = REPNE_PREFIX;
  2365. break;
  2366. case 0xf3: /* REP/REPE/REPZ */
  2367. c->rep_prefix = REPE_PREFIX;
  2368. break;
  2369. default:
  2370. goto done_prefixes;
  2371. }
  2372. /* Any legacy prefix after a REX prefix nullifies its effect. */
  2373. c->rex_prefix = 0;
  2374. }
  2375. done_prefixes:
  2376. /* REX prefix. */
  2377. if (c->rex_prefix & 8)
  2378. c->op_bytes = 8; /* REX.W */
  2379. /* Opcode byte(s). */
  2380. opcode = opcode_table[c->b];
  2381. /* Two-byte opcode? */
  2382. if (c->b == 0x0f) {
  2383. c->twobyte = 1;
  2384. c->b = insn_fetch(u8, 1, c->eip);
  2385. opcode = twobyte_table[c->b];
  2386. }
  2387. c->d = opcode.flags;
  2388. if (c->d & Group) {
  2389. dual = c->d & GroupDual;
  2390. c->modrm = insn_fetch(u8, 1, c->eip);
  2391. --c->eip;
  2392. if (c->d & GroupDual) {
  2393. g_mod012 = opcode.u.gdual->mod012;
  2394. g_mod3 = opcode.u.gdual->mod3;
  2395. } else
  2396. g_mod012 = g_mod3 = opcode.u.group;
  2397. c->d &= ~(Group | GroupDual);
  2398. goffset = (c->modrm >> 3) & 7;
  2399. if ((c->modrm >> 6) == 3)
  2400. opcode = g_mod3[goffset];
  2401. else
  2402. opcode = g_mod012[goffset];
  2403. c->d |= opcode.flags;
  2404. }
  2405. c->execute = opcode.u.execute;
  2406. /* Unrecognised? */
  2407. if (c->d == 0 || (c->d & Undefined)) {
  2408. DPRINTF("Cannot emulate %02x\n", c->b);
  2409. return -1;
  2410. }
  2411. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  2412. c->op_bytes = 8;
  2413. if (c->d & Op3264) {
  2414. if (mode == X86EMUL_MODE_PROT64)
  2415. c->op_bytes = 8;
  2416. else
  2417. c->op_bytes = 4;
  2418. }
  2419. /* ModRM and SIB bytes. */
  2420. if (c->d & ModRM) {
  2421. rc = decode_modrm(ctxt, ops, &memop);
  2422. if (!c->has_seg_override)
  2423. set_seg_override(c, c->modrm_seg);
  2424. } else if (c->d & MemAbs)
  2425. rc = decode_abs(ctxt, ops, &memop);
  2426. if (rc != X86EMUL_CONTINUE)
  2427. goto done;
  2428. if (!c->has_seg_override)
  2429. set_seg_override(c, VCPU_SREG_DS);
  2430. if (memop.type == OP_MEM && !(!c->twobyte && c->b == 0x8d))
  2431. memop.addr.mem += seg_override_base(ctxt, ops, c);
  2432. if (memop.type == OP_MEM && c->ad_bytes != 8)
  2433. memop.addr.mem = (u32)memop.addr.mem;
  2434. if (memop.type == OP_MEM && c->rip_relative)
  2435. memop.addr.mem += c->eip;
  2436. /*
  2437. * Decode and fetch the source operand: register, memory
  2438. * or immediate.
  2439. */
  2440. switch (c->d & SrcMask) {
  2441. case SrcNone:
  2442. break;
  2443. case SrcReg:
  2444. decode_register_operand(&c->src, c, 0);
  2445. break;
  2446. case SrcMem16:
  2447. memop.bytes = 2;
  2448. goto srcmem_common;
  2449. case SrcMem32:
  2450. memop.bytes = 4;
  2451. goto srcmem_common;
  2452. case SrcMem:
  2453. memop.bytes = (c->d & ByteOp) ? 1 :
  2454. c->op_bytes;
  2455. srcmem_common:
  2456. c->src = memop;
  2457. break;
  2458. case SrcImmU16:
  2459. rc = decode_imm(ctxt, &c->src, 2, false);
  2460. break;
  2461. case SrcImm:
  2462. rc = decode_imm(ctxt, &c->src, imm_size(c), true);
  2463. break;
  2464. case SrcImmU:
  2465. rc = decode_imm(ctxt, &c->src, imm_size(c), false);
  2466. break;
  2467. case SrcImmByte:
  2468. rc = decode_imm(ctxt, &c->src, 1, true);
  2469. break;
  2470. case SrcImmUByte:
  2471. rc = decode_imm(ctxt, &c->src, 1, false);
  2472. break;
  2473. case SrcAcc:
  2474. c->src.type = OP_REG;
  2475. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2476. c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
  2477. fetch_register_operand(&c->src);
  2478. break;
  2479. case SrcOne:
  2480. c->src.bytes = 1;
  2481. c->src.val = 1;
  2482. break;
  2483. case SrcSI:
  2484. c->src.type = OP_MEM;
  2485. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2486. c->src.addr.mem =
  2487. register_address(c, seg_override_base(ctxt, ops, c),
  2488. c->regs[VCPU_REGS_RSI]);
  2489. c->src.val = 0;
  2490. break;
  2491. case SrcImmFAddr:
  2492. c->src.type = OP_IMM;
  2493. c->src.addr.mem = c->eip;
  2494. c->src.bytes = c->op_bytes + 2;
  2495. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  2496. break;
  2497. case SrcMemFAddr:
  2498. memop.bytes = c->op_bytes + 2;
  2499. goto srcmem_common;
  2500. break;
  2501. }
  2502. if (rc != X86EMUL_CONTINUE)
  2503. goto done;
  2504. /*
  2505. * Decode and fetch the second source operand: register, memory
  2506. * or immediate.
  2507. */
  2508. switch (c->d & Src2Mask) {
  2509. case Src2None:
  2510. break;
  2511. case Src2CL:
  2512. c->src2.bytes = 1;
  2513. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  2514. break;
  2515. case Src2ImmByte:
  2516. rc = decode_imm(ctxt, &c->src2, 1, true);
  2517. break;
  2518. case Src2One:
  2519. c->src2.bytes = 1;
  2520. c->src2.val = 1;
  2521. break;
  2522. case Src2Imm:
  2523. rc = decode_imm(ctxt, &c->src2, imm_size(c), true);
  2524. break;
  2525. }
  2526. if (rc != X86EMUL_CONTINUE)
  2527. goto done;
  2528. /* Decode and fetch the destination operand: register or memory. */
  2529. switch (c->d & DstMask) {
  2530. case DstReg:
  2531. decode_register_operand(&c->dst, c,
  2532. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  2533. break;
  2534. case DstImmUByte:
  2535. c->dst.type = OP_IMM;
  2536. c->dst.addr.mem = c->eip;
  2537. c->dst.bytes = 1;
  2538. c->dst.val = insn_fetch(u8, 1, c->eip);
  2539. break;
  2540. case DstMem:
  2541. case DstMem64:
  2542. c->dst = memop;
  2543. if ((c->d & DstMask) == DstMem64)
  2544. c->dst.bytes = 8;
  2545. else
  2546. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2547. if (c->d & BitOp)
  2548. fetch_bit_operand(c);
  2549. c->dst.orig_val = c->dst.val;
  2550. break;
  2551. case DstAcc:
  2552. c->dst.type = OP_REG;
  2553. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2554. c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
  2555. fetch_register_operand(&c->dst);
  2556. c->dst.orig_val = c->dst.val;
  2557. break;
  2558. case DstDI:
  2559. c->dst.type = OP_MEM;
  2560. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2561. c->dst.addr.mem =
  2562. register_address(c, es_base(ctxt, ops),
  2563. c->regs[VCPU_REGS_RDI]);
  2564. c->dst.val = 0;
  2565. break;
  2566. case ImplicitOps:
  2567. /* Special instructions do their own operand decoding. */
  2568. default:
  2569. c->dst.type = OP_NONE; /* Disable writeback. */
  2570. return 0;
  2571. }
  2572. done:
  2573. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2574. }
  2575. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  2576. {
  2577. struct decode_cache *c = &ctxt->decode;
  2578. /* The second termination condition only applies for REPE
  2579. * and REPNE. Test if the repeat string operation prefix is
  2580. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2581. * corresponding termination condition according to:
  2582. * - if REPE/REPZ and ZF = 0 then done
  2583. * - if REPNE/REPNZ and ZF = 1 then done
  2584. */
  2585. if (((c->b == 0xa6) || (c->b == 0xa7) ||
  2586. (c->b == 0xae) || (c->b == 0xaf))
  2587. && (((c->rep_prefix == REPE_PREFIX) &&
  2588. ((ctxt->eflags & EFLG_ZF) == 0))
  2589. || ((c->rep_prefix == REPNE_PREFIX) &&
  2590. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  2591. return true;
  2592. return false;
  2593. }
  2594. int
  2595. x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  2596. {
  2597. struct x86_emulate_ops *ops = ctxt->ops;
  2598. u64 msr_data;
  2599. struct decode_cache *c = &ctxt->decode;
  2600. int rc = X86EMUL_CONTINUE;
  2601. int saved_dst_type = c->dst.type;
  2602. int irq; /* Used for int 3, int, and into */
  2603. ctxt->decode.mem_read.pos = 0;
  2604. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2605. emulate_ud(ctxt);
  2606. goto done;
  2607. }
  2608. /* LOCK prefix is allowed only with some instructions */
  2609. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2610. emulate_ud(ctxt);
  2611. goto done;
  2612. }
  2613. if ((c->d & SrcMask) == SrcMemFAddr && c->src.type != OP_MEM) {
  2614. emulate_ud(ctxt);
  2615. goto done;
  2616. }
  2617. /* Privileged instruction can be executed only in CPL=0 */
  2618. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2619. emulate_gp(ctxt, 0);
  2620. goto done;
  2621. }
  2622. if (c->rep_prefix && (c->d & String)) {
  2623. /* All REP prefixes have the same first termination condition */
  2624. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2625. ctxt->eip = c->eip;
  2626. goto done;
  2627. }
  2628. }
  2629. if ((c->src.type == OP_MEM) && !(c->d & NoAccess)) {
  2630. rc = read_emulated(ctxt, ops, c->src.addr.mem,
  2631. c->src.valptr, c->src.bytes);
  2632. if (rc != X86EMUL_CONTINUE)
  2633. goto done;
  2634. c->src.orig_val64 = c->src.val64;
  2635. }
  2636. if (c->src2.type == OP_MEM) {
  2637. rc = read_emulated(ctxt, ops, c->src2.addr.mem,
  2638. &c->src2.val, c->src2.bytes);
  2639. if (rc != X86EMUL_CONTINUE)
  2640. goto done;
  2641. }
  2642. if ((c->d & DstMask) == ImplicitOps)
  2643. goto special_insn;
  2644. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  2645. /* optimisation - avoid slow emulated read if Mov */
  2646. rc = read_emulated(ctxt, ops, c->dst.addr.mem,
  2647. &c->dst.val, c->dst.bytes);
  2648. if (rc != X86EMUL_CONTINUE)
  2649. goto done;
  2650. }
  2651. c->dst.orig_val = c->dst.val;
  2652. special_insn:
  2653. if (c->execute) {
  2654. rc = c->execute(ctxt);
  2655. if (rc != X86EMUL_CONTINUE)
  2656. goto done;
  2657. goto writeback;
  2658. }
  2659. if (c->twobyte)
  2660. goto twobyte_insn;
  2661. switch (c->b) {
  2662. case 0x00 ... 0x05:
  2663. add: /* add */
  2664. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2665. break;
  2666. case 0x06: /* push es */
  2667. emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  2668. break;
  2669. case 0x07: /* pop es */
  2670. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  2671. if (rc != X86EMUL_CONTINUE)
  2672. goto done;
  2673. break;
  2674. case 0x08 ... 0x0d:
  2675. or: /* or */
  2676. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2677. break;
  2678. case 0x0e: /* push cs */
  2679. emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  2680. break;
  2681. case 0x10 ... 0x15:
  2682. adc: /* adc */
  2683. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2684. break;
  2685. case 0x16: /* push ss */
  2686. emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  2687. break;
  2688. case 0x17: /* pop ss */
  2689. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  2690. if (rc != X86EMUL_CONTINUE)
  2691. goto done;
  2692. break;
  2693. case 0x18 ... 0x1d:
  2694. sbb: /* sbb */
  2695. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2696. break;
  2697. case 0x1e: /* push ds */
  2698. emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  2699. break;
  2700. case 0x1f: /* pop ds */
  2701. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  2702. if (rc != X86EMUL_CONTINUE)
  2703. goto done;
  2704. break;
  2705. case 0x20 ... 0x25:
  2706. and: /* and */
  2707. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2708. break;
  2709. case 0x28 ... 0x2d:
  2710. sub: /* sub */
  2711. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2712. break;
  2713. case 0x30 ... 0x35:
  2714. xor: /* xor */
  2715. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2716. break;
  2717. case 0x38 ... 0x3d:
  2718. cmp: /* cmp */
  2719. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2720. break;
  2721. case 0x40 ... 0x47: /* inc r16/r32 */
  2722. emulate_1op("inc", c->dst, ctxt->eflags);
  2723. break;
  2724. case 0x48 ... 0x4f: /* dec r16/r32 */
  2725. emulate_1op("dec", c->dst, ctxt->eflags);
  2726. break;
  2727. case 0x58 ... 0x5f: /* pop reg */
  2728. pop_instruction:
  2729. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  2730. if (rc != X86EMUL_CONTINUE)
  2731. goto done;
  2732. break;
  2733. case 0x60: /* pusha */
  2734. rc = emulate_pusha(ctxt, ops);
  2735. if (rc != X86EMUL_CONTINUE)
  2736. goto done;
  2737. break;
  2738. case 0x61: /* popa */
  2739. rc = emulate_popa(ctxt, ops);
  2740. if (rc != X86EMUL_CONTINUE)
  2741. goto done;
  2742. break;
  2743. case 0x63: /* movsxd */
  2744. if (ctxt->mode != X86EMUL_MODE_PROT64)
  2745. goto cannot_emulate;
  2746. c->dst.val = (s32) c->src.val;
  2747. break;
  2748. case 0x6c: /* insb */
  2749. case 0x6d: /* insw/insd */
  2750. c->src.val = c->regs[VCPU_REGS_RDX];
  2751. goto do_io_in;
  2752. case 0x6e: /* outsb */
  2753. case 0x6f: /* outsw/outsd */
  2754. c->dst.val = c->regs[VCPU_REGS_RDX];
  2755. goto do_io_out;
  2756. break;
  2757. case 0x70 ... 0x7f: /* jcc (short) */
  2758. if (test_cc(c->b, ctxt->eflags))
  2759. jmp_rel(c, c->src.val);
  2760. break;
  2761. case 0x80 ... 0x83: /* Grp1 */
  2762. switch (c->modrm_reg) {
  2763. case 0:
  2764. goto add;
  2765. case 1:
  2766. goto or;
  2767. case 2:
  2768. goto adc;
  2769. case 3:
  2770. goto sbb;
  2771. case 4:
  2772. goto and;
  2773. case 5:
  2774. goto sub;
  2775. case 6:
  2776. goto xor;
  2777. case 7:
  2778. goto cmp;
  2779. }
  2780. break;
  2781. case 0x84 ... 0x85:
  2782. test:
  2783. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  2784. break;
  2785. case 0x86 ... 0x87: /* xchg */
  2786. xchg:
  2787. /* Write back the register source. */
  2788. c->src.val = c->dst.val;
  2789. write_register_operand(&c->src);
  2790. /*
  2791. * Write back the memory destination with implicit LOCK
  2792. * prefix.
  2793. */
  2794. c->dst.val = c->src.orig_val;
  2795. c->lock_prefix = 1;
  2796. break;
  2797. case 0x88 ... 0x8b: /* mov */
  2798. goto mov;
  2799. case 0x8c: /* mov r/m, sreg */
  2800. if (c->modrm_reg > VCPU_SREG_GS) {
  2801. emulate_ud(ctxt);
  2802. goto done;
  2803. }
  2804. c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
  2805. break;
  2806. case 0x8d: /* lea r16/r32, m */
  2807. c->dst.val = c->src.addr.mem;
  2808. break;
  2809. case 0x8e: { /* mov seg, r/m16 */
  2810. uint16_t sel;
  2811. sel = c->src.val;
  2812. if (c->modrm_reg == VCPU_SREG_CS ||
  2813. c->modrm_reg > VCPU_SREG_GS) {
  2814. emulate_ud(ctxt);
  2815. goto done;
  2816. }
  2817. if (c->modrm_reg == VCPU_SREG_SS)
  2818. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2819. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  2820. c->dst.type = OP_NONE; /* Disable writeback. */
  2821. break;
  2822. }
  2823. case 0x8f: /* pop (sole member of Grp1a) */
  2824. rc = emulate_grp1a(ctxt, ops);
  2825. if (rc != X86EMUL_CONTINUE)
  2826. goto done;
  2827. break;
  2828. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  2829. if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
  2830. break;
  2831. goto xchg;
  2832. case 0x98: /* cbw/cwde/cdqe */
  2833. switch (c->op_bytes) {
  2834. case 2: c->dst.val = (s8)c->dst.val; break;
  2835. case 4: c->dst.val = (s16)c->dst.val; break;
  2836. case 8: c->dst.val = (s32)c->dst.val; break;
  2837. }
  2838. break;
  2839. case 0x9c: /* pushf */
  2840. c->src.val = (unsigned long) ctxt->eflags;
  2841. emulate_push(ctxt, ops);
  2842. break;
  2843. case 0x9d: /* popf */
  2844. c->dst.type = OP_REG;
  2845. c->dst.addr.reg = &ctxt->eflags;
  2846. c->dst.bytes = c->op_bytes;
  2847. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  2848. if (rc != X86EMUL_CONTINUE)
  2849. goto done;
  2850. break;
  2851. case 0xa0 ... 0xa3: /* mov */
  2852. case 0xa4 ... 0xa5: /* movs */
  2853. goto mov;
  2854. case 0xa6 ... 0xa7: /* cmps */
  2855. c->dst.type = OP_NONE; /* Disable writeback. */
  2856. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.addr.mem, c->dst.addr.mem);
  2857. goto cmp;
  2858. case 0xa8 ... 0xa9: /* test ax, imm */
  2859. goto test;
  2860. case 0xaa ... 0xab: /* stos */
  2861. case 0xac ... 0xad: /* lods */
  2862. goto mov;
  2863. case 0xae ... 0xaf: /* scas */
  2864. goto cmp;
  2865. case 0xb0 ... 0xbf: /* mov r, imm */
  2866. goto mov;
  2867. case 0xc0 ... 0xc1:
  2868. emulate_grp2(ctxt);
  2869. break;
  2870. case 0xc3: /* ret */
  2871. c->dst.type = OP_REG;
  2872. c->dst.addr.reg = &c->eip;
  2873. c->dst.bytes = c->op_bytes;
  2874. goto pop_instruction;
  2875. case 0xc4: /* les */
  2876. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_ES);
  2877. if (rc != X86EMUL_CONTINUE)
  2878. goto done;
  2879. break;
  2880. case 0xc5: /* lds */
  2881. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_DS);
  2882. if (rc != X86EMUL_CONTINUE)
  2883. goto done;
  2884. break;
  2885. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  2886. mov:
  2887. c->dst.val = c->src.val;
  2888. break;
  2889. case 0xcb: /* ret far */
  2890. rc = emulate_ret_far(ctxt, ops);
  2891. if (rc != X86EMUL_CONTINUE)
  2892. goto done;
  2893. break;
  2894. case 0xcc: /* int3 */
  2895. irq = 3;
  2896. goto do_interrupt;
  2897. case 0xcd: /* int n */
  2898. irq = c->src.val;
  2899. do_interrupt:
  2900. rc = emulate_int(ctxt, ops, irq);
  2901. if (rc != X86EMUL_CONTINUE)
  2902. goto done;
  2903. break;
  2904. case 0xce: /* into */
  2905. if (ctxt->eflags & EFLG_OF) {
  2906. irq = 4;
  2907. goto do_interrupt;
  2908. }
  2909. break;
  2910. case 0xcf: /* iret */
  2911. rc = emulate_iret(ctxt, ops);
  2912. if (rc != X86EMUL_CONTINUE)
  2913. goto done;
  2914. break;
  2915. case 0xd0 ... 0xd1: /* Grp2 */
  2916. emulate_grp2(ctxt);
  2917. break;
  2918. case 0xd2 ... 0xd3: /* Grp2 */
  2919. c->src.val = c->regs[VCPU_REGS_RCX];
  2920. emulate_grp2(ctxt);
  2921. break;
  2922. case 0xe0 ... 0xe2: /* loop/loopz/loopnz */
  2923. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  2924. if (address_mask(c, c->regs[VCPU_REGS_RCX]) != 0 &&
  2925. (c->b == 0xe2 || test_cc(c->b ^ 0x5, ctxt->eflags)))
  2926. jmp_rel(c, c->src.val);
  2927. break;
  2928. case 0xe3: /* jcxz/jecxz/jrcxz */
  2929. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0)
  2930. jmp_rel(c, c->src.val);
  2931. break;
  2932. case 0xe4: /* inb */
  2933. case 0xe5: /* in */
  2934. goto do_io_in;
  2935. case 0xe6: /* outb */
  2936. case 0xe7: /* out */
  2937. goto do_io_out;
  2938. case 0xe8: /* call (near) */ {
  2939. long int rel = c->src.val;
  2940. c->src.val = (unsigned long) c->eip;
  2941. jmp_rel(c, rel);
  2942. emulate_push(ctxt, ops);
  2943. break;
  2944. }
  2945. case 0xe9: /* jmp rel */
  2946. goto jmp;
  2947. case 0xea: { /* jmp far */
  2948. unsigned short sel;
  2949. jump_far:
  2950. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2951. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  2952. goto done;
  2953. c->eip = 0;
  2954. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2955. break;
  2956. }
  2957. case 0xeb:
  2958. jmp: /* jmp rel short */
  2959. jmp_rel(c, c->src.val);
  2960. c->dst.type = OP_NONE; /* Disable writeback. */
  2961. break;
  2962. case 0xec: /* in al,dx */
  2963. case 0xed: /* in (e/r)ax,dx */
  2964. c->src.val = c->regs[VCPU_REGS_RDX];
  2965. do_io_in:
  2966. c->dst.bytes = min(c->dst.bytes, 4u);
  2967. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2968. emulate_gp(ctxt, 0);
  2969. goto done;
  2970. }
  2971. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  2972. &c->dst.val))
  2973. goto done; /* IO is needed */
  2974. break;
  2975. case 0xee: /* out dx,al */
  2976. case 0xef: /* out dx,(e/r)ax */
  2977. c->dst.val = c->regs[VCPU_REGS_RDX];
  2978. do_io_out:
  2979. c->src.bytes = min(c->src.bytes, 4u);
  2980. if (!emulator_io_permited(ctxt, ops, c->dst.val,
  2981. c->src.bytes)) {
  2982. emulate_gp(ctxt, 0);
  2983. goto done;
  2984. }
  2985. ops->pio_out_emulated(c->src.bytes, c->dst.val,
  2986. &c->src.val, 1, ctxt->vcpu);
  2987. c->dst.type = OP_NONE; /* Disable writeback. */
  2988. break;
  2989. case 0xf4: /* hlt */
  2990. ctxt->vcpu->arch.halt_request = 1;
  2991. break;
  2992. case 0xf5: /* cmc */
  2993. /* complement carry flag from eflags reg */
  2994. ctxt->eflags ^= EFLG_CF;
  2995. break;
  2996. case 0xf6 ... 0xf7: /* Grp3 */
  2997. if (emulate_grp3(ctxt, ops) != X86EMUL_CONTINUE)
  2998. goto cannot_emulate;
  2999. break;
  3000. case 0xf8: /* clc */
  3001. ctxt->eflags &= ~EFLG_CF;
  3002. break;
  3003. case 0xf9: /* stc */
  3004. ctxt->eflags |= EFLG_CF;
  3005. break;
  3006. case 0xfa: /* cli */
  3007. if (emulator_bad_iopl(ctxt, ops)) {
  3008. emulate_gp(ctxt, 0);
  3009. goto done;
  3010. } else
  3011. ctxt->eflags &= ~X86_EFLAGS_IF;
  3012. break;
  3013. case 0xfb: /* sti */
  3014. if (emulator_bad_iopl(ctxt, ops)) {
  3015. emulate_gp(ctxt, 0);
  3016. goto done;
  3017. } else {
  3018. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  3019. ctxt->eflags |= X86_EFLAGS_IF;
  3020. }
  3021. break;
  3022. case 0xfc: /* cld */
  3023. ctxt->eflags &= ~EFLG_DF;
  3024. break;
  3025. case 0xfd: /* std */
  3026. ctxt->eflags |= EFLG_DF;
  3027. break;
  3028. case 0xfe: /* Grp4 */
  3029. grp45:
  3030. rc = emulate_grp45(ctxt, ops);
  3031. if (rc != X86EMUL_CONTINUE)
  3032. goto done;
  3033. break;
  3034. case 0xff: /* Grp5 */
  3035. if (c->modrm_reg == 5)
  3036. goto jump_far;
  3037. goto grp45;
  3038. default:
  3039. goto cannot_emulate;
  3040. }
  3041. writeback:
  3042. rc = writeback(ctxt, ops);
  3043. if (rc != X86EMUL_CONTINUE)
  3044. goto done;
  3045. /*
  3046. * restore dst type in case the decoding will be reused
  3047. * (happens for string instruction )
  3048. */
  3049. c->dst.type = saved_dst_type;
  3050. if ((c->d & SrcMask) == SrcSI)
  3051. string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
  3052. VCPU_REGS_RSI, &c->src);
  3053. if ((c->d & DstMask) == DstDI)
  3054. string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
  3055. &c->dst);
  3056. if (c->rep_prefix && (c->d & String)) {
  3057. struct read_cache *r = &ctxt->decode.io_read;
  3058. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  3059. if (!string_insn_completed(ctxt)) {
  3060. /*
  3061. * Re-enter guest when pio read ahead buffer is empty
  3062. * or, if it is not used, after each 1024 iteration.
  3063. */
  3064. if ((r->end != 0 || c->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3065. (r->end == 0 || r->end != r->pos)) {
  3066. /*
  3067. * Reset read cache. Usually happens before
  3068. * decode, but since instruction is restarted
  3069. * we have to do it here.
  3070. */
  3071. ctxt->decode.mem_read.end = 0;
  3072. return EMULATION_RESTART;
  3073. }
  3074. goto done; /* skip rip writeback */
  3075. }
  3076. }
  3077. ctxt->eip = c->eip;
  3078. done:
  3079. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3080. twobyte_insn:
  3081. switch (c->b) {
  3082. case 0x01: /* lgdt, lidt, lmsw */
  3083. switch (c->modrm_reg) {
  3084. u16 size;
  3085. unsigned long address;
  3086. case 0: /* vmcall */
  3087. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  3088. goto cannot_emulate;
  3089. rc = kvm_fix_hypercall(ctxt->vcpu);
  3090. if (rc != X86EMUL_CONTINUE)
  3091. goto done;
  3092. /* Let the processor re-execute the fixed hypercall */
  3093. c->eip = ctxt->eip;
  3094. /* Disable writeback. */
  3095. c->dst.type = OP_NONE;
  3096. break;
  3097. case 2: /* lgdt */
  3098. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3099. &size, &address, c->op_bytes);
  3100. if (rc != X86EMUL_CONTINUE)
  3101. goto done;
  3102. realmode_lgdt(ctxt->vcpu, size, address);
  3103. /* Disable writeback. */
  3104. c->dst.type = OP_NONE;
  3105. break;
  3106. case 3: /* lidt/vmmcall */
  3107. if (c->modrm_mod == 3) {
  3108. switch (c->modrm_rm) {
  3109. case 1:
  3110. rc = kvm_fix_hypercall(ctxt->vcpu);
  3111. if (rc != X86EMUL_CONTINUE)
  3112. goto done;
  3113. break;
  3114. default:
  3115. goto cannot_emulate;
  3116. }
  3117. } else {
  3118. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3119. &size, &address,
  3120. c->op_bytes);
  3121. if (rc != X86EMUL_CONTINUE)
  3122. goto done;
  3123. realmode_lidt(ctxt->vcpu, size, address);
  3124. }
  3125. /* Disable writeback. */
  3126. c->dst.type = OP_NONE;
  3127. break;
  3128. case 4: /* smsw */
  3129. c->dst.bytes = 2;
  3130. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  3131. break;
  3132. case 6: /* lmsw */
  3133. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0eul) |
  3134. (c->src.val & 0x0f), ctxt->vcpu);
  3135. c->dst.type = OP_NONE;
  3136. break;
  3137. case 5: /* not defined */
  3138. emulate_ud(ctxt);
  3139. goto done;
  3140. case 7: /* invlpg*/
  3141. emulate_invlpg(ctxt->vcpu, c->src.addr.mem);
  3142. /* Disable writeback. */
  3143. c->dst.type = OP_NONE;
  3144. break;
  3145. default:
  3146. goto cannot_emulate;
  3147. }
  3148. break;
  3149. case 0x05: /* syscall */
  3150. rc = emulate_syscall(ctxt, ops);
  3151. if (rc != X86EMUL_CONTINUE)
  3152. goto done;
  3153. else
  3154. goto writeback;
  3155. break;
  3156. case 0x06:
  3157. emulate_clts(ctxt->vcpu);
  3158. break;
  3159. case 0x09: /* wbinvd */
  3160. kvm_emulate_wbinvd(ctxt->vcpu);
  3161. break;
  3162. case 0x08: /* invd */
  3163. case 0x0d: /* GrpP (prefetch) */
  3164. case 0x18: /* Grp16 (prefetch/nop) */
  3165. break;
  3166. case 0x20: /* mov cr, reg */
  3167. switch (c->modrm_reg) {
  3168. case 1:
  3169. case 5 ... 7:
  3170. case 9 ... 15:
  3171. emulate_ud(ctxt);
  3172. goto done;
  3173. }
  3174. c->dst.val = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  3175. break;
  3176. case 0x21: /* mov from dr to reg */
  3177. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  3178. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  3179. emulate_ud(ctxt);
  3180. goto done;
  3181. }
  3182. ops->get_dr(c->modrm_reg, &c->dst.val, ctxt->vcpu);
  3183. break;
  3184. case 0x22: /* mov reg, cr */
  3185. if (ops->set_cr(c->modrm_reg, c->src.val, ctxt->vcpu)) {
  3186. emulate_gp(ctxt, 0);
  3187. goto done;
  3188. }
  3189. c->dst.type = OP_NONE;
  3190. break;
  3191. case 0x23: /* mov from reg to dr */
  3192. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  3193. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  3194. emulate_ud(ctxt);
  3195. goto done;
  3196. }
  3197. if (ops->set_dr(c->modrm_reg, c->src.val &
  3198. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  3199. ~0ULL : ~0U), ctxt->vcpu) < 0) {
  3200. /* #UD condition is already handled by the code above */
  3201. emulate_gp(ctxt, 0);
  3202. goto done;
  3203. }
  3204. c->dst.type = OP_NONE; /* no writeback */
  3205. break;
  3206. case 0x30:
  3207. /* wrmsr */
  3208. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  3209. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  3210. if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  3211. emulate_gp(ctxt, 0);
  3212. goto done;
  3213. }
  3214. rc = X86EMUL_CONTINUE;
  3215. break;
  3216. case 0x32:
  3217. /* rdmsr */
  3218. if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  3219. emulate_gp(ctxt, 0);
  3220. goto done;
  3221. } else {
  3222. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  3223. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  3224. }
  3225. rc = X86EMUL_CONTINUE;
  3226. break;
  3227. case 0x34: /* sysenter */
  3228. rc = emulate_sysenter(ctxt, ops);
  3229. if (rc != X86EMUL_CONTINUE)
  3230. goto done;
  3231. else
  3232. goto writeback;
  3233. break;
  3234. case 0x35: /* sysexit */
  3235. rc = emulate_sysexit(ctxt, ops);
  3236. if (rc != X86EMUL_CONTINUE)
  3237. goto done;
  3238. else
  3239. goto writeback;
  3240. break;
  3241. case 0x40 ... 0x4f: /* cmov */
  3242. c->dst.val = c->dst.orig_val = c->src.val;
  3243. if (!test_cc(c->b, ctxt->eflags))
  3244. c->dst.type = OP_NONE; /* no writeback */
  3245. break;
  3246. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3247. if (test_cc(c->b, ctxt->eflags))
  3248. jmp_rel(c, c->src.val);
  3249. break;
  3250. case 0x90 ... 0x9f: /* setcc r/m8 */
  3251. c->dst.val = test_cc(c->b, ctxt->eflags);
  3252. break;
  3253. case 0xa0: /* push fs */
  3254. emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  3255. break;
  3256. case 0xa1: /* pop fs */
  3257. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  3258. if (rc != X86EMUL_CONTINUE)
  3259. goto done;
  3260. break;
  3261. case 0xa3:
  3262. bt: /* bt */
  3263. c->dst.type = OP_NONE;
  3264. /* only subword offset */
  3265. c->src.val &= (c->dst.bytes << 3) - 1;
  3266. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  3267. break;
  3268. case 0xa4: /* shld imm8, r, r/m */
  3269. case 0xa5: /* shld cl, r, r/m */
  3270. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  3271. break;
  3272. case 0xa8: /* push gs */
  3273. emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  3274. break;
  3275. case 0xa9: /* pop gs */
  3276. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  3277. if (rc != X86EMUL_CONTINUE)
  3278. goto done;
  3279. break;
  3280. case 0xab:
  3281. bts: /* bts */
  3282. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  3283. break;
  3284. case 0xac: /* shrd imm8, r, r/m */
  3285. case 0xad: /* shrd cl, r, r/m */
  3286. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  3287. break;
  3288. case 0xae: /* clflush */
  3289. break;
  3290. case 0xb0 ... 0xb1: /* cmpxchg */
  3291. /*
  3292. * Save real source value, then compare EAX against
  3293. * destination.
  3294. */
  3295. c->src.orig_val = c->src.val;
  3296. c->src.val = c->regs[VCPU_REGS_RAX];
  3297. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3298. if (ctxt->eflags & EFLG_ZF) {
  3299. /* Success: write back to memory. */
  3300. c->dst.val = c->src.orig_val;
  3301. } else {
  3302. /* Failure: write the value we saw to EAX. */
  3303. c->dst.type = OP_REG;
  3304. c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3305. }
  3306. break;
  3307. case 0xb2: /* lss */
  3308. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_SS);
  3309. if (rc != X86EMUL_CONTINUE)
  3310. goto done;
  3311. break;
  3312. case 0xb3:
  3313. btr: /* btr */
  3314. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3315. break;
  3316. case 0xb4: /* lfs */
  3317. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_FS);
  3318. if (rc != X86EMUL_CONTINUE)
  3319. goto done;
  3320. break;
  3321. case 0xb5: /* lgs */
  3322. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_GS);
  3323. if (rc != X86EMUL_CONTINUE)
  3324. goto done;
  3325. break;
  3326. case 0xb6 ... 0xb7: /* movzx */
  3327. c->dst.bytes = c->op_bytes;
  3328. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3329. : (u16) c->src.val;
  3330. break;
  3331. case 0xba: /* Grp8 */
  3332. switch (c->modrm_reg & 3) {
  3333. case 0:
  3334. goto bt;
  3335. case 1:
  3336. goto bts;
  3337. case 2:
  3338. goto btr;
  3339. case 3:
  3340. goto btc;
  3341. }
  3342. break;
  3343. case 0xbb:
  3344. btc: /* btc */
  3345. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3346. break;
  3347. case 0xbc: { /* bsf */
  3348. u8 zf;
  3349. __asm__ ("bsf %2, %0; setz %1"
  3350. : "=r"(c->dst.val), "=q"(zf)
  3351. : "r"(c->src.val));
  3352. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3353. if (zf) {
  3354. ctxt->eflags |= X86_EFLAGS_ZF;
  3355. c->dst.type = OP_NONE; /* Disable writeback. */
  3356. }
  3357. break;
  3358. }
  3359. case 0xbd: { /* bsr */
  3360. u8 zf;
  3361. __asm__ ("bsr %2, %0; setz %1"
  3362. : "=r"(c->dst.val), "=q"(zf)
  3363. : "r"(c->src.val));
  3364. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3365. if (zf) {
  3366. ctxt->eflags |= X86_EFLAGS_ZF;
  3367. c->dst.type = OP_NONE; /* Disable writeback. */
  3368. }
  3369. break;
  3370. }
  3371. case 0xbe ... 0xbf: /* movsx */
  3372. c->dst.bytes = c->op_bytes;
  3373. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3374. (s16) c->src.val;
  3375. break;
  3376. case 0xc0 ... 0xc1: /* xadd */
  3377. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  3378. /* Write back the register source. */
  3379. c->src.val = c->dst.orig_val;
  3380. write_register_operand(&c->src);
  3381. break;
  3382. case 0xc3: /* movnti */
  3383. c->dst.bytes = c->op_bytes;
  3384. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3385. (u64) c->src.val;
  3386. break;
  3387. case 0xc7: /* Grp9 (cmpxchg8b) */
  3388. rc = emulate_grp9(ctxt, ops);
  3389. if (rc != X86EMUL_CONTINUE)
  3390. goto done;
  3391. break;
  3392. default:
  3393. goto cannot_emulate;
  3394. }
  3395. goto writeback;
  3396. cannot_emulate:
  3397. DPRINTF("Cannot emulate %02x\n", c->b);
  3398. return -1;
  3399. }