intel.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564
  1. #include <linux/init.h>
  2. #include <linux/kernel.h>
  3. #include <linux/string.h>
  4. #include <linux/bitops.h>
  5. #include <linux/smp.h>
  6. #include <linux/sched.h>
  7. #include <linux/thread_info.h>
  8. #include <linux/module.h>
  9. #include <linux/uaccess.h>
  10. #include <asm/processor.h>
  11. #include <asm/pgtable.h>
  12. #include <asm/msr.h>
  13. #include <asm/bugs.h>
  14. #include <asm/cpu.h>
  15. #ifdef CONFIG_X86_64
  16. #include <linux/topology.h>
  17. #include <asm/numa_64.h>
  18. #endif
  19. #include "cpu.h"
  20. #ifdef CONFIG_X86_LOCAL_APIC
  21. #include <asm/mpspec.h>
  22. #include <asm/apic.h>
  23. #endif
  24. static void __cpuinit early_init_intel(struct cpuinfo_x86 *c)
  25. {
  26. u64 misc_enable;
  27. /* Unmask CPUID levels if masked: */
  28. if (c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xd)) {
  29. rdmsrl(MSR_IA32_MISC_ENABLE, misc_enable);
  30. if (misc_enable & MSR_IA32_MISC_ENABLE_LIMIT_CPUID) {
  31. misc_enable &= ~MSR_IA32_MISC_ENABLE_LIMIT_CPUID;
  32. wrmsrl(MSR_IA32_MISC_ENABLE, misc_enable);
  33. c->cpuid_level = cpuid_eax(0);
  34. get_cpu_cap(c);
  35. }
  36. }
  37. if ((c->x86 == 0xf && c->x86_model >= 0x03) ||
  38. (c->x86 == 0x6 && c->x86_model >= 0x0e))
  39. set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
  40. if (c->x86 >= 6 && !cpu_has(c, X86_FEATURE_IA64)) {
  41. unsigned lower_word;
  42. wrmsr(MSR_IA32_UCODE_REV, 0, 0);
  43. /* Required by the SDM */
  44. sync_core();
  45. rdmsr(MSR_IA32_UCODE_REV, lower_word, c->microcode);
  46. }
  47. /*
  48. * Atom erratum AAE44/AAF40/AAG38/AAH41:
  49. *
  50. * A race condition between speculative fetches and invalidating
  51. * a large page. This is worked around in microcode, but we
  52. * need the microcode to have already been loaded... so if it is
  53. * not, recommend a BIOS update and disable large pages.
  54. */
  55. if (c->x86 == 6 && c->x86_model == 0x1c && c->x86_mask <= 2) {
  56. u32 ucode, junk;
  57. wrmsr(MSR_IA32_UCODE_REV, 0, 0);
  58. sync_core();
  59. rdmsr(MSR_IA32_UCODE_REV, junk, ucode);
  60. if (ucode < 0x20e) {
  61. printk(KERN_WARNING "Atom PSE erratum detected, BIOS microcode update recommended\n");
  62. clear_cpu_cap(c, X86_FEATURE_PSE);
  63. }
  64. }
  65. #ifdef CONFIG_X86_64
  66. set_cpu_cap(c, X86_FEATURE_SYSENTER32);
  67. #else
  68. /* Netburst reports 64 bytes clflush size, but does IO in 128 bytes */
  69. if (c->x86 == 15 && c->x86_cache_alignment == 64)
  70. c->x86_cache_alignment = 128;
  71. #endif
  72. /* CPUID workaround for 0F33/0F34 CPU */
  73. if (c->x86 == 0xF && c->x86_model == 0x3
  74. && (c->x86_mask == 0x3 || c->x86_mask == 0x4))
  75. c->x86_phys_bits = 36;
  76. /*
  77. * c->x86_power is 8000_0007 edx. Bit 8 is TSC runs at constant rate
  78. * with P/T states and does not stop in deep C-states.
  79. *
  80. * It is also reliable across cores and sockets. (but not across
  81. * cabinets - we turn it off in that case explicitly.)
  82. */
  83. if (c->x86_power & (1 << 8)) {
  84. set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
  85. set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC);
  86. if (!check_tsc_unstable())
  87. sched_clock_stable = 1;
  88. }
  89. /*
  90. * There is a known erratum on Pentium III and Core Solo
  91. * and Core Duo CPUs.
  92. * " Page with PAT set to WC while associated MTRR is UC
  93. * may consolidate to UC "
  94. * Because of this erratum, it is better to stick with
  95. * setting WC in MTRR rather than using PAT on these CPUs.
  96. *
  97. * Enable PAT WC only on P4, Core 2 or later CPUs.
  98. */
  99. if (c->x86 == 6 && c->x86_model < 15)
  100. clear_cpu_cap(c, X86_FEATURE_PAT);
  101. #ifdef CONFIG_KMEMCHECK
  102. /*
  103. * P4s have a "fast strings" feature which causes single-
  104. * stepping REP instructions to only generate a #DB on
  105. * cache-line boundaries.
  106. *
  107. * Ingo Molnar reported a Pentium D (model 6) and a Xeon
  108. * (model 2) with the same problem.
  109. */
  110. if (c->x86 == 15) {
  111. rdmsrl(MSR_IA32_MISC_ENABLE, misc_enable);
  112. if (misc_enable & MSR_IA32_MISC_ENABLE_FAST_STRING) {
  113. printk(KERN_INFO "kmemcheck: Disabling fast string operations\n");
  114. misc_enable &= ~MSR_IA32_MISC_ENABLE_FAST_STRING;
  115. wrmsrl(MSR_IA32_MISC_ENABLE, misc_enable);
  116. }
  117. }
  118. #endif
  119. /*
  120. * If fast string is not enabled in IA32_MISC_ENABLE for any reason,
  121. * clear the fast string and enhanced fast string CPU capabilities.
  122. */
  123. if (c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xd)) {
  124. rdmsrl(MSR_IA32_MISC_ENABLE, misc_enable);
  125. if (!(misc_enable & MSR_IA32_MISC_ENABLE_FAST_STRING)) {
  126. printk(KERN_INFO "Disabled fast string operations\n");
  127. setup_clear_cpu_cap(X86_FEATURE_REP_GOOD);
  128. setup_clear_cpu_cap(X86_FEATURE_ERMS);
  129. }
  130. }
  131. }
  132. #ifdef CONFIG_X86_32
  133. /*
  134. * Early probe support logic for ppro memory erratum #50
  135. *
  136. * This is called before we do cpu ident work
  137. */
  138. int __cpuinit ppro_with_ram_bug(void)
  139. {
  140. /* Uses data from early_cpu_detect now */
  141. if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL &&
  142. boot_cpu_data.x86 == 6 &&
  143. boot_cpu_data.x86_model == 1 &&
  144. boot_cpu_data.x86_mask < 8) {
  145. printk(KERN_INFO "Pentium Pro with Errata#50 detected. Taking evasive action.\n");
  146. return 1;
  147. }
  148. return 0;
  149. }
  150. #ifdef CONFIG_X86_F00F_BUG
  151. static void __cpuinit trap_init_f00f_bug(void)
  152. {
  153. __set_fixmap(FIX_F00F_IDT, __pa(&idt_table), PAGE_KERNEL_RO);
  154. /*
  155. * Update the IDT descriptor and reload the IDT so that
  156. * it uses the read-only mapped virtual address.
  157. */
  158. idt_descr.address = fix_to_virt(FIX_F00F_IDT);
  159. load_idt(&idt_descr);
  160. }
  161. #endif
  162. static void __cpuinit intel_smp_check(struct cpuinfo_x86 *c)
  163. {
  164. #ifdef CONFIG_SMP
  165. /* calling is from identify_secondary_cpu() ? */
  166. if (!c->cpu_index)
  167. return;
  168. /*
  169. * Mask B, Pentium, but not Pentium MMX
  170. */
  171. if (c->x86 == 5 &&
  172. c->x86_mask >= 1 && c->x86_mask <= 4 &&
  173. c->x86_model <= 3) {
  174. /*
  175. * Remember we have B step Pentia with bugs
  176. */
  177. WARN_ONCE(1, "WARNING: SMP operation may be unreliable"
  178. "with B stepping processors.\n");
  179. }
  180. #endif
  181. }
  182. static void __cpuinit intel_workarounds(struct cpuinfo_x86 *c)
  183. {
  184. unsigned long lo, hi;
  185. #ifdef CONFIG_X86_F00F_BUG
  186. /*
  187. * All current models of Pentium and Pentium with MMX technology CPUs
  188. * have the F0 0F bug, which lets nonprivileged users lock up the
  189. * system.
  190. * Note that the workaround only should be initialized once...
  191. */
  192. c->f00f_bug = 0;
  193. if (!paravirt_enabled() && c->x86 == 5) {
  194. static int f00f_workaround_enabled;
  195. c->f00f_bug = 1;
  196. if (!f00f_workaround_enabled) {
  197. trap_init_f00f_bug();
  198. printk(KERN_NOTICE "Intel Pentium with F0 0F bug - workaround enabled.\n");
  199. f00f_workaround_enabled = 1;
  200. }
  201. }
  202. #endif
  203. /*
  204. * SEP CPUID bug: Pentium Pro reports SEP but doesn't have it until
  205. * model 3 mask 3
  206. */
  207. if ((c->x86<<8 | c->x86_model<<4 | c->x86_mask) < 0x633)
  208. clear_cpu_cap(c, X86_FEATURE_SEP);
  209. /*
  210. * P4 Xeon errata 037 workaround.
  211. * Hardware prefetcher may cause stale data to be loaded into the cache.
  212. */
  213. if ((c->x86 == 15) && (c->x86_model == 1) && (c->x86_mask == 1)) {
  214. rdmsr(MSR_IA32_MISC_ENABLE, lo, hi);
  215. if ((lo & MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE) == 0) {
  216. printk (KERN_INFO "CPU: C0 stepping P4 Xeon detected.\n");
  217. printk (KERN_INFO "CPU: Disabling hardware prefetching (Errata 037)\n");
  218. lo |= MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE;
  219. wrmsr(MSR_IA32_MISC_ENABLE, lo, hi);
  220. }
  221. }
  222. /*
  223. * See if we have a good local APIC by checking for buggy Pentia,
  224. * i.e. all B steppings and the C2 stepping of P54C when using their
  225. * integrated APIC (see 11AP erratum in "Pentium Processor
  226. * Specification Update").
  227. */
  228. if (cpu_has_apic && (c->x86<<8 | c->x86_model<<4) == 0x520 &&
  229. (c->x86_mask < 0x6 || c->x86_mask == 0xb))
  230. set_cpu_cap(c, X86_FEATURE_11AP);
  231. #ifdef CONFIG_X86_INTEL_USERCOPY
  232. /*
  233. * Set up the preferred alignment for movsl bulk memory moves
  234. */
  235. switch (c->x86) {
  236. case 4: /* 486: untested */
  237. break;
  238. case 5: /* Old Pentia: untested */
  239. break;
  240. case 6: /* PII/PIII only like movsl with 8-byte alignment */
  241. movsl_mask.mask = 7;
  242. break;
  243. case 15: /* P4 is OK down to 8-byte alignment */
  244. movsl_mask.mask = 7;
  245. break;
  246. }
  247. #endif
  248. #ifdef CONFIG_X86_NUMAQ
  249. numaq_tsc_disable();
  250. #endif
  251. intel_smp_check(c);
  252. }
  253. #else
  254. static void __cpuinit intel_workarounds(struct cpuinfo_x86 *c)
  255. {
  256. }
  257. #endif
  258. static void __cpuinit srat_detect_node(struct cpuinfo_x86 *c)
  259. {
  260. #ifdef CONFIG_NUMA
  261. unsigned node;
  262. int cpu = smp_processor_id();
  263. /* Don't do the funky fallback heuristics the AMD version employs
  264. for now. */
  265. node = numa_cpu_node(cpu);
  266. if (node == NUMA_NO_NODE || !node_online(node)) {
  267. /* reuse the value from init_cpu_to_node() */
  268. node = cpu_to_node(cpu);
  269. }
  270. numa_set_node(cpu, node);
  271. #endif
  272. }
  273. /*
  274. * find out the number of processor cores on the die
  275. */
  276. static int __cpuinit intel_num_cpu_cores(struct cpuinfo_x86 *c)
  277. {
  278. unsigned int eax, ebx, ecx, edx;
  279. if (c->cpuid_level < 4)
  280. return 1;
  281. /* Intel has a non-standard dependency on %ecx for this CPUID level. */
  282. cpuid_count(4, 0, &eax, &ebx, &ecx, &edx);
  283. if (eax & 0x1f)
  284. return (eax >> 26) + 1;
  285. else
  286. return 1;
  287. }
  288. static void __cpuinit detect_vmx_virtcap(struct cpuinfo_x86 *c)
  289. {
  290. /* Intel VMX MSR indicated features */
  291. #define X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW 0x00200000
  292. #define X86_VMX_FEATURE_PROC_CTLS_VNMI 0x00400000
  293. #define X86_VMX_FEATURE_PROC_CTLS_2ND_CTLS 0x80000000
  294. #define X86_VMX_FEATURE_PROC_CTLS2_VIRT_APIC 0x00000001
  295. #define X86_VMX_FEATURE_PROC_CTLS2_EPT 0x00000002
  296. #define X86_VMX_FEATURE_PROC_CTLS2_VPID 0x00000020
  297. u32 vmx_msr_low, vmx_msr_high, msr_ctl, msr_ctl2;
  298. clear_cpu_cap(c, X86_FEATURE_TPR_SHADOW);
  299. clear_cpu_cap(c, X86_FEATURE_VNMI);
  300. clear_cpu_cap(c, X86_FEATURE_FLEXPRIORITY);
  301. clear_cpu_cap(c, X86_FEATURE_EPT);
  302. clear_cpu_cap(c, X86_FEATURE_VPID);
  303. rdmsr(MSR_IA32_VMX_PROCBASED_CTLS, vmx_msr_low, vmx_msr_high);
  304. msr_ctl = vmx_msr_high | vmx_msr_low;
  305. if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW)
  306. set_cpu_cap(c, X86_FEATURE_TPR_SHADOW);
  307. if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_VNMI)
  308. set_cpu_cap(c, X86_FEATURE_VNMI);
  309. if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_2ND_CTLS) {
  310. rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
  311. vmx_msr_low, vmx_msr_high);
  312. msr_ctl2 = vmx_msr_high | vmx_msr_low;
  313. if ((msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_VIRT_APIC) &&
  314. (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW))
  315. set_cpu_cap(c, X86_FEATURE_FLEXPRIORITY);
  316. if (msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_EPT)
  317. set_cpu_cap(c, X86_FEATURE_EPT);
  318. if (msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_VPID)
  319. set_cpu_cap(c, X86_FEATURE_VPID);
  320. }
  321. }
  322. static void __cpuinit init_intel(struct cpuinfo_x86 *c)
  323. {
  324. unsigned int l2 = 0;
  325. early_init_intel(c);
  326. intel_workarounds(c);
  327. /*
  328. * Detect the extended topology information if available. This
  329. * will reinitialise the initial_apicid which will be used
  330. * in init_intel_cacheinfo()
  331. */
  332. detect_extended_topology(c);
  333. l2 = init_intel_cacheinfo(c);
  334. if (c->cpuid_level > 9) {
  335. unsigned eax = cpuid_eax(10);
  336. /* Check for version and the number of counters */
  337. if ((eax & 0xff) && (((eax>>8) & 0xff) > 1))
  338. set_cpu_cap(c, X86_FEATURE_ARCH_PERFMON);
  339. }
  340. if (cpu_has_xmm2)
  341. set_cpu_cap(c, X86_FEATURE_LFENCE_RDTSC);
  342. if (cpu_has_ds) {
  343. unsigned int l1;
  344. rdmsr(MSR_IA32_MISC_ENABLE, l1, l2);
  345. if (!(l1 & (1<<11)))
  346. set_cpu_cap(c, X86_FEATURE_BTS);
  347. if (!(l1 & (1<<12)))
  348. set_cpu_cap(c, X86_FEATURE_PEBS);
  349. }
  350. if (c->x86 == 6 && c->x86_model == 29 && cpu_has_clflush)
  351. set_cpu_cap(c, X86_FEATURE_CLFLUSH_MONITOR);
  352. #ifdef CONFIG_X86_64
  353. if (c->x86 == 15)
  354. c->x86_cache_alignment = c->x86_clflush_size * 2;
  355. if (c->x86 == 6)
  356. set_cpu_cap(c, X86_FEATURE_REP_GOOD);
  357. #else
  358. /*
  359. * Names for the Pentium II/Celeron processors
  360. * detectable only by also checking the cache size.
  361. * Dixon is NOT a Celeron.
  362. */
  363. if (c->x86 == 6) {
  364. char *p = NULL;
  365. switch (c->x86_model) {
  366. case 5:
  367. if (l2 == 0)
  368. p = "Celeron (Covington)";
  369. else if (l2 == 256)
  370. p = "Mobile Pentium II (Dixon)";
  371. break;
  372. case 6:
  373. if (l2 == 128)
  374. p = "Celeron (Mendocino)";
  375. else if (c->x86_mask == 0 || c->x86_mask == 5)
  376. p = "Celeron-A";
  377. break;
  378. case 8:
  379. if (l2 == 128)
  380. p = "Celeron (Coppermine)";
  381. break;
  382. }
  383. if (p)
  384. strcpy(c->x86_model_id, p);
  385. }
  386. if (c->x86 == 15)
  387. set_cpu_cap(c, X86_FEATURE_P4);
  388. if (c->x86 == 6)
  389. set_cpu_cap(c, X86_FEATURE_P3);
  390. #endif
  391. if (!cpu_has(c, X86_FEATURE_XTOPOLOGY)) {
  392. /*
  393. * let's use the legacy cpuid vector 0x1 and 0x4 for topology
  394. * detection.
  395. */
  396. c->x86_max_cores = intel_num_cpu_cores(c);
  397. #ifdef CONFIG_X86_32
  398. detect_ht(c);
  399. #endif
  400. }
  401. /* Work around errata */
  402. srat_detect_node(c);
  403. if (cpu_has(c, X86_FEATURE_VMX))
  404. detect_vmx_virtcap(c);
  405. /*
  406. * Initialize MSR_IA32_ENERGY_PERF_BIAS if BIOS did not.
  407. * x86_energy_perf_policy(8) is available to change it at run-time
  408. */
  409. if (cpu_has(c, X86_FEATURE_EPB)) {
  410. u64 epb;
  411. rdmsrl(MSR_IA32_ENERGY_PERF_BIAS, epb);
  412. if ((epb & 0xF) == ENERGY_PERF_BIAS_PERFORMANCE) {
  413. printk_once(KERN_WARNING "ENERGY_PERF_BIAS:"
  414. " Set to 'normal', was 'performance'\n"
  415. "ENERGY_PERF_BIAS: View and update with"
  416. " x86_energy_perf_policy(8)\n");
  417. epb = (epb & ~0xF) | ENERGY_PERF_BIAS_NORMAL;
  418. wrmsrl(MSR_IA32_ENERGY_PERF_BIAS, epb);
  419. }
  420. }
  421. }
  422. #ifdef CONFIG_X86_32
  423. static unsigned int __cpuinit intel_size_cache(struct cpuinfo_x86 *c, unsigned int size)
  424. {
  425. /*
  426. * Intel PIII Tualatin. This comes in two flavours.
  427. * One has 256kb of cache, the other 512. We have no way
  428. * to determine which, so we use a boottime override
  429. * for the 512kb model, and assume 256 otherwise.
  430. */
  431. if ((c->x86 == 6) && (c->x86_model == 11) && (size == 0))
  432. size = 256;
  433. return size;
  434. }
  435. #endif
  436. static const struct cpu_dev __cpuinitconst intel_cpu_dev = {
  437. .c_vendor = "Intel",
  438. .c_ident = { "GenuineIntel" },
  439. #ifdef CONFIG_X86_32
  440. .c_models = {
  441. { .vendor = X86_VENDOR_INTEL, .family = 4, .model_names =
  442. {
  443. [0] = "486 DX-25/33",
  444. [1] = "486 DX-50",
  445. [2] = "486 SX",
  446. [3] = "486 DX/2",
  447. [4] = "486 SL",
  448. [5] = "486 SX/2",
  449. [7] = "486 DX/2-WB",
  450. [8] = "486 DX/4",
  451. [9] = "486 DX/4-WB"
  452. }
  453. },
  454. { .vendor = X86_VENDOR_INTEL, .family = 5, .model_names =
  455. {
  456. [0] = "Pentium 60/66 A-step",
  457. [1] = "Pentium 60/66",
  458. [2] = "Pentium 75 - 200",
  459. [3] = "OverDrive PODP5V83",
  460. [4] = "Pentium MMX",
  461. [7] = "Mobile Pentium 75 - 200",
  462. [8] = "Mobile Pentium MMX"
  463. }
  464. },
  465. { .vendor = X86_VENDOR_INTEL, .family = 6, .model_names =
  466. {
  467. [0] = "Pentium Pro A-step",
  468. [1] = "Pentium Pro",
  469. [3] = "Pentium II (Klamath)",
  470. [4] = "Pentium II (Deschutes)",
  471. [5] = "Pentium II (Deschutes)",
  472. [6] = "Mobile Pentium II",
  473. [7] = "Pentium III (Katmai)",
  474. [8] = "Pentium III (Coppermine)",
  475. [10] = "Pentium III (Cascades)",
  476. [11] = "Pentium III (Tualatin)",
  477. }
  478. },
  479. { .vendor = X86_VENDOR_INTEL, .family = 15, .model_names =
  480. {
  481. [0] = "Pentium 4 (Unknown)",
  482. [1] = "Pentium 4 (Willamette)",
  483. [2] = "Pentium 4 (Northwood)",
  484. [4] = "Pentium 4 (Foster)",
  485. [5] = "Pentium 4 (Foster)",
  486. }
  487. },
  488. },
  489. .c_size_cache = intel_size_cache,
  490. #endif
  491. .c_early_init = early_init_intel,
  492. .c_init = init_intel,
  493. .c_x86_vendor = X86_VENDOR_INTEL,
  494. };
  495. cpu_dev_register(intel_cpu_dev);