tg3.c 414 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012140131401414015140161401714018140191402014021140221402314024140251402614027140281402914030140311403214033140341403514036140371403814039140401404114042140431404414045140461404714048140491405014051140521405314054140551405614057140581405914060140611406214063140641406514066140671406814069140701407114072140731407414075140761407714078140791408014081140821408314084140851408614087140881408914090140911409214093140941409514096140971409814099141001410114102141031410414105141061410714108141091411014111141121411314114141151411614117141181411914120141211412214123141241412514126141271412814129141301413114132141331413414135141361413714138141391414014141141421414314144141451414614147141481414914150141511415214153141541415514156141571415814159141601416114162141631416414165141661416714168141691417014171141721417314174141751417614177141781417914180141811418214183141841418514186141871418814189141901419114192141931419414195141961419714198141991420014201142021420314204142051420614207142081420914210142111421214213142141421514216142171421814219142201422114222142231422414225142261422714228142291423014231142321423314234142351423614237142381423914240142411424214243142441424514246142471424814249142501425114252142531425414255142561425714258142591426014261142621426314264142651426614267142681426914270142711427214273142741427514276142771427814279142801428114282142831428414285142861428714288142891429014291142921429314294142951429614297142981429914300143011430214303143041430514306143071430814309143101431114312143131431414315143161431714318143191432014321143221432314324143251432614327143281432914330143311433214333143341433514336143371433814339143401434114342143431434414345143461434714348143491435014351143521435314354143551435614357143581435914360143611436214363143641436514366143671436814369143701437114372143731437414375143761437714378143791438014381143821438314384143851438614387143881438914390143911439214393143941439514396143971439814399144001440114402144031440414405144061440714408144091441014411144121441314414144151441614417144181441914420144211442214423144241442514426144271442814429144301443114432144331443414435144361443714438144391444014441144421444314444144451444614447144481444914450144511445214453144541445514456144571445814459144601446114462144631446414465144661446714468144691447014471144721447314474144751447614477144781447914480144811448214483144841448514486144871448814489144901449114492144931449414495144961449714498144991450014501145021450314504145051450614507145081450914510145111451214513145141451514516145171451814519145201452114522145231452414525145261452714528145291453014531145321453314534145351453614537145381453914540145411454214543145441454514546145471454814549145501455114552145531455414555145561455714558145591456014561145621456314564145651456614567145681456914570145711457214573145741457514576145771457814579145801458114582145831458414585145861458714588145891459014591145921459314594145951459614597145981459914600146011460214603146041460514606146071460814609146101461114612146131461414615146161461714618146191462014621146221462314624146251462614627146281462914630146311463214633146341463514636146371463814639146401464114642146431464414645146461464714648146491465014651146521465314654146551465614657146581465914660146611466214663146641466514666146671466814669146701467114672146731467414675146761467714678146791468014681146821468314684146851468614687146881468914690146911469214693146941469514696146971469814699147001470114702147031470414705147061470714708147091471014711147121471314714147151471614717147181471914720147211472214723147241472514726147271472814729147301473114732147331473414735147361473714738147391474014741147421474314744147451474614747147481474914750147511475214753147541475514756147571475814759147601476114762147631476414765147661476714768147691477014771147721477314774147751477614777147781477914780147811478214783147841478514786147871478814789147901479114792147931479414795147961479714798147991480014801148021480314804148051480614807148081480914810148111481214813148141481514816148171481814819148201482114822148231482414825148261482714828148291483014831148321483314834148351483614837148381483914840148411484214843148441484514846148471484814849148501485114852148531485414855148561485714858148591486014861148621486314864148651486614867148681486914870148711487214873148741487514876148771487814879148801488114882148831488414885148861488714888148891489014891148921489314894148951489614897148981489914900149011490214903149041490514906149071490814909149101491114912149131491414915149161491714918149191492014921149221492314924149251492614927149281492914930149311493214933149341493514936149371493814939149401494114942149431494414945149461494714948149491495014951149521495314954149551495614957149581495914960149611496214963149641496514966149671496814969149701497114972149731497414975149761497714978149791498014981149821498314984149851498614987149881498914990149911499214993149941499514996149971499814999150001500115002150031500415005150061500715008150091501015011150121501315014150151501615017150181501915020150211502215023150241502515026150271502815029150301503115032150331503415035150361503715038150391504015041150421504315044150451504615047150481504915050150511505215053150541505515056150571505815059150601506115062150631506415065150661506715068150691507015071150721507315074150751507615077150781507915080150811508215083150841508515086150871508815089150901509115092150931509415095150961509715098150991510015101151021510315104151051510615107151081510915110151111511215113151141511515116151171511815119151201512115122151231512415125151261512715128151291513015131151321513315134151351513615137151381513915140151411514215143151441514515146151471514815149151501515115152151531515415155151561515715158151591516015161151621516315164151651516615167151681516915170151711517215173151741517515176151771517815179151801518115182151831518415185151861518715188151891519015191151921519315194151951519615197151981519915200152011520215203152041520515206152071520815209152101521115212152131521415215152161521715218152191522015221152221522315224152251522615227152281522915230152311523215233152341523515236152371523815239152401524115242152431524415245152461524715248152491525015251152521525315254152551525615257152581525915260152611526215263152641526515266152671526815269152701527115272152731527415275152761527715278152791528015281152821528315284152851528615287152881528915290152911529215293152941529515296152971529815299153001530115302153031530415305153061530715308153091531015311153121531315314153151531615317153181531915320153211532215323153241532515326153271532815329153301533115332153331533415335153361533715338153391534015341153421534315344153451534615347153481534915350153511535215353153541535515356153571535815359153601536115362153631536415365153661536715368153691537015371153721537315374153751537615377153781537915380153811538215383153841538515386153871538815389153901539115392153931539415395153961539715398153991540015401154021540315404154051540615407154081540915410154111541215413154141541515416154171541815419154201542115422154231542415425154261542715428154291543015431154321543315434154351543615437154381543915440154411544215443154441544515446154471544815449154501545115452154531545415455154561545715458154591546015461154621546315464154651546615467154681546915470154711547215473154741547515476154771547815479154801548115482154831548415485154861548715488154891549015491154921549315494154951549615497154981549915500155011550215503155041550515506155071550815509155101551115512155131551415515155161551715518155191552015521155221552315524155251552615527155281552915530155311553215533155341553515536155371553815539155401554115542155431554415545155461554715548155491555015551155521555315554155551555615557155581555915560155611556215563155641556515566155671556815569155701557115572155731557415575155761557715578155791558015581155821558315584155851558615587155881558915590155911559215593155941559515596155971559815599156001560115602156031560415605156061560715608156091561015611156121561315614156151561615617156181561915620156211562215623156241562515626156271562815629156301563115632156331563415635156361563715638156391564015641156421564315644156451564615647156481564915650156511565215653156541565515656156571565815659156601566115662156631566415665156661566715668156691567015671156721567315674156751567615677156781567915680156811568215683156841568515686156871568815689156901569115692156931569415695156961569715698156991570015701157021570315704157051570615707157081570915710157111571215713157141571515716157171571815719157201572115722157231572415725157261572715728157291573015731157321573315734157351573615737157381573915740157411574215743157441574515746157471574815749157501575115752157531575415755157561575715758157591576015761157621576315764157651576615767157681576915770157711577215773157741577515776157771577815779157801578115782157831578415785157861578715788157891579015791157921579315794157951579615797157981579915800158011580215803158041580515806158071580815809158101581115812158131581415815158161581715818158191582015821158221582315824158251582615827158281582915830158311583215833158341583515836158371583815839158401584115842158431584415845158461584715848158491585015851158521585315854158551585615857158581585915860
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2011 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/ioport.h>
  29. #include <linux/pci.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/mdio.h>
  35. #include <linux/mii.h>
  36. #include <linux/phy.h>
  37. #include <linux/brcmphy.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/ip.h>
  40. #include <linux/tcp.h>
  41. #include <linux/workqueue.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/firmware.h>
  45. #include <net/checksum.h>
  46. #include <net/ip.h>
  47. #include <asm/system.h>
  48. #include <linux/io.h>
  49. #include <asm/byteorder.h>
  50. #include <linux/uaccess.h>
  51. #ifdef CONFIG_SPARC
  52. #include <asm/idprom.h>
  53. #include <asm/prom.h>
  54. #endif
  55. #define BAR_0 0
  56. #define BAR_2 2
  57. #include "tg3.h"
  58. /* Functions & macros to verify TG3_FLAGS types */
  59. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  60. {
  61. return test_bit(flag, bits);
  62. }
  63. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  64. {
  65. set_bit(flag, bits);
  66. }
  67. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  68. {
  69. clear_bit(flag, bits);
  70. }
  71. #define tg3_flag(tp, flag) \
  72. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  73. #define tg3_flag_set(tp, flag) \
  74. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  75. #define tg3_flag_clear(tp, flag) \
  76. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  77. #define DRV_MODULE_NAME "tg3"
  78. #define TG3_MAJ_NUM 3
  79. #define TG3_MIN_NUM 119
  80. #define DRV_MODULE_VERSION \
  81. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  82. #define DRV_MODULE_RELDATE "May 18, 2011"
  83. #define TG3_DEF_MAC_MODE 0
  84. #define TG3_DEF_RX_MODE 0
  85. #define TG3_DEF_TX_MODE 0
  86. #define TG3_DEF_MSG_ENABLE \
  87. (NETIF_MSG_DRV | \
  88. NETIF_MSG_PROBE | \
  89. NETIF_MSG_LINK | \
  90. NETIF_MSG_TIMER | \
  91. NETIF_MSG_IFDOWN | \
  92. NETIF_MSG_IFUP | \
  93. NETIF_MSG_RX_ERR | \
  94. NETIF_MSG_TX_ERR)
  95. #define TG3_GRC_LCLCTL_PWRSW_DELAY 100
  96. /* length of time before we decide the hardware is borked,
  97. * and dev->tx_timeout() should be called to fix the problem
  98. */
  99. #define TG3_TX_TIMEOUT (5 * HZ)
  100. /* hardware minimum and maximum for a single frame's data payload */
  101. #define TG3_MIN_MTU 60
  102. #define TG3_MAX_MTU(tp) \
  103. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  104. /* These numbers seem to be hard coded in the NIC firmware somehow.
  105. * You can't change the ring sizes, but you can change where you place
  106. * them in the NIC onboard memory.
  107. */
  108. #define TG3_RX_STD_RING_SIZE(tp) \
  109. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  110. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  111. #define TG3_DEF_RX_RING_PENDING 200
  112. #define TG3_RX_JMB_RING_SIZE(tp) \
  113. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  114. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  115. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  116. #define TG3_RSS_INDIR_TBL_SIZE 128
  117. /* Do not place this n-ring entries value into the tp struct itself,
  118. * we really want to expose these constants to GCC so that modulo et
  119. * al. operations are done with shifts and masks instead of with
  120. * hw multiply/modulo instructions. Another solution would be to
  121. * replace things like '% foo' with '& (foo - 1)'.
  122. */
  123. #define TG3_TX_RING_SIZE 512
  124. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  125. #define TG3_RX_STD_RING_BYTES(tp) \
  126. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  127. #define TG3_RX_JMB_RING_BYTES(tp) \
  128. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  129. #define TG3_RX_RCB_RING_BYTES(tp) \
  130. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  131. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  132. TG3_TX_RING_SIZE)
  133. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  134. #define TG3_DMA_BYTE_ENAB 64
  135. #define TG3_RX_STD_DMA_SZ 1536
  136. #define TG3_RX_JMB_DMA_SZ 9046
  137. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  138. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  139. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  140. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  141. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  142. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  143. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  144. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  145. * that are at least dword aligned when used in PCIX mode. The driver
  146. * works around this bug by double copying the packet. This workaround
  147. * is built into the normal double copy length check for efficiency.
  148. *
  149. * However, the double copy is only necessary on those architectures
  150. * where unaligned memory accesses are inefficient. For those architectures
  151. * where unaligned memory accesses incur little penalty, we can reintegrate
  152. * the 5701 in the normal rx path. Doing so saves a device structure
  153. * dereference by hardcoding the double copy threshold in place.
  154. */
  155. #define TG3_RX_COPY_THRESHOLD 256
  156. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  157. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  158. #else
  159. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  160. #endif
  161. /* minimum number of free TX descriptors required to wake up TX process */
  162. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  163. #define TG3_TX_BD_DMA_MAX 4096
  164. #define TG3_RAW_IP_ALIGN 2
  165. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  166. #define FIRMWARE_TG3 "tigon/tg3.bin"
  167. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  168. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  169. static char version[] __devinitdata =
  170. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  171. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  172. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  173. MODULE_LICENSE("GPL");
  174. MODULE_VERSION(DRV_MODULE_VERSION);
  175. MODULE_FIRMWARE(FIRMWARE_TG3);
  176. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  177. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  178. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  179. module_param(tg3_debug, int, 0);
  180. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  181. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  246. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  247. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  248. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  250. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  251. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  252. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  253. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  254. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  260. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  261. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  262. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  263. {}
  264. };
  265. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  266. static const struct {
  267. const char string[ETH_GSTRING_LEN];
  268. } ethtool_stats_keys[] = {
  269. { "rx_octets" },
  270. { "rx_fragments" },
  271. { "rx_ucast_packets" },
  272. { "rx_mcast_packets" },
  273. { "rx_bcast_packets" },
  274. { "rx_fcs_errors" },
  275. { "rx_align_errors" },
  276. { "rx_xon_pause_rcvd" },
  277. { "rx_xoff_pause_rcvd" },
  278. { "rx_mac_ctrl_rcvd" },
  279. { "rx_xoff_entered" },
  280. { "rx_frame_too_long_errors" },
  281. { "rx_jabbers" },
  282. { "rx_undersize_packets" },
  283. { "rx_in_length_errors" },
  284. { "rx_out_length_errors" },
  285. { "rx_64_or_less_octet_packets" },
  286. { "rx_65_to_127_octet_packets" },
  287. { "rx_128_to_255_octet_packets" },
  288. { "rx_256_to_511_octet_packets" },
  289. { "rx_512_to_1023_octet_packets" },
  290. { "rx_1024_to_1522_octet_packets" },
  291. { "rx_1523_to_2047_octet_packets" },
  292. { "rx_2048_to_4095_octet_packets" },
  293. { "rx_4096_to_8191_octet_packets" },
  294. { "rx_8192_to_9022_octet_packets" },
  295. { "tx_octets" },
  296. { "tx_collisions" },
  297. { "tx_xon_sent" },
  298. { "tx_xoff_sent" },
  299. { "tx_flow_control" },
  300. { "tx_mac_errors" },
  301. { "tx_single_collisions" },
  302. { "tx_mult_collisions" },
  303. { "tx_deferred" },
  304. { "tx_excessive_collisions" },
  305. { "tx_late_collisions" },
  306. { "tx_collide_2times" },
  307. { "tx_collide_3times" },
  308. { "tx_collide_4times" },
  309. { "tx_collide_5times" },
  310. { "tx_collide_6times" },
  311. { "tx_collide_7times" },
  312. { "tx_collide_8times" },
  313. { "tx_collide_9times" },
  314. { "tx_collide_10times" },
  315. { "tx_collide_11times" },
  316. { "tx_collide_12times" },
  317. { "tx_collide_13times" },
  318. { "tx_collide_14times" },
  319. { "tx_collide_15times" },
  320. { "tx_ucast_packets" },
  321. { "tx_mcast_packets" },
  322. { "tx_bcast_packets" },
  323. { "tx_carrier_sense_errors" },
  324. { "tx_discards" },
  325. { "tx_errors" },
  326. { "dma_writeq_full" },
  327. { "dma_write_prioq_full" },
  328. { "rxbds_empty" },
  329. { "rx_discards" },
  330. { "rx_errors" },
  331. { "rx_threshold_hit" },
  332. { "dma_readq_full" },
  333. { "dma_read_prioq_full" },
  334. { "tx_comp_queue_full" },
  335. { "ring_set_send_prod_index" },
  336. { "ring_status_update" },
  337. { "nic_irqs" },
  338. { "nic_avoided_irqs" },
  339. { "nic_tx_threshold_hit" },
  340. { "mbuf_lwm_thresh_hit" },
  341. };
  342. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  343. static const struct {
  344. const char string[ETH_GSTRING_LEN];
  345. } ethtool_test_keys[] = {
  346. { "nvram test (online) " },
  347. { "link test (online) " },
  348. { "register test (offline)" },
  349. { "memory test (offline)" },
  350. { "loopback test (offline)" },
  351. { "interrupt test (offline)" },
  352. };
  353. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  354. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  355. {
  356. writel(val, tp->regs + off);
  357. }
  358. static u32 tg3_read32(struct tg3 *tp, u32 off)
  359. {
  360. return readl(tp->regs + off);
  361. }
  362. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  363. {
  364. writel(val, tp->aperegs + off);
  365. }
  366. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  367. {
  368. return readl(tp->aperegs + off);
  369. }
  370. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  371. {
  372. unsigned long flags;
  373. spin_lock_irqsave(&tp->indirect_lock, flags);
  374. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  375. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  376. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  377. }
  378. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  379. {
  380. writel(val, tp->regs + off);
  381. readl(tp->regs + off);
  382. }
  383. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  384. {
  385. unsigned long flags;
  386. u32 val;
  387. spin_lock_irqsave(&tp->indirect_lock, flags);
  388. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  389. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  390. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  391. return val;
  392. }
  393. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  394. {
  395. unsigned long flags;
  396. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  397. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  398. TG3_64BIT_REG_LOW, val);
  399. return;
  400. }
  401. if (off == TG3_RX_STD_PROD_IDX_REG) {
  402. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  403. TG3_64BIT_REG_LOW, val);
  404. return;
  405. }
  406. spin_lock_irqsave(&tp->indirect_lock, flags);
  407. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  408. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  409. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  410. /* In indirect mode when disabling interrupts, we also need
  411. * to clear the interrupt bit in the GRC local ctrl register.
  412. */
  413. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  414. (val == 0x1)) {
  415. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  416. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  417. }
  418. }
  419. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  420. {
  421. unsigned long flags;
  422. u32 val;
  423. spin_lock_irqsave(&tp->indirect_lock, flags);
  424. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  425. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  426. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  427. return val;
  428. }
  429. /* usec_wait specifies the wait time in usec when writing to certain registers
  430. * where it is unsafe to read back the register without some delay.
  431. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  432. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  433. */
  434. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  435. {
  436. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  437. /* Non-posted methods */
  438. tp->write32(tp, off, val);
  439. else {
  440. /* Posted method */
  441. tg3_write32(tp, off, val);
  442. if (usec_wait)
  443. udelay(usec_wait);
  444. tp->read32(tp, off);
  445. }
  446. /* Wait again after the read for the posted method to guarantee that
  447. * the wait time is met.
  448. */
  449. if (usec_wait)
  450. udelay(usec_wait);
  451. }
  452. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  453. {
  454. tp->write32_mbox(tp, off, val);
  455. if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
  456. tp->read32_mbox(tp, off);
  457. }
  458. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  459. {
  460. void __iomem *mbox = tp->regs + off;
  461. writel(val, mbox);
  462. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  463. writel(val, mbox);
  464. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  465. readl(mbox);
  466. }
  467. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  468. {
  469. return readl(tp->regs + off + GRCMBOX_BASE);
  470. }
  471. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  472. {
  473. writel(val, tp->regs + off + GRCMBOX_BASE);
  474. }
  475. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  476. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  477. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  478. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  479. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  480. #define tw32(reg, val) tp->write32(tp, reg, val)
  481. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  482. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  483. #define tr32(reg) tp->read32(tp, reg)
  484. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  485. {
  486. unsigned long flags;
  487. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  488. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  489. return;
  490. spin_lock_irqsave(&tp->indirect_lock, flags);
  491. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  492. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  493. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  494. /* Always leave this as zero. */
  495. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  496. } else {
  497. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  498. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  499. /* Always leave this as zero. */
  500. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  501. }
  502. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  503. }
  504. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  505. {
  506. unsigned long flags;
  507. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  508. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  509. *val = 0;
  510. return;
  511. }
  512. spin_lock_irqsave(&tp->indirect_lock, flags);
  513. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  514. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  515. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  516. /* Always leave this as zero. */
  517. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  518. } else {
  519. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  520. *val = tr32(TG3PCI_MEM_WIN_DATA);
  521. /* Always leave this as zero. */
  522. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  523. }
  524. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  525. }
  526. static void tg3_ape_lock_init(struct tg3 *tp)
  527. {
  528. int i;
  529. u32 regbase, bit;
  530. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  531. regbase = TG3_APE_LOCK_GRANT;
  532. else
  533. regbase = TG3_APE_PER_LOCK_GRANT;
  534. /* Make sure the driver hasn't any stale locks. */
  535. for (i = 0; i < 8; i++) {
  536. if (i == TG3_APE_LOCK_GPIO)
  537. continue;
  538. tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
  539. }
  540. /* Clear the correct bit of the GPIO lock too. */
  541. if (!tp->pci_fn)
  542. bit = APE_LOCK_GRANT_DRIVER;
  543. else
  544. bit = 1 << tp->pci_fn;
  545. tg3_ape_write32(tp, regbase + 4 * TG3_APE_LOCK_GPIO, bit);
  546. }
  547. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  548. {
  549. int i, off;
  550. int ret = 0;
  551. u32 status, req, gnt, bit;
  552. if (!tg3_flag(tp, ENABLE_APE))
  553. return 0;
  554. switch (locknum) {
  555. case TG3_APE_LOCK_GPIO:
  556. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  557. return 0;
  558. case TG3_APE_LOCK_GRC:
  559. case TG3_APE_LOCK_MEM:
  560. break;
  561. default:
  562. return -EINVAL;
  563. }
  564. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  565. req = TG3_APE_LOCK_REQ;
  566. gnt = TG3_APE_LOCK_GRANT;
  567. } else {
  568. req = TG3_APE_PER_LOCK_REQ;
  569. gnt = TG3_APE_PER_LOCK_GRANT;
  570. }
  571. off = 4 * locknum;
  572. if (locknum != TG3_APE_LOCK_GPIO || !tp->pci_fn)
  573. bit = APE_LOCK_REQ_DRIVER;
  574. else
  575. bit = 1 << tp->pci_fn;
  576. tg3_ape_write32(tp, req + off, bit);
  577. /* Wait for up to 1 millisecond to acquire lock. */
  578. for (i = 0; i < 100; i++) {
  579. status = tg3_ape_read32(tp, gnt + off);
  580. if (status == bit)
  581. break;
  582. udelay(10);
  583. }
  584. if (status != bit) {
  585. /* Revoke the lock request. */
  586. tg3_ape_write32(tp, gnt + off, bit);
  587. ret = -EBUSY;
  588. }
  589. return ret;
  590. }
  591. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  592. {
  593. u32 gnt, bit;
  594. if (!tg3_flag(tp, ENABLE_APE))
  595. return;
  596. switch (locknum) {
  597. case TG3_APE_LOCK_GPIO:
  598. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  599. return;
  600. case TG3_APE_LOCK_GRC:
  601. case TG3_APE_LOCK_MEM:
  602. break;
  603. default:
  604. return;
  605. }
  606. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  607. gnt = TG3_APE_LOCK_GRANT;
  608. else
  609. gnt = TG3_APE_PER_LOCK_GRANT;
  610. if (locknum != TG3_APE_LOCK_GPIO || !tp->pci_fn)
  611. bit = APE_LOCK_GRANT_DRIVER;
  612. else
  613. bit = 1 << tp->pci_fn;
  614. tg3_ape_write32(tp, gnt + 4 * locknum, bit);
  615. }
  616. static void tg3_disable_ints(struct tg3 *tp)
  617. {
  618. int i;
  619. tw32(TG3PCI_MISC_HOST_CTRL,
  620. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  621. for (i = 0; i < tp->irq_max; i++)
  622. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  623. }
  624. static void tg3_enable_ints(struct tg3 *tp)
  625. {
  626. int i;
  627. tp->irq_sync = 0;
  628. wmb();
  629. tw32(TG3PCI_MISC_HOST_CTRL,
  630. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  631. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  632. for (i = 0; i < tp->irq_cnt; i++) {
  633. struct tg3_napi *tnapi = &tp->napi[i];
  634. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  635. if (tg3_flag(tp, 1SHOT_MSI))
  636. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  637. tp->coal_now |= tnapi->coal_now;
  638. }
  639. /* Force an initial interrupt */
  640. if (!tg3_flag(tp, TAGGED_STATUS) &&
  641. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  642. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  643. else
  644. tw32(HOSTCC_MODE, tp->coal_now);
  645. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  646. }
  647. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  648. {
  649. struct tg3 *tp = tnapi->tp;
  650. struct tg3_hw_status *sblk = tnapi->hw_status;
  651. unsigned int work_exists = 0;
  652. /* check for phy events */
  653. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  654. if (sblk->status & SD_STATUS_LINK_CHG)
  655. work_exists = 1;
  656. }
  657. /* check for RX/TX work to do */
  658. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  659. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  660. work_exists = 1;
  661. return work_exists;
  662. }
  663. /* tg3_int_reenable
  664. * similar to tg3_enable_ints, but it accurately determines whether there
  665. * is new work pending and can return without flushing the PIO write
  666. * which reenables interrupts
  667. */
  668. static void tg3_int_reenable(struct tg3_napi *tnapi)
  669. {
  670. struct tg3 *tp = tnapi->tp;
  671. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  672. mmiowb();
  673. /* When doing tagged status, this work check is unnecessary.
  674. * The last_tag we write above tells the chip which piece of
  675. * work we've completed.
  676. */
  677. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  678. tw32(HOSTCC_MODE, tp->coalesce_mode |
  679. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  680. }
  681. static void tg3_switch_clocks(struct tg3 *tp)
  682. {
  683. u32 clock_ctrl;
  684. u32 orig_clock_ctrl;
  685. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  686. return;
  687. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  688. orig_clock_ctrl = clock_ctrl;
  689. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  690. CLOCK_CTRL_CLKRUN_OENABLE |
  691. 0x1f);
  692. tp->pci_clock_ctrl = clock_ctrl;
  693. if (tg3_flag(tp, 5705_PLUS)) {
  694. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  695. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  696. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  697. }
  698. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  699. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  700. clock_ctrl |
  701. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  702. 40);
  703. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  704. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  705. 40);
  706. }
  707. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  708. }
  709. #define PHY_BUSY_LOOPS 5000
  710. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  711. {
  712. u32 frame_val;
  713. unsigned int loops;
  714. int ret;
  715. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  716. tw32_f(MAC_MI_MODE,
  717. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  718. udelay(80);
  719. }
  720. *val = 0x0;
  721. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  722. MI_COM_PHY_ADDR_MASK);
  723. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  724. MI_COM_REG_ADDR_MASK);
  725. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  726. tw32_f(MAC_MI_COM, frame_val);
  727. loops = PHY_BUSY_LOOPS;
  728. while (loops != 0) {
  729. udelay(10);
  730. frame_val = tr32(MAC_MI_COM);
  731. if ((frame_val & MI_COM_BUSY) == 0) {
  732. udelay(5);
  733. frame_val = tr32(MAC_MI_COM);
  734. break;
  735. }
  736. loops -= 1;
  737. }
  738. ret = -EBUSY;
  739. if (loops != 0) {
  740. *val = frame_val & MI_COM_DATA_MASK;
  741. ret = 0;
  742. }
  743. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  744. tw32_f(MAC_MI_MODE, tp->mi_mode);
  745. udelay(80);
  746. }
  747. return ret;
  748. }
  749. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  750. {
  751. u32 frame_val;
  752. unsigned int loops;
  753. int ret;
  754. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  755. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  756. return 0;
  757. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  758. tw32_f(MAC_MI_MODE,
  759. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  760. udelay(80);
  761. }
  762. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  763. MI_COM_PHY_ADDR_MASK);
  764. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  765. MI_COM_REG_ADDR_MASK);
  766. frame_val |= (val & MI_COM_DATA_MASK);
  767. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  768. tw32_f(MAC_MI_COM, frame_val);
  769. loops = PHY_BUSY_LOOPS;
  770. while (loops != 0) {
  771. udelay(10);
  772. frame_val = tr32(MAC_MI_COM);
  773. if ((frame_val & MI_COM_BUSY) == 0) {
  774. udelay(5);
  775. frame_val = tr32(MAC_MI_COM);
  776. break;
  777. }
  778. loops -= 1;
  779. }
  780. ret = -EBUSY;
  781. if (loops != 0)
  782. ret = 0;
  783. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  784. tw32_f(MAC_MI_MODE, tp->mi_mode);
  785. udelay(80);
  786. }
  787. return ret;
  788. }
  789. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  790. {
  791. int err;
  792. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  793. if (err)
  794. goto done;
  795. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  796. if (err)
  797. goto done;
  798. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  799. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  800. if (err)
  801. goto done;
  802. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  803. done:
  804. return err;
  805. }
  806. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  807. {
  808. int err;
  809. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  810. if (err)
  811. goto done;
  812. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  813. if (err)
  814. goto done;
  815. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  816. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  817. if (err)
  818. goto done;
  819. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  820. done:
  821. return err;
  822. }
  823. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  824. {
  825. int err;
  826. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  827. if (!err)
  828. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  829. return err;
  830. }
  831. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  832. {
  833. int err;
  834. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  835. if (!err)
  836. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  837. return err;
  838. }
  839. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  840. {
  841. int err;
  842. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  843. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  844. MII_TG3_AUXCTL_SHDWSEL_MISC);
  845. if (!err)
  846. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  847. return err;
  848. }
  849. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  850. {
  851. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  852. set |= MII_TG3_AUXCTL_MISC_WREN;
  853. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  854. }
  855. #define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
  856. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  857. MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
  858. MII_TG3_AUXCTL_ACTL_TX_6DB)
  859. #define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
  860. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  861. MII_TG3_AUXCTL_ACTL_TX_6DB);
  862. static int tg3_bmcr_reset(struct tg3 *tp)
  863. {
  864. u32 phy_control;
  865. int limit, err;
  866. /* OK, reset it, and poll the BMCR_RESET bit until it
  867. * clears or we time out.
  868. */
  869. phy_control = BMCR_RESET;
  870. err = tg3_writephy(tp, MII_BMCR, phy_control);
  871. if (err != 0)
  872. return -EBUSY;
  873. limit = 5000;
  874. while (limit--) {
  875. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  876. if (err != 0)
  877. return -EBUSY;
  878. if ((phy_control & BMCR_RESET) == 0) {
  879. udelay(40);
  880. break;
  881. }
  882. udelay(10);
  883. }
  884. if (limit < 0)
  885. return -EBUSY;
  886. return 0;
  887. }
  888. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  889. {
  890. struct tg3 *tp = bp->priv;
  891. u32 val;
  892. spin_lock_bh(&tp->lock);
  893. if (tg3_readphy(tp, reg, &val))
  894. val = -EIO;
  895. spin_unlock_bh(&tp->lock);
  896. return val;
  897. }
  898. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  899. {
  900. struct tg3 *tp = bp->priv;
  901. u32 ret = 0;
  902. spin_lock_bh(&tp->lock);
  903. if (tg3_writephy(tp, reg, val))
  904. ret = -EIO;
  905. spin_unlock_bh(&tp->lock);
  906. return ret;
  907. }
  908. static int tg3_mdio_reset(struct mii_bus *bp)
  909. {
  910. return 0;
  911. }
  912. static void tg3_mdio_config_5785(struct tg3 *tp)
  913. {
  914. u32 val;
  915. struct phy_device *phydev;
  916. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  917. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  918. case PHY_ID_BCM50610:
  919. case PHY_ID_BCM50610M:
  920. val = MAC_PHYCFG2_50610_LED_MODES;
  921. break;
  922. case PHY_ID_BCMAC131:
  923. val = MAC_PHYCFG2_AC131_LED_MODES;
  924. break;
  925. case PHY_ID_RTL8211C:
  926. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  927. break;
  928. case PHY_ID_RTL8201E:
  929. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  930. break;
  931. default:
  932. return;
  933. }
  934. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  935. tw32(MAC_PHYCFG2, val);
  936. val = tr32(MAC_PHYCFG1);
  937. val &= ~(MAC_PHYCFG1_RGMII_INT |
  938. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  939. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  940. tw32(MAC_PHYCFG1, val);
  941. return;
  942. }
  943. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  944. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  945. MAC_PHYCFG2_FMODE_MASK_MASK |
  946. MAC_PHYCFG2_GMODE_MASK_MASK |
  947. MAC_PHYCFG2_ACT_MASK_MASK |
  948. MAC_PHYCFG2_QUAL_MASK_MASK |
  949. MAC_PHYCFG2_INBAND_ENABLE;
  950. tw32(MAC_PHYCFG2, val);
  951. val = tr32(MAC_PHYCFG1);
  952. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  953. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  954. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  955. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  956. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  957. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  958. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  959. }
  960. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  961. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  962. tw32(MAC_PHYCFG1, val);
  963. val = tr32(MAC_EXT_RGMII_MODE);
  964. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  965. MAC_RGMII_MODE_RX_QUALITY |
  966. MAC_RGMII_MODE_RX_ACTIVITY |
  967. MAC_RGMII_MODE_RX_ENG_DET |
  968. MAC_RGMII_MODE_TX_ENABLE |
  969. MAC_RGMII_MODE_TX_LOWPWR |
  970. MAC_RGMII_MODE_TX_RESET);
  971. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  972. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  973. val |= MAC_RGMII_MODE_RX_INT_B |
  974. MAC_RGMII_MODE_RX_QUALITY |
  975. MAC_RGMII_MODE_RX_ACTIVITY |
  976. MAC_RGMII_MODE_RX_ENG_DET;
  977. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  978. val |= MAC_RGMII_MODE_TX_ENABLE |
  979. MAC_RGMII_MODE_TX_LOWPWR |
  980. MAC_RGMII_MODE_TX_RESET;
  981. }
  982. tw32(MAC_EXT_RGMII_MODE, val);
  983. }
  984. static void tg3_mdio_start(struct tg3 *tp)
  985. {
  986. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  987. tw32_f(MAC_MI_MODE, tp->mi_mode);
  988. udelay(80);
  989. if (tg3_flag(tp, MDIOBUS_INITED) &&
  990. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  991. tg3_mdio_config_5785(tp);
  992. }
  993. static int tg3_mdio_init(struct tg3 *tp)
  994. {
  995. int i;
  996. u32 reg;
  997. struct phy_device *phydev;
  998. if (tg3_flag(tp, 5717_PLUS)) {
  999. u32 is_serdes;
  1000. tp->phy_addr = tp->pci_fn + 1;
  1001. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  1002. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  1003. else
  1004. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  1005. TG3_CPMU_PHY_STRAP_IS_SERDES;
  1006. if (is_serdes)
  1007. tp->phy_addr += 7;
  1008. } else
  1009. tp->phy_addr = TG3_PHY_MII_ADDR;
  1010. tg3_mdio_start(tp);
  1011. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  1012. return 0;
  1013. tp->mdio_bus = mdiobus_alloc();
  1014. if (tp->mdio_bus == NULL)
  1015. return -ENOMEM;
  1016. tp->mdio_bus->name = "tg3 mdio bus";
  1017. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  1018. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  1019. tp->mdio_bus->priv = tp;
  1020. tp->mdio_bus->parent = &tp->pdev->dev;
  1021. tp->mdio_bus->read = &tg3_mdio_read;
  1022. tp->mdio_bus->write = &tg3_mdio_write;
  1023. tp->mdio_bus->reset = &tg3_mdio_reset;
  1024. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  1025. tp->mdio_bus->irq = &tp->mdio_irq[0];
  1026. for (i = 0; i < PHY_MAX_ADDR; i++)
  1027. tp->mdio_bus->irq[i] = PHY_POLL;
  1028. /* The bus registration will look for all the PHYs on the mdio bus.
  1029. * Unfortunately, it does not ensure the PHY is powered up before
  1030. * accessing the PHY ID registers. A chip reset is the
  1031. * quickest way to bring the device back to an operational state..
  1032. */
  1033. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1034. tg3_bmcr_reset(tp);
  1035. i = mdiobus_register(tp->mdio_bus);
  1036. if (i) {
  1037. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1038. mdiobus_free(tp->mdio_bus);
  1039. return i;
  1040. }
  1041. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1042. if (!phydev || !phydev->drv) {
  1043. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1044. mdiobus_unregister(tp->mdio_bus);
  1045. mdiobus_free(tp->mdio_bus);
  1046. return -ENODEV;
  1047. }
  1048. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1049. case PHY_ID_BCM57780:
  1050. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1051. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1052. break;
  1053. case PHY_ID_BCM50610:
  1054. case PHY_ID_BCM50610M:
  1055. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1056. PHY_BRCM_RX_REFCLK_UNUSED |
  1057. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1058. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1059. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1060. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1061. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1062. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1063. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1064. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1065. /* fallthru */
  1066. case PHY_ID_RTL8211C:
  1067. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1068. break;
  1069. case PHY_ID_RTL8201E:
  1070. case PHY_ID_BCMAC131:
  1071. phydev->interface = PHY_INTERFACE_MODE_MII;
  1072. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1073. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1074. break;
  1075. }
  1076. tg3_flag_set(tp, MDIOBUS_INITED);
  1077. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1078. tg3_mdio_config_5785(tp);
  1079. return 0;
  1080. }
  1081. static void tg3_mdio_fini(struct tg3 *tp)
  1082. {
  1083. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1084. tg3_flag_clear(tp, MDIOBUS_INITED);
  1085. mdiobus_unregister(tp->mdio_bus);
  1086. mdiobus_free(tp->mdio_bus);
  1087. }
  1088. }
  1089. /* tp->lock is held. */
  1090. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1091. {
  1092. u32 val;
  1093. val = tr32(GRC_RX_CPU_EVENT);
  1094. val |= GRC_RX_CPU_DRIVER_EVENT;
  1095. tw32_f(GRC_RX_CPU_EVENT, val);
  1096. tp->last_event_jiffies = jiffies;
  1097. }
  1098. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1099. /* tp->lock is held. */
  1100. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1101. {
  1102. int i;
  1103. unsigned int delay_cnt;
  1104. long time_remain;
  1105. /* If enough time has passed, no wait is necessary. */
  1106. time_remain = (long)(tp->last_event_jiffies + 1 +
  1107. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1108. (long)jiffies;
  1109. if (time_remain < 0)
  1110. return;
  1111. /* Check if we can shorten the wait time. */
  1112. delay_cnt = jiffies_to_usecs(time_remain);
  1113. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1114. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1115. delay_cnt = (delay_cnt >> 3) + 1;
  1116. for (i = 0; i < delay_cnt; i++) {
  1117. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1118. break;
  1119. udelay(8);
  1120. }
  1121. }
  1122. /* tp->lock is held. */
  1123. static void tg3_ump_link_report(struct tg3 *tp)
  1124. {
  1125. u32 reg;
  1126. u32 val;
  1127. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1128. return;
  1129. tg3_wait_for_event_ack(tp);
  1130. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1131. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1132. val = 0;
  1133. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1134. val = reg << 16;
  1135. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1136. val |= (reg & 0xffff);
  1137. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1138. val = 0;
  1139. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1140. val = reg << 16;
  1141. if (!tg3_readphy(tp, MII_LPA, &reg))
  1142. val |= (reg & 0xffff);
  1143. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1144. val = 0;
  1145. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1146. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1147. val = reg << 16;
  1148. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1149. val |= (reg & 0xffff);
  1150. }
  1151. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1152. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1153. val = reg << 16;
  1154. else
  1155. val = 0;
  1156. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1157. tg3_generate_fw_event(tp);
  1158. }
  1159. static void tg3_link_report(struct tg3 *tp)
  1160. {
  1161. if (!netif_carrier_ok(tp->dev)) {
  1162. netif_info(tp, link, tp->dev, "Link is down\n");
  1163. tg3_ump_link_report(tp);
  1164. } else if (netif_msg_link(tp)) {
  1165. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1166. (tp->link_config.active_speed == SPEED_1000 ?
  1167. 1000 :
  1168. (tp->link_config.active_speed == SPEED_100 ?
  1169. 100 : 10)),
  1170. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1171. "full" : "half"));
  1172. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1173. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1174. "on" : "off",
  1175. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1176. "on" : "off");
  1177. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1178. netdev_info(tp->dev, "EEE is %s\n",
  1179. tp->setlpicnt ? "enabled" : "disabled");
  1180. tg3_ump_link_report(tp);
  1181. }
  1182. }
  1183. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1184. {
  1185. u16 miireg;
  1186. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1187. miireg = ADVERTISE_PAUSE_CAP;
  1188. else if (flow_ctrl & FLOW_CTRL_TX)
  1189. miireg = ADVERTISE_PAUSE_ASYM;
  1190. else if (flow_ctrl & FLOW_CTRL_RX)
  1191. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1192. else
  1193. miireg = 0;
  1194. return miireg;
  1195. }
  1196. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1197. {
  1198. u16 miireg;
  1199. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1200. miireg = ADVERTISE_1000XPAUSE;
  1201. else if (flow_ctrl & FLOW_CTRL_TX)
  1202. miireg = ADVERTISE_1000XPSE_ASYM;
  1203. else if (flow_ctrl & FLOW_CTRL_RX)
  1204. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1205. else
  1206. miireg = 0;
  1207. return miireg;
  1208. }
  1209. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1210. {
  1211. u8 cap = 0;
  1212. if (lcladv & ADVERTISE_1000XPAUSE) {
  1213. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1214. if (rmtadv & LPA_1000XPAUSE)
  1215. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1216. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1217. cap = FLOW_CTRL_RX;
  1218. } else {
  1219. if (rmtadv & LPA_1000XPAUSE)
  1220. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1221. }
  1222. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1223. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1224. cap = FLOW_CTRL_TX;
  1225. }
  1226. return cap;
  1227. }
  1228. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1229. {
  1230. u8 autoneg;
  1231. u8 flowctrl = 0;
  1232. u32 old_rx_mode = tp->rx_mode;
  1233. u32 old_tx_mode = tp->tx_mode;
  1234. if (tg3_flag(tp, USE_PHYLIB))
  1235. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1236. else
  1237. autoneg = tp->link_config.autoneg;
  1238. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1239. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1240. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1241. else
  1242. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1243. } else
  1244. flowctrl = tp->link_config.flowctrl;
  1245. tp->link_config.active_flowctrl = flowctrl;
  1246. if (flowctrl & FLOW_CTRL_RX)
  1247. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1248. else
  1249. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1250. if (old_rx_mode != tp->rx_mode)
  1251. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1252. if (flowctrl & FLOW_CTRL_TX)
  1253. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1254. else
  1255. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1256. if (old_tx_mode != tp->tx_mode)
  1257. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1258. }
  1259. static void tg3_adjust_link(struct net_device *dev)
  1260. {
  1261. u8 oldflowctrl, linkmesg = 0;
  1262. u32 mac_mode, lcl_adv, rmt_adv;
  1263. struct tg3 *tp = netdev_priv(dev);
  1264. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1265. spin_lock_bh(&tp->lock);
  1266. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1267. MAC_MODE_HALF_DUPLEX);
  1268. oldflowctrl = tp->link_config.active_flowctrl;
  1269. if (phydev->link) {
  1270. lcl_adv = 0;
  1271. rmt_adv = 0;
  1272. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1273. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1274. else if (phydev->speed == SPEED_1000 ||
  1275. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1276. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1277. else
  1278. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1279. if (phydev->duplex == DUPLEX_HALF)
  1280. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1281. else {
  1282. lcl_adv = tg3_advert_flowctrl_1000T(
  1283. tp->link_config.flowctrl);
  1284. if (phydev->pause)
  1285. rmt_adv = LPA_PAUSE_CAP;
  1286. if (phydev->asym_pause)
  1287. rmt_adv |= LPA_PAUSE_ASYM;
  1288. }
  1289. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1290. } else
  1291. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1292. if (mac_mode != tp->mac_mode) {
  1293. tp->mac_mode = mac_mode;
  1294. tw32_f(MAC_MODE, tp->mac_mode);
  1295. udelay(40);
  1296. }
  1297. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1298. if (phydev->speed == SPEED_10)
  1299. tw32(MAC_MI_STAT,
  1300. MAC_MI_STAT_10MBPS_MODE |
  1301. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1302. else
  1303. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1304. }
  1305. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1306. tw32(MAC_TX_LENGTHS,
  1307. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1308. (6 << TX_LENGTHS_IPG_SHIFT) |
  1309. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1310. else
  1311. tw32(MAC_TX_LENGTHS,
  1312. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1313. (6 << TX_LENGTHS_IPG_SHIFT) |
  1314. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1315. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1316. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1317. phydev->speed != tp->link_config.active_speed ||
  1318. phydev->duplex != tp->link_config.active_duplex ||
  1319. oldflowctrl != tp->link_config.active_flowctrl)
  1320. linkmesg = 1;
  1321. tp->link_config.active_speed = phydev->speed;
  1322. tp->link_config.active_duplex = phydev->duplex;
  1323. spin_unlock_bh(&tp->lock);
  1324. if (linkmesg)
  1325. tg3_link_report(tp);
  1326. }
  1327. static int tg3_phy_init(struct tg3 *tp)
  1328. {
  1329. struct phy_device *phydev;
  1330. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1331. return 0;
  1332. /* Bring the PHY back to a known state. */
  1333. tg3_bmcr_reset(tp);
  1334. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1335. /* Attach the MAC to the PHY. */
  1336. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1337. phydev->dev_flags, phydev->interface);
  1338. if (IS_ERR(phydev)) {
  1339. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1340. return PTR_ERR(phydev);
  1341. }
  1342. /* Mask with MAC supported features. */
  1343. switch (phydev->interface) {
  1344. case PHY_INTERFACE_MODE_GMII:
  1345. case PHY_INTERFACE_MODE_RGMII:
  1346. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1347. phydev->supported &= (PHY_GBIT_FEATURES |
  1348. SUPPORTED_Pause |
  1349. SUPPORTED_Asym_Pause);
  1350. break;
  1351. }
  1352. /* fallthru */
  1353. case PHY_INTERFACE_MODE_MII:
  1354. phydev->supported &= (PHY_BASIC_FEATURES |
  1355. SUPPORTED_Pause |
  1356. SUPPORTED_Asym_Pause);
  1357. break;
  1358. default:
  1359. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1360. return -EINVAL;
  1361. }
  1362. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1363. phydev->advertising = phydev->supported;
  1364. return 0;
  1365. }
  1366. static void tg3_phy_start(struct tg3 *tp)
  1367. {
  1368. struct phy_device *phydev;
  1369. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1370. return;
  1371. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1372. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1373. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1374. phydev->speed = tp->link_config.orig_speed;
  1375. phydev->duplex = tp->link_config.orig_duplex;
  1376. phydev->autoneg = tp->link_config.orig_autoneg;
  1377. phydev->advertising = tp->link_config.orig_advertising;
  1378. }
  1379. phy_start(phydev);
  1380. phy_start_aneg(phydev);
  1381. }
  1382. static void tg3_phy_stop(struct tg3 *tp)
  1383. {
  1384. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1385. return;
  1386. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1387. }
  1388. static void tg3_phy_fini(struct tg3 *tp)
  1389. {
  1390. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1391. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1392. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1393. }
  1394. }
  1395. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1396. {
  1397. u32 phytest;
  1398. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1399. u32 phy;
  1400. tg3_writephy(tp, MII_TG3_FET_TEST,
  1401. phytest | MII_TG3_FET_SHADOW_EN);
  1402. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1403. if (enable)
  1404. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1405. else
  1406. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1407. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1408. }
  1409. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1410. }
  1411. }
  1412. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1413. {
  1414. u32 reg;
  1415. if (!tg3_flag(tp, 5705_PLUS) ||
  1416. (tg3_flag(tp, 5717_PLUS) &&
  1417. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1418. return;
  1419. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1420. tg3_phy_fet_toggle_apd(tp, enable);
  1421. return;
  1422. }
  1423. reg = MII_TG3_MISC_SHDW_WREN |
  1424. MII_TG3_MISC_SHDW_SCR5_SEL |
  1425. MII_TG3_MISC_SHDW_SCR5_LPED |
  1426. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1427. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1428. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1429. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1430. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1431. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1432. reg = MII_TG3_MISC_SHDW_WREN |
  1433. MII_TG3_MISC_SHDW_APD_SEL |
  1434. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1435. if (enable)
  1436. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1437. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1438. }
  1439. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1440. {
  1441. u32 phy;
  1442. if (!tg3_flag(tp, 5705_PLUS) ||
  1443. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1444. return;
  1445. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1446. u32 ephy;
  1447. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1448. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1449. tg3_writephy(tp, MII_TG3_FET_TEST,
  1450. ephy | MII_TG3_FET_SHADOW_EN);
  1451. if (!tg3_readphy(tp, reg, &phy)) {
  1452. if (enable)
  1453. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1454. else
  1455. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1456. tg3_writephy(tp, reg, phy);
  1457. }
  1458. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1459. }
  1460. } else {
  1461. int ret;
  1462. ret = tg3_phy_auxctl_read(tp,
  1463. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1464. if (!ret) {
  1465. if (enable)
  1466. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1467. else
  1468. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1469. tg3_phy_auxctl_write(tp,
  1470. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1471. }
  1472. }
  1473. }
  1474. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1475. {
  1476. int ret;
  1477. u32 val;
  1478. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1479. return;
  1480. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1481. if (!ret)
  1482. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1483. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1484. }
  1485. static void tg3_phy_apply_otp(struct tg3 *tp)
  1486. {
  1487. u32 otp, phy;
  1488. if (!tp->phy_otp)
  1489. return;
  1490. otp = tp->phy_otp;
  1491. if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
  1492. return;
  1493. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1494. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1495. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1496. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1497. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1498. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1499. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1500. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1501. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1502. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1503. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1504. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1505. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1506. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1507. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1508. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1509. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1510. }
  1511. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1512. {
  1513. u32 val;
  1514. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1515. return;
  1516. tp->setlpicnt = 0;
  1517. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1518. current_link_up == 1 &&
  1519. tp->link_config.active_duplex == DUPLEX_FULL &&
  1520. (tp->link_config.active_speed == SPEED_100 ||
  1521. tp->link_config.active_speed == SPEED_1000)) {
  1522. u32 eeectl;
  1523. if (tp->link_config.active_speed == SPEED_1000)
  1524. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1525. else
  1526. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1527. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1528. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1529. TG3_CL45_D7_EEERES_STAT, &val);
  1530. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1531. val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
  1532. tp->setlpicnt = 2;
  1533. }
  1534. if (!tp->setlpicnt) {
  1535. if (current_link_up == 1 &&
  1536. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1537. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1538. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1539. }
  1540. val = tr32(TG3_CPMU_EEE_MODE);
  1541. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1542. }
  1543. }
  1544. static void tg3_phy_eee_enable(struct tg3 *tp)
  1545. {
  1546. u32 val;
  1547. if (tp->link_config.active_speed == SPEED_1000 &&
  1548. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1549. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1550. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  1551. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1552. val = MII_TG3_DSP_TAP26_ALNOKO |
  1553. MII_TG3_DSP_TAP26_RMRXSTO;
  1554. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  1555. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1556. }
  1557. val = tr32(TG3_CPMU_EEE_MODE);
  1558. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  1559. }
  1560. static int tg3_wait_macro_done(struct tg3 *tp)
  1561. {
  1562. int limit = 100;
  1563. while (limit--) {
  1564. u32 tmp32;
  1565. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1566. if ((tmp32 & 0x1000) == 0)
  1567. break;
  1568. }
  1569. }
  1570. if (limit < 0)
  1571. return -EBUSY;
  1572. return 0;
  1573. }
  1574. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1575. {
  1576. static const u32 test_pat[4][6] = {
  1577. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1578. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1579. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1580. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1581. };
  1582. int chan;
  1583. for (chan = 0; chan < 4; chan++) {
  1584. int i;
  1585. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1586. (chan * 0x2000) | 0x0200);
  1587. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1588. for (i = 0; i < 6; i++)
  1589. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1590. test_pat[chan][i]);
  1591. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1592. if (tg3_wait_macro_done(tp)) {
  1593. *resetp = 1;
  1594. return -EBUSY;
  1595. }
  1596. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1597. (chan * 0x2000) | 0x0200);
  1598. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1599. if (tg3_wait_macro_done(tp)) {
  1600. *resetp = 1;
  1601. return -EBUSY;
  1602. }
  1603. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1604. if (tg3_wait_macro_done(tp)) {
  1605. *resetp = 1;
  1606. return -EBUSY;
  1607. }
  1608. for (i = 0; i < 6; i += 2) {
  1609. u32 low, high;
  1610. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1611. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1612. tg3_wait_macro_done(tp)) {
  1613. *resetp = 1;
  1614. return -EBUSY;
  1615. }
  1616. low &= 0x7fff;
  1617. high &= 0x000f;
  1618. if (low != test_pat[chan][i] ||
  1619. high != test_pat[chan][i+1]) {
  1620. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1621. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1622. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1623. return -EBUSY;
  1624. }
  1625. }
  1626. }
  1627. return 0;
  1628. }
  1629. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1630. {
  1631. int chan;
  1632. for (chan = 0; chan < 4; chan++) {
  1633. int i;
  1634. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1635. (chan * 0x2000) | 0x0200);
  1636. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1637. for (i = 0; i < 6; i++)
  1638. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1639. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1640. if (tg3_wait_macro_done(tp))
  1641. return -EBUSY;
  1642. }
  1643. return 0;
  1644. }
  1645. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1646. {
  1647. u32 reg32, phy9_orig;
  1648. int retries, do_phy_reset, err;
  1649. retries = 10;
  1650. do_phy_reset = 1;
  1651. do {
  1652. if (do_phy_reset) {
  1653. err = tg3_bmcr_reset(tp);
  1654. if (err)
  1655. return err;
  1656. do_phy_reset = 0;
  1657. }
  1658. /* Disable transmitter and interrupt. */
  1659. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1660. continue;
  1661. reg32 |= 0x3000;
  1662. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1663. /* Set full-duplex, 1000 mbps. */
  1664. tg3_writephy(tp, MII_BMCR,
  1665. BMCR_FULLDPLX | BMCR_SPEED1000);
  1666. /* Set to master mode. */
  1667. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  1668. continue;
  1669. tg3_writephy(tp, MII_CTRL1000,
  1670. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  1671. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  1672. if (err)
  1673. return err;
  1674. /* Block the PHY control access. */
  1675. tg3_phydsp_write(tp, 0x8005, 0x0800);
  1676. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1677. if (!err)
  1678. break;
  1679. } while (--retries);
  1680. err = tg3_phy_reset_chanpat(tp);
  1681. if (err)
  1682. return err;
  1683. tg3_phydsp_write(tp, 0x8005, 0x0000);
  1684. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1685. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  1686. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1687. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  1688. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1689. reg32 &= ~0x3000;
  1690. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1691. } else if (!err)
  1692. err = -EBUSY;
  1693. return err;
  1694. }
  1695. /* This will reset the tigon3 PHY if there is no valid
  1696. * link unless the FORCE argument is non-zero.
  1697. */
  1698. static int tg3_phy_reset(struct tg3 *tp)
  1699. {
  1700. u32 val, cpmuctrl;
  1701. int err;
  1702. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1703. val = tr32(GRC_MISC_CFG);
  1704. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1705. udelay(40);
  1706. }
  1707. err = tg3_readphy(tp, MII_BMSR, &val);
  1708. err |= tg3_readphy(tp, MII_BMSR, &val);
  1709. if (err != 0)
  1710. return -EBUSY;
  1711. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1712. netif_carrier_off(tp->dev);
  1713. tg3_link_report(tp);
  1714. }
  1715. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1716. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1717. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1718. err = tg3_phy_reset_5703_4_5(tp);
  1719. if (err)
  1720. return err;
  1721. goto out;
  1722. }
  1723. cpmuctrl = 0;
  1724. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1725. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1726. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1727. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1728. tw32(TG3_CPMU_CTRL,
  1729. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1730. }
  1731. err = tg3_bmcr_reset(tp);
  1732. if (err)
  1733. return err;
  1734. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1735. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1736. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  1737. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1738. }
  1739. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1740. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1741. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1742. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1743. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1744. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1745. udelay(40);
  1746. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1747. }
  1748. }
  1749. if (tg3_flag(tp, 5717_PLUS) &&
  1750. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  1751. return 0;
  1752. tg3_phy_apply_otp(tp);
  1753. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  1754. tg3_phy_toggle_apd(tp, true);
  1755. else
  1756. tg3_phy_toggle_apd(tp, false);
  1757. out:
  1758. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  1759. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1760. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  1761. tg3_phydsp_write(tp, 0x000a, 0x0323);
  1762. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1763. }
  1764. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  1765. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1766. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1767. }
  1768. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  1769. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1770. tg3_phydsp_write(tp, 0x000a, 0x310b);
  1771. tg3_phydsp_write(tp, 0x201f, 0x9506);
  1772. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  1773. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1774. }
  1775. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  1776. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1777. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1778. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  1779. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1780. tg3_writephy(tp, MII_TG3_TEST1,
  1781. MII_TG3_TEST1_TRIM_EN | 0x4);
  1782. } else
  1783. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1784. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1785. }
  1786. }
  1787. /* Set Extended packet length bit (bit 14) on all chips that */
  1788. /* support jumbo frames */
  1789. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1790. /* Cannot do read-modify-write on 5401 */
  1791. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  1792. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  1793. /* Set bit 14 with read-modify-write to preserve other bits */
  1794. err = tg3_phy_auxctl_read(tp,
  1795. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1796. if (!err)
  1797. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1798. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  1799. }
  1800. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1801. * jumbo frames transmission.
  1802. */
  1803. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  1804. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  1805. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1806. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1807. }
  1808. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1809. /* adjust output voltage */
  1810. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1811. }
  1812. tg3_phy_toggle_automdix(tp, 1);
  1813. tg3_phy_set_wirespeed(tp);
  1814. return 0;
  1815. }
  1816. #define TG3_GPIO_MSG_DRVR_PRES 0x00000001
  1817. #define TG3_GPIO_MSG_NEED_VAUX 0x00000002
  1818. #define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
  1819. TG3_GPIO_MSG_NEED_VAUX)
  1820. #define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
  1821. ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
  1822. (TG3_GPIO_MSG_DRVR_PRES << 4) | \
  1823. (TG3_GPIO_MSG_DRVR_PRES << 8) | \
  1824. (TG3_GPIO_MSG_DRVR_PRES << 12))
  1825. #define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
  1826. ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
  1827. (TG3_GPIO_MSG_NEED_VAUX << 4) | \
  1828. (TG3_GPIO_MSG_NEED_VAUX << 8) | \
  1829. (TG3_GPIO_MSG_NEED_VAUX << 12))
  1830. static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
  1831. {
  1832. u32 status, shift;
  1833. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1834. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  1835. status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
  1836. else
  1837. status = tr32(TG3_CPMU_DRV_STATUS);
  1838. shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
  1839. status &= ~(TG3_GPIO_MSG_MASK << shift);
  1840. status |= (newstat << shift);
  1841. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1842. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  1843. tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
  1844. else
  1845. tw32(TG3_CPMU_DRV_STATUS, status);
  1846. return status >> TG3_APE_GPIO_MSG_SHIFT;
  1847. }
  1848. static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
  1849. {
  1850. if (!tg3_flag(tp, IS_NIC))
  1851. return 0;
  1852. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1853. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1854. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  1855. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  1856. return -EIO;
  1857. tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
  1858. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  1859. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1860. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  1861. } else {
  1862. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  1863. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1864. }
  1865. return 0;
  1866. }
  1867. static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
  1868. {
  1869. u32 grc_local_ctrl;
  1870. if (!tg3_flag(tp, IS_NIC) ||
  1871. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1872. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
  1873. return;
  1874. grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
  1875. tw32_wait_f(GRC_LOCAL_CTRL,
  1876. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  1877. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1878. tw32_wait_f(GRC_LOCAL_CTRL,
  1879. grc_local_ctrl,
  1880. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1881. tw32_wait_f(GRC_LOCAL_CTRL,
  1882. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  1883. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1884. }
  1885. static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
  1886. {
  1887. if (!tg3_flag(tp, IS_NIC))
  1888. return;
  1889. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1890. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1891. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1892. (GRC_LCLCTRL_GPIO_OE0 |
  1893. GRC_LCLCTRL_GPIO_OE1 |
  1894. GRC_LCLCTRL_GPIO_OE2 |
  1895. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1896. GRC_LCLCTRL_GPIO_OUTPUT1),
  1897. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1898. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1899. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1900. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1901. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1902. GRC_LCLCTRL_GPIO_OE1 |
  1903. GRC_LCLCTRL_GPIO_OE2 |
  1904. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1905. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1906. tp->grc_local_ctrl;
  1907. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  1908. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1909. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1910. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  1911. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1912. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1913. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  1914. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1915. } else {
  1916. u32 no_gpio2;
  1917. u32 grc_local_ctrl = 0;
  1918. /* Workaround to prevent overdrawing Amps. */
  1919. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  1920. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1921. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1922. grc_local_ctrl,
  1923. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1924. }
  1925. /* On 5753 and variants, GPIO2 cannot be used. */
  1926. no_gpio2 = tp->nic_sram_data_cfg &
  1927. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1928. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1929. GRC_LCLCTRL_GPIO_OE1 |
  1930. GRC_LCLCTRL_GPIO_OE2 |
  1931. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1932. GRC_LCLCTRL_GPIO_OUTPUT2;
  1933. if (no_gpio2) {
  1934. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1935. GRC_LCLCTRL_GPIO_OUTPUT2);
  1936. }
  1937. tw32_wait_f(GRC_LOCAL_CTRL,
  1938. tp->grc_local_ctrl | grc_local_ctrl,
  1939. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1940. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1941. tw32_wait_f(GRC_LOCAL_CTRL,
  1942. tp->grc_local_ctrl | grc_local_ctrl,
  1943. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1944. if (!no_gpio2) {
  1945. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1946. tw32_wait_f(GRC_LOCAL_CTRL,
  1947. tp->grc_local_ctrl | grc_local_ctrl,
  1948. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1949. }
  1950. }
  1951. }
  1952. static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
  1953. {
  1954. u32 msg = 0;
  1955. /* Serialize power state transitions */
  1956. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  1957. return;
  1958. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
  1959. msg = TG3_GPIO_MSG_NEED_VAUX;
  1960. msg = tg3_set_function_status(tp, msg);
  1961. if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
  1962. goto done;
  1963. if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
  1964. tg3_pwrsrc_switch_to_vaux(tp);
  1965. else
  1966. tg3_pwrsrc_die_with_vmain(tp);
  1967. done:
  1968. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  1969. }
  1970. static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
  1971. {
  1972. bool need_vaux = false;
  1973. /* The GPIOs do something completely different on 57765. */
  1974. if (!tg3_flag(tp, IS_NIC) ||
  1975. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  1976. return;
  1977. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1978. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1979. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  1980. tg3_frob_aux_power_5717(tp, include_wol ?
  1981. tg3_flag(tp, WOL_ENABLE) != 0 : 0);
  1982. return;
  1983. }
  1984. if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
  1985. struct net_device *dev_peer;
  1986. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1987. /* remove_one() may have been run on the peer. */
  1988. if (dev_peer) {
  1989. struct tg3 *tp_peer = netdev_priv(dev_peer);
  1990. if (tg3_flag(tp_peer, INIT_COMPLETE))
  1991. return;
  1992. if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
  1993. tg3_flag(tp_peer, ENABLE_ASF))
  1994. need_vaux = true;
  1995. }
  1996. }
  1997. if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
  1998. tg3_flag(tp, ENABLE_ASF))
  1999. need_vaux = true;
  2000. if (need_vaux)
  2001. tg3_pwrsrc_switch_to_vaux(tp);
  2002. else
  2003. tg3_pwrsrc_die_with_vmain(tp);
  2004. }
  2005. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  2006. {
  2007. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  2008. return 1;
  2009. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  2010. if (speed != SPEED_10)
  2011. return 1;
  2012. } else if (speed == SPEED_10)
  2013. return 1;
  2014. return 0;
  2015. }
  2016. static int tg3_setup_phy(struct tg3 *, int);
  2017. #define RESET_KIND_SHUTDOWN 0
  2018. #define RESET_KIND_INIT 1
  2019. #define RESET_KIND_SUSPEND 2
  2020. static void tg3_write_sig_post_reset(struct tg3 *, int);
  2021. static int tg3_halt_cpu(struct tg3 *, u32);
  2022. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  2023. {
  2024. u32 val;
  2025. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  2026. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2027. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2028. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  2029. sg_dig_ctrl |=
  2030. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  2031. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  2032. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  2033. }
  2034. return;
  2035. }
  2036. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2037. tg3_bmcr_reset(tp);
  2038. val = tr32(GRC_MISC_CFG);
  2039. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  2040. udelay(40);
  2041. return;
  2042. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2043. u32 phytest;
  2044. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  2045. u32 phy;
  2046. tg3_writephy(tp, MII_ADVERTISE, 0);
  2047. tg3_writephy(tp, MII_BMCR,
  2048. BMCR_ANENABLE | BMCR_ANRESTART);
  2049. tg3_writephy(tp, MII_TG3_FET_TEST,
  2050. phytest | MII_TG3_FET_SHADOW_EN);
  2051. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  2052. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  2053. tg3_writephy(tp,
  2054. MII_TG3_FET_SHDW_AUXMODE4,
  2055. phy);
  2056. }
  2057. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  2058. }
  2059. return;
  2060. } else if (do_low_power) {
  2061. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2062. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  2063. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2064. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  2065. MII_TG3_AUXCTL_PCTL_VREG_11V;
  2066. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  2067. }
  2068. /* The PHY should not be powered down on some chips because
  2069. * of bugs.
  2070. */
  2071. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2072. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2073. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  2074. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  2075. return;
  2076. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  2077. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  2078. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2079. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2080. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  2081. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2082. }
  2083. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  2084. }
  2085. /* tp->lock is held. */
  2086. static int tg3_nvram_lock(struct tg3 *tp)
  2087. {
  2088. if (tg3_flag(tp, NVRAM)) {
  2089. int i;
  2090. if (tp->nvram_lock_cnt == 0) {
  2091. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  2092. for (i = 0; i < 8000; i++) {
  2093. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  2094. break;
  2095. udelay(20);
  2096. }
  2097. if (i == 8000) {
  2098. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  2099. return -ENODEV;
  2100. }
  2101. }
  2102. tp->nvram_lock_cnt++;
  2103. }
  2104. return 0;
  2105. }
  2106. /* tp->lock is held. */
  2107. static void tg3_nvram_unlock(struct tg3 *tp)
  2108. {
  2109. if (tg3_flag(tp, NVRAM)) {
  2110. if (tp->nvram_lock_cnt > 0)
  2111. tp->nvram_lock_cnt--;
  2112. if (tp->nvram_lock_cnt == 0)
  2113. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  2114. }
  2115. }
  2116. /* tp->lock is held. */
  2117. static void tg3_enable_nvram_access(struct tg3 *tp)
  2118. {
  2119. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2120. u32 nvaccess = tr32(NVRAM_ACCESS);
  2121. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2122. }
  2123. }
  2124. /* tp->lock is held. */
  2125. static void tg3_disable_nvram_access(struct tg3 *tp)
  2126. {
  2127. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2128. u32 nvaccess = tr32(NVRAM_ACCESS);
  2129. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2130. }
  2131. }
  2132. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2133. u32 offset, u32 *val)
  2134. {
  2135. u32 tmp;
  2136. int i;
  2137. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2138. return -EINVAL;
  2139. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2140. EEPROM_ADDR_DEVID_MASK |
  2141. EEPROM_ADDR_READ);
  2142. tw32(GRC_EEPROM_ADDR,
  2143. tmp |
  2144. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2145. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2146. EEPROM_ADDR_ADDR_MASK) |
  2147. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2148. for (i = 0; i < 1000; i++) {
  2149. tmp = tr32(GRC_EEPROM_ADDR);
  2150. if (tmp & EEPROM_ADDR_COMPLETE)
  2151. break;
  2152. msleep(1);
  2153. }
  2154. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2155. return -EBUSY;
  2156. tmp = tr32(GRC_EEPROM_DATA);
  2157. /*
  2158. * The data will always be opposite the native endian
  2159. * format. Perform a blind byteswap to compensate.
  2160. */
  2161. *val = swab32(tmp);
  2162. return 0;
  2163. }
  2164. #define NVRAM_CMD_TIMEOUT 10000
  2165. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2166. {
  2167. int i;
  2168. tw32(NVRAM_CMD, nvram_cmd);
  2169. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2170. udelay(10);
  2171. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2172. udelay(10);
  2173. break;
  2174. }
  2175. }
  2176. if (i == NVRAM_CMD_TIMEOUT)
  2177. return -EBUSY;
  2178. return 0;
  2179. }
  2180. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2181. {
  2182. if (tg3_flag(tp, NVRAM) &&
  2183. tg3_flag(tp, NVRAM_BUFFERED) &&
  2184. tg3_flag(tp, FLASH) &&
  2185. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2186. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2187. addr = ((addr / tp->nvram_pagesize) <<
  2188. ATMEL_AT45DB0X1B_PAGE_POS) +
  2189. (addr % tp->nvram_pagesize);
  2190. return addr;
  2191. }
  2192. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2193. {
  2194. if (tg3_flag(tp, NVRAM) &&
  2195. tg3_flag(tp, NVRAM_BUFFERED) &&
  2196. tg3_flag(tp, FLASH) &&
  2197. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2198. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2199. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2200. tp->nvram_pagesize) +
  2201. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2202. return addr;
  2203. }
  2204. /* NOTE: Data read in from NVRAM is byteswapped according to
  2205. * the byteswapping settings for all other register accesses.
  2206. * tg3 devices are BE devices, so on a BE machine, the data
  2207. * returned will be exactly as it is seen in NVRAM. On a LE
  2208. * machine, the 32-bit value will be byteswapped.
  2209. */
  2210. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2211. {
  2212. int ret;
  2213. if (!tg3_flag(tp, NVRAM))
  2214. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2215. offset = tg3_nvram_phys_addr(tp, offset);
  2216. if (offset > NVRAM_ADDR_MSK)
  2217. return -EINVAL;
  2218. ret = tg3_nvram_lock(tp);
  2219. if (ret)
  2220. return ret;
  2221. tg3_enable_nvram_access(tp);
  2222. tw32(NVRAM_ADDR, offset);
  2223. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2224. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2225. if (ret == 0)
  2226. *val = tr32(NVRAM_RDDATA);
  2227. tg3_disable_nvram_access(tp);
  2228. tg3_nvram_unlock(tp);
  2229. return ret;
  2230. }
  2231. /* Ensures NVRAM data is in bytestream format. */
  2232. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2233. {
  2234. u32 v;
  2235. int res = tg3_nvram_read(tp, offset, &v);
  2236. if (!res)
  2237. *val = cpu_to_be32(v);
  2238. return res;
  2239. }
  2240. /* tp->lock is held. */
  2241. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2242. {
  2243. u32 addr_high, addr_low;
  2244. int i;
  2245. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2246. tp->dev->dev_addr[1]);
  2247. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2248. (tp->dev->dev_addr[3] << 16) |
  2249. (tp->dev->dev_addr[4] << 8) |
  2250. (tp->dev->dev_addr[5] << 0));
  2251. for (i = 0; i < 4; i++) {
  2252. if (i == 1 && skip_mac_1)
  2253. continue;
  2254. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2255. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2256. }
  2257. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2258. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2259. for (i = 0; i < 12; i++) {
  2260. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2261. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2262. }
  2263. }
  2264. addr_high = (tp->dev->dev_addr[0] +
  2265. tp->dev->dev_addr[1] +
  2266. tp->dev->dev_addr[2] +
  2267. tp->dev->dev_addr[3] +
  2268. tp->dev->dev_addr[4] +
  2269. tp->dev->dev_addr[5]) &
  2270. TX_BACKOFF_SEED_MASK;
  2271. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2272. }
  2273. static void tg3_enable_register_access(struct tg3 *tp)
  2274. {
  2275. /*
  2276. * Make sure register accesses (indirect or otherwise) will function
  2277. * correctly.
  2278. */
  2279. pci_write_config_dword(tp->pdev,
  2280. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  2281. }
  2282. static int tg3_power_up(struct tg3 *tp)
  2283. {
  2284. int err;
  2285. tg3_enable_register_access(tp);
  2286. err = pci_set_power_state(tp->pdev, PCI_D0);
  2287. if (!err) {
  2288. /* Switch out of Vaux if it is a NIC */
  2289. tg3_pwrsrc_switch_to_vmain(tp);
  2290. } else {
  2291. netdev_err(tp->dev, "Transition to D0 failed\n");
  2292. }
  2293. return err;
  2294. }
  2295. static int tg3_power_down_prepare(struct tg3 *tp)
  2296. {
  2297. u32 misc_host_ctrl;
  2298. bool device_should_wake, do_low_power;
  2299. tg3_enable_register_access(tp);
  2300. /* Restore the CLKREQ setting. */
  2301. if (tg3_flag(tp, CLKREQ_BUG)) {
  2302. u16 lnkctl;
  2303. pci_read_config_word(tp->pdev,
  2304. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2305. &lnkctl);
  2306. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2307. pci_write_config_word(tp->pdev,
  2308. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2309. lnkctl);
  2310. }
  2311. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2312. tw32(TG3PCI_MISC_HOST_CTRL,
  2313. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2314. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  2315. tg3_flag(tp, WOL_ENABLE);
  2316. if (tg3_flag(tp, USE_PHYLIB)) {
  2317. do_low_power = false;
  2318. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  2319. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2320. struct phy_device *phydev;
  2321. u32 phyid, advertising;
  2322. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2323. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2324. tp->link_config.orig_speed = phydev->speed;
  2325. tp->link_config.orig_duplex = phydev->duplex;
  2326. tp->link_config.orig_autoneg = phydev->autoneg;
  2327. tp->link_config.orig_advertising = phydev->advertising;
  2328. advertising = ADVERTISED_TP |
  2329. ADVERTISED_Pause |
  2330. ADVERTISED_Autoneg |
  2331. ADVERTISED_10baseT_Half;
  2332. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  2333. if (tg3_flag(tp, WOL_SPEED_100MB))
  2334. advertising |=
  2335. ADVERTISED_100baseT_Half |
  2336. ADVERTISED_100baseT_Full |
  2337. ADVERTISED_10baseT_Full;
  2338. else
  2339. advertising |= ADVERTISED_10baseT_Full;
  2340. }
  2341. phydev->advertising = advertising;
  2342. phy_start_aneg(phydev);
  2343. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2344. if (phyid != PHY_ID_BCMAC131) {
  2345. phyid &= PHY_BCM_OUI_MASK;
  2346. if (phyid == PHY_BCM_OUI_1 ||
  2347. phyid == PHY_BCM_OUI_2 ||
  2348. phyid == PHY_BCM_OUI_3)
  2349. do_low_power = true;
  2350. }
  2351. }
  2352. } else {
  2353. do_low_power = true;
  2354. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2355. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2356. tp->link_config.orig_speed = tp->link_config.speed;
  2357. tp->link_config.orig_duplex = tp->link_config.duplex;
  2358. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2359. }
  2360. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  2361. tp->link_config.speed = SPEED_10;
  2362. tp->link_config.duplex = DUPLEX_HALF;
  2363. tp->link_config.autoneg = AUTONEG_ENABLE;
  2364. tg3_setup_phy(tp, 0);
  2365. }
  2366. }
  2367. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2368. u32 val;
  2369. val = tr32(GRC_VCPU_EXT_CTRL);
  2370. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2371. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  2372. int i;
  2373. u32 val;
  2374. for (i = 0; i < 200; i++) {
  2375. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2376. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2377. break;
  2378. msleep(1);
  2379. }
  2380. }
  2381. if (tg3_flag(tp, WOL_CAP))
  2382. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2383. WOL_DRV_STATE_SHUTDOWN |
  2384. WOL_DRV_WOL |
  2385. WOL_SET_MAGIC_PKT);
  2386. if (device_should_wake) {
  2387. u32 mac_mode;
  2388. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  2389. if (do_low_power &&
  2390. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  2391. tg3_phy_auxctl_write(tp,
  2392. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  2393. MII_TG3_AUXCTL_PCTL_WOL_EN |
  2394. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2395. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  2396. udelay(40);
  2397. }
  2398. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2399. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2400. else
  2401. mac_mode = MAC_MODE_PORT_MODE_MII;
  2402. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2403. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2404. ASIC_REV_5700) {
  2405. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  2406. SPEED_100 : SPEED_10;
  2407. if (tg3_5700_link_polarity(tp, speed))
  2408. mac_mode |= MAC_MODE_LINK_POLARITY;
  2409. else
  2410. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2411. }
  2412. } else {
  2413. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2414. }
  2415. if (!tg3_flag(tp, 5750_PLUS))
  2416. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2417. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2418. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  2419. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  2420. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2421. if (tg3_flag(tp, ENABLE_APE))
  2422. mac_mode |= MAC_MODE_APE_TX_EN |
  2423. MAC_MODE_APE_RX_EN |
  2424. MAC_MODE_TDE_ENABLE;
  2425. tw32_f(MAC_MODE, mac_mode);
  2426. udelay(100);
  2427. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2428. udelay(10);
  2429. }
  2430. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  2431. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2432. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2433. u32 base_val;
  2434. base_val = tp->pci_clock_ctrl;
  2435. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2436. CLOCK_CTRL_TXCLK_DISABLE);
  2437. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2438. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2439. } else if (tg3_flag(tp, 5780_CLASS) ||
  2440. tg3_flag(tp, CPMU_PRESENT) ||
  2441. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2442. /* do nothing */
  2443. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  2444. u32 newbits1, newbits2;
  2445. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2446. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2447. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2448. CLOCK_CTRL_TXCLK_DISABLE |
  2449. CLOCK_CTRL_ALTCLK);
  2450. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2451. } else if (tg3_flag(tp, 5705_PLUS)) {
  2452. newbits1 = CLOCK_CTRL_625_CORE;
  2453. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2454. } else {
  2455. newbits1 = CLOCK_CTRL_ALTCLK;
  2456. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2457. }
  2458. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2459. 40);
  2460. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2461. 40);
  2462. if (!tg3_flag(tp, 5705_PLUS)) {
  2463. u32 newbits3;
  2464. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2465. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2466. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2467. CLOCK_CTRL_TXCLK_DISABLE |
  2468. CLOCK_CTRL_44MHZ_CORE);
  2469. } else {
  2470. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2471. }
  2472. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2473. tp->pci_clock_ctrl | newbits3, 40);
  2474. }
  2475. }
  2476. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  2477. tg3_power_down_phy(tp, do_low_power);
  2478. tg3_frob_aux_power(tp, true);
  2479. /* Workaround for unstable PLL clock */
  2480. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2481. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2482. u32 val = tr32(0x7d00);
  2483. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2484. tw32(0x7d00, val);
  2485. if (!tg3_flag(tp, ENABLE_ASF)) {
  2486. int err;
  2487. err = tg3_nvram_lock(tp);
  2488. tg3_halt_cpu(tp, RX_CPU_BASE);
  2489. if (!err)
  2490. tg3_nvram_unlock(tp);
  2491. }
  2492. }
  2493. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2494. return 0;
  2495. }
  2496. static void tg3_power_down(struct tg3 *tp)
  2497. {
  2498. tg3_power_down_prepare(tp);
  2499. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  2500. pci_set_power_state(tp->pdev, PCI_D3hot);
  2501. }
  2502. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2503. {
  2504. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2505. case MII_TG3_AUX_STAT_10HALF:
  2506. *speed = SPEED_10;
  2507. *duplex = DUPLEX_HALF;
  2508. break;
  2509. case MII_TG3_AUX_STAT_10FULL:
  2510. *speed = SPEED_10;
  2511. *duplex = DUPLEX_FULL;
  2512. break;
  2513. case MII_TG3_AUX_STAT_100HALF:
  2514. *speed = SPEED_100;
  2515. *duplex = DUPLEX_HALF;
  2516. break;
  2517. case MII_TG3_AUX_STAT_100FULL:
  2518. *speed = SPEED_100;
  2519. *duplex = DUPLEX_FULL;
  2520. break;
  2521. case MII_TG3_AUX_STAT_1000HALF:
  2522. *speed = SPEED_1000;
  2523. *duplex = DUPLEX_HALF;
  2524. break;
  2525. case MII_TG3_AUX_STAT_1000FULL:
  2526. *speed = SPEED_1000;
  2527. *duplex = DUPLEX_FULL;
  2528. break;
  2529. default:
  2530. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2531. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2532. SPEED_10;
  2533. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2534. DUPLEX_HALF;
  2535. break;
  2536. }
  2537. *speed = SPEED_INVALID;
  2538. *duplex = DUPLEX_INVALID;
  2539. break;
  2540. }
  2541. }
  2542. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  2543. {
  2544. int err = 0;
  2545. u32 val, new_adv;
  2546. new_adv = ADVERTISE_CSMA;
  2547. if (advertise & ADVERTISED_10baseT_Half)
  2548. new_adv |= ADVERTISE_10HALF;
  2549. if (advertise & ADVERTISED_10baseT_Full)
  2550. new_adv |= ADVERTISE_10FULL;
  2551. if (advertise & ADVERTISED_100baseT_Half)
  2552. new_adv |= ADVERTISE_100HALF;
  2553. if (advertise & ADVERTISED_100baseT_Full)
  2554. new_adv |= ADVERTISE_100FULL;
  2555. new_adv |= tg3_advert_flowctrl_1000T(flowctrl);
  2556. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2557. if (err)
  2558. goto done;
  2559. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  2560. goto done;
  2561. new_adv = 0;
  2562. if (advertise & ADVERTISED_1000baseT_Half)
  2563. new_adv |= ADVERTISE_1000HALF;
  2564. if (advertise & ADVERTISED_1000baseT_Full)
  2565. new_adv |= ADVERTISE_1000FULL;
  2566. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2567. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2568. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  2569. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  2570. if (err)
  2571. goto done;
  2572. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  2573. goto done;
  2574. tw32(TG3_CPMU_EEE_MODE,
  2575. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  2576. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  2577. if (!err) {
  2578. u32 err2;
  2579. val = 0;
  2580. /* Advertise 100-BaseTX EEE ability */
  2581. if (advertise & ADVERTISED_100baseT_Full)
  2582. val |= MDIO_AN_EEE_ADV_100TX;
  2583. /* Advertise 1000-BaseT EEE ability */
  2584. if (advertise & ADVERTISED_1000baseT_Full)
  2585. val |= MDIO_AN_EEE_ADV_1000T;
  2586. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  2587. if (err)
  2588. val = 0;
  2589. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  2590. case ASIC_REV_5717:
  2591. case ASIC_REV_57765:
  2592. case ASIC_REV_5719:
  2593. /* If we advertised any eee advertisements above... */
  2594. if (val)
  2595. val = MII_TG3_DSP_TAP26_ALNOKO |
  2596. MII_TG3_DSP_TAP26_RMRXSTO |
  2597. MII_TG3_DSP_TAP26_OPCSINPT;
  2598. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  2599. /* Fall through */
  2600. case ASIC_REV_5720:
  2601. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  2602. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  2603. MII_TG3_DSP_CH34TP2_HIBW01);
  2604. }
  2605. err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2606. if (!err)
  2607. err = err2;
  2608. }
  2609. done:
  2610. return err;
  2611. }
  2612. static void tg3_phy_copper_begin(struct tg3 *tp)
  2613. {
  2614. u32 new_adv;
  2615. int i;
  2616. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  2617. new_adv = ADVERTISED_10baseT_Half |
  2618. ADVERTISED_10baseT_Full;
  2619. if (tg3_flag(tp, WOL_SPEED_100MB))
  2620. new_adv |= ADVERTISED_100baseT_Half |
  2621. ADVERTISED_100baseT_Full;
  2622. tg3_phy_autoneg_cfg(tp, new_adv,
  2623. FLOW_CTRL_TX | FLOW_CTRL_RX);
  2624. } else if (tp->link_config.speed == SPEED_INVALID) {
  2625. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  2626. tp->link_config.advertising &=
  2627. ~(ADVERTISED_1000baseT_Half |
  2628. ADVERTISED_1000baseT_Full);
  2629. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  2630. tp->link_config.flowctrl);
  2631. } else {
  2632. /* Asking for a specific link mode. */
  2633. if (tp->link_config.speed == SPEED_1000) {
  2634. if (tp->link_config.duplex == DUPLEX_FULL)
  2635. new_adv = ADVERTISED_1000baseT_Full;
  2636. else
  2637. new_adv = ADVERTISED_1000baseT_Half;
  2638. } else if (tp->link_config.speed == SPEED_100) {
  2639. if (tp->link_config.duplex == DUPLEX_FULL)
  2640. new_adv = ADVERTISED_100baseT_Full;
  2641. else
  2642. new_adv = ADVERTISED_100baseT_Half;
  2643. } else {
  2644. if (tp->link_config.duplex == DUPLEX_FULL)
  2645. new_adv = ADVERTISED_10baseT_Full;
  2646. else
  2647. new_adv = ADVERTISED_10baseT_Half;
  2648. }
  2649. tg3_phy_autoneg_cfg(tp, new_adv,
  2650. tp->link_config.flowctrl);
  2651. }
  2652. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2653. tp->link_config.speed != SPEED_INVALID) {
  2654. u32 bmcr, orig_bmcr;
  2655. tp->link_config.active_speed = tp->link_config.speed;
  2656. tp->link_config.active_duplex = tp->link_config.duplex;
  2657. bmcr = 0;
  2658. switch (tp->link_config.speed) {
  2659. default:
  2660. case SPEED_10:
  2661. break;
  2662. case SPEED_100:
  2663. bmcr |= BMCR_SPEED100;
  2664. break;
  2665. case SPEED_1000:
  2666. bmcr |= BMCR_SPEED1000;
  2667. break;
  2668. }
  2669. if (tp->link_config.duplex == DUPLEX_FULL)
  2670. bmcr |= BMCR_FULLDPLX;
  2671. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2672. (bmcr != orig_bmcr)) {
  2673. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2674. for (i = 0; i < 1500; i++) {
  2675. u32 tmp;
  2676. udelay(10);
  2677. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2678. tg3_readphy(tp, MII_BMSR, &tmp))
  2679. continue;
  2680. if (!(tmp & BMSR_LSTATUS)) {
  2681. udelay(40);
  2682. break;
  2683. }
  2684. }
  2685. tg3_writephy(tp, MII_BMCR, bmcr);
  2686. udelay(40);
  2687. }
  2688. } else {
  2689. tg3_writephy(tp, MII_BMCR,
  2690. BMCR_ANENABLE | BMCR_ANRESTART);
  2691. }
  2692. }
  2693. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2694. {
  2695. int err;
  2696. /* Turn off tap power management. */
  2697. /* Set Extended packet length bit */
  2698. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2699. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  2700. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  2701. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  2702. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  2703. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  2704. udelay(40);
  2705. return err;
  2706. }
  2707. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2708. {
  2709. u32 adv_reg, all_mask = 0;
  2710. if (mask & ADVERTISED_10baseT_Half)
  2711. all_mask |= ADVERTISE_10HALF;
  2712. if (mask & ADVERTISED_10baseT_Full)
  2713. all_mask |= ADVERTISE_10FULL;
  2714. if (mask & ADVERTISED_100baseT_Half)
  2715. all_mask |= ADVERTISE_100HALF;
  2716. if (mask & ADVERTISED_100baseT_Full)
  2717. all_mask |= ADVERTISE_100FULL;
  2718. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2719. return 0;
  2720. if ((adv_reg & all_mask) != all_mask)
  2721. return 0;
  2722. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  2723. u32 tg3_ctrl;
  2724. all_mask = 0;
  2725. if (mask & ADVERTISED_1000baseT_Half)
  2726. all_mask |= ADVERTISE_1000HALF;
  2727. if (mask & ADVERTISED_1000baseT_Full)
  2728. all_mask |= ADVERTISE_1000FULL;
  2729. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  2730. return 0;
  2731. if ((tg3_ctrl & all_mask) != all_mask)
  2732. return 0;
  2733. }
  2734. return 1;
  2735. }
  2736. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2737. {
  2738. u32 curadv, reqadv;
  2739. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2740. return 1;
  2741. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2742. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2743. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2744. if (curadv != reqadv)
  2745. return 0;
  2746. if (tg3_flag(tp, PAUSE_AUTONEG))
  2747. tg3_readphy(tp, MII_LPA, rmtadv);
  2748. } else {
  2749. /* Reprogram the advertisement register, even if it
  2750. * does not affect the current link. If the link
  2751. * gets renegotiated in the future, we can save an
  2752. * additional renegotiation cycle by advertising
  2753. * it correctly in the first place.
  2754. */
  2755. if (curadv != reqadv) {
  2756. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2757. ADVERTISE_PAUSE_ASYM);
  2758. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2759. }
  2760. }
  2761. return 1;
  2762. }
  2763. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2764. {
  2765. int current_link_up;
  2766. u32 bmsr, val;
  2767. u32 lcl_adv, rmt_adv;
  2768. u16 current_speed;
  2769. u8 current_duplex;
  2770. int i, err;
  2771. tw32(MAC_EVENT, 0);
  2772. tw32_f(MAC_STATUS,
  2773. (MAC_STATUS_SYNC_CHANGED |
  2774. MAC_STATUS_CFG_CHANGED |
  2775. MAC_STATUS_MI_COMPLETION |
  2776. MAC_STATUS_LNKSTATE_CHANGED));
  2777. udelay(40);
  2778. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2779. tw32_f(MAC_MI_MODE,
  2780. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2781. udelay(80);
  2782. }
  2783. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  2784. /* Some third-party PHYs need to be reset on link going
  2785. * down.
  2786. */
  2787. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2788. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2789. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2790. netif_carrier_ok(tp->dev)) {
  2791. tg3_readphy(tp, MII_BMSR, &bmsr);
  2792. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2793. !(bmsr & BMSR_LSTATUS))
  2794. force_reset = 1;
  2795. }
  2796. if (force_reset)
  2797. tg3_phy_reset(tp);
  2798. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2799. tg3_readphy(tp, MII_BMSR, &bmsr);
  2800. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2801. !tg3_flag(tp, INIT_COMPLETE))
  2802. bmsr = 0;
  2803. if (!(bmsr & BMSR_LSTATUS)) {
  2804. err = tg3_init_5401phy_dsp(tp);
  2805. if (err)
  2806. return err;
  2807. tg3_readphy(tp, MII_BMSR, &bmsr);
  2808. for (i = 0; i < 1000; i++) {
  2809. udelay(10);
  2810. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2811. (bmsr & BMSR_LSTATUS)) {
  2812. udelay(40);
  2813. break;
  2814. }
  2815. }
  2816. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  2817. TG3_PHY_REV_BCM5401_B0 &&
  2818. !(bmsr & BMSR_LSTATUS) &&
  2819. tp->link_config.active_speed == SPEED_1000) {
  2820. err = tg3_phy_reset(tp);
  2821. if (!err)
  2822. err = tg3_init_5401phy_dsp(tp);
  2823. if (err)
  2824. return err;
  2825. }
  2826. }
  2827. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2828. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2829. /* 5701 {A0,B0} CRC bug workaround */
  2830. tg3_writephy(tp, 0x15, 0x0a75);
  2831. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2832. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2833. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2834. }
  2835. /* Clear pending interrupts... */
  2836. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2837. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2838. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  2839. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2840. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  2841. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2842. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2843. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2844. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2845. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2846. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2847. else
  2848. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2849. }
  2850. current_link_up = 0;
  2851. current_speed = SPEED_INVALID;
  2852. current_duplex = DUPLEX_INVALID;
  2853. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  2854. err = tg3_phy_auxctl_read(tp,
  2855. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  2856. &val);
  2857. if (!err && !(val & (1 << 10))) {
  2858. tg3_phy_auxctl_write(tp,
  2859. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  2860. val | (1 << 10));
  2861. goto relink;
  2862. }
  2863. }
  2864. bmsr = 0;
  2865. for (i = 0; i < 100; i++) {
  2866. tg3_readphy(tp, MII_BMSR, &bmsr);
  2867. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2868. (bmsr & BMSR_LSTATUS))
  2869. break;
  2870. udelay(40);
  2871. }
  2872. if (bmsr & BMSR_LSTATUS) {
  2873. u32 aux_stat, bmcr;
  2874. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2875. for (i = 0; i < 2000; i++) {
  2876. udelay(10);
  2877. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2878. aux_stat)
  2879. break;
  2880. }
  2881. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2882. &current_speed,
  2883. &current_duplex);
  2884. bmcr = 0;
  2885. for (i = 0; i < 200; i++) {
  2886. tg3_readphy(tp, MII_BMCR, &bmcr);
  2887. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2888. continue;
  2889. if (bmcr && bmcr != 0x7fff)
  2890. break;
  2891. udelay(10);
  2892. }
  2893. lcl_adv = 0;
  2894. rmt_adv = 0;
  2895. tp->link_config.active_speed = current_speed;
  2896. tp->link_config.active_duplex = current_duplex;
  2897. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2898. if ((bmcr & BMCR_ANENABLE) &&
  2899. tg3_copper_is_advertising_all(tp,
  2900. tp->link_config.advertising)) {
  2901. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2902. &rmt_adv))
  2903. current_link_up = 1;
  2904. }
  2905. } else {
  2906. if (!(bmcr & BMCR_ANENABLE) &&
  2907. tp->link_config.speed == current_speed &&
  2908. tp->link_config.duplex == current_duplex &&
  2909. tp->link_config.flowctrl ==
  2910. tp->link_config.active_flowctrl) {
  2911. current_link_up = 1;
  2912. }
  2913. }
  2914. if (current_link_up == 1 &&
  2915. tp->link_config.active_duplex == DUPLEX_FULL)
  2916. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2917. }
  2918. relink:
  2919. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2920. tg3_phy_copper_begin(tp);
  2921. tg3_readphy(tp, MII_BMSR, &bmsr);
  2922. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  2923. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  2924. current_link_up = 1;
  2925. }
  2926. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2927. if (current_link_up == 1) {
  2928. if (tp->link_config.active_speed == SPEED_100 ||
  2929. tp->link_config.active_speed == SPEED_10)
  2930. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2931. else
  2932. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2933. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  2934. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2935. else
  2936. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2937. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2938. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2939. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2940. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2941. if (current_link_up == 1 &&
  2942. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2943. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2944. else
  2945. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2946. }
  2947. /* ??? Without this setting Netgear GA302T PHY does not
  2948. * ??? send/receive packets...
  2949. */
  2950. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  2951. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2952. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2953. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2954. udelay(80);
  2955. }
  2956. tw32_f(MAC_MODE, tp->mac_mode);
  2957. udelay(40);
  2958. tg3_phy_eee_adjust(tp, current_link_up);
  2959. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  2960. /* Polled via timer. */
  2961. tw32_f(MAC_EVENT, 0);
  2962. } else {
  2963. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2964. }
  2965. udelay(40);
  2966. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2967. current_link_up == 1 &&
  2968. tp->link_config.active_speed == SPEED_1000 &&
  2969. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  2970. udelay(120);
  2971. tw32_f(MAC_STATUS,
  2972. (MAC_STATUS_SYNC_CHANGED |
  2973. MAC_STATUS_CFG_CHANGED));
  2974. udelay(40);
  2975. tg3_write_mem(tp,
  2976. NIC_SRAM_FIRMWARE_MBOX,
  2977. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2978. }
  2979. /* Prevent send BD corruption. */
  2980. if (tg3_flag(tp, CLKREQ_BUG)) {
  2981. u16 oldlnkctl, newlnkctl;
  2982. pci_read_config_word(tp->pdev,
  2983. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2984. &oldlnkctl);
  2985. if (tp->link_config.active_speed == SPEED_100 ||
  2986. tp->link_config.active_speed == SPEED_10)
  2987. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2988. else
  2989. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2990. if (newlnkctl != oldlnkctl)
  2991. pci_write_config_word(tp->pdev,
  2992. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2993. newlnkctl);
  2994. }
  2995. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2996. if (current_link_up)
  2997. netif_carrier_on(tp->dev);
  2998. else
  2999. netif_carrier_off(tp->dev);
  3000. tg3_link_report(tp);
  3001. }
  3002. return 0;
  3003. }
  3004. struct tg3_fiber_aneginfo {
  3005. int state;
  3006. #define ANEG_STATE_UNKNOWN 0
  3007. #define ANEG_STATE_AN_ENABLE 1
  3008. #define ANEG_STATE_RESTART_INIT 2
  3009. #define ANEG_STATE_RESTART 3
  3010. #define ANEG_STATE_DISABLE_LINK_OK 4
  3011. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  3012. #define ANEG_STATE_ABILITY_DETECT 6
  3013. #define ANEG_STATE_ACK_DETECT_INIT 7
  3014. #define ANEG_STATE_ACK_DETECT 8
  3015. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  3016. #define ANEG_STATE_COMPLETE_ACK 10
  3017. #define ANEG_STATE_IDLE_DETECT_INIT 11
  3018. #define ANEG_STATE_IDLE_DETECT 12
  3019. #define ANEG_STATE_LINK_OK 13
  3020. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  3021. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  3022. u32 flags;
  3023. #define MR_AN_ENABLE 0x00000001
  3024. #define MR_RESTART_AN 0x00000002
  3025. #define MR_AN_COMPLETE 0x00000004
  3026. #define MR_PAGE_RX 0x00000008
  3027. #define MR_NP_LOADED 0x00000010
  3028. #define MR_TOGGLE_TX 0x00000020
  3029. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  3030. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  3031. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  3032. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  3033. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  3034. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  3035. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  3036. #define MR_TOGGLE_RX 0x00002000
  3037. #define MR_NP_RX 0x00004000
  3038. #define MR_LINK_OK 0x80000000
  3039. unsigned long link_time, cur_time;
  3040. u32 ability_match_cfg;
  3041. int ability_match_count;
  3042. char ability_match, idle_match, ack_match;
  3043. u32 txconfig, rxconfig;
  3044. #define ANEG_CFG_NP 0x00000080
  3045. #define ANEG_CFG_ACK 0x00000040
  3046. #define ANEG_CFG_RF2 0x00000020
  3047. #define ANEG_CFG_RF1 0x00000010
  3048. #define ANEG_CFG_PS2 0x00000001
  3049. #define ANEG_CFG_PS1 0x00008000
  3050. #define ANEG_CFG_HD 0x00004000
  3051. #define ANEG_CFG_FD 0x00002000
  3052. #define ANEG_CFG_INVAL 0x00001f06
  3053. };
  3054. #define ANEG_OK 0
  3055. #define ANEG_DONE 1
  3056. #define ANEG_TIMER_ENAB 2
  3057. #define ANEG_FAILED -1
  3058. #define ANEG_STATE_SETTLE_TIME 10000
  3059. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  3060. struct tg3_fiber_aneginfo *ap)
  3061. {
  3062. u16 flowctrl;
  3063. unsigned long delta;
  3064. u32 rx_cfg_reg;
  3065. int ret;
  3066. if (ap->state == ANEG_STATE_UNKNOWN) {
  3067. ap->rxconfig = 0;
  3068. ap->link_time = 0;
  3069. ap->cur_time = 0;
  3070. ap->ability_match_cfg = 0;
  3071. ap->ability_match_count = 0;
  3072. ap->ability_match = 0;
  3073. ap->idle_match = 0;
  3074. ap->ack_match = 0;
  3075. }
  3076. ap->cur_time++;
  3077. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  3078. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  3079. if (rx_cfg_reg != ap->ability_match_cfg) {
  3080. ap->ability_match_cfg = rx_cfg_reg;
  3081. ap->ability_match = 0;
  3082. ap->ability_match_count = 0;
  3083. } else {
  3084. if (++ap->ability_match_count > 1) {
  3085. ap->ability_match = 1;
  3086. ap->ability_match_cfg = rx_cfg_reg;
  3087. }
  3088. }
  3089. if (rx_cfg_reg & ANEG_CFG_ACK)
  3090. ap->ack_match = 1;
  3091. else
  3092. ap->ack_match = 0;
  3093. ap->idle_match = 0;
  3094. } else {
  3095. ap->idle_match = 1;
  3096. ap->ability_match_cfg = 0;
  3097. ap->ability_match_count = 0;
  3098. ap->ability_match = 0;
  3099. ap->ack_match = 0;
  3100. rx_cfg_reg = 0;
  3101. }
  3102. ap->rxconfig = rx_cfg_reg;
  3103. ret = ANEG_OK;
  3104. switch (ap->state) {
  3105. case ANEG_STATE_UNKNOWN:
  3106. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  3107. ap->state = ANEG_STATE_AN_ENABLE;
  3108. /* fallthru */
  3109. case ANEG_STATE_AN_ENABLE:
  3110. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  3111. if (ap->flags & MR_AN_ENABLE) {
  3112. ap->link_time = 0;
  3113. ap->cur_time = 0;
  3114. ap->ability_match_cfg = 0;
  3115. ap->ability_match_count = 0;
  3116. ap->ability_match = 0;
  3117. ap->idle_match = 0;
  3118. ap->ack_match = 0;
  3119. ap->state = ANEG_STATE_RESTART_INIT;
  3120. } else {
  3121. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  3122. }
  3123. break;
  3124. case ANEG_STATE_RESTART_INIT:
  3125. ap->link_time = ap->cur_time;
  3126. ap->flags &= ~(MR_NP_LOADED);
  3127. ap->txconfig = 0;
  3128. tw32(MAC_TX_AUTO_NEG, 0);
  3129. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3130. tw32_f(MAC_MODE, tp->mac_mode);
  3131. udelay(40);
  3132. ret = ANEG_TIMER_ENAB;
  3133. ap->state = ANEG_STATE_RESTART;
  3134. /* fallthru */
  3135. case ANEG_STATE_RESTART:
  3136. delta = ap->cur_time - ap->link_time;
  3137. if (delta > ANEG_STATE_SETTLE_TIME)
  3138. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  3139. else
  3140. ret = ANEG_TIMER_ENAB;
  3141. break;
  3142. case ANEG_STATE_DISABLE_LINK_OK:
  3143. ret = ANEG_DONE;
  3144. break;
  3145. case ANEG_STATE_ABILITY_DETECT_INIT:
  3146. ap->flags &= ~(MR_TOGGLE_TX);
  3147. ap->txconfig = ANEG_CFG_FD;
  3148. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3149. if (flowctrl & ADVERTISE_1000XPAUSE)
  3150. ap->txconfig |= ANEG_CFG_PS1;
  3151. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3152. ap->txconfig |= ANEG_CFG_PS2;
  3153. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3154. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3155. tw32_f(MAC_MODE, tp->mac_mode);
  3156. udelay(40);
  3157. ap->state = ANEG_STATE_ABILITY_DETECT;
  3158. break;
  3159. case ANEG_STATE_ABILITY_DETECT:
  3160. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3161. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3162. break;
  3163. case ANEG_STATE_ACK_DETECT_INIT:
  3164. ap->txconfig |= ANEG_CFG_ACK;
  3165. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3166. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3167. tw32_f(MAC_MODE, tp->mac_mode);
  3168. udelay(40);
  3169. ap->state = ANEG_STATE_ACK_DETECT;
  3170. /* fallthru */
  3171. case ANEG_STATE_ACK_DETECT:
  3172. if (ap->ack_match != 0) {
  3173. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3174. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3175. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3176. } else {
  3177. ap->state = ANEG_STATE_AN_ENABLE;
  3178. }
  3179. } else if (ap->ability_match != 0 &&
  3180. ap->rxconfig == 0) {
  3181. ap->state = ANEG_STATE_AN_ENABLE;
  3182. }
  3183. break;
  3184. case ANEG_STATE_COMPLETE_ACK_INIT:
  3185. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3186. ret = ANEG_FAILED;
  3187. break;
  3188. }
  3189. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3190. MR_LP_ADV_HALF_DUPLEX |
  3191. MR_LP_ADV_SYM_PAUSE |
  3192. MR_LP_ADV_ASYM_PAUSE |
  3193. MR_LP_ADV_REMOTE_FAULT1 |
  3194. MR_LP_ADV_REMOTE_FAULT2 |
  3195. MR_LP_ADV_NEXT_PAGE |
  3196. MR_TOGGLE_RX |
  3197. MR_NP_RX);
  3198. if (ap->rxconfig & ANEG_CFG_FD)
  3199. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3200. if (ap->rxconfig & ANEG_CFG_HD)
  3201. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3202. if (ap->rxconfig & ANEG_CFG_PS1)
  3203. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3204. if (ap->rxconfig & ANEG_CFG_PS2)
  3205. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3206. if (ap->rxconfig & ANEG_CFG_RF1)
  3207. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3208. if (ap->rxconfig & ANEG_CFG_RF2)
  3209. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3210. if (ap->rxconfig & ANEG_CFG_NP)
  3211. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3212. ap->link_time = ap->cur_time;
  3213. ap->flags ^= (MR_TOGGLE_TX);
  3214. if (ap->rxconfig & 0x0008)
  3215. ap->flags |= MR_TOGGLE_RX;
  3216. if (ap->rxconfig & ANEG_CFG_NP)
  3217. ap->flags |= MR_NP_RX;
  3218. ap->flags |= MR_PAGE_RX;
  3219. ap->state = ANEG_STATE_COMPLETE_ACK;
  3220. ret = ANEG_TIMER_ENAB;
  3221. break;
  3222. case ANEG_STATE_COMPLETE_ACK:
  3223. if (ap->ability_match != 0 &&
  3224. ap->rxconfig == 0) {
  3225. ap->state = ANEG_STATE_AN_ENABLE;
  3226. break;
  3227. }
  3228. delta = ap->cur_time - ap->link_time;
  3229. if (delta > ANEG_STATE_SETTLE_TIME) {
  3230. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3231. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3232. } else {
  3233. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3234. !(ap->flags & MR_NP_RX)) {
  3235. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3236. } else {
  3237. ret = ANEG_FAILED;
  3238. }
  3239. }
  3240. }
  3241. break;
  3242. case ANEG_STATE_IDLE_DETECT_INIT:
  3243. ap->link_time = ap->cur_time;
  3244. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3245. tw32_f(MAC_MODE, tp->mac_mode);
  3246. udelay(40);
  3247. ap->state = ANEG_STATE_IDLE_DETECT;
  3248. ret = ANEG_TIMER_ENAB;
  3249. break;
  3250. case ANEG_STATE_IDLE_DETECT:
  3251. if (ap->ability_match != 0 &&
  3252. ap->rxconfig == 0) {
  3253. ap->state = ANEG_STATE_AN_ENABLE;
  3254. break;
  3255. }
  3256. delta = ap->cur_time - ap->link_time;
  3257. if (delta > ANEG_STATE_SETTLE_TIME) {
  3258. /* XXX another gem from the Broadcom driver :( */
  3259. ap->state = ANEG_STATE_LINK_OK;
  3260. }
  3261. break;
  3262. case ANEG_STATE_LINK_OK:
  3263. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3264. ret = ANEG_DONE;
  3265. break;
  3266. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3267. /* ??? unimplemented */
  3268. break;
  3269. case ANEG_STATE_NEXT_PAGE_WAIT:
  3270. /* ??? unimplemented */
  3271. break;
  3272. default:
  3273. ret = ANEG_FAILED;
  3274. break;
  3275. }
  3276. return ret;
  3277. }
  3278. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3279. {
  3280. int res = 0;
  3281. struct tg3_fiber_aneginfo aninfo;
  3282. int status = ANEG_FAILED;
  3283. unsigned int tick;
  3284. u32 tmp;
  3285. tw32_f(MAC_TX_AUTO_NEG, 0);
  3286. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3287. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3288. udelay(40);
  3289. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3290. udelay(40);
  3291. memset(&aninfo, 0, sizeof(aninfo));
  3292. aninfo.flags |= MR_AN_ENABLE;
  3293. aninfo.state = ANEG_STATE_UNKNOWN;
  3294. aninfo.cur_time = 0;
  3295. tick = 0;
  3296. while (++tick < 195000) {
  3297. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3298. if (status == ANEG_DONE || status == ANEG_FAILED)
  3299. break;
  3300. udelay(1);
  3301. }
  3302. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3303. tw32_f(MAC_MODE, tp->mac_mode);
  3304. udelay(40);
  3305. *txflags = aninfo.txconfig;
  3306. *rxflags = aninfo.flags;
  3307. if (status == ANEG_DONE &&
  3308. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3309. MR_LP_ADV_FULL_DUPLEX)))
  3310. res = 1;
  3311. return res;
  3312. }
  3313. static void tg3_init_bcm8002(struct tg3 *tp)
  3314. {
  3315. u32 mac_status = tr32(MAC_STATUS);
  3316. int i;
  3317. /* Reset when initting first time or we have a link. */
  3318. if (tg3_flag(tp, INIT_COMPLETE) &&
  3319. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3320. return;
  3321. /* Set PLL lock range. */
  3322. tg3_writephy(tp, 0x16, 0x8007);
  3323. /* SW reset */
  3324. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3325. /* Wait for reset to complete. */
  3326. /* XXX schedule_timeout() ... */
  3327. for (i = 0; i < 500; i++)
  3328. udelay(10);
  3329. /* Config mode; select PMA/Ch 1 regs. */
  3330. tg3_writephy(tp, 0x10, 0x8411);
  3331. /* Enable auto-lock and comdet, select txclk for tx. */
  3332. tg3_writephy(tp, 0x11, 0x0a10);
  3333. tg3_writephy(tp, 0x18, 0x00a0);
  3334. tg3_writephy(tp, 0x16, 0x41ff);
  3335. /* Assert and deassert POR. */
  3336. tg3_writephy(tp, 0x13, 0x0400);
  3337. udelay(40);
  3338. tg3_writephy(tp, 0x13, 0x0000);
  3339. tg3_writephy(tp, 0x11, 0x0a50);
  3340. udelay(40);
  3341. tg3_writephy(tp, 0x11, 0x0a10);
  3342. /* Wait for signal to stabilize */
  3343. /* XXX schedule_timeout() ... */
  3344. for (i = 0; i < 15000; i++)
  3345. udelay(10);
  3346. /* Deselect the channel register so we can read the PHYID
  3347. * later.
  3348. */
  3349. tg3_writephy(tp, 0x10, 0x8011);
  3350. }
  3351. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3352. {
  3353. u16 flowctrl;
  3354. u32 sg_dig_ctrl, sg_dig_status;
  3355. u32 serdes_cfg, expected_sg_dig_ctrl;
  3356. int workaround, port_a;
  3357. int current_link_up;
  3358. serdes_cfg = 0;
  3359. expected_sg_dig_ctrl = 0;
  3360. workaround = 0;
  3361. port_a = 1;
  3362. current_link_up = 0;
  3363. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3364. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3365. workaround = 1;
  3366. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3367. port_a = 0;
  3368. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3369. /* preserve bits 20-23 for voltage regulator */
  3370. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3371. }
  3372. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3373. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3374. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3375. if (workaround) {
  3376. u32 val = serdes_cfg;
  3377. if (port_a)
  3378. val |= 0xc010000;
  3379. else
  3380. val |= 0x4010000;
  3381. tw32_f(MAC_SERDES_CFG, val);
  3382. }
  3383. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3384. }
  3385. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3386. tg3_setup_flow_control(tp, 0, 0);
  3387. current_link_up = 1;
  3388. }
  3389. goto out;
  3390. }
  3391. /* Want auto-negotiation. */
  3392. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3393. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3394. if (flowctrl & ADVERTISE_1000XPAUSE)
  3395. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3396. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3397. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3398. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3399. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  3400. tp->serdes_counter &&
  3401. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3402. MAC_STATUS_RCVD_CFG)) ==
  3403. MAC_STATUS_PCS_SYNCED)) {
  3404. tp->serdes_counter--;
  3405. current_link_up = 1;
  3406. goto out;
  3407. }
  3408. restart_autoneg:
  3409. if (workaround)
  3410. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3411. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3412. udelay(5);
  3413. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3414. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3415. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3416. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3417. MAC_STATUS_SIGNAL_DET)) {
  3418. sg_dig_status = tr32(SG_DIG_STATUS);
  3419. mac_status = tr32(MAC_STATUS);
  3420. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3421. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3422. u32 local_adv = 0, remote_adv = 0;
  3423. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3424. local_adv |= ADVERTISE_1000XPAUSE;
  3425. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3426. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3427. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3428. remote_adv |= LPA_1000XPAUSE;
  3429. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3430. remote_adv |= LPA_1000XPAUSE_ASYM;
  3431. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3432. current_link_up = 1;
  3433. tp->serdes_counter = 0;
  3434. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3435. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3436. if (tp->serdes_counter)
  3437. tp->serdes_counter--;
  3438. else {
  3439. if (workaround) {
  3440. u32 val = serdes_cfg;
  3441. if (port_a)
  3442. val |= 0xc010000;
  3443. else
  3444. val |= 0x4010000;
  3445. tw32_f(MAC_SERDES_CFG, val);
  3446. }
  3447. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3448. udelay(40);
  3449. /* Link parallel detection - link is up */
  3450. /* only if we have PCS_SYNC and not */
  3451. /* receiving config code words */
  3452. mac_status = tr32(MAC_STATUS);
  3453. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3454. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3455. tg3_setup_flow_control(tp, 0, 0);
  3456. current_link_up = 1;
  3457. tp->phy_flags |=
  3458. TG3_PHYFLG_PARALLEL_DETECT;
  3459. tp->serdes_counter =
  3460. SERDES_PARALLEL_DET_TIMEOUT;
  3461. } else
  3462. goto restart_autoneg;
  3463. }
  3464. }
  3465. } else {
  3466. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3467. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3468. }
  3469. out:
  3470. return current_link_up;
  3471. }
  3472. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3473. {
  3474. int current_link_up = 0;
  3475. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3476. goto out;
  3477. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3478. u32 txflags, rxflags;
  3479. int i;
  3480. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3481. u32 local_adv = 0, remote_adv = 0;
  3482. if (txflags & ANEG_CFG_PS1)
  3483. local_adv |= ADVERTISE_1000XPAUSE;
  3484. if (txflags & ANEG_CFG_PS2)
  3485. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3486. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3487. remote_adv |= LPA_1000XPAUSE;
  3488. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3489. remote_adv |= LPA_1000XPAUSE_ASYM;
  3490. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3491. current_link_up = 1;
  3492. }
  3493. for (i = 0; i < 30; i++) {
  3494. udelay(20);
  3495. tw32_f(MAC_STATUS,
  3496. (MAC_STATUS_SYNC_CHANGED |
  3497. MAC_STATUS_CFG_CHANGED));
  3498. udelay(40);
  3499. if ((tr32(MAC_STATUS) &
  3500. (MAC_STATUS_SYNC_CHANGED |
  3501. MAC_STATUS_CFG_CHANGED)) == 0)
  3502. break;
  3503. }
  3504. mac_status = tr32(MAC_STATUS);
  3505. if (current_link_up == 0 &&
  3506. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3507. !(mac_status & MAC_STATUS_RCVD_CFG))
  3508. current_link_up = 1;
  3509. } else {
  3510. tg3_setup_flow_control(tp, 0, 0);
  3511. /* Forcing 1000FD link up. */
  3512. current_link_up = 1;
  3513. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3514. udelay(40);
  3515. tw32_f(MAC_MODE, tp->mac_mode);
  3516. udelay(40);
  3517. }
  3518. out:
  3519. return current_link_up;
  3520. }
  3521. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3522. {
  3523. u32 orig_pause_cfg;
  3524. u16 orig_active_speed;
  3525. u8 orig_active_duplex;
  3526. u32 mac_status;
  3527. int current_link_up;
  3528. int i;
  3529. orig_pause_cfg = tp->link_config.active_flowctrl;
  3530. orig_active_speed = tp->link_config.active_speed;
  3531. orig_active_duplex = tp->link_config.active_duplex;
  3532. if (!tg3_flag(tp, HW_AUTONEG) &&
  3533. netif_carrier_ok(tp->dev) &&
  3534. tg3_flag(tp, INIT_COMPLETE)) {
  3535. mac_status = tr32(MAC_STATUS);
  3536. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3537. MAC_STATUS_SIGNAL_DET |
  3538. MAC_STATUS_CFG_CHANGED |
  3539. MAC_STATUS_RCVD_CFG);
  3540. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3541. MAC_STATUS_SIGNAL_DET)) {
  3542. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3543. MAC_STATUS_CFG_CHANGED));
  3544. return 0;
  3545. }
  3546. }
  3547. tw32_f(MAC_TX_AUTO_NEG, 0);
  3548. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3549. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3550. tw32_f(MAC_MODE, tp->mac_mode);
  3551. udelay(40);
  3552. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  3553. tg3_init_bcm8002(tp);
  3554. /* Enable link change event even when serdes polling. */
  3555. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3556. udelay(40);
  3557. current_link_up = 0;
  3558. mac_status = tr32(MAC_STATUS);
  3559. if (tg3_flag(tp, HW_AUTONEG))
  3560. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3561. else
  3562. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3563. tp->napi[0].hw_status->status =
  3564. (SD_STATUS_UPDATED |
  3565. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3566. for (i = 0; i < 100; i++) {
  3567. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3568. MAC_STATUS_CFG_CHANGED));
  3569. udelay(5);
  3570. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3571. MAC_STATUS_CFG_CHANGED |
  3572. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3573. break;
  3574. }
  3575. mac_status = tr32(MAC_STATUS);
  3576. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3577. current_link_up = 0;
  3578. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3579. tp->serdes_counter == 0) {
  3580. tw32_f(MAC_MODE, (tp->mac_mode |
  3581. MAC_MODE_SEND_CONFIGS));
  3582. udelay(1);
  3583. tw32_f(MAC_MODE, tp->mac_mode);
  3584. }
  3585. }
  3586. if (current_link_up == 1) {
  3587. tp->link_config.active_speed = SPEED_1000;
  3588. tp->link_config.active_duplex = DUPLEX_FULL;
  3589. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3590. LED_CTRL_LNKLED_OVERRIDE |
  3591. LED_CTRL_1000MBPS_ON));
  3592. } else {
  3593. tp->link_config.active_speed = SPEED_INVALID;
  3594. tp->link_config.active_duplex = DUPLEX_INVALID;
  3595. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3596. LED_CTRL_LNKLED_OVERRIDE |
  3597. LED_CTRL_TRAFFIC_OVERRIDE));
  3598. }
  3599. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3600. if (current_link_up)
  3601. netif_carrier_on(tp->dev);
  3602. else
  3603. netif_carrier_off(tp->dev);
  3604. tg3_link_report(tp);
  3605. } else {
  3606. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3607. if (orig_pause_cfg != now_pause_cfg ||
  3608. orig_active_speed != tp->link_config.active_speed ||
  3609. orig_active_duplex != tp->link_config.active_duplex)
  3610. tg3_link_report(tp);
  3611. }
  3612. return 0;
  3613. }
  3614. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3615. {
  3616. int current_link_up, err = 0;
  3617. u32 bmsr, bmcr;
  3618. u16 current_speed;
  3619. u8 current_duplex;
  3620. u32 local_adv, remote_adv;
  3621. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3622. tw32_f(MAC_MODE, tp->mac_mode);
  3623. udelay(40);
  3624. tw32(MAC_EVENT, 0);
  3625. tw32_f(MAC_STATUS,
  3626. (MAC_STATUS_SYNC_CHANGED |
  3627. MAC_STATUS_CFG_CHANGED |
  3628. MAC_STATUS_MI_COMPLETION |
  3629. MAC_STATUS_LNKSTATE_CHANGED));
  3630. udelay(40);
  3631. if (force_reset)
  3632. tg3_phy_reset(tp);
  3633. current_link_up = 0;
  3634. current_speed = SPEED_INVALID;
  3635. current_duplex = DUPLEX_INVALID;
  3636. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3637. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3638. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3639. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3640. bmsr |= BMSR_LSTATUS;
  3641. else
  3642. bmsr &= ~BMSR_LSTATUS;
  3643. }
  3644. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3645. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3646. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3647. /* do nothing, just check for link up at the end */
  3648. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3649. u32 adv, new_adv;
  3650. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3651. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3652. ADVERTISE_1000XPAUSE |
  3653. ADVERTISE_1000XPSE_ASYM |
  3654. ADVERTISE_SLCT);
  3655. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3656. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3657. new_adv |= ADVERTISE_1000XHALF;
  3658. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3659. new_adv |= ADVERTISE_1000XFULL;
  3660. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3661. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3662. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3663. tg3_writephy(tp, MII_BMCR, bmcr);
  3664. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3665. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3666. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3667. return err;
  3668. }
  3669. } else {
  3670. u32 new_bmcr;
  3671. bmcr &= ~BMCR_SPEED1000;
  3672. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3673. if (tp->link_config.duplex == DUPLEX_FULL)
  3674. new_bmcr |= BMCR_FULLDPLX;
  3675. if (new_bmcr != bmcr) {
  3676. /* BMCR_SPEED1000 is a reserved bit that needs
  3677. * to be set on write.
  3678. */
  3679. new_bmcr |= BMCR_SPEED1000;
  3680. /* Force a linkdown */
  3681. if (netif_carrier_ok(tp->dev)) {
  3682. u32 adv;
  3683. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3684. adv &= ~(ADVERTISE_1000XFULL |
  3685. ADVERTISE_1000XHALF |
  3686. ADVERTISE_SLCT);
  3687. tg3_writephy(tp, MII_ADVERTISE, adv);
  3688. tg3_writephy(tp, MII_BMCR, bmcr |
  3689. BMCR_ANRESTART |
  3690. BMCR_ANENABLE);
  3691. udelay(10);
  3692. netif_carrier_off(tp->dev);
  3693. }
  3694. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3695. bmcr = new_bmcr;
  3696. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3697. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3698. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3699. ASIC_REV_5714) {
  3700. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3701. bmsr |= BMSR_LSTATUS;
  3702. else
  3703. bmsr &= ~BMSR_LSTATUS;
  3704. }
  3705. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3706. }
  3707. }
  3708. if (bmsr & BMSR_LSTATUS) {
  3709. current_speed = SPEED_1000;
  3710. current_link_up = 1;
  3711. if (bmcr & BMCR_FULLDPLX)
  3712. current_duplex = DUPLEX_FULL;
  3713. else
  3714. current_duplex = DUPLEX_HALF;
  3715. local_adv = 0;
  3716. remote_adv = 0;
  3717. if (bmcr & BMCR_ANENABLE) {
  3718. u32 common;
  3719. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3720. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3721. common = local_adv & remote_adv;
  3722. if (common & (ADVERTISE_1000XHALF |
  3723. ADVERTISE_1000XFULL)) {
  3724. if (common & ADVERTISE_1000XFULL)
  3725. current_duplex = DUPLEX_FULL;
  3726. else
  3727. current_duplex = DUPLEX_HALF;
  3728. } else if (!tg3_flag(tp, 5780_CLASS)) {
  3729. /* Link is up via parallel detect */
  3730. } else {
  3731. current_link_up = 0;
  3732. }
  3733. }
  3734. }
  3735. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3736. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3737. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3738. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3739. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3740. tw32_f(MAC_MODE, tp->mac_mode);
  3741. udelay(40);
  3742. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3743. tp->link_config.active_speed = current_speed;
  3744. tp->link_config.active_duplex = current_duplex;
  3745. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3746. if (current_link_up)
  3747. netif_carrier_on(tp->dev);
  3748. else {
  3749. netif_carrier_off(tp->dev);
  3750. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3751. }
  3752. tg3_link_report(tp);
  3753. }
  3754. return err;
  3755. }
  3756. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3757. {
  3758. if (tp->serdes_counter) {
  3759. /* Give autoneg time to complete. */
  3760. tp->serdes_counter--;
  3761. return;
  3762. }
  3763. if (!netif_carrier_ok(tp->dev) &&
  3764. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3765. u32 bmcr;
  3766. tg3_readphy(tp, MII_BMCR, &bmcr);
  3767. if (bmcr & BMCR_ANENABLE) {
  3768. u32 phy1, phy2;
  3769. /* Select shadow register 0x1f */
  3770. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  3771. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  3772. /* Select expansion interrupt status register */
  3773. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3774. MII_TG3_DSP_EXP1_INT_STAT);
  3775. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3776. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3777. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3778. /* We have signal detect and not receiving
  3779. * config code words, link is up by parallel
  3780. * detection.
  3781. */
  3782. bmcr &= ~BMCR_ANENABLE;
  3783. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3784. tg3_writephy(tp, MII_BMCR, bmcr);
  3785. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  3786. }
  3787. }
  3788. } else if (netif_carrier_ok(tp->dev) &&
  3789. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3790. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3791. u32 phy2;
  3792. /* Select expansion interrupt status register */
  3793. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3794. MII_TG3_DSP_EXP1_INT_STAT);
  3795. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3796. if (phy2 & 0x20) {
  3797. u32 bmcr;
  3798. /* Config code words received, turn on autoneg. */
  3799. tg3_readphy(tp, MII_BMCR, &bmcr);
  3800. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3801. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3802. }
  3803. }
  3804. }
  3805. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3806. {
  3807. u32 val;
  3808. int err;
  3809. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  3810. err = tg3_setup_fiber_phy(tp, force_reset);
  3811. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3812. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3813. else
  3814. err = tg3_setup_copper_phy(tp, force_reset);
  3815. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3816. u32 scale;
  3817. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3818. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3819. scale = 65;
  3820. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3821. scale = 6;
  3822. else
  3823. scale = 12;
  3824. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3825. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3826. tw32(GRC_MISC_CFG, val);
  3827. }
  3828. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3829. (6 << TX_LENGTHS_IPG_SHIFT);
  3830. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  3831. val |= tr32(MAC_TX_LENGTHS) &
  3832. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  3833. TX_LENGTHS_CNT_DWN_VAL_MSK);
  3834. if (tp->link_config.active_speed == SPEED_1000 &&
  3835. tp->link_config.active_duplex == DUPLEX_HALF)
  3836. tw32(MAC_TX_LENGTHS, val |
  3837. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  3838. else
  3839. tw32(MAC_TX_LENGTHS, val |
  3840. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  3841. if (!tg3_flag(tp, 5705_PLUS)) {
  3842. if (netif_carrier_ok(tp->dev)) {
  3843. tw32(HOSTCC_STAT_COAL_TICKS,
  3844. tp->coal.stats_block_coalesce_usecs);
  3845. } else {
  3846. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3847. }
  3848. }
  3849. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  3850. val = tr32(PCIE_PWR_MGMT_THRESH);
  3851. if (!netif_carrier_ok(tp->dev))
  3852. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3853. tp->pwrmgmt_thresh;
  3854. else
  3855. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3856. tw32(PCIE_PWR_MGMT_THRESH, val);
  3857. }
  3858. return err;
  3859. }
  3860. static inline int tg3_irq_sync(struct tg3 *tp)
  3861. {
  3862. return tp->irq_sync;
  3863. }
  3864. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  3865. {
  3866. int i;
  3867. dst = (u32 *)((u8 *)dst + off);
  3868. for (i = 0; i < len; i += sizeof(u32))
  3869. *dst++ = tr32(off + i);
  3870. }
  3871. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  3872. {
  3873. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  3874. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  3875. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  3876. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  3877. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  3878. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  3879. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  3880. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  3881. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  3882. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  3883. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  3884. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  3885. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  3886. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  3887. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  3888. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  3889. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  3890. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  3891. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  3892. if (tg3_flag(tp, SUPPORT_MSIX))
  3893. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  3894. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  3895. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  3896. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  3897. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  3898. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  3899. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  3900. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  3901. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  3902. if (!tg3_flag(tp, 5705_PLUS)) {
  3903. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  3904. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  3905. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  3906. }
  3907. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  3908. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  3909. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  3910. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  3911. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  3912. if (tg3_flag(tp, NVRAM))
  3913. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  3914. }
  3915. static void tg3_dump_state(struct tg3 *tp)
  3916. {
  3917. int i;
  3918. u32 *regs;
  3919. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  3920. if (!regs) {
  3921. netdev_err(tp->dev, "Failed allocating register dump buffer\n");
  3922. return;
  3923. }
  3924. if (tg3_flag(tp, PCI_EXPRESS)) {
  3925. /* Read up to but not including private PCI registers */
  3926. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  3927. regs[i / sizeof(u32)] = tr32(i);
  3928. } else
  3929. tg3_dump_legacy_regs(tp, regs);
  3930. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  3931. if (!regs[i + 0] && !regs[i + 1] &&
  3932. !regs[i + 2] && !regs[i + 3])
  3933. continue;
  3934. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  3935. i * 4,
  3936. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  3937. }
  3938. kfree(regs);
  3939. for (i = 0; i < tp->irq_cnt; i++) {
  3940. struct tg3_napi *tnapi = &tp->napi[i];
  3941. /* SW status block */
  3942. netdev_err(tp->dev,
  3943. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  3944. i,
  3945. tnapi->hw_status->status,
  3946. tnapi->hw_status->status_tag,
  3947. tnapi->hw_status->rx_jumbo_consumer,
  3948. tnapi->hw_status->rx_consumer,
  3949. tnapi->hw_status->rx_mini_consumer,
  3950. tnapi->hw_status->idx[0].rx_producer,
  3951. tnapi->hw_status->idx[0].tx_consumer);
  3952. netdev_err(tp->dev,
  3953. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  3954. i,
  3955. tnapi->last_tag, tnapi->last_irq_tag,
  3956. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  3957. tnapi->rx_rcb_ptr,
  3958. tnapi->prodring.rx_std_prod_idx,
  3959. tnapi->prodring.rx_std_cons_idx,
  3960. tnapi->prodring.rx_jmb_prod_idx,
  3961. tnapi->prodring.rx_jmb_cons_idx);
  3962. }
  3963. }
  3964. /* This is called whenever we suspect that the system chipset is re-
  3965. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3966. * is bogus tx completions. We try to recover by setting the
  3967. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3968. * in the workqueue.
  3969. */
  3970. static void tg3_tx_recover(struct tg3 *tp)
  3971. {
  3972. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  3973. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3974. netdev_warn(tp->dev,
  3975. "The system may be re-ordering memory-mapped I/O "
  3976. "cycles to the network device, attempting to recover. "
  3977. "Please report the problem to the driver maintainer "
  3978. "and include system chipset information.\n");
  3979. spin_lock(&tp->lock);
  3980. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  3981. spin_unlock(&tp->lock);
  3982. }
  3983. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3984. {
  3985. /* Tell compiler to fetch tx indices from memory. */
  3986. barrier();
  3987. return tnapi->tx_pending -
  3988. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3989. }
  3990. /* Tigon3 never reports partial packet sends. So we do not
  3991. * need special logic to handle SKBs that have not had all
  3992. * of their frags sent yet, like SunGEM does.
  3993. */
  3994. static void tg3_tx(struct tg3_napi *tnapi)
  3995. {
  3996. struct tg3 *tp = tnapi->tp;
  3997. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3998. u32 sw_idx = tnapi->tx_cons;
  3999. struct netdev_queue *txq;
  4000. int index = tnapi - tp->napi;
  4001. if (tg3_flag(tp, ENABLE_TSS))
  4002. index--;
  4003. txq = netdev_get_tx_queue(tp->dev, index);
  4004. while (sw_idx != hw_idx) {
  4005. struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  4006. struct sk_buff *skb = ri->skb;
  4007. int i, tx_bug = 0;
  4008. if (unlikely(skb == NULL)) {
  4009. tg3_tx_recover(tp);
  4010. return;
  4011. }
  4012. pci_unmap_single(tp->pdev,
  4013. dma_unmap_addr(ri, mapping),
  4014. skb_headlen(skb),
  4015. PCI_DMA_TODEVICE);
  4016. ri->skb = NULL;
  4017. while (ri->fragmented) {
  4018. ri->fragmented = false;
  4019. sw_idx = NEXT_TX(sw_idx);
  4020. ri = &tnapi->tx_buffers[sw_idx];
  4021. }
  4022. sw_idx = NEXT_TX(sw_idx);
  4023. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  4024. ri = &tnapi->tx_buffers[sw_idx];
  4025. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  4026. tx_bug = 1;
  4027. pci_unmap_page(tp->pdev,
  4028. dma_unmap_addr(ri, mapping),
  4029. skb_shinfo(skb)->frags[i].size,
  4030. PCI_DMA_TODEVICE);
  4031. while (ri->fragmented) {
  4032. ri->fragmented = false;
  4033. sw_idx = NEXT_TX(sw_idx);
  4034. ri = &tnapi->tx_buffers[sw_idx];
  4035. }
  4036. sw_idx = NEXT_TX(sw_idx);
  4037. }
  4038. dev_kfree_skb(skb);
  4039. if (unlikely(tx_bug)) {
  4040. tg3_tx_recover(tp);
  4041. return;
  4042. }
  4043. }
  4044. tnapi->tx_cons = sw_idx;
  4045. /* Need to make the tx_cons update visible to tg3_start_xmit()
  4046. * before checking for netif_queue_stopped(). Without the
  4047. * memory barrier, there is a small possibility that tg3_start_xmit()
  4048. * will miss it and cause the queue to be stopped forever.
  4049. */
  4050. smp_mb();
  4051. if (unlikely(netif_tx_queue_stopped(txq) &&
  4052. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  4053. __netif_tx_lock(txq, smp_processor_id());
  4054. if (netif_tx_queue_stopped(txq) &&
  4055. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  4056. netif_tx_wake_queue(txq);
  4057. __netif_tx_unlock(txq);
  4058. }
  4059. }
  4060. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  4061. {
  4062. if (!ri->skb)
  4063. return;
  4064. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  4065. map_sz, PCI_DMA_FROMDEVICE);
  4066. dev_kfree_skb_any(ri->skb);
  4067. ri->skb = NULL;
  4068. }
  4069. /* Returns size of skb allocated or < 0 on error.
  4070. *
  4071. * We only need to fill in the address because the other members
  4072. * of the RX descriptor are invariant, see tg3_init_rings.
  4073. *
  4074. * Note the purposeful assymetry of cpu vs. chip accesses. For
  4075. * posting buffers we only dirty the first cache line of the RX
  4076. * descriptor (containing the address). Whereas for the RX status
  4077. * buffers the cpu only reads the last cacheline of the RX descriptor
  4078. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  4079. */
  4080. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  4081. u32 opaque_key, u32 dest_idx_unmasked)
  4082. {
  4083. struct tg3_rx_buffer_desc *desc;
  4084. struct ring_info *map;
  4085. struct sk_buff *skb;
  4086. dma_addr_t mapping;
  4087. int skb_size, dest_idx;
  4088. switch (opaque_key) {
  4089. case RXD_OPAQUE_RING_STD:
  4090. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4091. desc = &tpr->rx_std[dest_idx];
  4092. map = &tpr->rx_std_buffers[dest_idx];
  4093. skb_size = tp->rx_pkt_map_sz;
  4094. break;
  4095. case RXD_OPAQUE_RING_JUMBO:
  4096. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4097. desc = &tpr->rx_jmb[dest_idx].std;
  4098. map = &tpr->rx_jmb_buffers[dest_idx];
  4099. skb_size = TG3_RX_JMB_MAP_SZ;
  4100. break;
  4101. default:
  4102. return -EINVAL;
  4103. }
  4104. /* Do not overwrite any of the map or rp information
  4105. * until we are sure we can commit to a new buffer.
  4106. *
  4107. * Callers depend upon this behavior and assume that
  4108. * we leave everything unchanged if we fail.
  4109. */
  4110. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  4111. if (skb == NULL)
  4112. return -ENOMEM;
  4113. skb_reserve(skb, tp->rx_offset);
  4114. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  4115. PCI_DMA_FROMDEVICE);
  4116. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4117. dev_kfree_skb(skb);
  4118. return -EIO;
  4119. }
  4120. map->skb = skb;
  4121. dma_unmap_addr_set(map, mapping, mapping);
  4122. desc->addr_hi = ((u64)mapping >> 32);
  4123. desc->addr_lo = ((u64)mapping & 0xffffffff);
  4124. return skb_size;
  4125. }
  4126. /* We only need to move over in the address because the other
  4127. * members of the RX descriptor are invariant. See notes above
  4128. * tg3_alloc_rx_skb for full details.
  4129. */
  4130. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  4131. struct tg3_rx_prodring_set *dpr,
  4132. u32 opaque_key, int src_idx,
  4133. u32 dest_idx_unmasked)
  4134. {
  4135. struct tg3 *tp = tnapi->tp;
  4136. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  4137. struct ring_info *src_map, *dest_map;
  4138. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  4139. int dest_idx;
  4140. switch (opaque_key) {
  4141. case RXD_OPAQUE_RING_STD:
  4142. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4143. dest_desc = &dpr->rx_std[dest_idx];
  4144. dest_map = &dpr->rx_std_buffers[dest_idx];
  4145. src_desc = &spr->rx_std[src_idx];
  4146. src_map = &spr->rx_std_buffers[src_idx];
  4147. break;
  4148. case RXD_OPAQUE_RING_JUMBO:
  4149. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4150. dest_desc = &dpr->rx_jmb[dest_idx].std;
  4151. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  4152. src_desc = &spr->rx_jmb[src_idx].std;
  4153. src_map = &spr->rx_jmb_buffers[src_idx];
  4154. break;
  4155. default:
  4156. return;
  4157. }
  4158. dest_map->skb = src_map->skb;
  4159. dma_unmap_addr_set(dest_map, mapping,
  4160. dma_unmap_addr(src_map, mapping));
  4161. dest_desc->addr_hi = src_desc->addr_hi;
  4162. dest_desc->addr_lo = src_desc->addr_lo;
  4163. /* Ensure that the update to the skb happens after the physical
  4164. * addresses have been transferred to the new BD location.
  4165. */
  4166. smp_wmb();
  4167. src_map->skb = NULL;
  4168. }
  4169. /* The RX ring scheme is composed of multiple rings which post fresh
  4170. * buffers to the chip, and one special ring the chip uses to report
  4171. * status back to the host.
  4172. *
  4173. * The special ring reports the status of received packets to the
  4174. * host. The chip does not write into the original descriptor the
  4175. * RX buffer was obtained from. The chip simply takes the original
  4176. * descriptor as provided by the host, updates the status and length
  4177. * field, then writes this into the next status ring entry.
  4178. *
  4179. * Each ring the host uses to post buffers to the chip is described
  4180. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  4181. * it is first placed into the on-chip ram. When the packet's length
  4182. * is known, it walks down the TG3_BDINFO entries to select the ring.
  4183. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  4184. * which is within the range of the new packet's length is chosen.
  4185. *
  4186. * The "separate ring for rx status" scheme may sound queer, but it makes
  4187. * sense from a cache coherency perspective. If only the host writes
  4188. * to the buffer post rings, and only the chip writes to the rx status
  4189. * rings, then cache lines never move beyond shared-modified state.
  4190. * If both the host and chip were to write into the same ring, cache line
  4191. * eviction could occur since both entities want it in an exclusive state.
  4192. */
  4193. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  4194. {
  4195. struct tg3 *tp = tnapi->tp;
  4196. u32 work_mask, rx_std_posted = 0;
  4197. u32 std_prod_idx, jmb_prod_idx;
  4198. u32 sw_idx = tnapi->rx_rcb_ptr;
  4199. u16 hw_idx;
  4200. int received;
  4201. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  4202. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4203. /*
  4204. * We need to order the read of hw_idx and the read of
  4205. * the opaque cookie.
  4206. */
  4207. rmb();
  4208. work_mask = 0;
  4209. received = 0;
  4210. std_prod_idx = tpr->rx_std_prod_idx;
  4211. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  4212. while (sw_idx != hw_idx && budget > 0) {
  4213. struct ring_info *ri;
  4214. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  4215. unsigned int len;
  4216. struct sk_buff *skb;
  4217. dma_addr_t dma_addr;
  4218. u32 opaque_key, desc_idx, *post_ptr;
  4219. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  4220. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  4221. if (opaque_key == RXD_OPAQUE_RING_STD) {
  4222. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  4223. dma_addr = dma_unmap_addr(ri, mapping);
  4224. skb = ri->skb;
  4225. post_ptr = &std_prod_idx;
  4226. rx_std_posted++;
  4227. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  4228. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  4229. dma_addr = dma_unmap_addr(ri, mapping);
  4230. skb = ri->skb;
  4231. post_ptr = &jmb_prod_idx;
  4232. } else
  4233. goto next_pkt_nopost;
  4234. work_mask |= opaque_key;
  4235. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  4236. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  4237. drop_it:
  4238. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4239. desc_idx, *post_ptr);
  4240. drop_it_no_recycle:
  4241. /* Other statistics kept track of by card. */
  4242. tp->rx_dropped++;
  4243. goto next_pkt;
  4244. }
  4245. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  4246. ETH_FCS_LEN;
  4247. if (len > TG3_RX_COPY_THRESH(tp)) {
  4248. int skb_size;
  4249. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  4250. *post_ptr);
  4251. if (skb_size < 0)
  4252. goto drop_it;
  4253. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  4254. PCI_DMA_FROMDEVICE);
  4255. /* Ensure that the update to the skb happens
  4256. * after the usage of the old DMA mapping.
  4257. */
  4258. smp_wmb();
  4259. ri->skb = NULL;
  4260. skb_put(skb, len);
  4261. } else {
  4262. struct sk_buff *copy_skb;
  4263. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4264. desc_idx, *post_ptr);
  4265. copy_skb = netdev_alloc_skb(tp->dev, len +
  4266. TG3_RAW_IP_ALIGN);
  4267. if (copy_skb == NULL)
  4268. goto drop_it_no_recycle;
  4269. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  4270. skb_put(copy_skb, len);
  4271. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4272. skb_copy_from_linear_data(skb, copy_skb->data, len);
  4273. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4274. /* We'll reuse the original ring buffer. */
  4275. skb = copy_skb;
  4276. }
  4277. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  4278. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  4279. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  4280. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  4281. skb->ip_summed = CHECKSUM_UNNECESSARY;
  4282. else
  4283. skb_checksum_none_assert(skb);
  4284. skb->protocol = eth_type_trans(skb, tp->dev);
  4285. if (len > (tp->dev->mtu + ETH_HLEN) &&
  4286. skb->protocol != htons(ETH_P_8021Q)) {
  4287. dev_kfree_skb(skb);
  4288. goto drop_it_no_recycle;
  4289. }
  4290. if (desc->type_flags & RXD_FLAG_VLAN &&
  4291. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  4292. __vlan_hwaccel_put_tag(skb,
  4293. desc->err_vlan & RXD_VLAN_MASK);
  4294. napi_gro_receive(&tnapi->napi, skb);
  4295. received++;
  4296. budget--;
  4297. next_pkt:
  4298. (*post_ptr)++;
  4299. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  4300. tpr->rx_std_prod_idx = std_prod_idx &
  4301. tp->rx_std_ring_mask;
  4302. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4303. tpr->rx_std_prod_idx);
  4304. work_mask &= ~RXD_OPAQUE_RING_STD;
  4305. rx_std_posted = 0;
  4306. }
  4307. next_pkt_nopost:
  4308. sw_idx++;
  4309. sw_idx &= tp->rx_ret_ring_mask;
  4310. /* Refresh hw_idx to see if there is new work */
  4311. if (sw_idx == hw_idx) {
  4312. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4313. rmb();
  4314. }
  4315. }
  4316. /* ACK the status ring. */
  4317. tnapi->rx_rcb_ptr = sw_idx;
  4318. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  4319. /* Refill RX ring(s). */
  4320. if (!tg3_flag(tp, ENABLE_RSS)) {
  4321. if (work_mask & RXD_OPAQUE_RING_STD) {
  4322. tpr->rx_std_prod_idx = std_prod_idx &
  4323. tp->rx_std_ring_mask;
  4324. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4325. tpr->rx_std_prod_idx);
  4326. }
  4327. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  4328. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  4329. tp->rx_jmb_ring_mask;
  4330. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4331. tpr->rx_jmb_prod_idx);
  4332. }
  4333. mmiowb();
  4334. } else if (work_mask) {
  4335. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  4336. * updated before the producer indices can be updated.
  4337. */
  4338. smp_wmb();
  4339. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  4340. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  4341. if (tnapi != &tp->napi[1])
  4342. napi_schedule(&tp->napi[1].napi);
  4343. }
  4344. return received;
  4345. }
  4346. static void tg3_poll_link(struct tg3 *tp)
  4347. {
  4348. /* handle link change and other phy events */
  4349. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  4350. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  4351. if (sblk->status & SD_STATUS_LINK_CHG) {
  4352. sblk->status = SD_STATUS_UPDATED |
  4353. (sblk->status & ~SD_STATUS_LINK_CHG);
  4354. spin_lock(&tp->lock);
  4355. if (tg3_flag(tp, USE_PHYLIB)) {
  4356. tw32_f(MAC_STATUS,
  4357. (MAC_STATUS_SYNC_CHANGED |
  4358. MAC_STATUS_CFG_CHANGED |
  4359. MAC_STATUS_MI_COMPLETION |
  4360. MAC_STATUS_LNKSTATE_CHANGED));
  4361. udelay(40);
  4362. } else
  4363. tg3_setup_phy(tp, 0);
  4364. spin_unlock(&tp->lock);
  4365. }
  4366. }
  4367. }
  4368. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4369. struct tg3_rx_prodring_set *dpr,
  4370. struct tg3_rx_prodring_set *spr)
  4371. {
  4372. u32 si, di, cpycnt, src_prod_idx;
  4373. int i, err = 0;
  4374. while (1) {
  4375. src_prod_idx = spr->rx_std_prod_idx;
  4376. /* Make sure updates to the rx_std_buffers[] entries and the
  4377. * standard producer index are seen in the correct order.
  4378. */
  4379. smp_rmb();
  4380. if (spr->rx_std_cons_idx == src_prod_idx)
  4381. break;
  4382. if (spr->rx_std_cons_idx < src_prod_idx)
  4383. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4384. else
  4385. cpycnt = tp->rx_std_ring_mask + 1 -
  4386. spr->rx_std_cons_idx;
  4387. cpycnt = min(cpycnt,
  4388. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  4389. si = spr->rx_std_cons_idx;
  4390. di = dpr->rx_std_prod_idx;
  4391. for (i = di; i < di + cpycnt; i++) {
  4392. if (dpr->rx_std_buffers[i].skb) {
  4393. cpycnt = i - di;
  4394. err = -ENOSPC;
  4395. break;
  4396. }
  4397. }
  4398. if (!cpycnt)
  4399. break;
  4400. /* Ensure that updates to the rx_std_buffers ring and the
  4401. * shadowed hardware producer ring from tg3_recycle_skb() are
  4402. * ordered correctly WRT the skb check above.
  4403. */
  4404. smp_rmb();
  4405. memcpy(&dpr->rx_std_buffers[di],
  4406. &spr->rx_std_buffers[si],
  4407. cpycnt * sizeof(struct ring_info));
  4408. for (i = 0; i < cpycnt; i++, di++, si++) {
  4409. struct tg3_rx_buffer_desc *sbd, *dbd;
  4410. sbd = &spr->rx_std[si];
  4411. dbd = &dpr->rx_std[di];
  4412. dbd->addr_hi = sbd->addr_hi;
  4413. dbd->addr_lo = sbd->addr_lo;
  4414. }
  4415. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  4416. tp->rx_std_ring_mask;
  4417. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  4418. tp->rx_std_ring_mask;
  4419. }
  4420. while (1) {
  4421. src_prod_idx = spr->rx_jmb_prod_idx;
  4422. /* Make sure updates to the rx_jmb_buffers[] entries and
  4423. * the jumbo producer index are seen in the correct order.
  4424. */
  4425. smp_rmb();
  4426. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4427. break;
  4428. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4429. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4430. else
  4431. cpycnt = tp->rx_jmb_ring_mask + 1 -
  4432. spr->rx_jmb_cons_idx;
  4433. cpycnt = min(cpycnt,
  4434. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  4435. si = spr->rx_jmb_cons_idx;
  4436. di = dpr->rx_jmb_prod_idx;
  4437. for (i = di; i < di + cpycnt; i++) {
  4438. if (dpr->rx_jmb_buffers[i].skb) {
  4439. cpycnt = i - di;
  4440. err = -ENOSPC;
  4441. break;
  4442. }
  4443. }
  4444. if (!cpycnt)
  4445. break;
  4446. /* Ensure that updates to the rx_jmb_buffers ring and the
  4447. * shadowed hardware producer ring from tg3_recycle_skb() are
  4448. * ordered correctly WRT the skb check above.
  4449. */
  4450. smp_rmb();
  4451. memcpy(&dpr->rx_jmb_buffers[di],
  4452. &spr->rx_jmb_buffers[si],
  4453. cpycnt * sizeof(struct ring_info));
  4454. for (i = 0; i < cpycnt; i++, di++, si++) {
  4455. struct tg3_rx_buffer_desc *sbd, *dbd;
  4456. sbd = &spr->rx_jmb[si].std;
  4457. dbd = &dpr->rx_jmb[di].std;
  4458. dbd->addr_hi = sbd->addr_hi;
  4459. dbd->addr_lo = sbd->addr_lo;
  4460. }
  4461. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  4462. tp->rx_jmb_ring_mask;
  4463. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  4464. tp->rx_jmb_ring_mask;
  4465. }
  4466. return err;
  4467. }
  4468. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4469. {
  4470. struct tg3 *tp = tnapi->tp;
  4471. /* run TX completion thread */
  4472. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4473. tg3_tx(tnapi);
  4474. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  4475. return work_done;
  4476. }
  4477. /* run RX thread, within the bounds set by NAPI.
  4478. * All RX "locking" is done by ensuring outside
  4479. * code synchronizes with tg3->napi.poll()
  4480. */
  4481. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4482. work_done += tg3_rx(tnapi, budget - work_done);
  4483. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4484. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  4485. int i, err = 0;
  4486. u32 std_prod_idx = dpr->rx_std_prod_idx;
  4487. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  4488. for (i = 1; i < tp->irq_cnt; i++)
  4489. err |= tg3_rx_prodring_xfer(tp, dpr,
  4490. &tp->napi[i].prodring);
  4491. wmb();
  4492. if (std_prod_idx != dpr->rx_std_prod_idx)
  4493. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4494. dpr->rx_std_prod_idx);
  4495. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  4496. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4497. dpr->rx_jmb_prod_idx);
  4498. mmiowb();
  4499. if (err)
  4500. tw32_f(HOSTCC_MODE, tp->coal_now);
  4501. }
  4502. return work_done;
  4503. }
  4504. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4505. {
  4506. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4507. struct tg3 *tp = tnapi->tp;
  4508. int work_done = 0;
  4509. struct tg3_hw_status *sblk = tnapi->hw_status;
  4510. while (1) {
  4511. work_done = tg3_poll_work(tnapi, work_done, budget);
  4512. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  4513. goto tx_recovery;
  4514. if (unlikely(work_done >= budget))
  4515. break;
  4516. /* tp->last_tag is used in tg3_int_reenable() below
  4517. * to tell the hw how much work has been processed,
  4518. * so we must read it before checking for more work.
  4519. */
  4520. tnapi->last_tag = sblk->status_tag;
  4521. tnapi->last_irq_tag = tnapi->last_tag;
  4522. rmb();
  4523. /* check for RX/TX work to do */
  4524. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4525. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  4526. napi_complete(napi);
  4527. /* Reenable interrupts. */
  4528. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4529. mmiowb();
  4530. break;
  4531. }
  4532. }
  4533. return work_done;
  4534. tx_recovery:
  4535. /* work_done is guaranteed to be less than budget. */
  4536. napi_complete(napi);
  4537. schedule_work(&tp->reset_task);
  4538. return work_done;
  4539. }
  4540. static void tg3_process_error(struct tg3 *tp)
  4541. {
  4542. u32 val;
  4543. bool real_error = false;
  4544. if (tg3_flag(tp, ERROR_PROCESSED))
  4545. return;
  4546. /* Check Flow Attention register */
  4547. val = tr32(HOSTCC_FLOW_ATTN);
  4548. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  4549. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  4550. real_error = true;
  4551. }
  4552. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  4553. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  4554. real_error = true;
  4555. }
  4556. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  4557. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  4558. real_error = true;
  4559. }
  4560. if (!real_error)
  4561. return;
  4562. tg3_dump_state(tp);
  4563. tg3_flag_set(tp, ERROR_PROCESSED);
  4564. schedule_work(&tp->reset_task);
  4565. }
  4566. static int tg3_poll(struct napi_struct *napi, int budget)
  4567. {
  4568. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4569. struct tg3 *tp = tnapi->tp;
  4570. int work_done = 0;
  4571. struct tg3_hw_status *sblk = tnapi->hw_status;
  4572. while (1) {
  4573. if (sblk->status & SD_STATUS_ERROR)
  4574. tg3_process_error(tp);
  4575. tg3_poll_link(tp);
  4576. work_done = tg3_poll_work(tnapi, work_done, budget);
  4577. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  4578. goto tx_recovery;
  4579. if (unlikely(work_done >= budget))
  4580. break;
  4581. if (tg3_flag(tp, TAGGED_STATUS)) {
  4582. /* tp->last_tag is used in tg3_int_reenable() below
  4583. * to tell the hw how much work has been processed,
  4584. * so we must read it before checking for more work.
  4585. */
  4586. tnapi->last_tag = sblk->status_tag;
  4587. tnapi->last_irq_tag = tnapi->last_tag;
  4588. rmb();
  4589. } else
  4590. sblk->status &= ~SD_STATUS_UPDATED;
  4591. if (likely(!tg3_has_work(tnapi))) {
  4592. napi_complete(napi);
  4593. tg3_int_reenable(tnapi);
  4594. break;
  4595. }
  4596. }
  4597. return work_done;
  4598. tx_recovery:
  4599. /* work_done is guaranteed to be less than budget. */
  4600. napi_complete(napi);
  4601. schedule_work(&tp->reset_task);
  4602. return work_done;
  4603. }
  4604. static void tg3_napi_disable(struct tg3 *tp)
  4605. {
  4606. int i;
  4607. for (i = tp->irq_cnt - 1; i >= 0; i--)
  4608. napi_disable(&tp->napi[i].napi);
  4609. }
  4610. static void tg3_napi_enable(struct tg3 *tp)
  4611. {
  4612. int i;
  4613. for (i = 0; i < tp->irq_cnt; i++)
  4614. napi_enable(&tp->napi[i].napi);
  4615. }
  4616. static void tg3_napi_init(struct tg3 *tp)
  4617. {
  4618. int i;
  4619. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  4620. for (i = 1; i < tp->irq_cnt; i++)
  4621. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  4622. }
  4623. static void tg3_napi_fini(struct tg3 *tp)
  4624. {
  4625. int i;
  4626. for (i = 0; i < tp->irq_cnt; i++)
  4627. netif_napi_del(&tp->napi[i].napi);
  4628. }
  4629. static inline void tg3_netif_stop(struct tg3 *tp)
  4630. {
  4631. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  4632. tg3_napi_disable(tp);
  4633. netif_tx_disable(tp->dev);
  4634. }
  4635. static inline void tg3_netif_start(struct tg3 *tp)
  4636. {
  4637. /* NOTE: unconditional netif_tx_wake_all_queues is only
  4638. * appropriate so long as all callers are assured to
  4639. * have free tx slots (such as after tg3_init_hw)
  4640. */
  4641. netif_tx_wake_all_queues(tp->dev);
  4642. tg3_napi_enable(tp);
  4643. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  4644. tg3_enable_ints(tp);
  4645. }
  4646. static void tg3_irq_quiesce(struct tg3 *tp)
  4647. {
  4648. int i;
  4649. BUG_ON(tp->irq_sync);
  4650. tp->irq_sync = 1;
  4651. smp_mb();
  4652. for (i = 0; i < tp->irq_cnt; i++)
  4653. synchronize_irq(tp->napi[i].irq_vec);
  4654. }
  4655. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4656. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4657. * with as well. Most of the time, this is not necessary except when
  4658. * shutting down the device.
  4659. */
  4660. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4661. {
  4662. spin_lock_bh(&tp->lock);
  4663. if (irq_sync)
  4664. tg3_irq_quiesce(tp);
  4665. }
  4666. static inline void tg3_full_unlock(struct tg3 *tp)
  4667. {
  4668. spin_unlock_bh(&tp->lock);
  4669. }
  4670. /* One-shot MSI handler - Chip automatically disables interrupt
  4671. * after sending MSI so driver doesn't have to do it.
  4672. */
  4673. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4674. {
  4675. struct tg3_napi *tnapi = dev_id;
  4676. struct tg3 *tp = tnapi->tp;
  4677. prefetch(tnapi->hw_status);
  4678. if (tnapi->rx_rcb)
  4679. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4680. if (likely(!tg3_irq_sync(tp)))
  4681. napi_schedule(&tnapi->napi);
  4682. return IRQ_HANDLED;
  4683. }
  4684. /* MSI ISR - No need to check for interrupt sharing and no need to
  4685. * flush status block and interrupt mailbox. PCI ordering rules
  4686. * guarantee that MSI will arrive after the status block.
  4687. */
  4688. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4689. {
  4690. struct tg3_napi *tnapi = dev_id;
  4691. struct tg3 *tp = tnapi->tp;
  4692. prefetch(tnapi->hw_status);
  4693. if (tnapi->rx_rcb)
  4694. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4695. /*
  4696. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4697. * chip-internal interrupt pending events.
  4698. * Writing non-zero to intr-mbox-0 additional tells the
  4699. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4700. * event coalescing.
  4701. */
  4702. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4703. if (likely(!tg3_irq_sync(tp)))
  4704. napi_schedule(&tnapi->napi);
  4705. return IRQ_RETVAL(1);
  4706. }
  4707. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4708. {
  4709. struct tg3_napi *tnapi = dev_id;
  4710. struct tg3 *tp = tnapi->tp;
  4711. struct tg3_hw_status *sblk = tnapi->hw_status;
  4712. unsigned int handled = 1;
  4713. /* In INTx mode, it is possible for the interrupt to arrive at
  4714. * the CPU before the status block posted prior to the interrupt.
  4715. * Reading the PCI State register will confirm whether the
  4716. * interrupt is ours and will flush the status block.
  4717. */
  4718. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4719. if (tg3_flag(tp, CHIP_RESETTING) ||
  4720. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4721. handled = 0;
  4722. goto out;
  4723. }
  4724. }
  4725. /*
  4726. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4727. * chip-internal interrupt pending events.
  4728. * Writing non-zero to intr-mbox-0 additional tells the
  4729. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4730. * event coalescing.
  4731. *
  4732. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4733. * spurious interrupts. The flush impacts performance but
  4734. * excessive spurious interrupts can be worse in some cases.
  4735. */
  4736. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4737. if (tg3_irq_sync(tp))
  4738. goto out;
  4739. sblk->status &= ~SD_STATUS_UPDATED;
  4740. if (likely(tg3_has_work(tnapi))) {
  4741. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4742. napi_schedule(&tnapi->napi);
  4743. } else {
  4744. /* No work, shared interrupt perhaps? re-enable
  4745. * interrupts, and flush that PCI write
  4746. */
  4747. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4748. 0x00000000);
  4749. }
  4750. out:
  4751. return IRQ_RETVAL(handled);
  4752. }
  4753. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4754. {
  4755. struct tg3_napi *tnapi = dev_id;
  4756. struct tg3 *tp = tnapi->tp;
  4757. struct tg3_hw_status *sblk = tnapi->hw_status;
  4758. unsigned int handled = 1;
  4759. /* In INTx mode, it is possible for the interrupt to arrive at
  4760. * the CPU before the status block posted prior to the interrupt.
  4761. * Reading the PCI State register will confirm whether the
  4762. * interrupt is ours and will flush the status block.
  4763. */
  4764. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4765. if (tg3_flag(tp, CHIP_RESETTING) ||
  4766. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4767. handled = 0;
  4768. goto out;
  4769. }
  4770. }
  4771. /*
  4772. * writing any value to intr-mbox-0 clears PCI INTA# and
  4773. * chip-internal interrupt pending events.
  4774. * writing non-zero to intr-mbox-0 additional tells the
  4775. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4776. * event coalescing.
  4777. *
  4778. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4779. * spurious interrupts. The flush impacts performance but
  4780. * excessive spurious interrupts can be worse in some cases.
  4781. */
  4782. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4783. /*
  4784. * In a shared interrupt configuration, sometimes other devices'
  4785. * interrupts will scream. We record the current status tag here
  4786. * so that the above check can report that the screaming interrupts
  4787. * are unhandled. Eventually they will be silenced.
  4788. */
  4789. tnapi->last_irq_tag = sblk->status_tag;
  4790. if (tg3_irq_sync(tp))
  4791. goto out;
  4792. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4793. napi_schedule(&tnapi->napi);
  4794. out:
  4795. return IRQ_RETVAL(handled);
  4796. }
  4797. /* ISR for interrupt test */
  4798. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4799. {
  4800. struct tg3_napi *tnapi = dev_id;
  4801. struct tg3 *tp = tnapi->tp;
  4802. struct tg3_hw_status *sblk = tnapi->hw_status;
  4803. if ((sblk->status & SD_STATUS_UPDATED) ||
  4804. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4805. tg3_disable_ints(tp);
  4806. return IRQ_RETVAL(1);
  4807. }
  4808. return IRQ_RETVAL(0);
  4809. }
  4810. static int tg3_init_hw(struct tg3 *, int);
  4811. static int tg3_halt(struct tg3 *, int, int);
  4812. /* Restart hardware after configuration changes, self-test, etc.
  4813. * Invoked with tp->lock held.
  4814. */
  4815. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4816. __releases(tp->lock)
  4817. __acquires(tp->lock)
  4818. {
  4819. int err;
  4820. err = tg3_init_hw(tp, reset_phy);
  4821. if (err) {
  4822. netdev_err(tp->dev,
  4823. "Failed to re-initialize device, aborting\n");
  4824. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4825. tg3_full_unlock(tp);
  4826. del_timer_sync(&tp->timer);
  4827. tp->irq_sync = 0;
  4828. tg3_napi_enable(tp);
  4829. dev_close(tp->dev);
  4830. tg3_full_lock(tp, 0);
  4831. }
  4832. return err;
  4833. }
  4834. #ifdef CONFIG_NET_POLL_CONTROLLER
  4835. static void tg3_poll_controller(struct net_device *dev)
  4836. {
  4837. int i;
  4838. struct tg3 *tp = netdev_priv(dev);
  4839. for (i = 0; i < tp->irq_cnt; i++)
  4840. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  4841. }
  4842. #endif
  4843. static void tg3_reset_task(struct work_struct *work)
  4844. {
  4845. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4846. int err;
  4847. unsigned int restart_timer;
  4848. tg3_full_lock(tp, 0);
  4849. if (!netif_running(tp->dev)) {
  4850. tg3_full_unlock(tp);
  4851. return;
  4852. }
  4853. tg3_full_unlock(tp);
  4854. tg3_phy_stop(tp);
  4855. tg3_netif_stop(tp);
  4856. tg3_full_lock(tp, 1);
  4857. restart_timer = tg3_flag(tp, RESTART_TIMER);
  4858. tg3_flag_clear(tp, RESTART_TIMER);
  4859. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  4860. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4861. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4862. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  4863. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  4864. }
  4865. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4866. err = tg3_init_hw(tp, 1);
  4867. if (err)
  4868. goto out;
  4869. tg3_netif_start(tp);
  4870. if (restart_timer)
  4871. mod_timer(&tp->timer, jiffies + 1);
  4872. out:
  4873. tg3_full_unlock(tp);
  4874. if (!err)
  4875. tg3_phy_start(tp);
  4876. }
  4877. static void tg3_tx_timeout(struct net_device *dev)
  4878. {
  4879. struct tg3 *tp = netdev_priv(dev);
  4880. if (netif_msg_tx_err(tp)) {
  4881. netdev_err(dev, "transmit timed out, resetting\n");
  4882. tg3_dump_state(tp);
  4883. }
  4884. schedule_work(&tp->reset_task);
  4885. }
  4886. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4887. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4888. {
  4889. u32 base = (u32) mapping & 0xffffffff;
  4890. return (base > 0xffffdcc0) && (base + len + 8 < base);
  4891. }
  4892. /* Test for DMA addresses > 40-bit */
  4893. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4894. int len)
  4895. {
  4896. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4897. if (tg3_flag(tp, 40BIT_DMA_BUG))
  4898. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  4899. return 0;
  4900. #else
  4901. return 0;
  4902. #endif
  4903. }
  4904. static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
  4905. dma_addr_t mapping, u32 len, u32 flags,
  4906. u32 mss, u32 vlan)
  4907. {
  4908. txbd->addr_hi = ((u64) mapping >> 32);
  4909. txbd->addr_lo = ((u64) mapping & 0xffffffff);
  4910. txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
  4911. txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
  4912. }
  4913. static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
  4914. dma_addr_t map, u32 len, u32 flags,
  4915. u32 mss, u32 vlan)
  4916. {
  4917. struct tg3 *tp = tnapi->tp;
  4918. bool hwbug = false;
  4919. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  4920. hwbug = 1;
  4921. if (tg3_4g_overflow_test(map, len))
  4922. hwbug = 1;
  4923. if (tg3_40bit_overflow_test(tp, map, len))
  4924. hwbug = 1;
  4925. if (tg3_flag(tp, 4K_FIFO_LIMIT)) {
  4926. u32 tmp_flag = flags & ~TXD_FLAG_END;
  4927. while (len > TG3_TX_BD_DMA_MAX) {
  4928. u32 frag_len = TG3_TX_BD_DMA_MAX;
  4929. len -= TG3_TX_BD_DMA_MAX;
  4930. if (len) {
  4931. tnapi->tx_buffers[*entry].fragmented = true;
  4932. /* Avoid the 8byte DMA problem */
  4933. if (len <= 8) {
  4934. len += TG3_TX_BD_DMA_MAX / 2;
  4935. frag_len = TG3_TX_BD_DMA_MAX / 2;
  4936. }
  4937. } else
  4938. tmp_flag = flags;
  4939. if (*budget) {
  4940. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  4941. frag_len, tmp_flag, mss, vlan);
  4942. (*budget)--;
  4943. *entry = NEXT_TX(*entry);
  4944. } else {
  4945. hwbug = 1;
  4946. break;
  4947. }
  4948. map += frag_len;
  4949. }
  4950. if (len) {
  4951. if (*budget) {
  4952. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  4953. len, flags, mss, vlan);
  4954. (*budget)--;
  4955. *entry = NEXT_TX(*entry);
  4956. } else {
  4957. hwbug = 1;
  4958. }
  4959. }
  4960. } else {
  4961. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  4962. len, flags, mss, vlan);
  4963. *entry = NEXT_TX(*entry);
  4964. }
  4965. return hwbug;
  4966. }
  4967. static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
  4968. {
  4969. int i;
  4970. struct sk_buff *skb;
  4971. struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
  4972. skb = txb->skb;
  4973. txb->skb = NULL;
  4974. pci_unmap_single(tnapi->tp->pdev,
  4975. dma_unmap_addr(txb, mapping),
  4976. skb_headlen(skb),
  4977. PCI_DMA_TODEVICE);
  4978. while (txb->fragmented) {
  4979. txb->fragmented = false;
  4980. entry = NEXT_TX(entry);
  4981. txb = &tnapi->tx_buffers[entry];
  4982. }
  4983. for (i = 0; i < last; i++) {
  4984. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4985. entry = NEXT_TX(entry);
  4986. txb = &tnapi->tx_buffers[entry];
  4987. pci_unmap_page(tnapi->tp->pdev,
  4988. dma_unmap_addr(txb, mapping),
  4989. frag->size, PCI_DMA_TODEVICE);
  4990. while (txb->fragmented) {
  4991. txb->fragmented = false;
  4992. entry = NEXT_TX(entry);
  4993. txb = &tnapi->tx_buffers[entry];
  4994. }
  4995. }
  4996. }
  4997. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4998. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4999. struct sk_buff *skb,
  5000. u32 *entry, u32 *budget,
  5001. u32 base_flags, u32 mss, u32 vlan)
  5002. {
  5003. struct tg3 *tp = tnapi->tp;
  5004. struct sk_buff *new_skb;
  5005. dma_addr_t new_addr = 0;
  5006. int ret = 0;
  5007. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  5008. new_skb = skb_copy(skb, GFP_ATOMIC);
  5009. else {
  5010. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  5011. new_skb = skb_copy_expand(skb,
  5012. skb_headroom(skb) + more_headroom,
  5013. skb_tailroom(skb), GFP_ATOMIC);
  5014. }
  5015. if (!new_skb) {
  5016. ret = -1;
  5017. } else {
  5018. /* New SKB is guaranteed to be linear. */
  5019. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  5020. PCI_DMA_TODEVICE);
  5021. /* Make sure the mapping succeeded */
  5022. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  5023. dev_kfree_skb(new_skb);
  5024. ret = -1;
  5025. } else {
  5026. base_flags |= TXD_FLAG_END;
  5027. tnapi->tx_buffers[*entry].skb = new_skb;
  5028. dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
  5029. mapping, new_addr);
  5030. if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
  5031. new_skb->len, base_flags,
  5032. mss, vlan)) {
  5033. tg3_tx_skb_unmap(tnapi, *entry, 0);
  5034. dev_kfree_skb(new_skb);
  5035. ret = -1;
  5036. }
  5037. }
  5038. }
  5039. dev_kfree_skb(skb);
  5040. return ret;
  5041. }
  5042. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  5043. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  5044. * TSO header is greater than 80 bytes.
  5045. */
  5046. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  5047. {
  5048. struct sk_buff *segs, *nskb;
  5049. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  5050. /* Estimate the number of fragments in the worst case */
  5051. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  5052. netif_stop_queue(tp->dev);
  5053. /* netif_tx_stop_queue() must be done before checking
  5054. * checking tx index in tg3_tx_avail() below, because in
  5055. * tg3_tx(), we update tx index before checking for
  5056. * netif_tx_queue_stopped().
  5057. */
  5058. smp_mb();
  5059. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  5060. return NETDEV_TX_BUSY;
  5061. netif_wake_queue(tp->dev);
  5062. }
  5063. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  5064. if (IS_ERR(segs))
  5065. goto tg3_tso_bug_end;
  5066. do {
  5067. nskb = segs;
  5068. segs = segs->next;
  5069. nskb->next = NULL;
  5070. tg3_start_xmit(nskb, tp->dev);
  5071. } while (segs);
  5072. tg3_tso_bug_end:
  5073. dev_kfree_skb(skb);
  5074. return NETDEV_TX_OK;
  5075. }
  5076. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  5077. * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
  5078. */
  5079. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  5080. {
  5081. struct tg3 *tp = netdev_priv(dev);
  5082. u32 len, entry, base_flags, mss, vlan = 0;
  5083. u32 budget;
  5084. int i = -1, would_hit_hwbug;
  5085. dma_addr_t mapping;
  5086. struct tg3_napi *tnapi;
  5087. struct netdev_queue *txq;
  5088. unsigned int last;
  5089. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  5090. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  5091. if (tg3_flag(tp, ENABLE_TSS))
  5092. tnapi++;
  5093. budget = tg3_tx_avail(tnapi);
  5094. /* We are running in BH disabled context with netif_tx_lock
  5095. * and TX reclaim runs via tp->napi.poll inside of a software
  5096. * interrupt. Furthermore, IRQ processing runs lockless so we have
  5097. * no IRQ context deadlocks to worry about either. Rejoice!
  5098. */
  5099. if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
  5100. if (!netif_tx_queue_stopped(txq)) {
  5101. netif_tx_stop_queue(txq);
  5102. /* This is a hard error, log it. */
  5103. netdev_err(dev,
  5104. "BUG! Tx Ring full when queue awake!\n");
  5105. }
  5106. return NETDEV_TX_BUSY;
  5107. }
  5108. entry = tnapi->tx_prod;
  5109. base_flags = 0;
  5110. if (skb->ip_summed == CHECKSUM_PARTIAL)
  5111. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  5112. mss = skb_shinfo(skb)->gso_size;
  5113. if (mss) {
  5114. struct iphdr *iph;
  5115. u32 tcp_opt_len, hdr_len;
  5116. if (skb_header_cloned(skb) &&
  5117. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  5118. dev_kfree_skb(skb);
  5119. goto out_unlock;
  5120. }
  5121. iph = ip_hdr(skb);
  5122. tcp_opt_len = tcp_optlen(skb);
  5123. if (skb_is_gso_v6(skb)) {
  5124. hdr_len = skb_headlen(skb) - ETH_HLEN;
  5125. } else {
  5126. u32 ip_tcp_len;
  5127. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  5128. hdr_len = ip_tcp_len + tcp_opt_len;
  5129. iph->check = 0;
  5130. iph->tot_len = htons(mss + hdr_len);
  5131. }
  5132. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  5133. tg3_flag(tp, TSO_BUG))
  5134. return tg3_tso_bug(tp, skb);
  5135. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  5136. TXD_FLAG_CPU_POST_DMA);
  5137. if (tg3_flag(tp, HW_TSO_1) ||
  5138. tg3_flag(tp, HW_TSO_2) ||
  5139. tg3_flag(tp, HW_TSO_3)) {
  5140. tcp_hdr(skb)->check = 0;
  5141. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  5142. } else
  5143. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  5144. iph->daddr, 0,
  5145. IPPROTO_TCP,
  5146. 0);
  5147. if (tg3_flag(tp, HW_TSO_3)) {
  5148. mss |= (hdr_len & 0xc) << 12;
  5149. if (hdr_len & 0x10)
  5150. base_flags |= 0x00000010;
  5151. base_flags |= (hdr_len & 0x3e0) << 5;
  5152. } else if (tg3_flag(tp, HW_TSO_2))
  5153. mss |= hdr_len << 9;
  5154. else if (tg3_flag(tp, HW_TSO_1) ||
  5155. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5156. if (tcp_opt_len || iph->ihl > 5) {
  5157. int tsflags;
  5158. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5159. mss |= (tsflags << 11);
  5160. }
  5161. } else {
  5162. if (tcp_opt_len || iph->ihl > 5) {
  5163. int tsflags;
  5164. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5165. base_flags |= tsflags << 12;
  5166. }
  5167. }
  5168. }
  5169. if (vlan_tx_tag_present(skb)) {
  5170. base_flags |= TXD_FLAG_VLAN;
  5171. vlan = vlan_tx_tag_get(skb);
  5172. }
  5173. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  5174. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  5175. base_flags |= TXD_FLAG_JMB_PKT;
  5176. len = skb_headlen(skb);
  5177. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  5178. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  5179. dev_kfree_skb(skb);
  5180. goto out_unlock;
  5181. }
  5182. tnapi->tx_buffers[entry].skb = skb;
  5183. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  5184. would_hit_hwbug = 0;
  5185. if (tg3_flag(tp, 5701_DMA_BUG))
  5186. would_hit_hwbug = 1;
  5187. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
  5188. ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
  5189. mss, vlan))
  5190. would_hit_hwbug = 1;
  5191. /* Now loop through additional data fragments, and queue them. */
  5192. if (skb_shinfo(skb)->nr_frags > 0) {
  5193. u32 tmp_mss = mss;
  5194. if (!tg3_flag(tp, HW_TSO_1) &&
  5195. !tg3_flag(tp, HW_TSO_2) &&
  5196. !tg3_flag(tp, HW_TSO_3))
  5197. tmp_mss = 0;
  5198. last = skb_shinfo(skb)->nr_frags - 1;
  5199. for (i = 0; i <= last; i++) {
  5200. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5201. len = frag->size;
  5202. mapping = pci_map_page(tp->pdev,
  5203. frag->page,
  5204. frag->page_offset,
  5205. len, PCI_DMA_TODEVICE);
  5206. tnapi->tx_buffers[entry].skb = NULL;
  5207. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  5208. mapping);
  5209. if (pci_dma_mapping_error(tp->pdev, mapping))
  5210. goto dma_error;
  5211. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
  5212. len, base_flags |
  5213. ((i == last) ? TXD_FLAG_END : 0),
  5214. tmp_mss, vlan))
  5215. would_hit_hwbug = 1;
  5216. }
  5217. }
  5218. if (would_hit_hwbug) {
  5219. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  5220. /* If the workaround fails due to memory/mapping
  5221. * failure, silently drop this packet.
  5222. */
  5223. entry = tnapi->tx_prod;
  5224. budget = tg3_tx_avail(tnapi);
  5225. if (tigon3_dma_hwbug_workaround(tnapi, skb, &entry, &budget,
  5226. base_flags, mss, vlan))
  5227. goto out_unlock;
  5228. }
  5229. skb_tx_timestamp(skb);
  5230. /* Packets are ready, update Tx producer idx local and on card. */
  5231. tw32_tx_mbox(tnapi->prodmbox, entry);
  5232. tnapi->tx_prod = entry;
  5233. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  5234. netif_tx_stop_queue(txq);
  5235. /* netif_tx_stop_queue() must be done before checking
  5236. * checking tx index in tg3_tx_avail() below, because in
  5237. * tg3_tx(), we update tx index before checking for
  5238. * netif_tx_queue_stopped().
  5239. */
  5240. smp_mb();
  5241. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  5242. netif_tx_wake_queue(txq);
  5243. }
  5244. out_unlock:
  5245. mmiowb();
  5246. return NETDEV_TX_OK;
  5247. dma_error:
  5248. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  5249. dev_kfree_skb(skb);
  5250. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  5251. return NETDEV_TX_OK;
  5252. }
  5253. static void tg3_set_loopback(struct net_device *dev, u32 features)
  5254. {
  5255. struct tg3 *tp = netdev_priv(dev);
  5256. if (features & NETIF_F_LOOPBACK) {
  5257. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  5258. return;
  5259. /*
  5260. * Clear MAC_MODE_HALF_DUPLEX or you won't get packets back in
  5261. * loopback mode if Half-Duplex mode was negotiated earlier.
  5262. */
  5263. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  5264. /* Enable internal MAC loopback mode */
  5265. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  5266. spin_lock_bh(&tp->lock);
  5267. tw32(MAC_MODE, tp->mac_mode);
  5268. netif_carrier_on(tp->dev);
  5269. spin_unlock_bh(&tp->lock);
  5270. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  5271. } else {
  5272. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  5273. return;
  5274. /* Disable internal MAC loopback mode */
  5275. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  5276. spin_lock_bh(&tp->lock);
  5277. tw32(MAC_MODE, tp->mac_mode);
  5278. /* Force link status check */
  5279. tg3_setup_phy(tp, 1);
  5280. spin_unlock_bh(&tp->lock);
  5281. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  5282. }
  5283. }
  5284. static u32 tg3_fix_features(struct net_device *dev, u32 features)
  5285. {
  5286. struct tg3 *tp = netdev_priv(dev);
  5287. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  5288. features &= ~NETIF_F_ALL_TSO;
  5289. return features;
  5290. }
  5291. static int tg3_set_features(struct net_device *dev, u32 features)
  5292. {
  5293. u32 changed = dev->features ^ features;
  5294. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  5295. tg3_set_loopback(dev, features);
  5296. return 0;
  5297. }
  5298. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  5299. int new_mtu)
  5300. {
  5301. dev->mtu = new_mtu;
  5302. if (new_mtu > ETH_DATA_LEN) {
  5303. if (tg3_flag(tp, 5780_CLASS)) {
  5304. netdev_update_features(dev);
  5305. tg3_flag_clear(tp, TSO_CAPABLE);
  5306. } else {
  5307. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  5308. }
  5309. } else {
  5310. if (tg3_flag(tp, 5780_CLASS)) {
  5311. tg3_flag_set(tp, TSO_CAPABLE);
  5312. netdev_update_features(dev);
  5313. }
  5314. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  5315. }
  5316. }
  5317. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  5318. {
  5319. struct tg3 *tp = netdev_priv(dev);
  5320. int err;
  5321. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  5322. return -EINVAL;
  5323. if (!netif_running(dev)) {
  5324. /* We'll just catch it later when the
  5325. * device is up'd.
  5326. */
  5327. tg3_set_mtu(dev, tp, new_mtu);
  5328. return 0;
  5329. }
  5330. tg3_phy_stop(tp);
  5331. tg3_netif_stop(tp);
  5332. tg3_full_lock(tp, 1);
  5333. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5334. tg3_set_mtu(dev, tp, new_mtu);
  5335. err = tg3_restart_hw(tp, 0);
  5336. if (!err)
  5337. tg3_netif_start(tp);
  5338. tg3_full_unlock(tp);
  5339. if (!err)
  5340. tg3_phy_start(tp);
  5341. return err;
  5342. }
  5343. static void tg3_rx_prodring_free(struct tg3 *tp,
  5344. struct tg3_rx_prodring_set *tpr)
  5345. {
  5346. int i;
  5347. if (tpr != &tp->napi[0].prodring) {
  5348. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  5349. i = (i + 1) & tp->rx_std_ring_mask)
  5350. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5351. tp->rx_pkt_map_sz);
  5352. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  5353. for (i = tpr->rx_jmb_cons_idx;
  5354. i != tpr->rx_jmb_prod_idx;
  5355. i = (i + 1) & tp->rx_jmb_ring_mask) {
  5356. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5357. TG3_RX_JMB_MAP_SZ);
  5358. }
  5359. }
  5360. return;
  5361. }
  5362. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  5363. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5364. tp->rx_pkt_map_sz);
  5365. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  5366. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  5367. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5368. TG3_RX_JMB_MAP_SZ);
  5369. }
  5370. }
  5371. /* Initialize rx rings for packet processing.
  5372. *
  5373. * The chip has been shut down and the driver detached from
  5374. * the networking, so no interrupts or new tx packets will
  5375. * end up in the driver. tp->{tx,}lock are held and thus
  5376. * we may not sleep.
  5377. */
  5378. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5379. struct tg3_rx_prodring_set *tpr)
  5380. {
  5381. u32 i, rx_pkt_dma_sz;
  5382. tpr->rx_std_cons_idx = 0;
  5383. tpr->rx_std_prod_idx = 0;
  5384. tpr->rx_jmb_cons_idx = 0;
  5385. tpr->rx_jmb_prod_idx = 0;
  5386. if (tpr != &tp->napi[0].prodring) {
  5387. memset(&tpr->rx_std_buffers[0], 0,
  5388. TG3_RX_STD_BUFF_RING_SIZE(tp));
  5389. if (tpr->rx_jmb_buffers)
  5390. memset(&tpr->rx_jmb_buffers[0], 0,
  5391. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  5392. goto done;
  5393. }
  5394. /* Zero out all descriptors. */
  5395. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  5396. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5397. if (tg3_flag(tp, 5780_CLASS) &&
  5398. tp->dev->mtu > ETH_DATA_LEN)
  5399. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5400. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5401. /* Initialize invariants of the rings, we only set this
  5402. * stuff once. This works because the card does not
  5403. * write into the rx buffer posting rings.
  5404. */
  5405. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  5406. struct tg3_rx_buffer_desc *rxd;
  5407. rxd = &tpr->rx_std[i];
  5408. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5409. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5410. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5411. (i << RXD_OPAQUE_INDEX_SHIFT));
  5412. }
  5413. /* Now allocate fresh SKBs for each rx ring. */
  5414. for (i = 0; i < tp->rx_pending; i++) {
  5415. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5416. netdev_warn(tp->dev,
  5417. "Using a smaller RX standard ring. Only "
  5418. "%d out of %d buffers were allocated "
  5419. "successfully\n", i, tp->rx_pending);
  5420. if (i == 0)
  5421. goto initfail;
  5422. tp->rx_pending = i;
  5423. break;
  5424. }
  5425. }
  5426. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  5427. goto done;
  5428. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  5429. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  5430. goto done;
  5431. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  5432. struct tg3_rx_buffer_desc *rxd;
  5433. rxd = &tpr->rx_jmb[i].std;
  5434. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5435. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5436. RXD_FLAG_JUMBO;
  5437. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5438. (i << RXD_OPAQUE_INDEX_SHIFT));
  5439. }
  5440. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5441. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  5442. netdev_warn(tp->dev,
  5443. "Using a smaller RX jumbo ring. Only %d "
  5444. "out of %d buffers were allocated "
  5445. "successfully\n", i, tp->rx_jumbo_pending);
  5446. if (i == 0)
  5447. goto initfail;
  5448. tp->rx_jumbo_pending = i;
  5449. break;
  5450. }
  5451. }
  5452. done:
  5453. return 0;
  5454. initfail:
  5455. tg3_rx_prodring_free(tp, tpr);
  5456. return -ENOMEM;
  5457. }
  5458. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5459. struct tg3_rx_prodring_set *tpr)
  5460. {
  5461. kfree(tpr->rx_std_buffers);
  5462. tpr->rx_std_buffers = NULL;
  5463. kfree(tpr->rx_jmb_buffers);
  5464. tpr->rx_jmb_buffers = NULL;
  5465. if (tpr->rx_std) {
  5466. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  5467. tpr->rx_std, tpr->rx_std_mapping);
  5468. tpr->rx_std = NULL;
  5469. }
  5470. if (tpr->rx_jmb) {
  5471. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  5472. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5473. tpr->rx_jmb = NULL;
  5474. }
  5475. }
  5476. static int tg3_rx_prodring_init(struct tg3 *tp,
  5477. struct tg3_rx_prodring_set *tpr)
  5478. {
  5479. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  5480. GFP_KERNEL);
  5481. if (!tpr->rx_std_buffers)
  5482. return -ENOMEM;
  5483. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  5484. TG3_RX_STD_RING_BYTES(tp),
  5485. &tpr->rx_std_mapping,
  5486. GFP_KERNEL);
  5487. if (!tpr->rx_std)
  5488. goto err_out;
  5489. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  5490. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  5491. GFP_KERNEL);
  5492. if (!tpr->rx_jmb_buffers)
  5493. goto err_out;
  5494. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  5495. TG3_RX_JMB_RING_BYTES(tp),
  5496. &tpr->rx_jmb_mapping,
  5497. GFP_KERNEL);
  5498. if (!tpr->rx_jmb)
  5499. goto err_out;
  5500. }
  5501. return 0;
  5502. err_out:
  5503. tg3_rx_prodring_fini(tp, tpr);
  5504. return -ENOMEM;
  5505. }
  5506. /* Free up pending packets in all rx/tx rings.
  5507. *
  5508. * The chip has been shut down and the driver detached from
  5509. * the networking, so no interrupts or new tx packets will
  5510. * end up in the driver. tp->{tx,}lock is not held and we are not
  5511. * in an interrupt context and thus may sleep.
  5512. */
  5513. static void tg3_free_rings(struct tg3 *tp)
  5514. {
  5515. int i, j;
  5516. for (j = 0; j < tp->irq_cnt; j++) {
  5517. struct tg3_napi *tnapi = &tp->napi[j];
  5518. tg3_rx_prodring_free(tp, &tnapi->prodring);
  5519. if (!tnapi->tx_buffers)
  5520. continue;
  5521. for (i = 0; i < TG3_TX_RING_SIZE; i++) {
  5522. struct sk_buff *skb = tnapi->tx_buffers[i].skb;
  5523. if (!skb)
  5524. continue;
  5525. tg3_tx_skb_unmap(tnapi, i, skb_shinfo(skb)->nr_frags);
  5526. dev_kfree_skb_any(skb);
  5527. }
  5528. }
  5529. }
  5530. /* Initialize tx/rx rings for packet processing.
  5531. *
  5532. * The chip has been shut down and the driver detached from
  5533. * the networking, so no interrupts or new tx packets will
  5534. * end up in the driver. tp->{tx,}lock are held and thus
  5535. * we may not sleep.
  5536. */
  5537. static int tg3_init_rings(struct tg3 *tp)
  5538. {
  5539. int i;
  5540. /* Free up all the SKBs. */
  5541. tg3_free_rings(tp);
  5542. for (i = 0; i < tp->irq_cnt; i++) {
  5543. struct tg3_napi *tnapi = &tp->napi[i];
  5544. tnapi->last_tag = 0;
  5545. tnapi->last_irq_tag = 0;
  5546. tnapi->hw_status->status = 0;
  5547. tnapi->hw_status->status_tag = 0;
  5548. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5549. tnapi->tx_prod = 0;
  5550. tnapi->tx_cons = 0;
  5551. if (tnapi->tx_ring)
  5552. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  5553. tnapi->rx_rcb_ptr = 0;
  5554. if (tnapi->rx_rcb)
  5555. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5556. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  5557. tg3_free_rings(tp);
  5558. return -ENOMEM;
  5559. }
  5560. }
  5561. return 0;
  5562. }
  5563. /*
  5564. * Must not be invoked with interrupt sources disabled and
  5565. * the hardware shutdown down.
  5566. */
  5567. static void tg3_free_consistent(struct tg3 *tp)
  5568. {
  5569. int i;
  5570. for (i = 0; i < tp->irq_cnt; i++) {
  5571. struct tg3_napi *tnapi = &tp->napi[i];
  5572. if (tnapi->tx_ring) {
  5573. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  5574. tnapi->tx_ring, tnapi->tx_desc_mapping);
  5575. tnapi->tx_ring = NULL;
  5576. }
  5577. kfree(tnapi->tx_buffers);
  5578. tnapi->tx_buffers = NULL;
  5579. if (tnapi->rx_rcb) {
  5580. dma_free_coherent(&tp->pdev->dev,
  5581. TG3_RX_RCB_RING_BYTES(tp),
  5582. tnapi->rx_rcb,
  5583. tnapi->rx_rcb_mapping);
  5584. tnapi->rx_rcb = NULL;
  5585. }
  5586. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  5587. if (tnapi->hw_status) {
  5588. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  5589. tnapi->hw_status,
  5590. tnapi->status_mapping);
  5591. tnapi->hw_status = NULL;
  5592. }
  5593. }
  5594. if (tp->hw_stats) {
  5595. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  5596. tp->hw_stats, tp->stats_mapping);
  5597. tp->hw_stats = NULL;
  5598. }
  5599. }
  5600. /*
  5601. * Must not be invoked with interrupt sources disabled and
  5602. * the hardware shutdown down. Can sleep.
  5603. */
  5604. static int tg3_alloc_consistent(struct tg3 *tp)
  5605. {
  5606. int i;
  5607. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  5608. sizeof(struct tg3_hw_stats),
  5609. &tp->stats_mapping,
  5610. GFP_KERNEL);
  5611. if (!tp->hw_stats)
  5612. goto err_out;
  5613. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5614. for (i = 0; i < tp->irq_cnt; i++) {
  5615. struct tg3_napi *tnapi = &tp->napi[i];
  5616. struct tg3_hw_status *sblk;
  5617. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  5618. TG3_HW_STATUS_SIZE,
  5619. &tnapi->status_mapping,
  5620. GFP_KERNEL);
  5621. if (!tnapi->hw_status)
  5622. goto err_out;
  5623. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5624. sblk = tnapi->hw_status;
  5625. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  5626. goto err_out;
  5627. /* If multivector TSS is enabled, vector 0 does not handle
  5628. * tx interrupts. Don't allocate any resources for it.
  5629. */
  5630. if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
  5631. (i && tg3_flag(tp, ENABLE_TSS))) {
  5632. tnapi->tx_buffers = kzalloc(
  5633. sizeof(struct tg3_tx_ring_info) *
  5634. TG3_TX_RING_SIZE, GFP_KERNEL);
  5635. if (!tnapi->tx_buffers)
  5636. goto err_out;
  5637. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  5638. TG3_TX_RING_BYTES,
  5639. &tnapi->tx_desc_mapping,
  5640. GFP_KERNEL);
  5641. if (!tnapi->tx_ring)
  5642. goto err_out;
  5643. }
  5644. /*
  5645. * When RSS is enabled, the status block format changes
  5646. * slightly. The "rx_jumbo_consumer", "reserved",
  5647. * and "rx_mini_consumer" members get mapped to the
  5648. * other three rx return ring producer indexes.
  5649. */
  5650. switch (i) {
  5651. default:
  5652. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5653. break;
  5654. case 2:
  5655. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5656. break;
  5657. case 3:
  5658. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5659. break;
  5660. case 4:
  5661. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5662. break;
  5663. }
  5664. /*
  5665. * If multivector RSS is enabled, vector 0 does not handle
  5666. * rx or tx interrupts. Don't allocate any resources for it.
  5667. */
  5668. if (!i && tg3_flag(tp, ENABLE_RSS))
  5669. continue;
  5670. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  5671. TG3_RX_RCB_RING_BYTES(tp),
  5672. &tnapi->rx_rcb_mapping,
  5673. GFP_KERNEL);
  5674. if (!tnapi->rx_rcb)
  5675. goto err_out;
  5676. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5677. }
  5678. return 0;
  5679. err_out:
  5680. tg3_free_consistent(tp);
  5681. return -ENOMEM;
  5682. }
  5683. #define MAX_WAIT_CNT 1000
  5684. /* To stop a block, clear the enable bit and poll till it
  5685. * clears. tp->lock is held.
  5686. */
  5687. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5688. {
  5689. unsigned int i;
  5690. u32 val;
  5691. if (tg3_flag(tp, 5705_PLUS)) {
  5692. switch (ofs) {
  5693. case RCVLSC_MODE:
  5694. case DMAC_MODE:
  5695. case MBFREE_MODE:
  5696. case BUFMGR_MODE:
  5697. case MEMARB_MODE:
  5698. /* We can't enable/disable these bits of the
  5699. * 5705/5750, just say success.
  5700. */
  5701. return 0;
  5702. default:
  5703. break;
  5704. }
  5705. }
  5706. val = tr32(ofs);
  5707. val &= ~enable_bit;
  5708. tw32_f(ofs, val);
  5709. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5710. udelay(100);
  5711. val = tr32(ofs);
  5712. if ((val & enable_bit) == 0)
  5713. break;
  5714. }
  5715. if (i == MAX_WAIT_CNT && !silent) {
  5716. dev_err(&tp->pdev->dev,
  5717. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  5718. ofs, enable_bit);
  5719. return -ENODEV;
  5720. }
  5721. return 0;
  5722. }
  5723. /* tp->lock is held. */
  5724. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5725. {
  5726. int i, err;
  5727. tg3_disable_ints(tp);
  5728. tp->rx_mode &= ~RX_MODE_ENABLE;
  5729. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5730. udelay(10);
  5731. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5732. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5733. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5734. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5735. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5736. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5737. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5738. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5739. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5740. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5741. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5742. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5743. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5744. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5745. tw32_f(MAC_MODE, tp->mac_mode);
  5746. udelay(40);
  5747. tp->tx_mode &= ~TX_MODE_ENABLE;
  5748. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5749. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5750. udelay(100);
  5751. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5752. break;
  5753. }
  5754. if (i >= MAX_WAIT_CNT) {
  5755. dev_err(&tp->pdev->dev,
  5756. "%s timed out, TX_MODE_ENABLE will not clear "
  5757. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  5758. err |= -ENODEV;
  5759. }
  5760. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5761. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5762. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5763. tw32(FTQ_RESET, 0xffffffff);
  5764. tw32(FTQ_RESET, 0x00000000);
  5765. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5766. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5767. for (i = 0; i < tp->irq_cnt; i++) {
  5768. struct tg3_napi *tnapi = &tp->napi[i];
  5769. if (tnapi->hw_status)
  5770. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5771. }
  5772. if (tp->hw_stats)
  5773. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5774. return err;
  5775. }
  5776. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5777. {
  5778. int i;
  5779. u32 apedata;
  5780. /* NCSI does not support APE events */
  5781. if (tg3_flag(tp, APE_HAS_NCSI))
  5782. return;
  5783. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5784. if (apedata != APE_SEG_SIG_MAGIC)
  5785. return;
  5786. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5787. if (!(apedata & APE_FW_STATUS_READY))
  5788. return;
  5789. /* Wait for up to 1 millisecond for APE to service previous event. */
  5790. for (i = 0; i < 10; i++) {
  5791. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5792. return;
  5793. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5794. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5795. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5796. event | APE_EVENT_STATUS_EVENT_PENDING);
  5797. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5798. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5799. break;
  5800. udelay(100);
  5801. }
  5802. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5803. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5804. }
  5805. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5806. {
  5807. u32 event;
  5808. u32 apedata;
  5809. if (!tg3_flag(tp, ENABLE_APE))
  5810. return;
  5811. switch (kind) {
  5812. case RESET_KIND_INIT:
  5813. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5814. APE_HOST_SEG_SIG_MAGIC);
  5815. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5816. APE_HOST_SEG_LEN_MAGIC);
  5817. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5818. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5819. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5820. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  5821. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5822. APE_HOST_BEHAV_NO_PHYLOCK);
  5823. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  5824. TG3_APE_HOST_DRVR_STATE_START);
  5825. event = APE_EVENT_STATUS_STATE_START;
  5826. break;
  5827. case RESET_KIND_SHUTDOWN:
  5828. /* With the interface we are currently using,
  5829. * APE does not track driver state. Wiping
  5830. * out the HOST SEGMENT SIGNATURE forces
  5831. * the APE to assume OS absent status.
  5832. */
  5833. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5834. if (device_may_wakeup(&tp->pdev->dev) &&
  5835. tg3_flag(tp, WOL_ENABLE)) {
  5836. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  5837. TG3_APE_HOST_WOL_SPEED_AUTO);
  5838. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  5839. } else
  5840. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  5841. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  5842. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5843. break;
  5844. case RESET_KIND_SUSPEND:
  5845. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5846. break;
  5847. default:
  5848. return;
  5849. }
  5850. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5851. tg3_ape_send_event(tp, event);
  5852. }
  5853. /* tp->lock is held. */
  5854. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5855. {
  5856. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5857. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5858. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  5859. switch (kind) {
  5860. case RESET_KIND_INIT:
  5861. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5862. DRV_STATE_START);
  5863. break;
  5864. case RESET_KIND_SHUTDOWN:
  5865. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5866. DRV_STATE_UNLOAD);
  5867. break;
  5868. case RESET_KIND_SUSPEND:
  5869. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5870. DRV_STATE_SUSPEND);
  5871. break;
  5872. default:
  5873. break;
  5874. }
  5875. }
  5876. if (kind == RESET_KIND_INIT ||
  5877. kind == RESET_KIND_SUSPEND)
  5878. tg3_ape_driver_state_change(tp, kind);
  5879. }
  5880. /* tp->lock is held. */
  5881. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5882. {
  5883. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  5884. switch (kind) {
  5885. case RESET_KIND_INIT:
  5886. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5887. DRV_STATE_START_DONE);
  5888. break;
  5889. case RESET_KIND_SHUTDOWN:
  5890. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5891. DRV_STATE_UNLOAD_DONE);
  5892. break;
  5893. default:
  5894. break;
  5895. }
  5896. }
  5897. if (kind == RESET_KIND_SHUTDOWN)
  5898. tg3_ape_driver_state_change(tp, kind);
  5899. }
  5900. /* tp->lock is held. */
  5901. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5902. {
  5903. if (tg3_flag(tp, ENABLE_ASF)) {
  5904. switch (kind) {
  5905. case RESET_KIND_INIT:
  5906. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5907. DRV_STATE_START);
  5908. break;
  5909. case RESET_KIND_SHUTDOWN:
  5910. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5911. DRV_STATE_UNLOAD);
  5912. break;
  5913. case RESET_KIND_SUSPEND:
  5914. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5915. DRV_STATE_SUSPEND);
  5916. break;
  5917. default:
  5918. break;
  5919. }
  5920. }
  5921. }
  5922. static int tg3_poll_fw(struct tg3 *tp)
  5923. {
  5924. int i;
  5925. u32 val;
  5926. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5927. /* Wait up to 20ms for init done. */
  5928. for (i = 0; i < 200; i++) {
  5929. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5930. return 0;
  5931. udelay(100);
  5932. }
  5933. return -ENODEV;
  5934. }
  5935. /* Wait for firmware initialization to complete. */
  5936. for (i = 0; i < 100000; i++) {
  5937. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5938. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5939. break;
  5940. udelay(10);
  5941. }
  5942. /* Chip might not be fitted with firmware. Some Sun onboard
  5943. * parts are configured like that. So don't signal the timeout
  5944. * of the above loop as an error, but do report the lack of
  5945. * running firmware once.
  5946. */
  5947. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  5948. tg3_flag_set(tp, NO_FWARE_REPORTED);
  5949. netdev_info(tp->dev, "No firmware running\n");
  5950. }
  5951. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  5952. /* The 57765 A0 needs a little more
  5953. * time to do some important work.
  5954. */
  5955. mdelay(10);
  5956. }
  5957. return 0;
  5958. }
  5959. /* Save PCI command register before chip reset */
  5960. static void tg3_save_pci_state(struct tg3 *tp)
  5961. {
  5962. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5963. }
  5964. /* Restore PCI state after chip reset */
  5965. static void tg3_restore_pci_state(struct tg3 *tp)
  5966. {
  5967. u32 val;
  5968. /* Re-enable indirect register accesses. */
  5969. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5970. tp->misc_host_ctrl);
  5971. /* Set MAX PCI retry to zero. */
  5972. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5973. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5974. tg3_flag(tp, PCIX_MODE))
  5975. val |= PCISTATE_RETRY_SAME_DMA;
  5976. /* Allow reads and writes to the APE register and memory space. */
  5977. if (tg3_flag(tp, ENABLE_APE))
  5978. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5979. PCISTATE_ALLOW_APE_SHMEM_WR |
  5980. PCISTATE_ALLOW_APE_PSPACE_WR;
  5981. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5982. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5983. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5984. if (tg3_flag(tp, PCI_EXPRESS))
  5985. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  5986. else {
  5987. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5988. tp->pci_cacheline_sz);
  5989. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5990. tp->pci_lat_timer);
  5991. }
  5992. }
  5993. /* Make sure PCI-X relaxed ordering bit is clear. */
  5994. if (tg3_flag(tp, PCIX_MODE)) {
  5995. u16 pcix_cmd;
  5996. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5997. &pcix_cmd);
  5998. pcix_cmd &= ~PCI_X_CMD_ERO;
  5999. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6000. pcix_cmd);
  6001. }
  6002. if (tg3_flag(tp, 5780_CLASS)) {
  6003. /* Chip reset on 5780 will reset MSI enable bit,
  6004. * so need to restore it.
  6005. */
  6006. if (tg3_flag(tp, USING_MSI)) {
  6007. u16 ctrl;
  6008. pci_read_config_word(tp->pdev,
  6009. tp->msi_cap + PCI_MSI_FLAGS,
  6010. &ctrl);
  6011. pci_write_config_word(tp->pdev,
  6012. tp->msi_cap + PCI_MSI_FLAGS,
  6013. ctrl | PCI_MSI_FLAGS_ENABLE);
  6014. val = tr32(MSGINT_MODE);
  6015. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  6016. }
  6017. }
  6018. }
  6019. static void tg3_stop_fw(struct tg3 *);
  6020. /* tp->lock is held. */
  6021. static int tg3_chip_reset(struct tg3 *tp)
  6022. {
  6023. u32 val;
  6024. void (*write_op)(struct tg3 *, u32, u32);
  6025. int i, err;
  6026. tg3_nvram_lock(tp);
  6027. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  6028. /* No matching tg3_nvram_unlock() after this because
  6029. * chip reset below will undo the nvram lock.
  6030. */
  6031. tp->nvram_lock_cnt = 0;
  6032. /* GRC_MISC_CFG core clock reset will clear the memory
  6033. * enable bit in PCI register 4 and the MSI enable bit
  6034. * on some chips, so we save relevant registers here.
  6035. */
  6036. tg3_save_pci_state(tp);
  6037. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  6038. tg3_flag(tp, 5755_PLUS))
  6039. tw32(GRC_FASTBOOT_PC, 0);
  6040. /*
  6041. * We must avoid the readl() that normally takes place.
  6042. * It locks machines, causes machine checks, and other
  6043. * fun things. So, temporarily disable the 5701
  6044. * hardware workaround, while we do the reset.
  6045. */
  6046. write_op = tp->write32;
  6047. if (write_op == tg3_write_flush_reg32)
  6048. tp->write32 = tg3_write32;
  6049. /* Prevent the irq handler from reading or writing PCI registers
  6050. * during chip reset when the memory enable bit in the PCI command
  6051. * register may be cleared. The chip does not generate interrupt
  6052. * at this time, but the irq handler may still be called due to irq
  6053. * sharing or irqpoll.
  6054. */
  6055. tg3_flag_set(tp, CHIP_RESETTING);
  6056. for (i = 0; i < tp->irq_cnt; i++) {
  6057. struct tg3_napi *tnapi = &tp->napi[i];
  6058. if (tnapi->hw_status) {
  6059. tnapi->hw_status->status = 0;
  6060. tnapi->hw_status->status_tag = 0;
  6061. }
  6062. tnapi->last_tag = 0;
  6063. tnapi->last_irq_tag = 0;
  6064. }
  6065. smp_mb();
  6066. for (i = 0; i < tp->irq_cnt; i++)
  6067. synchronize_irq(tp->napi[i].irq_vec);
  6068. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6069. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6070. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6071. }
  6072. /* do the reset */
  6073. val = GRC_MISC_CFG_CORECLK_RESET;
  6074. if (tg3_flag(tp, PCI_EXPRESS)) {
  6075. /* Force PCIe 1.0a mode */
  6076. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6077. !tg3_flag(tp, 57765_PLUS) &&
  6078. tr32(TG3_PCIE_PHY_TSTCTL) ==
  6079. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  6080. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  6081. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  6082. tw32(GRC_MISC_CFG, (1 << 29));
  6083. val |= (1 << 29);
  6084. }
  6085. }
  6086. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6087. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  6088. tw32(GRC_VCPU_EXT_CTRL,
  6089. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  6090. }
  6091. /* Manage gphy power for all CPMU absent PCIe devices. */
  6092. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  6093. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  6094. tw32(GRC_MISC_CFG, val);
  6095. /* restore 5701 hardware bug workaround write method */
  6096. tp->write32 = write_op;
  6097. /* Unfortunately, we have to delay before the PCI read back.
  6098. * Some 575X chips even will not respond to a PCI cfg access
  6099. * when the reset command is given to the chip.
  6100. *
  6101. * How do these hardware designers expect things to work
  6102. * properly if the PCI write is posted for a long period
  6103. * of time? It is always necessary to have some method by
  6104. * which a register read back can occur to push the write
  6105. * out which does the reset.
  6106. *
  6107. * For most tg3 variants the trick below was working.
  6108. * Ho hum...
  6109. */
  6110. udelay(120);
  6111. /* Flush PCI posted writes. The normal MMIO registers
  6112. * are inaccessible at this time so this is the only
  6113. * way to make this reliably (actually, this is no longer
  6114. * the case, see above). I tried to use indirect
  6115. * register read/write but this upset some 5701 variants.
  6116. */
  6117. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  6118. udelay(120);
  6119. if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
  6120. u16 val16;
  6121. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  6122. int i;
  6123. u32 cfg_val;
  6124. /* Wait for link training to complete. */
  6125. for (i = 0; i < 5000; i++)
  6126. udelay(100);
  6127. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  6128. pci_write_config_dword(tp->pdev, 0xc4,
  6129. cfg_val | (1 << 15));
  6130. }
  6131. /* Clear the "no snoop" and "relaxed ordering" bits. */
  6132. pci_read_config_word(tp->pdev,
  6133. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
  6134. &val16);
  6135. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  6136. PCI_EXP_DEVCTL_NOSNOOP_EN);
  6137. /*
  6138. * Older PCIe devices only support the 128 byte
  6139. * MPS setting. Enforce the restriction.
  6140. */
  6141. if (!tg3_flag(tp, CPMU_PRESENT))
  6142. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  6143. pci_write_config_word(tp->pdev,
  6144. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
  6145. val16);
  6146. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  6147. /* Clear error status */
  6148. pci_write_config_word(tp->pdev,
  6149. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
  6150. PCI_EXP_DEVSTA_CED |
  6151. PCI_EXP_DEVSTA_NFED |
  6152. PCI_EXP_DEVSTA_FED |
  6153. PCI_EXP_DEVSTA_URD);
  6154. }
  6155. tg3_restore_pci_state(tp);
  6156. tg3_flag_clear(tp, CHIP_RESETTING);
  6157. tg3_flag_clear(tp, ERROR_PROCESSED);
  6158. val = 0;
  6159. if (tg3_flag(tp, 5780_CLASS))
  6160. val = tr32(MEMARB_MODE);
  6161. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  6162. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  6163. tg3_stop_fw(tp);
  6164. tw32(0x5000, 0x400);
  6165. }
  6166. tw32(GRC_MODE, tp->grc_mode);
  6167. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  6168. val = tr32(0xc4);
  6169. tw32(0xc4, val | (1 << 15));
  6170. }
  6171. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  6172. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6173. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  6174. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  6175. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  6176. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6177. }
  6178. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6179. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  6180. val = tp->mac_mode;
  6181. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6182. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  6183. val = tp->mac_mode;
  6184. } else
  6185. val = 0;
  6186. tw32_f(MAC_MODE, val);
  6187. udelay(40);
  6188. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  6189. err = tg3_poll_fw(tp);
  6190. if (err)
  6191. return err;
  6192. tg3_mdio_start(tp);
  6193. if (tg3_flag(tp, PCI_EXPRESS) &&
  6194. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  6195. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6196. !tg3_flag(tp, 57765_PLUS)) {
  6197. val = tr32(0x7c00);
  6198. tw32(0x7c00, val | (1 << 25));
  6199. }
  6200. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6201. val = tr32(TG3_CPMU_CLCK_ORIDE);
  6202. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  6203. }
  6204. /* Reprobe ASF enable state. */
  6205. tg3_flag_clear(tp, ENABLE_ASF);
  6206. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  6207. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6208. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6209. u32 nic_cfg;
  6210. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6211. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6212. tg3_flag_set(tp, ENABLE_ASF);
  6213. tp->last_event_jiffies = jiffies;
  6214. if (tg3_flag(tp, 5750_PLUS))
  6215. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  6216. }
  6217. }
  6218. return 0;
  6219. }
  6220. /* tp->lock is held. */
  6221. static void tg3_stop_fw(struct tg3 *tp)
  6222. {
  6223. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  6224. /* Wait for RX cpu to ACK the previous event. */
  6225. tg3_wait_for_event_ack(tp);
  6226. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  6227. tg3_generate_fw_event(tp);
  6228. /* Wait for RX cpu to ACK this event. */
  6229. tg3_wait_for_event_ack(tp);
  6230. }
  6231. }
  6232. /* tp->lock is held. */
  6233. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  6234. {
  6235. int err;
  6236. tg3_stop_fw(tp);
  6237. tg3_write_sig_pre_reset(tp, kind);
  6238. tg3_abort_hw(tp, silent);
  6239. err = tg3_chip_reset(tp);
  6240. __tg3_set_mac_addr(tp, 0);
  6241. tg3_write_sig_legacy(tp, kind);
  6242. tg3_write_sig_post_reset(tp, kind);
  6243. if (err)
  6244. return err;
  6245. return 0;
  6246. }
  6247. #define RX_CPU_SCRATCH_BASE 0x30000
  6248. #define RX_CPU_SCRATCH_SIZE 0x04000
  6249. #define TX_CPU_SCRATCH_BASE 0x34000
  6250. #define TX_CPU_SCRATCH_SIZE 0x04000
  6251. /* tp->lock is held. */
  6252. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  6253. {
  6254. int i;
  6255. BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  6256. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6257. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  6258. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  6259. return 0;
  6260. }
  6261. if (offset == RX_CPU_BASE) {
  6262. for (i = 0; i < 10000; i++) {
  6263. tw32(offset + CPU_STATE, 0xffffffff);
  6264. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6265. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6266. break;
  6267. }
  6268. tw32(offset + CPU_STATE, 0xffffffff);
  6269. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  6270. udelay(10);
  6271. } else {
  6272. for (i = 0; i < 10000; i++) {
  6273. tw32(offset + CPU_STATE, 0xffffffff);
  6274. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6275. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6276. break;
  6277. }
  6278. }
  6279. if (i >= 10000) {
  6280. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  6281. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  6282. return -ENODEV;
  6283. }
  6284. /* Clear firmware's nvram arbitration. */
  6285. if (tg3_flag(tp, NVRAM))
  6286. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  6287. return 0;
  6288. }
  6289. struct fw_info {
  6290. unsigned int fw_base;
  6291. unsigned int fw_len;
  6292. const __be32 *fw_data;
  6293. };
  6294. /* tp->lock is held. */
  6295. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  6296. int cpu_scratch_size, struct fw_info *info)
  6297. {
  6298. int err, lock_err, i;
  6299. void (*write_op)(struct tg3 *, u32, u32);
  6300. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  6301. netdev_err(tp->dev,
  6302. "%s: Trying to load TX cpu firmware which is 5705\n",
  6303. __func__);
  6304. return -EINVAL;
  6305. }
  6306. if (tg3_flag(tp, 5705_PLUS))
  6307. write_op = tg3_write_mem;
  6308. else
  6309. write_op = tg3_write_indirect_reg32;
  6310. /* It is possible that bootcode is still loading at this point.
  6311. * Get the nvram lock first before halting the cpu.
  6312. */
  6313. lock_err = tg3_nvram_lock(tp);
  6314. err = tg3_halt_cpu(tp, cpu_base);
  6315. if (!lock_err)
  6316. tg3_nvram_unlock(tp);
  6317. if (err)
  6318. goto out;
  6319. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  6320. write_op(tp, cpu_scratch_base + i, 0);
  6321. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6322. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  6323. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  6324. write_op(tp, (cpu_scratch_base +
  6325. (info->fw_base & 0xffff) +
  6326. (i * sizeof(u32))),
  6327. be32_to_cpu(info->fw_data[i]));
  6328. err = 0;
  6329. out:
  6330. return err;
  6331. }
  6332. /* tp->lock is held. */
  6333. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  6334. {
  6335. struct fw_info info;
  6336. const __be32 *fw_data;
  6337. int err, i;
  6338. fw_data = (void *)tp->fw->data;
  6339. /* Firmware blob starts with version numbers, followed by
  6340. start address and length. We are setting complete length.
  6341. length = end_address_of_bss - start_address_of_text.
  6342. Remainder is the blob to be loaded contiguously
  6343. from start address. */
  6344. info.fw_base = be32_to_cpu(fw_data[1]);
  6345. info.fw_len = tp->fw->size - 12;
  6346. info.fw_data = &fw_data[3];
  6347. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  6348. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  6349. &info);
  6350. if (err)
  6351. return err;
  6352. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  6353. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  6354. &info);
  6355. if (err)
  6356. return err;
  6357. /* Now startup only the RX cpu. */
  6358. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6359. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6360. for (i = 0; i < 5; i++) {
  6361. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  6362. break;
  6363. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6364. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  6365. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6366. udelay(1000);
  6367. }
  6368. if (i >= 5) {
  6369. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  6370. "should be %08x\n", __func__,
  6371. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  6372. return -ENODEV;
  6373. }
  6374. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6375. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  6376. return 0;
  6377. }
  6378. /* tp->lock is held. */
  6379. static int tg3_load_tso_firmware(struct tg3 *tp)
  6380. {
  6381. struct fw_info info;
  6382. const __be32 *fw_data;
  6383. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  6384. int err, i;
  6385. if (tg3_flag(tp, HW_TSO_1) ||
  6386. tg3_flag(tp, HW_TSO_2) ||
  6387. tg3_flag(tp, HW_TSO_3))
  6388. return 0;
  6389. fw_data = (void *)tp->fw->data;
  6390. /* Firmware blob starts with version numbers, followed by
  6391. start address and length. We are setting complete length.
  6392. length = end_address_of_bss - start_address_of_text.
  6393. Remainder is the blob to be loaded contiguously
  6394. from start address. */
  6395. info.fw_base = be32_to_cpu(fw_data[1]);
  6396. cpu_scratch_size = tp->fw_len;
  6397. info.fw_len = tp->fw->size - 12;
  6398. info.fw_data = &fw_data[3];
  6399. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6400. cpu_base = RX_CPU_BASE;
  6401. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  6402. } else {
  6403. cpu_base = TX_CPU_BASE;
  6404. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  6405. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6406. }
  6407. err = tg3_load_firmware_cpu(tp, cpu_base,
  6408. cpu_scratch_base, cpu_scratch_size,
  6409. &info);
  6410. if (err)
  6411. return err;
  6412. /* Now startup the cpu. */
  6413. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6414. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6415. for (i = 0; i < 5; i++) {
  6416. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  6417. break;
  6418. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6419. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6420. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6421. udelay(1000);
  6422. }
  6423. if (i >= 5) {
  6424. netdev_err(tp->dev,
  6425. "%s fails to set CPU PC, is %08x should be %08x\n",
  6426. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  6427. return -ENODEV;
  6428. }
  6429. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6430. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6431. return 0;
  6432. }
  6433. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6434. {
  6435. struct tg3 *tp = netdev_priv(dev);
  6436. struct sockaddr *addr = p;
  6437. int err = 0, skip_mac_1 = 0;
  6438. if (!is_valid_ether_addr(addr->sa_data))
  6439. return -EINVAL;
  6440. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6441. if (!netif_running(dev))
  6442. return 0;
  6443. if (tg3_flag(tp, ENABLE_ASF)) {
  6444. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6445. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6446. addr0_low = tr32(MAC_ADDR_0_LOW);
  6447. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6448. addr1_low = tr32(MAC_ADDR_1_LOW);
  6449. /* Skip MAC addr 1 if ASF is using it. */
  6450. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6451. !(addr1_high == 0 && addr1_low == 0))
  6452. skip_mac_1 = 1;
  6453. }
  6454. spin_lock_bh(&tp->lock);
  6455. __tg3_set_mac_addr(tp, skip_mac_1);
  6456. spin_unlock_bh(&tp->lock);
  6457. return err;
  6458. }
  6459. /* tp->lock is held. */
  6460. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6461. dma_addr_t mapping, u32 maxlen_flags,
  6462. u32 nic_addr)
  6463. {
  6464. tg3_write_mem(tp,
  6465. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6466. ((u64) mapping >> 32));
  6467. tg3_write_mem(tp,
  6468. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6469. ((u64) mapping & 0xffffffff));
  6470. tg3_write_mem(tp,
  6471. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6472. maxlen_flags);
  6473. if (!tg3_flag(tp, 5705_PLUS))
  6474. tg3_write_mem(tp,
  6475. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6476. nic_addr);
  6477. }
  6478. static void __tg3_set_rx_mode(struct net_device *);
  6479. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6480. {
  6481. int i;
  6482. if (!tg3_flag(tp, ENABLE_TSS)) {
  6483. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6484. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6485. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6486. } else {
  6487. tw32(HOSTCC_TXCOL_TICKS, 0);
  6488. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6489. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6490. }
  6491. if (!tg3_flag(tp, ENABLE_RSS)) {
  6492. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6493. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6494. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6495. } else {
  6496. tw32(HOSTCC_RXCOL_TICKS, 0);
  6497. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6498. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6499. }
  6500. if (!tg3_flag(tp, 5705_PLUS)) {
  6501. u32 val = ec->stats_block_coalesce_usecs;
  6502. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6503. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6504. if (!netif_carrier_ok(tp->dev))
  6505. val = 0;
  6506. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6507. }
  6508. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6509. u32 reg;
  6510. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6511. tw32(reg, ec->rx_coalesce_usecs);
  6512. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6513. tw32(reg, ec->rx_max_coalesced_frames);
  6514. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6515. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6516. if (tg3_flag(tp, ENABLE_TSS)) {
  6517. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6518. tw32(reg, ec->tx_coalesce_usecs);
  6519. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6520. tw32(reg, ec->tx_max_coalesced_frames);
  6521. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6522. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6523. }
  6524. }
  6525. for (; i < tp->irq_max - 1; i++) {
  6526. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6527. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6528. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6529. if (tg3_flag(tp, ENABLE_TSS)) {
  6530. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6531. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6532. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6533. }
  6534. }
  6535. }
  6536. /* tp->lock is held. */
  6537. static void tg3_rings_reset(struct tg3 *tp)
  6538. {
  6539. int i;
  6540. u32 stblk, txrcb, rxrcb, limit;
  6541. struct tg3_napi *tnapi = &tp->napi[0];
  6542. /* Disable all transmit rings but the first. */
  6543. if (!tg3_flag(tp, 5705_PLUS))
  6544. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6545. else if (tg3_flag(tp, 5717_PLUS))
  6546. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  6547. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6548. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6549. else
  6550. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6551. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6552. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6553. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6554. BDINFO_FLAGS_DISABLED);
  6555. /* Disable all receive return rings but the first. */
  6556. if (tg3_flag(tp, 5717_PLUS))
  6557. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6558. else if (!tg3_flag(tp, 5705_PLUS))
  6559. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6560. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6561. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6562. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6563. else
  6564. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6565. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6566. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6567. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6568. BDINFO_FLAGS_DISABLED);
  6569. /* Disable interrupts */
  6570. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6571. tp->napi[0].chk_msi_cnt = 0;
  6572. tp->napi[0].last_rx_cons = 0;
  6573. tp->napi[0].last_tx_cons = 0;
  6574. /* Zero mailbox registers. */
  6575. if (tg3_flag(tp, SUPPORT_MSIX)) {
  6576. for (i = 1; i < tp->irq_max; i++) {
  6577. tp->napi[i].tx_prod = 0;
  6578. tp->napi[i].tx_cons = 0;
  6579. if (tg3_flag(tp, ENABLE_TSS))
  6580. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6581. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6582. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6583. tp->napi[0].chk_msi_cnt = 0;
  6584. tp->napi[i].last_rx_cons = 0;
  6585. tp->napi[i].last_tx_cons = 0;
  6586. }
  6587. if (!tg3_flag(tp, ENABLE_TSS))
  6588. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6589. } else {
  6590. tp->napi[0].tx_prod = 0;
  6591. tp->napi[0].tx_cons = 0;
  6592. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6593. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6594. }
  6595. /* Make sure the NIC-based send BD rings are disabled. */
  6596. if (!tg3_flag(tp, 5705_PLUS)) {
  6597. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6598. for (i = 0; i < 16; i++)
  6599. tw32_tx_mbox(mbox + i * 8, 0);
  6600. }
  6601. txrcb = NIC_SRAM_SEND_RCB;
  6602. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6603. /* Clear status block in ram. */
  6604. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6605. /* Set status block DMA address */
  6606. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6607. ((u64) tnapi->status_mapping >> 32));
  6608. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6609. ((u64) tnapi->status_mapping & 0xffffffff));
  6610. if (tnapi->tx_ring) {
  6611. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6612. (TG3_TX_RING_SIZE <<
  6613. BDINFO_FLAGS_MAXLEN_SHIFT),
  6614. NIC_SRAM_TX_BUFFER_DESC);
  6615. txrcb += TG3_BDINFO_SIZE;
  6616. }
  6617. if (tnapi->rx_rcb) {
  6618. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6619. (tp->rx_ret_ring_mask + 1) <<
  6620. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  6621. rxrcb += TG3_BDINFO_SIZE;
  6622. }
  6623. stblk = HOSTCC_STATBLCK_RING1;
  6624. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6625. u64 mapping = (u64)tnapi->status_mapping;
  6626. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6627. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6628. /* Clear status block in ram. */
  6629. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6630. if (tnapi->tx_ring) {
  6631. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6632. (TG3_TX_RING_SIZE <<
  6633. BDINFO_FLAGS_MAXLEN_SHIFT),
  6634. NIC_SRAM_TX_BUFFER_DESC);
  6635. txrcb += TG3_BDINFO_SIZE;
  6636. }
  6637. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6638. ((tp->rx_ret_ring_mask + 1) <<
  6639. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6640. stblk += 8;
  6641. rxrcb += TG3_BDINFO_SIZE;
  6642. }
  6643. }
  6644. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  6645. {
  6646. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  6647. if (!tg3_flag(tp, 5750_PLUS) ||
  6648. tg3_flag(tp, 5780_CLASS) ||
  6649. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  6650. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6651. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  6652. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6653. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  6654. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  6655. else
  6656. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  6657. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  6658. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  6659. val = min(nic_rep_thresh, host_rep_thresh);
  6660. tw32(RCVBDI_STD_THRESH, val);
  6661. if (tg3_flag(tp, 57765_PLUS))
  6662. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  6663. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6664. return;
  6665. if (!tg3_flag(tp, 5705_PLUS))
  6666. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  6667. else
  6668. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5717;
  6669. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  6670. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  6671. tw32(RCVBDI_JUMBO_THRESH, val);
  6672. if (tg3_flag(tp, 57765_PLUS))
  6673. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  6674. }
  6675. /* tp->lock is held. */
  6676. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6677. {
  6678. u32 val, rdmac_mode;
  6679. int i, err, limit;
  6680. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  6681. tg3_disable_ints(tp);
  6682. tg3_stop_fw(tp);
  6683. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6684. if (tg3_flag(tp, INIT_COMPLETE))
  6685. tg3_abort_hw(tp, 1);
  6686. /* Enable MAC control of LPI */
  6687. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  6688. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
  6689. TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  6690. TG3_CPMU_EEE_LNKIDL_UART_IDL);
  6691. tw32_f(TG3_CPMU_EEE_CTRL,
  6692. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  6693. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  6694. TG3_CPMU_EEEMD_LPI_IN_TX |
  6695. TG3_CPMU_EEEMD_LPI_IN_RX |
  6696. TG3_CPMU_EEEMD_EEE_ENABLE;
  6697. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6698. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  6699. if (tg3_flag(tp, ENABLE_APE))
  6700. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  6701. tw32_f(TG3_CPMU_EEE_MODE, val);
  6702. tw32_f(TG3_CPMU_EEE_DBTMR1,
  6703. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  6704. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  6705. tw32_f(TG3_CPMU_EEE_DBTMR2,
  6706. TG3_CPMU_DBTMR2_APE_TX_2047US |
  6707. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  6708. }
  6709. if (reset_phy)
  6710. tg3_phy_reset(tp);
  6711. err = tg3_chip_reset(tp);
  6712. if (err)
  6713. return err;
  6714. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6715. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6716. val = tr32(TG3_CPMU_CTRL);
  6717. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6718. tw32(TG3_CPMU_CTRL, val);
  6719. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6720. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6721. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6722. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6723. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6724. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6725. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6726. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6727. val = tr32(TG3_CPMU_HST_ACC);
  6728. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6729. val |= CPMU_HST_ACC_MACCLK_6_25;
  6730. tw32(TG3_CPMU_HST_ACC, val);
  6731. }
  6732. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6733. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6734. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6735. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6736. tw32(PCIE_PWR_MGMT_THRESH, val);
  6737. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6738. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6739. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6740. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6741. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6742. }
  6743. if (tg3_flag(tp, L1PLLPD_EN)) {
  6744. u32 grc_mode = tr32(GRC_MODE);
  6745. /* Access the lower 1K of PL PCIE block registers. */
  6746. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6747. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6748. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  6749. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  6750. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  6751. tw32(GRC_MODE, grc_mode);
  6752. }
  6753. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6754. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  6755. u32 grc_mode = tr32(GRC_MODE);
  6756. /* Access the lower 1K of PL PCIE block registers. */
  6757. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6758. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6759. val = tr32(TG3_PCIE_TLDLPL_PORT +
  6760. TG3_PCIE_PL_LO_PHYCTL5);
  6761. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  6762. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  6763. tw32(GRC_MODE, grc_mode);
  6764. }
  6765. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
  6766. u32 grc_mode = tr32(GRC_MODE);
  6767. /* Access the lower 1K of DL PCIE block registers. */
  6768. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6769. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  6770. val = tr32(TG3_PCIE_TLDLPL_PORT +
  6771. TG3_PCIE_DL_LO_FTSMAX);
  6772. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  6773. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  6774. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  6775. tw32(GRC_MODE, grc_mode);
  6776. }
  6777. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6778. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6779. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6780. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6781. }
  6782. /* This works around an issue with Athlon chipsets on
  6783. * B3 tigon3 silicon. This bit has no effect on any
  6784. * other revision. But do not set this on PCI Express
  6785. * chips and don't even touch the clocks if the CPMU is present.
  6786. */
  6787. if (!tg3_flag(tp, CPMU_PRESENT)) {
  6788. if (!tg3_flag(tp, PCI_EXPRESS))
  6789. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6790. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6791. }
  6792. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6793. tg3_flag(tp, PCIX_MODE)) {
  6794. val = tr32(TG3PCI_PCISTATE);
  6795. val |= PCISTATE_RETRY_SAME_DMA;
  6796. tw32(TG3PCI_PCISTATE, val);
  6797. }
  6798. if (tg3_flag(tp, ENABLE_APE)) {
  6799. /* Allow reads and writes to the
  6800. * APE register and memory space.
  6801. */
  6802. val = tr32(TG3PCI_PCISTATE);
  6803. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6804. PCISTATE_ALLOW_APE_SHMEM_WR |
  6805. PCISTATE_ALLOW_APE_PSPACE_WR;
  6806. tw32(TG3PCI_PCISTATE, val);
  6807. }
  6808. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6809. /* Enable some hw fixes. */
  6810. val = tr32(TG3PCI_MSI_DATA);
  6811. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6812. tw32(TG3PCI_MSI_DATA, val);
  6813. }
  6814. /* Descriptor ring init may make accesses to the
  6815. * NIC SRAM area to setup the TX descriptors, so we
  6816. * can only do this after the hardware has been
  6817. * successfully reset.
  6818. */
  6819. err = tg3_init_rings(tp);
  6820. if (err)
  6821. return err;
  6822. if (tg3_flag(tp, 57765_PLUS)) {
  6823. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6824. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6825. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  6826. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  6827. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
  6828. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6829. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  6830. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6831. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6832. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6833. /* This value is determined during the probe time DMA
  6834. * engine test, tg3_test_dma.
  6835. */
  6836. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6837. }
  6838. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6839. GRC_MODE_4X_NIC_SEND_RINGS |
  6840. GRC_MODE_NO_TX_PHDR_CSUM |
  6841. GRC_MODE_NO_RX_PHDR_CSUM);
  6842. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6843. /* Pseudo-header checksum is done by hardware logic and not
  6844. * the offload processers, so make the chip do the pseudo-
  6845. * header checksums on receive. For transmit it is more
  6846. * convenient to do the pseudo-header checksum in software
  6847. * as Linux does that on transmit for us in all cases.
  6848. */
  6849. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6850. tw32(GRC_MODE,
  6851. tp->grc_mode |
  6852. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6853. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6854. val = tr32(GRC_MISC_CFG);
  6855. val &= ~0xff;
  6856. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6857. tw32(GRC_MISC_CFG, val);
  6858. /* Initialize MBUF/DESC pool. */
  6859. if (tg3_flag(tp, 5750_PLUS)) {
  6860. /* Do nothing. */
  6861. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6862. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6863. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6864. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6865. else
  6866. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6867. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6868. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6869. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  6870. int fw_len;
  6871. fw_len = tp->fw_len;
  6872. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6873. tw32(BUFMGR_MB_POOL_ADDR,
  6874. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6875. tw32(BUFMGR_MB_POOL_SIZE,
  6876. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6877. }
  6878. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6879. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6880. tp->bufmgr_config.mbuf_read_dma_low_water);
  6881. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6882. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6883. tw32(BUFMGR_MB_HIGH_WATER,
  6884. tp->bufmgr_config.mbuf_high_water);
  6885. } else {
  6886. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6887. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6888. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6889. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6890. tw32(BUFMGR_MB_HIGH_WATER,
  6891. tp->bufmgr_config.mbuf_high_water_jumbo);
  6892. }
  6893. tw32(BUFMGR_DMA_LOW_WATER,
  6894. tp->bufmgr_config.dma_low_water);
  6895. tw32(BUFMGR_DMA_HIGH_WATER,
  6896. tp->bufmgr_config.dma_high_water);
  6897. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  6898. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6899. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  6900. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6901. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  6902. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
  6903. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  6904. tw32(BUFMGR_MODE, val);
  6905. for (i = 0; i < 2000; i++) {
  6906. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6907. break;
  6908. udelay(10);
  6909. }
  6910. if (i >= 2000) {
  6911. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  6912. return -ENODEV;
  6913. }
  6914. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6915. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6916. tg3_setup_rxbd_thresholds(tp);
  6917. /* Initialize TG3_BDINFO's at:
  6918. * RCVDBDI_STD_BD: standard eth size rx ring
  6919. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6920. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6921. *
  6922. * like so:
  6923. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6924. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6925. * ring attribute flags
  6926. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6927. *
  6928. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6929. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6930. *
  6931. * The size of each ring is fixed in the firmware, but the location is
  6932. * configurable.
  6933. */
  6934. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6935. ((u64) tpr->rx_std_mapping >> 32));
  6936. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6937. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6938. if (!tg3_flag(tp, 5717_PLUS))
  6939. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6940. NIC_SRAM_RX_BUFFER_DESC);
  6941. /* Disable the mini ring */
  6942. if (!tg3_flag(tp, 5705_PLUS))
  6943. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6944. BDINFO_FLAGS_DISABLED);
  6945. /* Program the jumbo buffer descriptor ring control
  6946. * blocks on those devices that have them.
  6947. */
  6948. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  6949. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  6950. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  6951. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6952. ((u64) tpr->rx_jmb_mapping >> 32));
  6953. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6954. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6955. val = TG3_RX_JMB_RING_SIZE(tp) <<
  6956. BDINFO_FLAGS_MAXLEN_SHIFT;
  6957. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6958. val | BDINFO_FLAGS_USE_EXT_RECV);
  6959. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  6960. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6961. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6962. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6963. } else {
  6964. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6965. BDINFO_FLAGS_DISABLED);
  6966. }
  6967. if (tg3_flag(tp, 57765_PLUS)) {
  6968. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6969. val = TG3_RX_STD_MAX_SIZE_5700;
  6970. else
  6971. val = TG3_RX_STD_MAX_SIZE_5717;
  6972. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  6973. val |= (TG3_RX_STD_DMA_SZ << 2);
  6974. } else
  6975. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  6976. } else
  6977. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6978. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6979. tpr->rx_std_prod_idx = tp->rx_pending;
  6980. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  6981. tpr->rx_jmb_prod_idx =
  6982. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  6983. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  6984. tg3_rings_reset(tp);
  6985. /* Initialize MAC address and backoff seed. */
  6986. __tg3_set_mac_addr(tp, 0);
  6987. /* MTU + ethernet header + FCS + optional VLAN tag */
  6988. tw32(MAC_RX_MTU_SIZE,
  6989. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6990. /* The slot time is changed by tg3_setup_phy if we
  6991. * run at gigabit with half duplex.
  6992. */
  6993. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6994. (6 << TX_LENGTHS_IPG_SHIFT) |
  6995. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  6996. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  6997. val |= tr32(MAC_TX_LENGTHS) &
  6998. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  6999. TX_LENGTHS_CNT_DWN_VAL_MSK);
  7000. tw32(MAC_TX_LENGTHS, val);
  7001. /* Receive rules. */
  7002. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  7003. tw32(RCVLPC_CONFIG, 0x0181);
  7004. /* Calculate RDMAC_MODE setting early, we need it to determine
  7005. * the RCVLPC_STATE_ENABLE mask.
  7006. */
  7007. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  7008. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  7009. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  7010. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  7011. RDMAC_MODE_LNGREAD_ENAB);
  7012. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  7013. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  7014. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7015. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7016. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7017. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  7018. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  7019. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  7020. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7021. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7022. if (tg3_flag(tp, TSO_CAPABLE) &&
  7023. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  7024. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  7025. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7026. !tg3_flag(tp, IS_5788)) {
  7027. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7028. }
  7029. }
  7030. if (tg3_flag(tp, PCI_EXPRESS))
  7031. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7032. if (tg3_flag(tp, HW_TSO_1) ||
  7033. tg3_flag(tp, HW_TSO_2) ||
  7034. tg3_flag(tp, HW_TSO_3))
  7035. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  7036. if (tg3_flag(tp, 57765_PLUS) ||
  7037. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7038. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7039. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  7040. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  7041. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  7042. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7043. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7044. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7045. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  7046. tg3_flag(tp, 57765_PLUS)) {
  7047. val = tr32(TG3_RDMA_RSRVCTRL_REG);
  7048. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7049. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7050. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  7051. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  7052. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  7053. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  7054. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  7055. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  7056. }
  7057. tw32(TG3_RDMA_RSRVCTRL_REG,
  7058. val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  7059. }
  7060. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7061. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7062. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  7063. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
  7064. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  7065. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  7066. }
  7067. /* Receive/send statistics. */
  7068. if (tg3_flag(tp, 5750_PLUS)) {
  7069. val = tr32(RCVLPC_STATS_ENABLE);
  7070. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  7071. tw32(RCVLPC_STATS_ENABLE, val);
  7072. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  7073. tg3_flag(tp, TSO_CAPABLE)) {
  7074. val = tr32(RCVLPC_STATS_ENABLE);
  7075. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  7076. tw32(RCVLPC_STATS_ENABLE, val);
  7077. } else {
  7078. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  7079. }
  7080. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  7081. tw32(SNDDATAI_STATSENAB, 0xffffff);
  7082. tw32(SNDDATAI_STATSCTRL,
  7083. (SNDDATAI_SCTRL_ENABLE |
  7084. SNDDATAI_SCTRL_FASTUPD));
  7085. /* Setup host coalescing engine. */
  7086. tw32(HOSTCC_MODE, 0);
  7087. for (i = 0; i < 2000; i++) {
  7088. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  7089. break;
  7090. udelay(10);
  7091. }
  7092. __tg3_set_coalesce(tp, &tp->coal);
  7093. if (!tg3_flag(tp, 5705_PLUS)) {
  7094. /* Status/statistics block address. See tg3_timer,
  7095. * the tg3_periodic_fetch_stats call there, and
  7096. * tg3_get_stats to see how this works for 5705/5750 chips.
  7097. */
  7098. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7099. ((u64) tp->stats_mapping >> 32));
  7100. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7101. ((u64) tp->stats_mapping & 0xffffffff));
  7102. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  7103. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  7104. /* Clear statistics and status block memory areas */
  7105. for (i = NIC_SRAM_STATS_BLK;
  7106. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  7107. i += sizeof(u32)) {
  7108. tg3_write_mem(tp, i, 0);
  7109. udelay(40);
  7110. }
  7111. }
  7112. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  7113. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  7114. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  7115. if (!tg3_flag(tp, 5705_PLUS))
  7116. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  7117. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7118. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  7119. /* reset to prevent losing 1st rx packet intermittently */
  7120. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7121. udelay(10);
  7122. }
  7123. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  7124. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
  7125. MAC_MODE_FHDE_ENABLE;
  7126. if (tg3_flag(tp, ENABLE_APE))
  7127. tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  7128. if (!tg3_flag(tp, 5705_PLUS) &&
  7129. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7130. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  7131. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  7132. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  7133. udelay(40);
  7134. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  7135. * If TG3_FLAG_IS_NIC is zero, we should read the
  7136. * register to preserve the GPIO settings for LOMs. The GPIOs,
  7137. * whether used as inputs or outputs, are set by boot code after
  7138. * reset.
  7139. */
  7140. if (!tg3_flag(tp, IS_NIC)) {
  7141. u32 gpio_mask;
  7142. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  7143. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  7144. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  7145. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7146. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  7147. GRC_LCLCTRL_GPIO_OUTPUT3;
  7148. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  7149. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  7150. tp->grc_local_ctrl &= ~gpio_mask;
  7151. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  7152. /* GPIO1 must be driven high for eeprom write protect */
  7153. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  7154. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  7155. GRC_LCLCTRL_GPIO_OUTPUT1);
  7156. }
  7157. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7158. udelay(100);
  7159. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1) {
  7160. val = tr32(MSGINT_MODE);
  7161. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  7162. tw32(MSGINT_MODE, val);
  7163. }
  7164. if (!tg3_flag(tp, 5705_PLUS)) {
  7165. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  7166. udelay(40);
  7167. }
  7168. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  7169. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  7170. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  7171. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  7172. WDMAC_MODE_LNGREAD_ENAB);
  7173. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7174. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7175. if (tg3_flag(tp, TSO_CAPABLE) &&
  7176. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  7177. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  7178. /* nothing */
  7179. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7180. !tg3_flag(tp, IS_5788)) {
  7181. val |= WDMAC_MODE_RX_ACCEL;
  7182. }
  7183. }
  7184. /* Enable host coalescing bug fix */
  7185. if (tg3_flag(tp, 5755_PLUS))
  7186. val |= WDMAC_MODE_STATUS_TAG_FIX;
  7187. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7188. val |= WDMAC_MODE_BURST_ALL_DATA;
  7189. tw32_f(WDMAC_MODE, val);
  7190. udelay(40);
  7191. if (tg3_flag(tp, PCIX_MODE)) {
  7192. u16 pcix_cmd;
  7193. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7194. &pcix_cmd);
  7195. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  7196. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  7197. pcix_cmd |= PCI_X_CMD_READ_2K;
  7198. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  7199. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  7200. pcix_cmd |= PCI_X_CMD_READ_2K;
  7201. }
  7202. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7203. pcix_cmd);
  7204. }
  7205. tw32_f(RDMAC_MODE, rdmac_mode);
  7206. udelay(40);
  7207. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  7208. if (!tg3_flag(tp, 5705_PLUS))
  7209. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  7210. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7211. tw32(SNDDATAC_MODE,
  7212. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  7213. else
  7214. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  7215. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  7216. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  7217. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  7218. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  7219. val |= RCVDBDI_MODE_LRG_RING_SZ;
  7220. tw32(RCVDBDI_MODE, val);
  7221. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  7222. if (tg3_flag(tp, HW_TSO_1) ||
  7223. tg3_flag(tp, HW_TSO_2) ||
  7224. tg3_flag(tp, HW_TSO_3))
  7225. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  7226. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  7227. if (tg3_flag(tp, ENABLE_TSS))
  7228. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  7229. tw32(SNDBDI_MODE, val);
  7230. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  7231. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7232. err = tg3_load_5701_a0_firmware_fix(tp);
  7233. if (err)
  7234. return err;
  7235. }
  7236. if (tg3_flag(tp, TSO_CAPABLE)) {
  7237. err = tg3_load_tso_firmware(tp);
  7238. if (err)
  7239. return err;
  7240. }
  7241. tp->tx_mode = TX_MODE_ENABLE;
  7242. if (tg3_flag(tp, 5755_PLUS) ||
  7243. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7244. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  7245. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7246. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  7247. tp->tx_mode &= ~val;
  7248. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  7249. }
  7250. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7251. udelay(100);
  7252. if (tg3_flag(tp, ENABLE_RSS)) {
  7253. int i = 0;
  7254. u32 reg = MAC_RSS_INDIR_TBL_0;
  7255. if (tp->irq_cnt == 2) {
  7256. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i += 8) {
  7257. tw32(reg, 0x0);
  7258. reg += 4;
  7259. }
  7260. } else {
  7261. u32 val;
  7262. while (i < TG3_RSS_INDIR_TBL_SIZE) {
  7263. val = i % (tp->irq_cnt - 1);
  7264. i++;
  7265. for (; i % 8; i++) {
  7266. val <<= 4;
  7267. val |= (i % (tp->irq_cnt - 1));
  7268. }
  7269. tw32(reg, val);
  7270. reg += 4;
  7271. }
  7272. }
  7273. /* Setup the "secret" hash key. */
  7274. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  7275. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  7276. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  7277. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  7278. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  7279. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  7280. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  7281. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  7282. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  7283. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  7284. }
  7285. tp->rx_mode = RX_MODE_ENABLE;
  7286. if (tg3_flag(tp, 5755_PLUS))
  7287. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  7288. if (tg3_flag(tp, ENABLE_RSS))
  7289. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  7290. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  7291. RX_MODE_RSS_IPV6_HASH_EN |
  7292. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  7293. RX_MODE_RSS_IPV4_HASH_EN |
  7294. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  7295. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7296. udelay(10);
  7297. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7298. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  7299. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7300. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7301. udelay(10);
  7302. }
  7303. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7304. udelay(10);
  7305. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7306. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  7307. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  7308. /* Set drive transmission level to 1.2V */
  7309. /* only if the signal pre-emphasis bit is not set */
  7310. val = tr32(MAC_SERDES_CFG);
  7311. val &= 0xfffff000;
  7312. val |= 0x880;
  7313. tw32(MAC_SERDES_CFG, val);
  7314. }
  7315. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  7316. tw32(MAC_SERDES_CFG, 0x616000);
  7317. }
  7318. /* Prevent chip from dropping frames when flow control
  7319. * is enabled.
  7320. */
  7321. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7322. val = 1;
  7323. else
  7324. val = 2;
  7325. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  7326. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7327. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  7328. /* Use hardware link auto-negotiation */
  7329. tg3_flag_set(tp, HW_AUTONEG);
  7330. }
  7331. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7332. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  7333. u32 tmp;
  7334. tmp = tr32(SERDES_RX_CTRL);
  7335. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  7336. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  7337. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  7338. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7339. }
  7340. if (!tg3_flag(tp, USE_PHYLIB)) {
  7341. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  7342. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  7343. tp->link_config.speed = tp->link_config.orig_speed;
  7344. tp->link_config.duplex = tp->link_config.orig_duplex;
  7345. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  7346. }
  7347. err = tg3_setup_phy(tp, 0);
  7348. if (err)
  7349. return err;
  7350. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7351. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  7352. u32 tmp;
  7353. /* Clear CRC stats. */
  7354. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  7355. tg3_writephy(tp, MII_TG3_TEST1,
  7356. tmp | MII_TG3_TEST1_CRC_EN);
  7357. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  7358. }
  7359. }
  7360. }
  7361. __tg3_set_rx_mode(tp->dev);
  7362. /* Initialize receive rules. */
  7363. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  7364. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7365. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  7366. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7367. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  7368. limit = 8;
  7369. else
  7370. limit = 16;
  7371. if (tg3_flag(tp, ENABLE_ASF))
  7372. limit -= 4;
  7373. switch (limit) {
  7374. case 16:
  7375. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  7376. case 15:
  7377. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  7378. case 14:
  7379. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  7380. case 13:
  7381. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  7382. case 12:
  7383. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  7384. case 11:
  7385. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  7386. case 10:
  7387. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  7388. case 9:
  7389. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  7390. case 8:
  7391. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  7392. case 7:
  7393. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  7394. case 6:
  7395. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  7396. case 5:
  7397. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  7398. case 4:
  7399. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  7400. case 3:
  7401. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  7402. case 2:
  7403. case 1:
  7404. default:
  7405. break;
  7406. }
  7407. if (tg3_flag(tp, ENABLE_APE))
  7408. /* Write our heartbeat update interval to APE. */
  7409. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  7410. APE_HOST_HEARTBEAT_INT_DISABLE);
  7411. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  7412. return 0;
  7413. }
  7414. /* Called at device open time to get the chip ready for
  7415. * packet processing. Invoked with tp->lock held.
  7416. */
  7417. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  7418. {
  7419. tg3_switch_clocks(tp);
  7420. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7421. return tg3_reset_hw(tp, reset_phy);
  7422. }
  7423. #define TG3_STAT_ADD32(PSTAT, REG) \
  7424. do { u32 __val = tr32(REG); \
  7425. (PSTAT)->low += __val; \
  7426. if ((PSTAT)->low < __val) \
  7427. (PSTAT)->high += 1; \
  7428. } while (0)
  7429. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  7430. {
  7431. struct tg3_hw_stats *sp = tp->hw_stats;
  7432. if (!netif_carrier_ok(tp->dev))
  7433. return;
  7434. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7435. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7436. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7437. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7438. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7439. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  7440. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  7441. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  7442. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  7443. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  7444. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7445. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7446. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7447. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7448. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  7449. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  7450. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  7451. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  7452. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  7453. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  7454. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  7455. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  7456. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  7457. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  7458. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  7459. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  7460. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  7461. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  7462. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7463. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
  7464. tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
  7465. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  7466. } else {
  7467. u32 val = tr32(HOSTCC_FLOW_ATTN);
  7468. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  7469. if (val) {
  7470. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  7471. sp->rx_discards.low += val;
  7472. if (sp->rx_discards.low < val)
  7473. sp->rx_discards.high += 1;
  7474. }
  7475. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  7476. }
  7477. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  7478. }
  7479. static void tg3_chk_missed_msi(struct tg3 *tp)
  7480. {
  7481. u32 i;
  7482. for (i = 0; i < tp->irq_cnt; i++) {
  7483. struct tg3_napi *tnapi = &tp->napi[i];
  7484. if (tg3_has_work(tnapi)) {
  7485. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  7486. tnapi->last_tx_cons == tnapi->tx_cons) {
  7487. if (tnapi->chk_msi_cnt < 1) {
  7488. tnapi->chk_msi_cnt++;
  7489. return;
  7490. }
  7491. tw32_mailbox(tnapi->int_mbox,
  7492. tnapi->last_tag << 24);
  7493. }
  7494. }
  7495. tnapi->chk_msi_cnt = 0;
  7496. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  7497. tnapi->last_tx_cons = tnapi->tx_cons;
  7498. }
  7499. }
  7500. static void tg3_timer(unsigned long __opaque)
  7501. {
  7502. struct tg3 *tp = (struct tg3 *) __opaque;
  7503. if (tp->irq_sync)
  7504. goto restart_timer;
  7505. spin_lock(&tp->lock);
  7506. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7507. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7508. tg3_chk_missed_msi(tp);
  7509. if (!tg3_flag(tp, TAGGED_STATUS)) {
  7510. /* All of this garbage is because when using non-tagged
  7511. * IRQ status the mailbox/status_block protocol the chip
  7512. * uses with the cpu is race prone.
  7513. */
  7514. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  7515. tw32(GRC_LOCAL_CTRL,
  7516. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  7517. } else {
  7518. tw32(HOSTCC_MODE, tp->coalesce_mode |
  7519. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  7520. }
  7521. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7522. tg3_flag_set(tp, RESTART_TIMER);
  7523. spin_unlock(&tp->lock);
  7524. schedule_work(&tp->reset_task);
  7525. return;
  7526. }
  7527. }
  7528. /* This part only runs once per second. */
  7529. if (!--tp->timer_counter) {
  7530. if (tg3_flag(tp, 5705_PLUS))
  7531. tg3_periodic_fetch_stats(tp);
  7532. if (tp->setlpicnt && !--tp->setlpicnt)
  7533. tg3_phy_eee_enable(tp);
  7534. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  7535. u32 mac_stat;
  7536. int phy_event;
  7537. mac_stat = tr32(MAC_STATUS);
  7538. phy_event = 0;
  7539. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  7540. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7541. phy_event = 1;
  7542. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7543. phy_event = 1;
  7544. if (phy_event)
  7545. tg3_setup_phy(tp, 0);
  7546. } else if (tg3_flag(tp, POLL_SERDES)) {
  7547. u32 mac_stat = tr32(MAC_STATUS);
  7548. int need_setup = 0;
  7549. if (netif_carrier_ok(tp->dev) &&
  7550. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7551. need_setup = 1;
  7552. }
  7553. if (!netif_carrier_ok(tp->dev) &&
  7554. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7555. MAC_STATUS_SIGNAL_DET))) {
  7556. need_setup = 1;
  7557. }
  7558. if (need_setup) {
  7559. if (!tp->serdes_counter) {
  7560. tw32_f(MAC_MODE,
  7561. (tp->mac_mode &
  7562. ~MAC_MODE_PORT_MODE_MASK));
  7563. udelay(40);
  7564. tw32_f(MAC_MODE, tp->mac_mode);
  7565. udelay(40);
  7566. }
  7567. tg3_setup_phy(tp, 0);
  7568. }
  7569. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7570. tg3_flag(tp, 5780_CLASS)) {
  7571. tg3_serdes_parallel_detect(tp);
  7572. }
  7573. tp->timer_counter = tp->timer_multiplier;
  7574. }
  7575. /* Heartbeat is only sent once every 2 seconds.
  7576. *
  7577. * The heartbeat is to tell the ASF firmware that the host
  7578. * driver is still alive. In the event that the OS crashes,
  7579. * ASF needs to reset the hardware to free up the FIFO space
  7580. * that may be filled with rx packets destined for the host.
  7581. * If the FIFO is full, ASF will no longer function properly.
  7582. *
  7583. * Unintended resets have been reported on real time kernels
  7584. * where the timer doesn't run on time. Netpoll will also have
  7585. * same problem.
  7586. *
  7587. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7588. * to check the ring condition when the heartbeat is expiring
  7589. * before doing the reset. This will prevent most unintended
  7590. * resets.
  7591. */
  7592. if (!--tp->asf_counter) {
  7593. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  7594. tg3_wait_for_event_ack(tp);
  7595. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7596. FWCMD_NICDRV_ALIVE3);
  7597. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7598. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  7599. TG3_FW_UPDATE_TIMEOUT_SEC);
  7600. tg3_generate_fw_event(tp);
  7601. }
  7602. tp->asf_counter = tp->asf_multiplier;
  7603. }
  7604. spin_unlock(&tp->lock);
  7605. restart_timer:
  7606. tp->timer.expires = jiffies + tp->timer_offset;
  7607. add_timer(&tp->timer);
  7608. }
  7609. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7610. {
  7611. irq_handler_t fn;
  7612. unsigned long flags;
  7613. char *name;
  7614. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7615. if (tp->irq_cnt == 1)
  7616. name = tp->dev->name;
  7617. else {
  7618. name = &tnapi->irq_lbl[0];
  7619. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7620. name[IFNAMSIZ-1] = 0;
  7621. }
  7622. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  7623. fn = tg3_msi;
  7624. if (tg3_flag(tp, 1SHOT_MSI))
  7625. fn = tg3_msi_1shot;
  7626. flags = 0;
  7627. } else {
  7628. fn = tg3_interrupt;
  7629. if (tg3_flag(tp, TAGGED_STATUS))
  7630. fn = tg3_interrupt_tagged;
  7631. flags = IRQF_SHARED;
  7632. }
  7633. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7634. }
  7635. static int tg3_test_interrupt(struct tg3 *tp)
  7636. {
  7637. struct tg3_napi *tnapi = &tp->napi[0];
  7638. struct net_device *dev = tp->dev;
  7639. int err, i, intr_ok = 0;
  7640. u32 val;
  7641. if (!netif_running(dev))
  7642. return -ENODEV;
  7643. tg3_disable_ints(tp);
  7644. free_irq(tnapi->irq_vec, tnapi);
  7645. /*
  7646. * Turn off MSI one shot mode. Otherwise this test has no
  7647. * observable way to know whether the interrupt was delivered.
  7648. */
  7649. if (tg3_flag(tp, 57765_PLUS)) {
  7650. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7651. tw32(MSGINT_MODE, val);
  7652. }
  7653. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7654. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7655. if (err)
  7656. return err;
  7657. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7658. tg3_enable_ints(tp);
  7659. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7660. tnapi->coal_now);
  7661. for (i = 0; i < 5; i++) {
  7662. u32 int_mbox, misc_host_ctrl;
  7663. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7664. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7665. if ((int_mbox != 0) ||
  7666. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7667. intr_ok = 1;
  7668. break;
  7669. }
  7670. if (tg3_flag(tp, 57765_PLUS) &&
  7671. tnapi->hw_status->status_tag != tnapi->last_tag)
  7672. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  7673. msleep(10);
  7674. }
  7675. tg3_disable_ints(tp);
  7676. free_irq(tnapi->irq_vec, tnapi);
  7677. err = tg3_request_irq(tp, 0);
  7678. if (err)
  7679. return err;
  7680. if (intr_ok) {
  7681. /* Reenable MSI one shot mode. */
  7682. if (tg3_flag(tp, 57765_PLUS)) {
  7683. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7684. tw32(MSGINT_MODE, val);
  7685. }
  7686. return 0;
  7687. }
  7688. return -EIO;
  7689. }
  7690. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7691. * successfully restored
  7692. */
  7693. static int tg3_test_msi(struct tg3 *tp)
  7694. {
  7695. int err;
  7696. u16 pci_cmd;
  7697. if (!tg3_flag(tp, USING_MSI))
  7698. return 0;
  7699. /* Turn off SERR reporting in case MSI terminates with Master
  7700. * Abort.
  7701. */
  7702. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7703. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7704. pci_cmd & ~PCI_COMMAND_SERR);
  7705. err = tg3_test_interrupt(tp);
  7706. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7707. if (!err)
  7708. return 0;
  7709. /* other failures */
  7710. if (err != -EIO)
  7711. return err;
  7712. /* MSI test failed, go back to INTx mode */
  7713. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  7714. "to INTx mode. Please report this failure to the PCI "
  7715. "maintainer and include system chipset information\n");
  7716. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7717. pci_disable_msi(tp->pdev);
  7718. tg3_flag_clear(tp, USING_MSI);
  7719. tp->napi[0].irq_vec = tp->pdev->irq;
  7720. err = tg3_request_irq(tp, 0);
  7721. if (err)
  7722. return err;
  7723. /* Need to reset the chip because the MSI cycle may have terminated
  7724. * with Master Abort.
  7725. */
  7726. tg3_full_lock(tp, 1);
  7727. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7728. err = tg3_init_hw(tp, 1);
  7729. tg3_full_unlock(tp);
  7730. if (err)
  7731. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7732. return err;
  7733. }
  7734. static int tg3_request_firmware(struct tg3 *tp)
  7735. {
  7736. const __be32 *fw_data;
  7737. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7738. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  7739. tp->fw_needed);
  7740. return -ENOENT;
  7741. }
  7742. fw_data = (void *)tp->fw->data;
  7743. /* Firmware blob starts with version numbers, followed by
  7744. * start address and _full_ length including BSS sections
  7745. * (which must be longer than the actual data, of course
  7746. */
  7747. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7748. if (tp->fw_len < (tp->fw->size - 12)) {
  7749. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  7750. tp->fw_len, tp->fw_needed);
  7751. release_firmware(tp->fw);
  7752. tp->fw = NULL;
  7753. return -EINVAL;
  7754. }
  7755. /* We no longer need firmware; we have it. */
  7756. tp->fw_needed = NULL;
  7757. return 0;
  7758. }
  7759. static bool tg3_enable_msix(struct tg3 *tp)
  7760. {
  7761. int i, rc, cpus = num_online_cpus();
  7762. struct msix_entry msix_ent[tp->irq_max];
  7763. if (cpus == 1)
  7764. /* Just fallback to the simpler MSI mode. */
  7765. return false;
  7766. /*
  7767. * We want as many rx rings enabled as there are cpus.
  7768. * The first MSIX vector only deals with link interrupts, etc,
  7769. * so we add one to the number of vectors we are requesting.
  7770. */
  7771. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7772. for (i = 0; i < tp->irq_max; i++) {
  7773. msix_ent[i].entry = i;
  7774. msix_ent[i].vector = 0;
  7775. }
  7776. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7777. if (rc < 0) {
  7778. return false;
  7779. } else if (rc != 0) {
  7780. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7781. return false;
  7782. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  7783. tp->irq_cnt, rc);
  7784. tp->irq_cnt = rc;
  7785. }
  7786. for (i = 0; i < tp->irq_max; i++)
  7787. tp->napi[i].irq_vec = msix_ent[i].vector;
  7788. netif_set_real_num_tx_queues(tp->dev, 1);
  7789. rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
  7790. if (netif_set_real_num_rx_queues(tp->dev, rc)) {
  7791. pci_disable_msix(tp->pdev);
  7792. return false;
  7793. }
  7794. if (tp->irq_cnt > 1) {
  7795. tg3_flag_set(tp, ENABLE_RSS);
  7796. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7797. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7798. tg3_flag_set(tp, ENABLE_TSS);
  7799. netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
  7800. }
  7801. }
  7802. return true;
  7803. }
  7804. static void tg3_ints_init(struct tg3 *tp)
  7805. {
  7806. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  7807. !tg3_flag(tp, TAGGED_STATUS)) {
  7808. /* All MSI supporting chips should support tagged
  7809. * status. Assert that this is the case.
  7810. */
  7811. netdev_warn(tp->dev,
  7812. "MSI without TAGGED_STATUS? Not using MSI\n");
  7813. goto defcfg;
  7814. }
  7815. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  7816. tg3_flag_set(tp, USING_MSIX);
  7817. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  7818. tg3_flag_set(tp, USING_MSI);
  7819. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  7820. u32 msi_mode = tr32(MSGINT_MODE);
  7821. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  7822. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7823. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7824. }
  7825. defcfg:
  7826. if (!tg3_flag(tp, USING_MSIX)) {
  7827. tp->irq_cnt = 1;
  7828. tp->napi[0].irq_vec = tp->pdev->irq;
  7829. netif_set_real_num_tx_queues(tp->dev, 1);
  7830. netif_set_real_num_rx_queues(tp->dev, 1);
  7831. }
  7832. }
  7833. static void tg3_ints_fini(struct tg3 *tp)
  7834. {
  7835. if (tg3_flag(tp, USING_MSIX))
  7836. pci_disable_msix(tp->pdev);
  7837. else if (tg3_flag(tp, USING_MSI))
  7838. pci_disable_msi(tp->pdev);
  7839. tg3_flag_clear(tp, USING_MSI);
  7840. tg3_flag_clear(tp, USING_MSIX);
  7841. tg3_flag_clear(tp, ENABLE_RSS);
  7842. tg3_flag_clear(tp, ENABLE_TSS);
  7843. }
  7844. static int tg3_open(struct net_device *dev)
  7845. {
  7846. struct tg3 *tp = netdev_priv(dev);
  7847. int i, err;
  7848. if (tp->fw_needed) {
  7849. err = tg3_request_firmware(tp);
  7850. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7851. if (err)
  7852. return err;
  7853. } else if (err) {
  7854. netdev_warn(tp->dev, "TSO capability disabled\n");
  7855. tg3_flag_clear(tp, TSO_CAPABLE);
  7856. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  7857. netdev_notice(tp->dev, "TSO capability restored\n");
  7858. tg3_flag_set(tp, TSO_CAPABLE);
  7859. }
  7860. }
  7861. netif_carrier_off(tp->dev);
  7862. err = tg3_power_up(tp);
  7863. if (err)
  7864. return err;
  7865. tg3_full_lock(tp, 0);
  7866. tg3_disable_ints(tp);
  7867. tg3_flag_clear(tp, INIT_COMPLETE);
  7868. tg3_full_unlock(tp);
  7869. /*
  7870. * Setup interrupts first so we know how
  7871. * many NAPI resources to allocate
  7872. */
  7873. tg3_ints_init(tp);
  7874. /* The placement of this call is tied
  7875. * to the setup and use of Host TX descriptors.
  7876. */
  7877. err = tg3_alloc_consistent(tp);
  7878. if (err)
  7879. goto err_out1;
  7880. tg3_napi_init(tp);
  7881. tg3_napi_enable(tp);
  7882. for (i = 0; i < tp->irq_cnt; i++) {
  7883. struct tg3_napi *tnapi = &tp->napi[i];
  7884. err = tg3_request_irq(tp, i);
  7885. if (err) {
  7886. for (i--; i >= 0; i--)
  7887. free_irq(tnapi->irq_vec, tnapi);
  7888. break;
  7889. }
  7890. }
  7891. if (err)
  7892. goto err_out2;
  7893. tg3_full_lock(tp, 0);
  7894. err = tg3_init_hw(tp, 1);
  7895. if (err) {
  7896. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7897. tg3_free_rings(tp);
  7898. } else {
  7899. if (tg3_flag(tp, TAGGED_STATUS) &&
  7900. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7901. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765)
  7902. tp->timer_offset = HZ;
  7903. else
  7904. tp->timer_offset = HZ / 10;
  7905. BUG_ON(tp->timer_offset > HZ);
  7906. tp->timer_counter = tp->timer_multiplier =
  7907. (HZ / tp->timer_offset);
  7908. tp->asf_counter = tp->asf_multiplier =
  7909. ((HZ / tp->timer_offset) * 2);
  7910. init_timer(&tp->timer);
  7911. tp->timer.expires = jiffies + tp->timer_offset;
  7912. tp->timer.data = (unsigned long) tp;
  7913. tp->timer.function = tg3_timer;
  7914. }
  7915. tg3_full_unlock(tp);
  7916. if (err)
  7917. goto err_out3;
  7918. if (tg3_flag(tp, USING_MSI)) {
  7919. err = tg3_test_msi(tp);
  7920. if (err) {
  7921. tg3_full_lock(tp, 0);
  7922. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7923. tg3_free_rings(tp);
  7924. tg3_full_unlock(tp);
  7925. goto err_out2;
  7926. }
  7927. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  7928. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7929. tw32(PCIE_TRANSACTION_CFG,
  7930. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7931. }
  7932. }
  7933. tg3_phy_start(tp);
  7934. tg3_full_lock(tp, 0);
  7935. add_timer(&tp->timer);
  7936. tg3_flag_set(tp, INIT_COMPLETE);
  7937. tg3_enable_ints(tp);
  7938. tg3_full_unlock(tp);
  7939. netif_tx_start_all_queues(dev);
  7940. /*
  7941. * Reset loopback feature if it was turned on while the device was down
  7942. * make sure that it's installed properly now.
  7943. */
  7944. if (dev->features & NETIF_F_LOOPBACK)
  7945. tg3_set_loopback(dev, dev->features);
  7946. return 0;
  7947. err_out3:
  7948. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7949. struct tg3_napi *tnapi = &tp->napi[i];
  7950. free_irq(tnapi->irq_vec, tnapi);
  7951. }
  7952. err_out2:
  7953. tg3_napi_disable(tp);
  7954. tg3_napi_fini(tp);
  7955. tg3_free_consistent(tp);
  7956. err_out1:
  7957. tg3_ints_fini(tp);
  7958. tg3_frob_aux_power(tp, false);
  7959. pci_set_power_state(tp->pdev, PCI_D3hot);
  7960. return err;
  7961. }
  7962. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
  7963. struct rtnl_link_stats64 *);
  7964. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7965. static int tg3_close(struct net_device *dev)
  7966. {
  7967. int i;
  7968. struct tg3 *tp = netdev_priv(dev);
  7969. tg3_napi_disable(tp);
  7970. cancel_work_sync(&tp->reset_task);
  7971. netif_tx_stop_all_queues(dev);
  7972. del_timer_sync(&tp->timer);
  7973. tg3_phy_stop(tp);
  7974. tg3_full_lock(tp, 1);
  7975. tg3_disable_ints(tp);
  7976. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7977. tg3_free_rings(tp);
  7978. tg3_flag_clear(tp, INIT_COMPLETE);
  7979. tg3_full_unlock(tp);
  7980. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7981. struct tg3_napi *tnapi = &tp->napi[i];
  7982. free_irq(tnapi->irq_vec, tnapi);
  7983. }
  7984. tg3_ints_fini(tp);
  7985. tg3_get_stats64(tp->dev, &tp->net_stats_prev);
  7986. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7987. sizeof(tp->estats_prev));
  7988. tg3_napi_fini(tp);
  7989. tg3_free_consistent(tp);
  7990. tg3_power_down(tp);
  7991. netif_carrier_off(tp->dev);
  7992. return 0;
  7993. }
  7994. static inline u64 get_stat64(tg3_stat64_t *val)
  7995. {
  7996. return ((u64)val->high << 32) | ((u64)val->low);
  7997. }
  7998. static u64 calc_crc_errors(struct tg3 *tp)
  7999. {
  8000. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8001. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8002. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8003. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  8004. u32 val;
  8005. spin_lock_bh(&tp->lock);
  8006. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  8007. tg3_writephy(tp, MII_TG3_TEST1,
  8008. val | MII_TG3_TEST1_CRC_EN);
  8009. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  8010. } else
  8011. val = 0;
  8012. spin_unlock_bh(&tp->lock);
  8013. tp->phy_crc_errors += val;
  8014. return tp->phy_crc_errors;
  8015. }
  8016. return get_stat64(&hw_stats->rx_fcs_errors);
  8017. }
  8018. #define ESTAT_ADD(member) \
  8019. estats->member = old_estats->member + \
  8020. get_stat64(&hw_stats->member)
  8021. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  8022. {
  8023. struct tg3_ethtool_stats *estats = &tp->estats;
  8024. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  8025. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8026. if (!hw_stats)
  8027. return old_estats;
  8028. ESTAT_ADD(rx_octets);
  8029. ESTAT_ADD(rx_fragments);
  8030. ESTAT_ADD(rx_ucast_packets);
  8031. ESTAT_ADD(rx_mcast_packets);
  8032. ESTAT_ADD(rx_bcast_packets);
  8033. ESTAT_ADD(rx_fcs_errors);
  8034. ESTAT_ADD(rx_align_errors);
  8035. ESTAT_ADD(rx_xon_pause_rcvd);
  8036. ESTAT_ADD(rx_xoff_pause_rcvd);
  8037. ESTAT_ADD(rx_mac_ctrl_rcvd);
  8038. ESTAT_ADD(rx_xoff_entered);
  8039. ESTAT_ADD(rx_frame_too_long_errors);
  8040. ESTAT_ADD(rx_jabbers);
  8041. ESTAT_ADD(rx_undersize_packets);
  8042. ESTAT_ADD(rx_in_length_errors);
  8043. ESTAT_ADD(rx_out_length_errors);
  8044. ESTAT_ADD(rx_64_or_less_octet_packets);
  8045. ESTAT_ADD(rx_65_to_127_octet_packets);
  8046. ESTAT_ADD(rx_128_to_255_octet_packets);
  8047. ESTAT_ADD(rx_256_to_511_octet_packets);
  8048. ESTAT_ADD(rx_512_to_1023_octet_packets);
  8049. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  8050. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  8051. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  8052. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  8053. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  8054. ESTAT_ADD(tx_octets);
  8055. ESTAT_ADD(tx_collisions);
  8056. ESTAT_ADD(tx_xon_sent);
  8057. ESTAT_ADD(tx_xoff_sent);
  8058. ESTAT_ADD(tx_flow_control);
  8059. ESTAT_ADD(tx_mac_errors);
  8060. ESTAT_ADD(tx_single_collisions);
  8061. ESTAT_ADD(tx_mult_collisions);
  8062. ESTAT_ADD(tx_deferred);
  8063. ESTAT_ADD(tx_excessive_collisions);
  8064. ESTAT_ADD(tx_late_collisions);
  8065. ESTAT_ADD(tx_collide_2times);
  8066. ESTAT_ADD(tx_collide_3times);
  8067. ESTAT_ADD(tx_collide_4times);
  8068. ESTAT_ADD(tx_collide_5times);
  8069. ESTAT_ADD(tx_collide_6times);
  8070. ESTAT_ADD(tx_collide_7times);
  8071. ESTAT_ADD(tx_collide_8times);
  8072. ESTAT_ADD(tx_collide_9times);
  8073. ESTAT_ADD(tx_collide_10times);
  8074. ESTAT_ADD(tx_collide_11times);
  8075. ESTAT_ADD(tx_collide_12times);
  8076. ESTAT_ADD(tx_collide_13times);
  8077. ESTAT_ADD(tx_collide_14times);
  8078. ESTAT_ADD(tx_collide_15times);
  8079. ESTAT_ADD(tx_ucast_packets);
  8080. ESTAT_ADD(tx_mcast_packets);
  8081. ESTAT_ADD(tx_bcast_packets);
  8082. ESTAT_ADD(tx_carrier_sense_errors);
  8083. ESTAT_ADD(tx_discards);
  8084. ESTAT_ADD(tx_errors);
  8085. ESTAT_ADD(dma_writeq_full);
  8086. ESTAT_ADD(dma_write_prioq_full);
  8087. ESTAT_ADD(rxbds_empty);
  8088. ESTAT_ADD(rx_discards);
  8089. ESTAT_ADD(rx_errors);
  8090. ESTAT_ADD(rx_threshold_hit);
  8091. ESTAT_ADD(dma_readq_full);
  8092. ESTAT_ADD(dma_read_prioq_full);
  8093. ESTAT_ADD(tx_comp_queue_full);
  8094. ESTAT_ADD(ring_set_send_prod_index);
  8095. ESTAT_ADD(ring_status_update);
  8096. ESTAT_ADD(nic_irqs);
  8097. ESTAT_ADD(nic_avoided_irqs);
  8098. ESTAT_ADD(nic_tx_threshold_hit);
  8099. ESTAT_ADD(mbuf_lwm_thresh_hit);
  8100. return estats;
  8101. }
  8102. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  8103. struct rtnl_link_stats64 *stats)
  8104. {
  8105. struct tg3 *tp = netdev_priv(dev);
  8106. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  8107. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8108. if (!hw_stats)
  8109. return old_stats;
  8110. stats->rx_packets = old_stats->rx_packets +
  8111. get_stat64(&hw_stats->rx_ucast_packets) +
  8112. get_stat64(&hw_stats->rx_mcast_packets) +
  8113. get_stat64(&hw_stats->rx_bcast_packets);
  8114. stats->tx_packets = old_stats->tx_packets +
  8115. get_stat64(&hw_stats->tx_ucast_packets) +
  8116. get_stat64(&hw_stats->tx_mcast_packets) +
  8117. get_stat64(&hw_stats->tx_bcast_packets);
  8118. stats->rx_bytes = old_stats->rx_bytes +
  8119. get_stat64(&hw_stats->rx_octets);
  8120. stats->tx_bytes = old_stats->tx_bytes +
  8121. get_stat64(&hw_stats->tx_octets);
  8122. stats->rx_errors = old_stats->rx_errors +
  8123. get_stat64(&hw_stats->rx_errors);
  8124. stats->tx_errors = old_stats->tx_errors +
  8125. get_stat64(&hw_stats->tx_errors) +
  8126. get_stat64(&hw_stats->tx_mac_errors) +
  8127. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  8128. get_stat64(&hw_stats->tx_discards);
  8129. stats->multicast = old_stats->multicast +
  8130. get_stat64(&hw_stats->rx_mcast_packets);
  8131. stats->collisions = old_stats->collisions +
  8132. get_stat64(&hw_stats->tx_collisions);
  8133. stats->rx_length_errors = old_stats->rx_length_errors +
  8134. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  8135. get_stat64(&hw_stats->rx_undersize_packets);
  8136. stats->rx_over_errors = old_stats->rx_over_errors +
  8137. get_stat64(&hw_stats->rxbds_empty);
  8138. stats->rx_frame_errors = old_stats->rx_frame_errors +
  8139. get_stat64(&hw_stats->rx_align_errors);
  8140. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  8141. get_stat64(&hw_stats->tx_discards);
  8142. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  8143. get_stat64(&hw_stats->tx_carrier_sense_errors);
  8144. stats->rx_crc_errors = old_stats->rx_crc_errors +
  8145. calc_crc_errors(tp);
  8146. stats->rx_missed_errors = old_stats->rx_missed_errors +
  8147. get_stat64(&hw_stats->rx_discards);
  8148. stats->rx_dropped = tp->rx_dropped;
  8149. return stats;
  8150. }
  8151. static inline u32 calc_crc(unsigned char *buf, int len)
  8152. {
  8153. u32 reg;
  8154. u32 tmp;
  8155. int j, k;
  8156. reg = 0xffffffff;
  8157. for (j = 0; j < len; j++) {
  8158. reg ^= buf[j];
  8159. for (k = 0; k < 8; k++) {
  8160. tmp = reg & 0x01;
  8161. reg >>= 1;
  8162. if (tmp)
  8163. reg ^= 0xedb88320;
  8164. }
  8165. }
  8166. return ~reg;
  8167. }
  8168. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  8169. {
  8170. /* accept or reject all multicast frames */
  8171. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  8172. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  8173. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  8174. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  8175. }
  8176. static void __tg3_set_rx_mode(struct net_device *dev)
  8177. {
  8178. struct tg3 *tp = netdev_priv(dev);
  8179. u32 rx_mode;
  8180. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  8181. RX_MODE_KEEP_VLAN_TAG);
  8182. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  8183. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  8184. * flag clear.
  8185. */
  8186. if (!tg3_flag(tp, ENABLE_ASF))
  8187. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  8188. #endif
  8189. if (dev->flags & IFF_PROMISC) {
  8190. /* Promiscuous mode. */
  8191. rx_mode |= RX_MODE_PROMISC;
  8192. } else if (dev->flags & IFF_ALLMULTI) {
  8193. /* Accept all multicast. */
  8194. tg3_set_multi(tp, 1);
  8195. } else if (netdev_mc_empty(dev)) {
  8196. /* Reject all multicast. */
  8197. tg3_set_multi(tp, 0);
  8198. } else {
  8199. /* Accept one or more multicast(s). */
  8200. struct netdev_hw_addr *ha;
  8201. u32 mc_filter[4] = { 0, };
  8202. u32 regidx;
  8203. u32 bit;
  8204. u32 crc;
  8205. netdev_for_each_mc_addr(ha, dev) {
  8206. crc = calc_crc(ha->addr, ETH_ALEN);
  8207. bit = ~crc & 0x7f;
  8208. regidx = (bit & 0x60) >> 5;
  8209. bit &= 0x1f;
  8210. mc_filter[regidx] |= (1 << bit);
  8211. }
  8212. tw32(MAC_HASH_REG_0, mc_filter[0]);
  8213. tw32(MAC_HASH_REG_1, mc_filter[1]);
  8214. tw32(MAC_HASH_REG_2, mc_filter[2]);
  8215. tw32(MAC_HASH_REG_3, mc_filter[3]);
  8216. }
  8217. if (rx_mode != tp->rx_mode) {
  8218. tp->rx_mode = rx_mode;
  8219. tw32_f(MAC_RX_MODE, rx_mode);
  8220. udelay(10);
  8221. }
  8222. }
  8223. static void tg3_set_rx_mode(struct net_device *dev)
  8224. {
  8225. struct tg3 *tp = netdev_priv(dev);
  8226. if (!netif_running(dev))
  8227. return;
  8228. tg3_full_lock(tp, 0);
  8229. __tg3_set_rx_mode(dev);
  8230. tg3_full_unlock(tp);
  8231. }
  8232. static int tg3_get_regs_len(struct net_device *dev)
  8233. {
  8234. return TG3_REG_BLK_SIZE;
  8235. }
  8236. static void tg3_get_regs(struct net_device *dev,
  8237. struct ethtool_regs *regs, void *_p)
  8238. {
  8239. struct tg3 *tp = netdev_priv(dev);
  8240. regs->version = 0;
  8241. memset(_p, 0, TG3_REG_BLK_SIZE);
  8242. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8243. return;
  8244. tg3_full_lock(tp, 0);
  8245. tg3_dump_legacy_regs(tp, (u32 *)_p);
  8246. tg3_full_unlock(tp);
  8247. }
  8248. static int tg3_get_eeprom_len(struct net_device *dev)
  8249. {
  8250. struct tg3 *tp = netdev_priv(dev);
  8251. return tp->nvram_size;
  8252. }
  8253. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8254. {
  8255. struct tg3 *tp = netdev_priv(dev);
  8256. int ret;
  8257. u8 *pd;
  8258. u32 i, offset, len, b_offset, b_count;
  8259. __be32 val;
  8260. if (tg3_flag(tp, NO_NVRAM))
  8261. return -EINVAL;
  8262. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8263. return -EAGAIN;
  8264. offset = eeprom->offset;
  8265. len = eeprom->len;
  8266. eeprom->len = 0;
  8267. eeprom->magic = TG3_EEPROM_MAGIC;
  8268. if (offset & 3) {
  8269. /* adjustments to start on required 4 byte boundary */
  8270. b_offset = offset & 3;
  8271. b_count = 4 - b_offset;
  8272. if (b_count > len) {
  8273. /* i.e. offset=1 len=2 */
  8274. b_count = len;
  8275. }
  8276. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  8277. if (ret)
  8278. return ret;
  8279. memcpy(data, ((char *)&val) + b_offset, b_count);
  8280. len -= b_count;
  8281. offset += b_count;
  8282. eeprom->len += b_count;
  8283. }
  8284. /* read bytes up to the last 4 byte boundary */
  8285. pd = &data[eeprom->len];
  8286. for (i = 0; i < (len - (len & 3)); i += 4) {
  8287. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  8288. if (ret) {
  8289. eeprom->len += i;
  8290. return ret;
  8291. }
  8292. memcpy(pd + i, &val, 4);
  8293. }
  8294. eeprom->len += i;
  8295. if (len & 3) {
  8296. /* read last bytes not ending on 4 byte boundary */
  8297. pd = &data[eeprom->len];
  8298. b_count = len & 3;
  8299. b_offset = offset + len - b_count;
  8300. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  8301. if (ret)
  8302. return ret;
  8303. memcpy(pd, &val, b_count);
  8304. eeprom->len += b_count;
  8305. }
  8306. return 0;
  8307. }
  8308. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  8309. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8310. {
  8311. struct tg3 *tp = netdev_priv(dev);
  8312. int ret;
  8313. u32 offset, len, b_offset, odd_len;
  8314. u8 *buf;
  8315. __be32 start, end;
  8316. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8317. return -EAGAIN;
  8318. if (tg3_flag(tp, NO_NVRAM) ||
  8319. eeprom->magic != TG3_EEPROM_MAGIC)
  8320. return -EINVAL;
  8321. offset = eeprom->offset;
  8322. len = eeprom->len;
  8323. if ((b_offset = (offset & 3))) {
  8324. /* adjustments to start on required 4 byte boundary */
  8325. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8326. if (ret)
  8327. return ret;
  8328. len += b_offset;
  8329. offset &= ~3;
  8330. if (len < 4)
  8331. len = 4;
  8332. }
  8333. odd_len = 0;
  8334. if (len & 3) {
  8335. /* adjustments to end on required 4 byte boundary */
  8336. odd_len = 1;
  8337. len = (len + 3) & ~3;
  8338. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8339. if (ret)
  8340. return ret;
  8341. }
  8342. buf = data;
  8343. if (b_offset || odd_len) {
  8344. buf = kmalloc(len, GFP_KERNEL);
  8345. if (!buf)
  8346. return -ENOMEM;
  8347. if (b_offset)
  8348. memcpy(buf, &start, 4);
  8349. if (odd_len)
  8350. memcpy(buf+len-4, &end, 4);
  8351. memcpy(buf + b_offset, data, eeprom->len);
  8352. }
  8353. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8354. if (buf != data)
  8355. kfree(buf);
  8356. return ret;
  8357. }
  8358. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8359. {
  8360. struct tg3 *tp = netdev_priv(dev);
  8361. if (tg3_flag(tp, USE_PHYLIB)) {
  8362. struct phy_device *phydev;
  8363. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8364. return -EAGAIN;
  8365. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8366. return phy_ethtool_gset(phydev, cmd);
  8367. }
  8368. cmd->supported = (SUPPORTED_Autoneg);
  8369. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8370. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8371. SUPPORTED_1000baseT_Full);
  8372. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8373. cmd->supported |= (SUPPORTED_100baseT_Half |
  8374. SUPPORTED_100baseT_Full |
  8375. SUPPORTED_10baseT_Half |
  8376. SUPPORTED_10baseT_Full |
  8377. SUPPORTED_TP);
  8378. cmd->port = PORT_TP;
  8379. } else {
  8380. cmd->supported |= SUPPORTED_FIBRE;
  8381. cmd->port = PORT_FIBRE;
  8382. }
  8383. cmd->advertising = tp->link_config.advertising;
  8384. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  8385. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  8386. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8387. cmd->advertising |= ADVERTISED_Pause;
  8388. } else {
  8389. cmd->advertising |= ADVERTISED_Pause |
  8390. ADVERTISED_Asym_Pause;
  8391. }
  8392. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8393. cmd->advertising |= ADVERTISED_Asym_Pause;
  8394. }
  8395. }
  8396. if (netif_running(dev)) {
  8397. ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
  8398. cmd->duplex = tp->link_config.active_duplex;
  8399. } else {
  8400. ethtool_cmd_speed_set(cmd, SPEED_INVALID);
  8401. cmd->duplex = DUPLEX_INVALID;
  8402. }
  8403. cmd->phy_address = tp->phy_addr;
  8404. cmd->transceiver = XCVR_INTERNAL;
  8405. cmd->autoneg = tp->link_config.autoneg;
  8406. cmd->maxtxpkt = 0;
  8407. cmd->maxrxpkt = 0;
  8408. return 0;
  8409. }
  8410. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8411. {
  8412. struct tg3 *tp = netdev_priv(dev);
  8413. u32 speed = ethtool_cmd_speed(cmd);
  8414. if (tg3_flag(tp, USE_PHYLIB)) {
  8415. struct phy_device *phydev;
  8416. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8417. return -EAGAIN;
  8418. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8419. return phy_ethtool_sset(phydev, cmd);
  8420. }
  8421. if (cmd->autoneg != AUTONEG_ENABLE &&
  8422. cmd->autoneg != AUTONEG_DISABLE)
  8423. return -EINVAL;
  8424. if (cmd->autoneg == AUTONEG_DISABLE &&
  8425. cmd->duplex != DUPLEX_FULL &&
  8426. cmd->duplex != DUPLEX_HALF)
  8427. return -EINVAL;
  8428. if (cmd->autoneg == AUTONEG_ENABLE) {
  8429. u32 mask = ADVERTISED_Autoneg |
  8430. ADVERTISED_Pause |
  8431. ADVERTISED_Asym_Pause;
  8432. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8433. mask |= ADVERTISED_1000baseT_Half |
  8434. ADVERTISED_1000baseT_Full;
  8435. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  8436. mask |= ADVERTISED_100baseT_Half |
  8437. ADVERTISED_100baseT_Full |
  8438. ADVERTISED_10baseT_Half |
  8439. ADVERTISED_10baseT_Full |
  8440. ADVERTISED_TP;
  8441. else
  8442. mask |= ADVERTISED_FIBRE;
  8443. if (cmd->advertising & ~mask)
  8444. return -EINVAL;
  8445. mask &= (ADVERTISED_1000baseT_Half |
  8446. ADVERTISED_1000baseT_Full |
  8447. ADVERTISED_100baseT_Half |
  8448. ADVERTISED_100baseT_Full |
  8449. ADVERTISED_10baseT_Half |
  8450. ADVERTISED_10baseT_Full);
  8451. cmd->advertising &= mask;
  8452. } else {
  8453. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  8454. if (speed != SPEED_1000)
  8455. return -EINVAL;
  8456. if (cmd->duplex != DUPLEX_FULL)
  8457. return -EINVAL;
  8458. } else {
  8459. if (speed != SPEED_100 &&
  8460. speed != SPEED_10)
  8461. return -EINVAL;
  8462. }
  8463. }
  8464. tg3_full_lock(tp, 0);
  8465. tp->link_config.autoneg = cmd->autoneg;
  8466. if (cmd->autoneg == AUTONEG_ENABLE) {
  8467. tp->link_config.advertising = (cmd->advertising |
  8468. ADVERTISED_Autoneg);
  8469. tp->link_config.speed = SPEED_INVALID;
  8470. tp->link_config.duplex = DUPLEX_INVALID;
  8471. } else {
  8472. tp->link_config.advertising = 0;
  8473. tp->link_config.speed = speed;
  8474. tp->link_config.duplex = cmd->duplex;
  8475. }
  8476. tp->link_config.orig_speed = tp->link_config.speed;
  8477. tp->link_config.orig_duplex = tp->link_config.duplex;
  8478. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8479. if (netif_running(dev))
  8480. tg3_setup_phy(tp, 1);
  8481. tg3_full_unlock(tp);
  8482. return 0;
  8483. }
  8484. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8485. {
  8486. struct tg3 *tp = netdev_priv(dev);
  8487. strcpy(info->driver, DRV_MODULE_NAME);
  8488. strcpy(info->version, DRV_MODULE_VERSION);
  8489. strcpy(info->fw_version, tp->fw_ver);
  8490. strcpy(info->bus_info, pci_name(tp->pdev));
  8491. }
  8492. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8493. {
  8494. struct tg3 *tp = netdev_priv(dev);
  8495. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  8496. wol->supported = WAKE_MAGIC;
  8497. else
  8498. wol->supported = 0;
  8499. wol->wolopts = 0;
  8500. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  8501. wol->wolopts = WAKE_MAGIC;
  8502. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8503. }
  8504. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8505. {
  8506. struct tg3 *tp = netdev_priv(dev);
  8507. struct device *dp = &tp->pdev->dev;
  8508. if (wol->wolopts & ~WAKE_MAGIC)
  8509. return -EINVAL;
  8510. if ((wol->wolopts & WAKE_MAGIC) &&
  8511. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  8512. return -EINVAL;
  8513. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  8514. spin_lock_bh(&tp->lock);
  8515. if (device_may_wakeup(dp))
  8516. tg3_flag_set(tp, WOL_ENABLE);
  8517. else
  8518. tg3_flag_clear(tp, WOL_ENABLE);
  8519. spin_unlock_bh(&tp->lock);
  8520. return 0;
  8521. }
  8522. static u32 tg3_get_msglevel(struct net_device *dev)
  8523. {
  8524. struct tg3 *tp = netdev_priv(dev);
  8525. return tp->msg_enable;
  8526. }
  8527. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8528. {
  8529. struct tg3 *tp = netdev_priv(dev);
  8530. tp->msg_enable = value;
  8531. }
  8532. static int tg3_nway_reset(struct net_device *dev)
  8533. {
  8534. struct tg3 *tp = netdev_priv(dev);
  8535. int r;
  8536. if (!netif_running(dev))
  8537. return -EAGAIN;
  8538. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  8539. return -EINVAL;
  8540. if (tg3_flag(tp, USE_PHYLIB)) {
  8541. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8542. return -EAGAIN;
  8543. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8544. } else {
  8545. u32 bmcr;
  8546. spin_lock_bh(&tp->lock);
  8547. r = -EINVAL;
  8548. tg3_readphy(tp, MII_BMCR, &bmcr);
  8549. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8550. ((bmcr & BMCR_ANENABLE) ||
  8551. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  8552. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8553. BMCR_ANENABLE);
  8554. r = 0;
  8555. }
  8556. spin_unlock_bh(&tp->lock);
  8557. }
  8558. return r;
  8559. }
  8560. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8561. {
  8562. struct tg3 *tp = netdev_priv(dev);
  8563. ering->rx_max_pending = tp->rx_std_ring_mask;
  8564. ering->rx_mini_max_pending = 0;
  8565. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  8566. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  8567. else
  8568. ering->rx_jumbo_max_pending = 0;
  8569. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8570. ering->rx_pending = tp->rx_pending;
  8571. ering->rx_mini_pending = 0;
  8572. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  8573. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8574. else
  8575. ering->rx_jumbo_pending = 0;
  8576. ering->tx_pending = tp->napi[0].tx_pending;
  8577. }
  8578. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8579. {
  8580. struct tg3 *tp = netdev_priv(dev);
  8581. int i, irq_sync = 0, err = 0;
  8582. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  8583. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  8584. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8585. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8586. (tg3_flag(tp, TSO_BUG) &&
  8587. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8588. return -EINVAL;
  8589. if (netif_running(dev)) {
  8590. tg3_phy_stop(tp);
  8591. tg3_netif_stop(tp);
  8592. irq_sync = 1;
  8593. }
  8594. tg3_full_lock(tp, irq_sync);
  8595. tp->rx_pending = ering->rx_pending;
  8596. if (tg3_flag(tp, MAX_RXPEND_64) &&
  8597. tp->rx_pending > 63)
  8598. tp->rx_pending = 63;
  8599. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8600. for (i = 0; i < tp->irq_max; i++)
  8601. tp->napi[i].tx_pending = ering->tx_pending;
  8602. if (netif_running(dev)) {
  8603. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8604. err = tg3_restart_hw(tp, 1);
  8605. if (!err)
  8606. tg3_netif_start(tp);
  8607. }
  8608. tg3_full_unlock(tp);
  8609. if (irq_sync && !err)
  8610. tg3_phy_start(tp);
  8611. return err;
  8612. }
  8613. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8614. {
  8615. struct tg3 *tp = netdev_priv(dev);
  8616. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  8617. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8618. epause->rx_pause = 1;
  8619. else
  8620. epause->rx_pause = 0;
  8621. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8622. epause->tx_pause = 1;
  8623. else
  8624. epause->tx_pause = 0;
  8625. }
  8626. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8627. {
  8628. struct tg3 *tp = netdev_priv(dev);
  8629. int err = 0;
  8630. if (tg3_flag(tp, USE_PHYLIB)) {
  8631. u32 newadv;
  8632. struct phy_device *phydev;
  8633. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8634. if (!(phydev->supported & SUPPORTED_Pause) ||
  8635. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8636. (epause->rx_pause != epause->tx_pause)))
  8637. return -EINVAL;
  8638. tp->link_config.flowctrl = 0;
  8639. if (epause->rx_pause) {
  8640. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8641. if (epause->tx_pause) {
  8642. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8643. newadv = ADVERTISED_Pause;
  8644. } else
  8645. newadv = ADVERTISED_Pause |
  8646. ADVERTISED_Asym_Pause;
  8647. } else if (epause->tx_pause) {
  8648. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8649. newadv = ADVERTISED_Asym_Pause;
  8650. } else
  8651. newadv = 0;
  8652. if (epause->autoneg)
  8653. tg3_flag_set(tp, PAUSE_AUTONEG);
  8654. else
  8655. tg3_flag_clear(tp, PAUSE_AUTONEG);
  8656. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  8657. u32 oldadv = phydev->advertising &
  8658. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8659. if (oldadv != newadv) {
  8660. phydev->advertising &=
  8661. ~(ADVERTISED_Pause |
  8662. ADVERTISED_Asym_Pause);
  8663. phydev->advertising |= newadv;
  8664. if (phydev->autoneg) {
  8665. /*
  8666. * Always renegotiate the link to
  8667. * inform our link partner of our
  8668. * flow control settings, even if the
  8669. * flow control is forced. Let
  8670. * tg3_adjust_link() do the final
  8671. * flow control setup.
  8672. */
  8673. return phy_start_aneg(phydev);
  8674. }
  8675. }
  8676. if (!epause->autoneg)
  8677. tg3_setup_flow_control(tp, 0, 0);
  8678. } else {
  8679. tp->link_config.orig_advertising &=
  8680. ~(ADVERTISED_Pause |
  8681. ADVERTISED_Asym_Pause);
  8682. tp->link_config.orig_advertising |= newadv;
  8683. }
  8684. } else {
  8685. int irq_sync = 0;
  8686. if (netif_running(dev)) {
  8687. tg3_netif_stop(tp);
  8688. irq_sync = 1;
  8689. }
  8690. tg3_full_lock(tp, irq_sync);
  8691. if (epause->autoneg)
  8692. tg3_flag_set(tp, PAUSE_AUTONEG);
  8693. else
  8694. tg3_flag_clear(tp, PAUSE_AUTONEG);
  8695. if (epause->rx_pause)
  8696. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8697. else
  8698. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8699. if (epause->tx_pause)
  8700. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8701. else
  8702. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8703. if (netif_running(dev)) {
  8704. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8705. err = tg3_restart_hw(tp, 1);
  8706. if (!err)
  8707. tg3_netif_start(tp);
  8708. }
  8709. tg3_full_unlock(tp);
  8710. }
  8711. return err;
  8712. }
  8713. static int tg3_get_sset_count(struct net_device *dev, int sset)
  8714. {
  8715. switch (sset) {
  8716. case ETH_SS_TEST:
  8717. return TG3_NUM_TEST;
  8718. case ETH_SS_STATS:
  8719. return TG3_NUM_STATS;
  8720. default:
  8721. return -EOPNOTSUPP;
  8722. }
  8723. }
  8724. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  8725. {
  8726. switch (stringset) {
  8727. case ETH_SS_STATS:
  8728. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8729. break;
  8730. case ETH_SS_TEST:
  8731. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8732. break;
  8733. default:
  8734. WARN_ON(1); /* we need a WARN() */
  8735. break;
  8736. }
  8737. }
  8738. static int tg3_set_phys_id(struct net_device *dev,
  8739. enum ethtool_phys_id_state state)
  8740. {
  8741. struct tg3 *tp = netdev_priv(dev);
  8742. if (!netif_running(tp->dev))
  8743. return -EAGAIN;
  8744. switch (state) {
  8745. case ETHTOOL_ID_ACTIVE:
  8746. return 1; /* cycle on/off once per second */
  8747. case ETHTOOL_ID_ON:
  8748. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8749. LED_CTRL_1000MBPS_ON |
  8750. LED_CTRL_100MBPS_ON |
  8751. LED_CTRL_10MBPS_ON |
  8752. LED_CTRL_TRAFFIC_OVERRIDE |
  8753. LED_CTRL_TRAFFIC_BLINK |
  8754. LED_CTRL_TRAFFIC_LED);
  8755. break;
  8756. case ETHTOOL_ID_OFF:
  8757. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8758. LED_CTRL_TRAFFIC_OVERRIDE);
  8759. break;
  8760. case ETHTOOL_ID_INACTIVE:
  8761. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8762. break;
  8763. }
  8764. return 0;
  8765. }
  8766. static void tg3_get_ethtool_stats(struct net_device *dev,
  8767. struct ethtool_stats *estats, u64 *tmp_stats)
  8768. {
  8769. struct tg3 *tp = netdev_priv(dev);
  8770. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8771. }
  8772. static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
  8773. {
  8774. int i;
  8775. __be32 *buf;
  8776. u32 offset = 0, len = 0;
  8777. u32 magic, val;
  8778. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  8779. return NULL;
  8780. if (magic == TG3_EEPROM_MAGIC) {
  8781. for (offset = TG3_NVM_DIR_START;
  8782. offset < TG3_NVM_DIR_END;
  8783. offset += TG3_NVM_DIRENT_SIZE) {
  8784. if (tg3_nvram_read(tp, offset, &val))
  8785. return NULL;
  8786. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  8787. TG3_NVM_DIRTYPE_EXTVPD)
  8788. break;
  8789. }
  8790. if (offset != TG3_NVM_DIR_END) {
  8791. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  8792. if (tg3_nvram_read(tp, offset + 4, &offset))
  8793. return NULL;
  8794. offset = tg3_nvram_logical_addr(tp, offset);
  8795. }
  8796. }
  8797. if (!offset || !len) {
  8798. offset = TG3_NVM_VPD_OFF;
  8799. len = TG3_NVM_VPD_LEN;
  8800. }
  8801. buf = kmalloc(len, GFP_KERNEL);
  8802. if (buf == NULL)
  8803. return NULL;
  8804. if (magic == TG3_EEPROM_MAGIC) {
  8805. for (i = 0; i < len; i += 4) {
  8806. /* The data is in little-endian format in NVRAM.
  8807. * Use the big-endian read routines to preserve
  8808. * the byte order as it exists in NVRAM.
  8809. */
  8810. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  8811. goto error;
  8812. }
  8813. } else {
  8814. u8 *ptr;
  8815. ssize_t cnt;
  8816. unsigned int pos = 0;
  8817. ptr = (u8 *)&buf[0];
  8818. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  8819. cnt = pci_read_vpd(tp->pdev, pos,
  8820. len - pos, ptr);
  8821. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  8822. cnt = 0;
  8823. else if (cnt < 0)
  8824. goto error;
  8825. }
  8826. if (pos != len)
  8827. goto error;
  8828. }
  8829. *vpdlen = len;
  8830. return buf;
  8831. error:
  8832. kfree(buf);
  8833. return NULL;
  8834. }
  8835. #define NVRAM_TEST_SIZE 0x100
  8836. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8837. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8838. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8839. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  8840. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  8841. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
  8842. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8843. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8844. static int tg3_test_nvram(struct tg3 *tp)
  8845. {
  8846. u32 csum, magic, len;
  8847. __be32 *buf;
  8848. int i, j, k, err = 0, size;
  8849. if (tg3_flag(tp, NO_NVRAM))
  8850. return 0;
  8851. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8852. return -EIO;
  8853. if (magic == TG3_EEPROM_MAGIC)
  8854. size = NVRAM_TEST_SIZE;
  8855. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8856. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8857. TG3_EEPROM_SB_FORMAT_1) {
  8858. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8859. case TG3_EEPROM_SB_REVISION_0:
  8860. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8861. break;
  8862. case TG3_EEPROM_SB_REVISION_2:
  8863. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8864. break;
  8865. case TG3_EEPROM_SB_REVISION_3:
  8866. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8867. break;
  8868. case TG3_EEPROM_SB_REVISION_4:
  8869. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  8870. break;
  8871. case TG3_EEPROM_SB_REVISION_5:
  8872. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  8873. break;
  8874. case TG3_EEPROM_SB_REVISION_6:
  8875. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  8876. break;
  8877. default:
  8878. return -EIO;
  8879. }
  8880. } else
  8881. return 0;
  8882. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8883. size = NVRAM_SELFBOOT_HW_SIZE;
  8884. else
  8885. return -EIO;
  8886. buf = kmalloc(size, GFP_KERNEL);
  8887. if (buf == NULL)
  8888. return -ENOMEM;
  8889. err = -EIO;
  8890. for (i = 0, j = 0; i < size; i += 4, j++) {
  8891. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8892. if (err)
  8893. break;
  8894. }
  8895. if (i < size)
  8896. goto out;
  8897. /* Selfboot format */
  8898. magic = be32_to_cpu(buf[0]);
  8899. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8900. TG3_EEPROM_MAGIC_FW) {
  8901. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8902. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8903. TG3_EEPROM_SB_REVISION_2) {
  8904. /* For rev 2, the csum doesn't include the MBA. */
  8905. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8906. csum8 += buf8[i];
  8907. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8908. csum8 += buf8[i];
  8909. } else {
  8910. for (i = 0; i < size; i++)
  8911. csum8 += buf8[i];
  8912. }
  8913. if (csum8 == 0) {
  8914. err = 0;
  8915. goto out;
  8916. }
  8917. err = -EIO;
  8918. goto out;
  8919. }
  8920. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8921. TG3_EEPROM_MAGIC_HW) {
  8922. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8923. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8924. u8 *buf8 = (u8 *) buf;
  8925. /* Separate the parity bits and the data bytes. */
  8926. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8927. if ((i == 0) || (i == 8)) {
  8928. int l;
  8929. u8 msk;
  8930. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8931. parity[k++] = buf8[i] & msk;
  8932. i++;
  8933. } else if (i == 16) {
  8934. int l;
  8935. u8 msk;
  8936. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8937. parity[k++] = buf8[i] & msk;
  8938. i++;
  8939. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8940. parity[k++] = buf8[i] & msk;
  8941. i++;
  8942. }
  8943. data[j++] = buf8[i];
  8944. }
  8945. err = -EIO;
  8946. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8947. u8 hw8 = hweight8(data[i]);
  8948. if ((hw8 & 0x1) && parity[i])
  8949. goto out;
  8950. else if (!(hw8 & 0x1) && !parity[i])
  8951. goto out;
  8952. }
  8953. err = 0;
  8954. goto out;
  8955. }
  8956. err = -EIO;
  8957. /* Bootstrap checksum at offset 0x10 */
  8958. csum = calc_crc((unsigned char *) buf, 0x10);
  8959. if (csum != le32_to_cpu(buf[0x10/4]))
  8960. goto out;
  8961. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8962. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8963. if (csum != le32_to_cpu(buf[0xfc/4]))
  8964. goto out;
  8965. kfree(buf);
  8966. buf = tg3_vpd_readblock(tp, &len);
  8967. if (!buf)
  8968. return -ENOMEM;
  8969. i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
  8970. if (i > 0) {
  8971. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  8972. if (j < 0)
  8973. goto out;
  8974. if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
  8975. goto out;
  8976. i += PCI_VPD_LRDT_TAG_SIZE;
  8977. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  8978. PCI_VPD_RO_KEYWORD_CHKSUM);
  8979. if (j > 0) {
  8980. u8 csum8 = 0;
  8981. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  8982. for (i = 0; i <= j; i++)
  8983. csum8 += ((u8 *)buf)[i];
  8984. if (csum8)
  8985. goto out;
  8986. }
  8987. }
  8988. err = 0;
  8989. out:
  8990. kfree(buf);
  8991. return err;
  8992. }
  8993. #define TG3_SERDES_TIMEOUT_SEC 2
  8994. #define TG3_COPPER_TIMEOUT_SEC 6
  8995. static int tg3_test_link(struct tg3 *tp)
  8996. {
  8997. int i, max;
  8998. if (!netif_running(tp->dev))
  8999. return -ENODEV;
  9000. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  9001. max = TG3_SERDES_TIMEOUT_SEC;
  9002. else
  9003. max = TG3_COPPER_TIMEOUT_SEC;
  9004. for (i = 0; i < max; i++) {
  9005. if (netif_carrier_ok(tp->dev))
  9006. return 0;
  9007. if (msleep_interruptible(1000))
  9008. break;
  9009. }
  9010. return -EIO;
  9011. }
  9012. /* Only test the commonly used registers */
  9013. static int tg3_test_registers(struct tg3 *tp)
  9014. {
  9015. int i, is_5705, is_5750;
  9016. u32 offset, read_mask, write_mask, val, save_val, read_val;
  9017. static struct {
  9018. u16 offset;
  9019. u16 flags;
  9020. #define TG3_FL_5705 0x1
  9021. #define TG3_FL_NOT_5705 0x2
  9022. #define TG3_FL_NOT_5788 0x4
  9023. #define TG3_FL_NOT_5750 0x8
  9024. u32 read_mask;
  9025. u32 write_mask;
  9026. } reg_tbl[] = {
  9027. /* MAC Control Registers */
  9028. { MAC_MODE, TG3_FL_NOT_5705,
  9029. 0x00000000, 0x00ef6f8c },
  9030. { MAC_MODE, TG3_FL_5705,
  9031. 0x00000000, 0x01ef6b8c },
  9032. { MAC_STATUS, TG3_FL_NOT_5705,
  9033. 0x03800107, 0x00000000 },
  9034. { MAC_STATUS, TG3_FL_5705,
  9035. 0x03800100, 0x00000000 },
  9036. { MAC_ADDR_0_HIGH, 0x0000,
  9037. 0x00000000, 0x0000ffff },
  9038. { MAC_ADDR_0_LOW, 0x0000,
  9039. 0x00000000, 0xffffffff },
  9040. { MAC_RX_MTU_SIZE, 0x0000,
  9041. 0x00000000, 0x0000ffff },
  9042. { MAC_TX_MODE, 0x0000,
  9043. 0x00000000, 0x00000070 },
  9044. { MAC_TX_LENGTHS, 0x0000,
  9045. 0x00000000, 0x00003fff },
  9046. { MAC_RX_MODE, TG3_FL_NOT_5705,
  9047. 0x00000000, 0x000007fc },
  9048. { MAC_RX_MODE, TG3_FL_5705,
  9049. 0x00000000, 0x000007dc },
  9050. { MAC_HASH_REG_0, 0x0000,
  9051. 0x00000000, 0xffffffff },
  9052. { MAC_HASH_REG_1, 0x0000,
  9053. 0x00000000, 0xffffffff },
  9054. { MAC_HASH_REG_2, 0x0000,
  9055. 0x00000000, 0xffffffff },
  9056. { MAC_HASH_REG_3, 0x0000,
  9057. 0x00000000, 0xffffffff },
  9058. /* Receive Data and Receive BD Initiator Control Registers. */
  9059. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  9060. 0x00000000, 0xffffffff },
  9061. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  9062. 0x00000000, 0xffffffff },
  9063. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  9064. 0x00000000, 0x00000003 },
  9065. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  9066. 0x00000000, 0xffffffff },
  9067. { RCVDBDI_STD_BD+0, 0x0000,
  9068. 0x00000000, 0xffffffff },
  9069. { RCVDBDI_STD_BD+4, 0x0000,
  9070. 0x00000000, 0xffffffff },
  9071. { RCVDBDI_STD_BD+8, 0x0000,
  9072. 0x00000000, 0xffff0002 },
  9073. { RCVDBDI_STD_BD+0xc, 0x0000,
  9074. 0x00000000, 0xffffffff },
  9075. /* Receive BD Initiator Control Registers. */
  9076. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  9077. 0x00000000, 0xffffffff },
  9078. { RCVBDI_STD_THRESH, TG3_FL_5705,
  9079. 0x00000000, 0x000003ff },
  9080. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  9081. 0x00000000, 0xffffffff },
  9082. /* Host Coalescing Control Registers. */
  9083. { HOSTCC_MODE, TG3_FL_NOT_5705,
  9084. 0x00000000, 0x00000004 },
  9085. { HOSTCC_MODE, TG3_FL_5705,
  9086. 0x00000000, 0x000000f6 },
  9087. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  9088. 0x00000000, 0xffffffff },
  9089. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  9090. 0x00000000, 0x000003ff },
  9091. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  9092. 0x00000000, 0xffffffff },
  9093. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  9094. 0x00000000, 0x000003ff },
  9095. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  9096. 0x00000000, 0xffffffff },
  9097. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9098. 0x00000000, 0x000000ff },
  9099. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  9100. 0x00000000, 0xffffffff },
  9101. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9102. 0x00000000, 0x000000ff },
  9103. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9104. 0x00000000, 0xffffffff },
  9105. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9106. 0x00000000, 0xffffffff },
  9107. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9108. 0x00000000, 0xffffffff },
  9109. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9110. 0x00000000, 0x000000ff },
  9111. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9112. 0x00000000, 0xffffffff },
  9113. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9114. 0x00000000, 0x000000ff },
  9115. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  9116. 0x00000000, 0xffffffff },
  9117. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  9118. 0x00000000, 0xffffffff },
  9119. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  9120. 0x00000000, 0xffffffff },
  9121. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  9122. 0x00000000, 0xffffffff },
  9123. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  9124. 0x00000000, 0xffffffff },
  9125. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  9126. 0xffffffff, 0x00000000 },
  9127. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  9128. 0xffffffff, 0x00000000 },
  9129. /* Buffer Manager Control Registers. */
  9130. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  9131. 0x00000000, 0x007fff80 },
  9132. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  9133. 0x00000000, 0x007fffff },
  9134. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  9135. 0x00000000, 0x0000003f },
  9136. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  9137. 0x00000000, 0x000001ff },
  9138. { BUFMGR_MB_HIGH_WATER, 0x0000,
  9139. 0x00000000, 0x000001ff },
  9140. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  9141. 0xffffffff, 0x00000000 },
  9142. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  9143. 0xffffffff, 0x00000000 },
  9144. /* Mailbox Registers */
  9145. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  9146. 0x00000000, 0x000001ff },
  9147. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  9148. 0x00000000, 0x000001ff },
  9149. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  9150. 0x00000000, 0x000007ff },
  9151. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  9152. 0x00000000, 0x000001ff },
  9153. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  9154. };
  9155. is_5705 = is_5750 = 0;
  9156. if (tg3_flag(tp, 5705_PLUS)) {
  9157. is_5705 = 1;
  9158. if (tg3_flag(tp, 5750_PLUS))
  9159. is_5750 = 1;
  9160. }
  9161. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  9162. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  9163. continue;
  9164. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  9165. continue;
  9166. if (tg3_flag(tp, IS_5788) &&
  9167. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  9168. continue;
  9169. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  9170. continue;
  9171. offset = (u32) reg_tbl[i].offset;
  9172. read_mask = reg_tbl[i].read_mask;
  9173. write_mask = reg_tbl[i].write_mask;
  9174. /* Save the original register content */
  9175. save_val = tr32(offset);
  9176. /* Determine the read-only value. */
  9177. read_val = save_val & read_mask;
  9178. /* Write zero to the register, then make sure the read-only bits
  9179. * are not changed and the read/write bits are all zeros.
  9180. */
  9181. tw32(offset, 0);
  9182. val = tr32(offset);
  9183. /* Test the read-only and read/write bits. */
  9184. if (((val & read_mask) != read_val) || (val & write_mask))
  9185. goto out;
  9186. /* Write ones to all the bits defined by RdMask and WrMask, then
  9187. * make sure the read-only bits are not changed and the
  9188. * read/write bits are all ones.
  9189. */
  9190. tw32(offset, read_mask | write_mask);
  9191. val = tr32(offset);
  9192. /* Test the read-only bits. */
  9193. if ((val & read_mask) != read_val)
  9194. goto out;
  9195. /* Test the read/write bits. */
  9196. if ((val & write_mask) != write_mask)
  9197. goto out;
  9198. tw32(offset, save_val);
  9199. }
  9200. return 0;
  9201. out:
  9202. if (netif_msg_hw(tp))
  9203. netdev_err(tp->dev,
  9204. "Register test failed at offset %x\n", offset);
  9205. tw32(offset, save_val);
  9206. return -EIO;
  9207. }
  9208. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  9209. {
  9210. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  9211. int i;
  9212. u32 j;
  9213. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  9214. for (j = 0; j < len; j += 4) {
  9215. u32 val;
  9216. tg3_write_mem(tp, offset + j, test_pattern[i]);
  9217. tg3_read_mem(tp, offset + j, &val);
  9218. if (val != test_pattern[i])
  9219. return -EIO;
  9220. }
  9221. }
  9222. return 0;
  9223. }
  9224. static int tg3_test_memory(struct tg3 *tp)
  9225. {
  9226. static struct mem_entry {
  9227. u32 offset;
  9228. u32 len;
  9229. } mem_tbl_570x[] = {
  9230. { 0x00000000, 0x00b50},
  9231. { 0x00002000, 0x1c000},
  9232. { 0xffffffff, 0x00000}
  9233. }, mem_tbl_5705[] = {
  9234. { 0x00000100, 0x0000c},
  9235. { 0x00000200, 0x00008},
  9236. { 0x00004000, 0x00800},
  9237. { 0x00006000, 0x01000},
  9238. { 0x00008000, 0x02000},
  9239. { 0x00010000, 0x0e000},
  9240. { 0xffffffff, 0x00000}
  9241. }, mem_tbl_5755[] = {
  9242. { 0x00000200, 0x00008},
  9243. { 0x00004000, 0x00800},
  9244. { 0x00006000, 0x00800},
  9245. { 0x00008000, 0x02000},
  9246. { 0x00010000, 0x0c000},
  9247. { 0xffffffff, 0x00000}
  9248. }, mem_tbl_5906[] = {
  9249. { 0x00000200, 0x00008},
  9250. { 0x00004000, 0x00400},
  9251. { 0x00006000, 0x00400},
  9252. { 0x00008000, 0x01000},
  9253. { 0x00010000, 0x01000},
  9254. { 0xffffffff, 0x00000}
  9255. }, mem_tbl_5717[] = {
  9256. { 0x00000200, 0x00008},
  9257. { 0x00010000, 0x0a000},
  9258. { 0x00020000, 0x13c00},
  9259. { 0xffffffff, 0x00000}
  9260. }, mem_tbl_57765[] = {
  9261. { 0x00000200, 0x00008},
  9262. { 0x00004000, 0x00800},
  9263. { 0x00006000, 0x09800},
  9264. { 0x00010000, 0x0a000},
  9265. { 0xffffffff, 0x00000}
  9266. };
  9267. struct mem_entry *mem_tbl;
  9268. int err = 0;
  9269. int i;
  9270. if (tg3_flag(tp, 5717_PLUS))
  9271. mem_tbl = mem_tbl_5717;
  9272. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9273. mem_tbl = mem_tbl_57765;
  9274. else if (tg3_flag(tp, 5755_PLUS))
  9275. mem_tbl = mem_tbl_5755;
  9276. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9277. mem_tbl = mem_tbl_5906;
  9278. else if (tg3_flag(tp, 5705_PLUS))
  9279. mem_tbl = mem_tbl_5705;
  9280. else
  9281. mem_tbl = mem_tbl_570x;
  9282. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  9283. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  9284. if (err)
  9285. break;
  9286. }
  9287. return err;
  9288. }
  9289. #define TG3_MAC_LOOPBACK 0
  9290. #define TG3_PHY_LOOPBACK 1
  9291. #define TG3_TSO_LOOPBACK 2
  9292. #define TG3_TSO_MSS 500
  9293. #define TG3_TSO_IP_HDR_LEN 20
  9294. #define TG3_TSO_TCP_HDR_LEN 20
  9295. #define TG3_TSO_TCP_OPT_LEN 12
  9296. static const u8 tg3_tso_header[] = {
  9297. 0x08, 0x00,
  9298. 0x45, 0x00, 0x00, 0x00,
  9299. 0x00, 0x00, 0x40, 0x00,
  9300. 0x40, 0x06, 0x00, 0x00,
  9301. 0x0a, 0x00, 0x00, 0x01,
  9302. 0x0a, 0x00, 0x00, 0x02,
  9303. 0x0d, 0x00, 0xe0, 0x00,
  9304. 0x00, 0x00, 0x01, 0x00,
  9305. 0x00, 0x00, 0x02, 0x00,
  9306. 0x80, 0x10, 0x10, 0x00,
  9307. 0x14, 0x09, 0x00, 0x00,
  9308. 0x01, 0x01, 0x08, 0x0a,
  9309. 0x11, 0x11, 0x11, 0x11,
  9310. 0x11, 0x11, 0x11, 0x11,
  9311. };
  9312. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, int loopback_mode)
  9313. {
  9314. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  9315. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  9316. u32 budget;
  9317. struct sk_buff *skb, *rx_skb;
  9318. u8 *tx_data;
  9319. dma_addr_t map;
  9320. int num_pkts, tx_len, rx_len, i, err;
  9321. struct tg3_rx_buffer_desc *desc;
  9322. struct tg3_napi *tnapi, *rnapi;
  9323. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  9324. tnapi = &tp->napi[0];
  9325. rnapi = &tp->napi[0];
  9326. if (tp->irq_cnt > 1) {
  9327. if (tg3_flag(tp, ENABLE_RSS))
  9328. rnapi = &tp->napi[1];
  9329. if (tg3_flag(tp, ENABLE_TSS))
  9330. tnapi = &tp->napi[1];
  9331. }
  9332. coal_now = tnapi->coal_now | rnapi->coal_now;
  9333. if (loopback_mode == TG3_MAC_LOOPBACK) {
  9334. /* HW errata - mac loopback fails in some cases on 5780.
  9335. * Normal traffic and PHY loopback are not affected by
  9336. * errata. Also, the MAC loopback test is deprecated for
  9337. * all newer ASIC revisions.
  9338. */
  9339. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  9340. tg3_flag(tp, CPMU_PRESENT))
  9341. return 0;
  9342. mac_mode = tp->mac_mode &
  9343. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  9344. mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  9345. if (!tg3_flag(tp, 5705_PLUS))
  9346. mac_mode |= MAC_MODE_LINK_POLARITY;
  9347. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  9348. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9349. else
  9350. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9351. tw32(MAC_MODE, mac_mode);
  9352. } else {
  9353. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9354. tg3_phy_fet_toggle_apd(tp, false);
  9355. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  9356. } else
  9357. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  9358. tg3_phy_toggle_automdix(tp, 0);
  9359. tg3_writephy(tp, MII_BMCR, val);
  9360. udelay(40);
  9361. mac_mode = tp->mac_mode &
  9362. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  9363. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9364. tg3_writephy(tp, MII_TG3_FET_PTEST,
  9365. MII_TG3_FET_PTEST_FRC_TX_LINK |
  9366. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  9367. /* The write needs to be flushed for the AC131 */
  9368. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9369. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  9370. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9371. } else
  9372. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9373. /* reset to prevent losing 1st rx packet intermittently */
  9374. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  9375. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  9376. udelay(10);
  9377. tw32_f(MAC_RX_MODE, tp->rx_mode);
  9378. }
  9379. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  9380. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  9381. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  9382. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  9383. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  9384. mac_mode |= MAC_MODE_LINK_POLARITY;
  9385. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  9386. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  9387. }
  9388. tw32(MAC_MODE, mac_mode);
  9389. /* Wait for link */
  9390. for (i = 0; i < 100; i++) {
  9391. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  9392. break;
  9393. mdelay(1);
  9394. }
  9395. }
  9396. err = -EIO;
  9397. tx_len = pktsz;
  9398. skb = netdev_alloc_skb(tp->dev, tx_len);
  9399. if (!skb)
  9400. return -ENOMEM;
  9401. tx_data = skb_put(skb, tx_len);
  9402. memcpy(tx_data, tp->dev->dev_addr, 6);
  9403. memset(tx_data + 6, 0x0, 8);
  9404. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  9405. if (loopback_mode == TG3_TSO_LOOPBACK) {
  9406. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  9407. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  9408. TG3_TSO_TCP_OPT_LEN;
  9409. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  9410. sizeof(tg3_tso_header));
  9411. mss = TG3_TSO_MSS;
  9412. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  9413. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  9414. /* Set the total length field in the IP header */
  9415. iph->tot_len = htons((u16)(mss + hdr_len));
  9416. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  9417. TXD_FLAG_CPU_POST_DMA);
  9418. if (tg3_flag(tp, HW_TSO_1) ||
  9419. tg3_flag(tp, HW_TSO_2) ||
  9420. tg3_flag(tp, HW_TSO_3)) {
  9421. struct tcphdr *th;
  9422. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  9423. th = (struct tcphdr *)&tx_data[val];
  9424. th->check = 0;
  9425. } else
  9426. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  9427. if (tg3_flag(tp, HW_TSO_3)) {
  9428. mss |= (hdr_len & 0xc) << 12;
  9429. if (hdr_len & 0x10)
  9430. base_flags |= 0x00000010;
  9431. base_flags |= (hdr_len & 0x3e0) << 5;
  9432. } else if (tg3_flag(tp, HW_TSO_2))
  9433. mss |= hdr_len << 9;
  9434. else if (tg3_flag(tp, HW_TSO_1) ||
  9435. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  9436. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  9437. } else {
  9438. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  9439. }
  9440. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  9441. } else {
  9442. num_pkts = 1;
  9443. data_off = ETH_HLEN;
  9444. }
  9445. for (i = data_off; i < tx_len; i++)
  9446. tx_data[i] = (u8) (i & 0xff);
  9447. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  9448. if (pci_dma_mapping_error(tp->pdev, map)) {
  9449. dev_kfree_skb(skb);
  9450. return -EIO;
  9451. }
  9452. val = tnapi->tx_prod;
  9453. tnapi->tx_buffers[val].skb = skb;
  9454. dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
  9455. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9456. rnapi->coal_now);
  9457. udelay(10);
  9458. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  9459. budget = tg3_tx_avail(tnapi);
  9460. if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
  9461. base_flags | TXD_FLAG_END, mss, 0)) {
  9462. tnapi->tx_buffers[val].skb = NULL;
  9463. dev_kfree_skb(skb);
  9464. return -EIO;
  9465. }
  9466. tnapi->tx_prod++;
  9467. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  9468. tr32_mailbox(tnapi->prodmbox);
  9469. udelay(10);
  9470. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  9471. for (i = 0; i < 35; i++) {
  9472. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9473. coal_now);
  9474. udelay(10);
  9475. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  9476. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  9477. if ((tx_idx == tnapi->tx_prod) &&
  9478. (rx_idx == (rx_start_idx + num_pkts)))
  9479. break;
  9480. }
  9481. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, 0);
  9482. dev_kfree_skb(skb);
  9483. if (tx_idx != tnapi->tx_prod)
  9484. goto out;
  9485. if (rx_idx != rx_start_idx + num_pkts)
  9486. goto out;
  9487. val = data_off;
  9488. while (rx_idx != rx_start_idx) {
  9489. desc = &rnapi->rx_rcb[rx_start_idx++];
  9490. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  9491. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  9492. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  9493. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  9494. goto out;
  9495. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  9496. - ETH_FCS_LEN;
  9497. if (loopback_mode != TG3_TSO_LOOPBACK) {
  9498. if (rx_len != tx_len)
  9499. goto out;
  9500. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  9501. if (opaque_key != RXD_OPAQUE_RING_STD)
  9502. goto out;
  9503. } else {
  9504. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  9505. goto out;
  9506. }
  9507. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  9508. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  9509. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  9510. goto out;
  9511. }
  9512. if (opaque_key == RXD_OPAQUE_RING_STD) {
  9513. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  9514. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  9515. mapping);
  9516. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  9517. rx_skb = tpr->rx_jmb_buffers[desc_idx].skb;
  9518. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  9519. mapping);
  9520. } else
  9521. goto out;
  9522. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  9523. PCI_DMA_FROMDEVICE);
  9524. for (i = data_off; i < rx_len; i++, val++) {
  9525. if (*(rx_skb->data + i) != (u8) (val & 0xff))
  9526. goto out;
  9527. }
  9528. }
  9529. err = 0;
  9530. /* tg3_free_rings will unmap and free the rx_skb */
  9531. out:
  9532. return err;
  9533. }
  9534. #define TG3_STD_LOOPBACK_FAILED 1
  9535. #define TG3_JMB_LOOPBACK_FAILED 2
  9536. #define TG3_TSO_LOOPBACK_FAILED 4
  9537. #define TG3_MAC_LOOPBACK_SHIFT 0
  9538. #define TG3_PHY_LOOPBACK_SHIFT 4
  9539. #define TG3_LOOPBACK_FAILED 0x00000077
  9540. static int tg3_test_loopback(struct tg3 *tp)
  9541. {
  9542. int err = 0;
  9543. u32 eee_cap, cpmuctrl = 0;
  9544. if (!netif_running(tp->dev))
  9545. return TG3_LOOPBACK_FAILED;
  9546. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  9547. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  9548. err = tg3_reset_hw(tp, 1);
  9549. if (err) {
  9550. err = TG3_LOOPBACK_FAILED;
  9551. goto done;
  9552. }
  9553. if (tg3_flag(tp, ENABLE_RSS)) {
  9554. int i;
  9555. /* Reroute all rx packets to the 1st queue */
  9556. for (i = MAC_RSS_INDIR_TBL_0;
  9557. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  9558. tw32(i, 0x0);
  9559. }
  9560. /* Turn off gphy autopowerdown. */
  9561. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9562. tg3_phy_toggle_apd(tp, false);
  9563. if (tg3_flag(tp, CPMU_PRESENT)) {
  9564. int i;
  9565. u32 status;
  9566. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  9567. /* Wait for up to 40 microseconds to acquire lock. */
  9568. for (i = 0; i < 4; i++) {
  9569. status = tr32(TG3_CPMU_MUTEX_GNT);
  9570. if (status == CPMU_MUTEX_GNT_DRIVER)
  9571. break;
  9572. udelay(10);
  9573. }
  9574. if (status != CPMU_MUTEX_GNT_DRIVER) {
  9575. err = TG3_LOOPBACK_FAILED;
  9576. goto done;
  9577. }
  9578. /* Turn off link-based power management. */
  9579. cpmuctrl = tr32(TG3_CPMU_CTRL);
  9580. tw32(TG3_CPMU_CTRL,
  9581. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  9582. CPMU_CTRL_LINK_AWARE_MODE));
  9583. }
  9584. if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_MAC_LOOPBACK))
  9585. err |= TG3_STD_LOOPBACK_FAILED << TG3_MAC_LOOPBACK_SHIFT;
  9586. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9587. tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_MAC_LOOPBACK))
  9588. err |= TG3_JMB_LOOPBACK_FAILED << TG3_MAC_LOOPBACK_SHIFT;
  9589. if (tg3_flag(tp, CPMU_PRESENT)) {
  9590. tw32(TG3_CPMU_CTRL, cpmuctrl);
  9591. /* Release the mutex */
  9592. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  9593. }
  9594. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9595. !tg3_flag(tp, USE_PHYLIB)) {
  9596. if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_PHY_LOOPBACK))
  9597. err |= TG3_STD_LOOPBACK_FAILED <<
  9598. TG3_PHY_LOOPBACK_SHIFT;
  9599. if (tg3_flag(tp, TSO_CAPABLE) &&
  9600. tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_TSO_LOOPBACK))
  9601. err |= TG3_TSO_LOOPBACK_FAILED <<
  9602. TG3_PHY_LOOPBACK_SHIFT;
  9603. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9604. tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_PHY_LOOPBACK))
  9605. err |= TG3_JMB_LOOPBACK_FAILED <<
  9606. TG3_PHY_LOOPBACK_SHIFT;
  9607. }
  9608. /* Re-enable gphy autopowerdown. */
  9609. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9610. tg3_phy_toggle_apd(tp, true);
  9611. done:
  9612. tp->phy_flags |= eee_cap;
  9613. return err;
  9614. }
  9615. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9616. u64 *data)
  9617. {
  9618. struct tg3 *tp = netdev_priv(dev);
  9619. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  9620. tg3_power_up(tp)) {
  9621. etest->flags |= ETH_TEST_FL_FAILED;
  9622. memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
  9623. return;
  9624. }
  9625. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9626. if (tg3_test_nvram(tp) != 0) {
  9627. etest->flags |= ETH_TEST_FL_FAILED;
  9628. data[0] = 1;
  9629. }
  9630. if (tg3_test_link(tp) != 0) {
  9631. etest->flags |= ETH_TEST_FL_FAILED;
  9632. data[1] = 1;
  9633. }
  9634. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9635. int err, err2 = 0, irq_sync = 0;
  9636. if (netif_running(dev)) {
  9637. tg3_phy_stop(tp);
  9638. tg3_netif_stop(tp);
  9639. irq_sync = 1;
  9640. }
  9641. tg3_full_lock(tp, irq_sync);
  9642. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9643. err = tg3_nvram_lock(tp);
  9644. tg3_halt_cpu(tp, RX_CPU_BASE);
  9645. if (!tg3_flag(tp, 5705_PLUS))
  9646. tg3_halt_cpu(tp, TX_CPU_BASE);
  9647. if (!err)
  9648. tg3_nvram_unlock(tp);
  9649. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  9650. tg3_phy_reset(tp);
  9651. if (tg3_test_registers(tp) != 0) {
  9652. etest->flags |= ETH_TEST_FL_FAILED;
  9653. data[2] = 1;
  9654. }
  9655. if (tg3_test_memory(tp) != 0) {
  9656. etest->flags |= ETH_TEST_FL_FAILED;
  9657. data[3] = 1;
  9658. }
  9659. if ((data[4] = tg3_test_loopback(tp)) != 0)
  9660. etest->flags |= ETH_TEST_FL_FAILED;
  9661. tg3_full_unlock(tp);
  9662. if (tg3_test_interrupt(tp) != 0) {
  9663. etest->flags |= ETH_TEST_FL_FAILED;
  9664. data[5] = 1;
  9665. }
  9666. tg3_full_lock(tp, 0);
  9667. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9668. if (netif_running(dev)) {
  9669. tg3_flag_set(tp, INIT_COMPLETE);
  9670. err2 = tg3_restart_hw(tp, 1);
  9671. if (!err2)
  9672. tg3_netif_start(tp);
  9673. }
  9674. tg3_full_unlock(tp);
  9675. if (irq_sync && !err2)
  9676. tg3_phy_start(tp);
  9677. }
  9678. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9679. tg3_power_down(tp);
  9680. }
  9681. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9682. {
  9683. struct mii_ioctl_data *data = if_mii(ifr);
  9684. struct tg3 *tp = netdev_priv(dev);
  9685. int err;
  9686. if (tg3_flag(tp, USE_PHYLIB)) {
  9687. struct phy_device *phydev;
  9688. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9689. return -EAGAIN;
  9690. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9691. return phy_mii_ioctl(phydev, ifr, cmd);
  9692. }
  9693. switch (cmd) {
  9694. case SIOCGMIIPHY:
  9695. data->phy_id = tp->phy_addr;
  9696. /* fallthru */
  9697. case SIOCGMIIREG: {
  9698. u32 mii_regval;
  9699. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9700. break; /* We have no PHY */
  9701. if (!netif_running(dev))
  9702. return -EAGAIN;
  9703. spin_lock_bh(&tp->lock);
  9704. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9705. spin_unlock_bh(&tp->lock);
  9706. data->val_out = mii_regval;
  9707. return err;
  9708. }
  9709. case SIOCSMIIREG:
  9710. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9711. break; /* We have no PHY */
  9712. if (!netif_running(dev))
  9713. return -EAGAIN;
  9714. spin_lock_bh(&tp->lock);
  9715. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9716. spin_unlock_bh(&tp->lock);
  9717. return err;
  9718. default:
  9719. /* do nothing */
  9720. break;
  9721. }
  9722. return -EOPNOTSUPP;
  9723. }
  9724. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9725. {
  9726. struct tg3 *tp = netdev_priv(dev);
  9727. memcpy(ec, &tp->coal, sizeof(*ec));
  9728. return 0;
  9729. }
  9730. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9731. {
  9732. struct tg3 *tp = netdev_priv(dev);
  9733. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9734. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9735. if (!tg3_flag(tp, 5705_PLUS)) {
  9736. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9737. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9738. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9739. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9740. }
  9741. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9742. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9743. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9744. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9745. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9746. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9747. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9748. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9749. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9750. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9751. return -EINVAL;
  9752. /* No rx interrupts will be generated if both are zero */
  9753. if ((ec->rx_coalesce_usecs == 0) &&
  9754. (ec->rx_max_coalesced_frames == 0))
  9755. return -EINVAL;
  9756. /* No tx interrupts will be generated if both are zero */
  9757. if ((ec->tx_coalesce_usecs == 0) &&
  9758. (ec->tx_max_coalesced_frames == 0))
  9759. return -EINVAL;
  9760. /* Only copy relevant parameters, ignore all others. */
  9761. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9762. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9763. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9764. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9765. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9766. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9767. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9768. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9769. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9770. if (netif_running(dev)) {
  9771. tg3_full_lock(tp, 0);
  9772. __tg3_set_coalesce(tp, &tp->coal);
  9773. tg3_full_unlock(tp);
  9774. }
  9775. return 0;
  9776. }
  9777. static const struct ethtool_ops tg3_ethtool_ops = {
  9778. .get_settings = tg3_get_settings,
  9779. .set_settings = tg3_set_settings,
  9780. .get_drvinfo = tg3_get_drvinfo,
  9781. .get_regs_len = tg3_get_regs_len,
  9782. .get_regs = tg3_get_regs,
  9783. .get_wol = tg3_get_wol,
  9784. .set_wol = tg3_set_wol,
  9785. .get_msglevel = tg3_get_msglevel,
  9786. .set_msglevel = tg3_set_msglevel,
  9787. .nway_reset = tg3_nway_reset,
  9788. .get_link = ethtool_op_get_link,
  9789. .get_eeprom_len = tg3_get_eeprom_len,
  9790. .get_eeprom = tg3_get_eeprom,
  9791. .set_eeprom = tg3_set_eeprom,
  9792. .get_ringparam = tg3_get_ringparam,
  9793. .set_ringparam = tg3_set_ringparam,
  9794. .get_pauseparam = tg3_get_pauseparam,
  9795. .set_pauseparam = tg3_set_pauseparam,
  9796. .self_test = tg3_self_test,
  9797. .get_strings = tg3_get_strings,
  9798. .set_phys_id = tg3_set_phys_id,
  9799. .get_ethtool_stats = tg3_get_ethtool_stats,
  9800. .get_coalesce = tg3_get_coalesce,
  9801. .set_coalesce = tg3_set_coalesce,
  9802. .get_sset_count = tg3_get_sset_count,
  9803. };
  9804. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9805. {
  9806. u32 cursize, val, magic;
  9807. tp->nvram_size = EEPROM_CHIP_SIZE;
  9808. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9809. return;
  9810. if ((magic != TG3_EEPROM_MAGIC) &&
  9811. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9812. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9813. return;
  9814. /*
  9815. * Size the chip by reading offsets at increasing powers of two.
  9816. * When we encounter our validation signature, we know the addressing
  9817. * has wrapped around, and thus have our chip size.
  9818. */
  9819. cursize = 0x10;
  9820. while (cursize < tp->nvram_size) {
  9821. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9822. return;
  9823. if (val == magic)
  9824. break;
  9825. cursize <<= 1;
  9826. }
  9827. tp->nvram_size = cursize;
  9828. }
  9829. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9830. {
  9831. u32 val;
  9832. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  9833. return;
  9834. /* Selfboot format */
  9835. if (val != TG3_EEPROM_MAGIC) {
  9836. tg3_get_eeprom_size(tp);
  9837. return;
  9838. }
  9839. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9840. if (val != 0) {
  9841. /* This is confusing. We want to operate on the
  9842. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9843. * call will read from NVRAM and byteswap the data
  9844. * according to the byteswapping settings for all
  9845. * other register accesses. This ensures the data we
  9846. * want will always reside in the lower 16-bits.
  9847. * However, the data in NVRAM is in LE format, which
  9848. * means the data from the NVRAM read will always be
  9849. * opposite the endianness of the CPU. The 16-bit
  9850. * byteswap then brings the data to CPU endianness.
  9851. */
  9852. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9853. return;
  9854. }
  9855. }
  9856. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9857. }
  9858. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9859. {
  9860. u32 nvcfg1;
  9861. nvcfg1 = tr32(NVRAM_CFG1);
  9862. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9863. tg3_flag_set(tp, FLASH);
  9864. } else {
  9865. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9866. tw32(NVRAM_CFG1, nvcfg1);
  9867. }
  9868. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  9869. tg3_flag(tp, 5780_CLASS)) {
  9870. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9871. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9872. tp->nvram_jedecnum = JEDEC_ATMEL;
  9873. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9874. tg3_flag_set(tp, NVRAM_BUFFERED);
  9875. break;
  9876. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9877. tp->nvram_jedecnum = JEDEC_ATMEL;
  9878. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9879. break;
  9880. case FLASH_VENDOR_ATMEL_EEPROM:
  9881. tp->nvram_jedecnum = JEDEC_ATMEL;
  9882. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9883. tg3_flag_set(tp, NVRAM_BUFFERED);
  9884. break;
  9885. case FLASH_VENDOR_ST:
  9886. tp->nvram_jedecnum = JEDEC_ST;
  9887. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9888. tg3_flag_set(tp, NVRAM_BUFFERED);
  9889. break;
  9890. case FLASH_VENDOR_SAIFUN:
  9891. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9892. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9893. break;
  9894. case FLASH_VENDOR_SST_SMALL:
  9895. case FLASH_VENDOR_SST_LARGE:
  9896. tp->nvram_jedecnum = JEDEC_SST;
  9897. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9898. break;
  9899. }
  9900. } else {
  9901. tp->nvram_jedecnum = JEDEC_ATMEL;
  9902. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9903. tg3_flag_set(tp, NVRAM_BUFFERED);
  9904. }
  9905. }
  9906. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9907. {
  9908. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9909. case FLASH_5752PAGE_SIZE_256:
  9910. tp->nvram_pagesize = 256;
  9911. break;
  9912. case FLASH_5752PAGE_SIZE_512:
  9913. tp->nvram_pagesize = 512;
  9914. break;
  9915. case FLASH_5752PAGE_SIZE_1K:
  9916. tp->nvram_pagesize = 1024;
  9917. break;
  9918. case FLASH_5752PAGE_SIZE_2K:
  9919. tp->nvram_pagesize = 2048;
  9920. break;
  9921. case FLASH_5752PAGE_SIZE_4K:
  9922. tp->nvram_pagesize = 4096;
  9923. break;
  9924. case FLASH_5752PAGE_SIZE_264:
  9925. tp->nvram_pagesize = 264;
  9926. break;
  9927. case FLASH_5752PAGE_SIZE_528:
  9928. tp->nvram_pagesize = 528;
  9929. break;
  9930. }
  9931. }
  9932. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9933. {
  9934. u32 nvcfg1;
  9935. nvcfg1 = tr32(NVRAM_CFG1);
  9936. /* NVRAM protection for TPM */
  9937. if (nvcfg1 & (1 << 27))
  9938. tg3_flag_set(tp, PROTECTED_NVRAM);
  9939. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9940. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9941. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9942. tp->nvram_jedecnum = JEDEC_ATMEL;
  9943. tg3_flag_set(tp, NVRAM_BUFFERED);
  9944. break;
  9945. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9946. tp->nvram_jedecnum = JEDEC_ATMEL;
  9947. tg3_flag_set(tp, NVRAM_BUFFERED);
  9948. tg3_flag_set(tp, FLASH);
  9949. break;
  9950. case FLASH_5752VENDOR_ST_M45PE10:
  9951. case FLASH_5752VENDOR_ST_M45PE20:
  9952. case FLASH_5752VENDOR_ST_M45PE40:
  9953. tp->nvram_jedecnum = JEDEC_ST;
  9954. tg3_flag_set(tp, NVRAM_BUFFERED);
  9955. tg3_flag_set(tp, FLASH);
  9956. break;
  9957. }
  9958. if (tg3_flag(tp, FLASH)) {
  9959. tg3_nvram_get_pagesize(tp, nvcfg1);
  9960. } else {
  9961. /* For eeprom, set pagesize to maximum eeprom size */
  9962. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9963. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9964. tw32(NVRAM_CFG1, nvcfg1);
  9965. }
  9966. }
  9967. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9968. {
  9969. u32 nvcfg1, protect = 0;
  9970. nvcfg1 = tr32(NVRAM_CFG1);
  9971. /* NVRAM protection for TPM */
  9972. if (nvcfg1 & (1 << 27)) {
  9973. tg3_flag_set(tp, PROTECTED_NVRAM);
  9974. protect = 1;
  9975. }
  9976. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9977. switch (nvcfg1) {
  9978. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9979. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9980. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9981. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9982. tp->nvram_jedecnum = JEDEC_ATMEL;
  9983. tg3_flag_set(tp, NVRAM_BUFFERED);
  9984. tg3_flag_set(tp, FLASH);
  9985. tp->nvram_pagesize = 264;
  9986. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9987. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9988. tp->nvram_size = (protect ? 0x3e200 :
  9989. TG3_NVRAM_SIZE_512KB);
  9990. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9991. tp->nvram_size = (protect ? 0x1f200 :
  9992. TG3_NVRAM_SIZE_256KB);
  9993. else
  9994. tp->nvram_size = (protect ? 0x1f200 :
  9995. TG3_NVRAM_SIZE_128KB);
  9996. break;
  9997. case FLASH_5752VENDOR_ST_M45PE10:
  9998. case FLASH_5752VENDOR_ST_M45PE20:
  9999. case FLASH_5752VENDOR_ST_M45PE40:
  10000. tp->nvram_jedecnum = JEDEC_ST;
  10001. tg3_flag_set(tp, NVRAM_BUFFERED);
  10002. tg3_flag_set(tp, FLASH);
  10003. tp->nvram_pagesize = 256;
  10004. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  10005. tp->nvram_size = (protect ?
  10006. TG3_NVRAM_SIZE_64KB :
  10007. TG3_NVRAM_SIZE_128KB);
  10008. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  10009. tp->nvram_size = (protect ?
  10010. TG3_NVRAM_SIZE_64KB :
  10011. TG3_NVRAM_SIZE_256KB);
  10012. else
  10013. tp->nvram_size = (protect ?
  10014. TG3_NVRAM_SIZE_128KB :
  10015. TG3_NVRAM_SIZE_512KB);
  10016. break;
  10017. }
  10018. }
  10019. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  10020. {
  10021. u32 nvcfg1;
  10022. nvcfg1 = tr32(NVRAM_CFG1);
  10023. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10024. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  10025. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  10026. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  10027. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  10028. tp->nvram_jedecnum = JEDEC_ATMEL;
  10029. tg3_flag_set(tp, NVRAM_BUFFERED);
  10030. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10031. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10032. tw32(NVRAM_CFG1, nvcfg1);
  10033. break;
  10034. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10035. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  10036. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  10037. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  10038. tp->nvram_jedecnum = JEDEC_ATMEL;
  10039. tg3_flag_set(tp, NVRAM_BUFFERED);
  10040. tg3_flag_set(tp, FLASH);
  10041. tp->nvram_pagesize = 264;
  10042. break;
  10043. case FLASH_5752VENDOR_ST_M45PE10:
  10044. case FLASH_5752VENDOR_ST_M45PE20:
  10045. case FLASH_5752VENDOR_ST_M45PE40:
  10046. tp->nvram_jedecnum = JEDEC_ST;
  10047. tg3_flag_set(tp, NVRAM_BUFFERED);
  10048. tg3_flag_set(tp, FLASH);
  10049. tp->nvram_pagesize = 256;
  10050. break;
  10051. }
  10052. }
  10053. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  10054. {
  10055. u32 nvcfg1, protect = 0;
  10056. nvcfg1 = tr32(NVRAM_CFG1);
  10057. /* NVRAM protection for TPM */
  10058. if (nvcfg1 & (1 << 27)) {
  10059. tg3_flag_set(tp, PROTECTED_NVRAM);
  10060. protect = 1;
  10061. }
  10062. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  10063. switch (nvcfg1) {
  10064. case FLASH_5761VENDOR_ATMEL_ADB021D:
  10065. case FLASH_5761VENDOR_ATMEL_ADB041D:
  10066. case FLASH_5761VENDOR_ATMEL_ADB081D:
  10067. case FLASH_5761VENDOR_ATMEL_ADB161D:
  10068. case FLASH_5761VENDOR_ATMEL_MDB021D:
  10069. case FLASH_5761VENDOR_ATMEL_MDB041D:
  10070. case FLASH_5761VENDOR_ATMEL_MDB081D:
  10071. case FLASH_5761VENDOR_ATMEL_MDB161D:
  10072. tp->nvram_jedecnum = JEDEC_ATMEL;
  10073. tg3_flag_set(tp, NVRAM_BUFFERED);
  10074. tg3_flag_set(tp, FLASH);
  10075. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10076. tp->nvram_pagesize = 256;
  10077. break;
  10078. case FLASH_5761VENDOR_ST_A_M45PE20:
  10079. case FLASH_5761VENDOR_ST_A_M45PE40:
  10080. case FLASH_5761VENDOR_ST_A_M45PE80:
  10081. case FLASH_5761VENDOR_ST_A_M45PE16:
  10082. case FLASH_5761VENDOR_ST_M_M45PE20:
  10083. case FLASH_5761VENDOR_ST_M_M45PE40:
  10084. case FLASH_5761VENDOR_ST_M_M45PE80:
  10085. case FLASH_5761VENDOR_ST_M_M45PE16:
  10086. tp->nvram_jedecnum = JEDEC_ST;
  10087. tg3_flag_set(tp, NVRAM_BUFFERED);
  10088. tg3_flag_set(tp, FLASH);
  10089. tp->nvram_pagesize = 256;
  10090. break;
  10091. }
  10092. if (protect) {
  10093. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  10094. } else {
  10095. switch (nvcfg1) {
  10096. case FLASH_5761VENDOR_ATMEL_ADB161D:
  10097. case FLASH_5761VENDOR_ATMEL_MDB161D:
  10098. case FLASH_5761VENDOR_ST_A_M45PE16:
  10099. case FLASH_5761VENDOR_ST_M_M45PE16:
  10100. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  10101. break;
  10102. case FLASH_5761VENDOR_ATMEL_ADB081D:
  10103. case FLASH_5761VENDOR_ATMEL_MDB081D:
  10104. case FLASH_5761VENDOR_ST_A_M45PE80:
  10105. case FLASH_5761VENDOR_ST_M_M45PE80:
  10106. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10107. break;
  10108. case FLASH_5761VENDOR_ATMEL_ADB041D:
  10109. case FLASH_5761VENDOR_ATMEL_MDB041D:
  10110. case FLASH_5761VENDOR_ST_A_M45PE40:
  10111. case FLASH_5761VENDOR_ST_M_M45PE40:
  10112. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10113. break;
  10114. case FLASH_5761VENDOR_ATMEL_ADB021D:
  10115. case FLASH_5761VENDOR_ATMEL_MDB021D:
  10116. case FLASH_5761VENDOR_ST_A_M45PE20:
  10117. case FLASH_5761VENDOR_ST_M_M45PE20:
  10118. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10119. break;
  10120. }
  10121. }
  10122. }
  10123. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  10124. {
  10125. tp->nvram_jedecnum = JEDEC_ATMEL;
  10126. tg3_flag_set(tp, NVRAM_BUFFERED);
  10127. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10128. }
  10129. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  10130. {
  10131. u32 nvcfg1;
  10132. nvcfg1 = tr32(NVRAM_CFG1);
  10133. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10134. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  10135. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  10136. tp->nvram_jedecnum = JEDEC_ATMEL;
  10137. tg3_flag_set(tp, NVRAM_BUFFERED);
  10138. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10139. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10140. tw32(NVRAM_CFG1, nvcfg1);
  10141. return;
  10142. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10143. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  10144. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  10145. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  10146. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  10147. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  10148. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  10149. tp->nvram_jedecnum = JEDEC_ATMEL;
  10150. tg3_flag_set(tp, NVRAM_BUFFERED);
  10151. tg3_flag_set(tp, FLASH);
  10152. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10153. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10154. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  10155. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  10156. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10157. break;
  10158. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  10159. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  10160. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10161. break;
  10162. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  10163. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  10164. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10165. break;
  10166. }
  10167. break;
  10168. case FLASH_5752VENDOR_ST_M45PE10:
  10169. case FLASH_5752VENDOR_ST_M45PE20:
  10170. case FLASH_5752VENDOR_ST_M45PE40:
  10171. tp->nvram_jedecnum = JEDEC_ST;
  10172. tg3_flag_set(tp, NVRAM_BUFFERED);
  10173. tg3_flag_set(tp, FLASH);
  10174. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10175. case FLASH_5752VENDOR_ST_M45PE10:
  10176. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10177. break;
  10178. case FLASH_5752VENDOR_ST_M45PE20:
  10179. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10180. break;
  10181. case FLASH_5752VENDOR_ST_M45PE40:
  10182. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10183. break;
  10184. }
  10185. break;
  10186. default:
  10187. tg3_flag_set(tp, NO_NVRAM);
  10188. return;
  10189. }
  10190. tg3_nvram_get_pagesize(tp, nvcfg1);
  10191. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10192. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10193. }
  10194. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  10195. {
  10196. u32 nvcfg1;
  10197. nvcfg1 = tr32(NVRAM_CFG1);
  10198. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10199. case FLASH_5717VENDOR_ATMEL_EEPROM:
  10200. case FLASH_5717VENDOR_MICRO_EEPROM:
  10201. tp->nvram_jedecnum = JEDEC_ATMEL;
  10202. tg3_flag_set(tp, NVRAM_BUFFERED);
  10203. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10204. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10205. tw32(NVRAM_CFG1, nvcfg1);
  10206. return;
  10207. case FLASH_5717VENDOR_ATMEL_MDB011D:
  10208. case FLASH_5717VENDOR_ATMEL_ADB011B:
  10209. case FLASH_5717VENDOR_ATMEL_ADB011D:
  10210. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10211. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10212. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10213. case FLASH_5717VENDOR_ATMEL_45USPT:
  10214. tp->nvram_jedecnum = JEDEC_ATMEL;
  10215. tg3_flag_set(tp, NVRAM_BUFFERED);
  10216. tg3_flag_set(tp, FLASH);
  10217. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10218. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10219. /* Detect size with tg3_nvram_get_size() */
  10220. break;
  10221. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10222. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10223. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10224. break;
  10225. default:
  10226. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10227. break;
  10228. }
  10229. break;
  10230. case FLASH_5717VENDOR_ST_M_M25PE10:
  10231. case FLASH_5717VENDOR_ST_A_M25PE10:
  10232. case FLASH_5717VENDOR_ST_M_M45PE10:
  10233. case FLASH_5717VENDOR_ST_A_M45PE10:
  10234. case FLASH_5717VENDOR_ST_M_M25PE20:
  10235. case FLASH_5717VENDOR_ST_A_M25PE20:
  10236. case FLASH_5717VENDOR_ST_M_M45PE20:
  10237. case FLASH_5717VENDOR_ST_A_M45PE20:
  10238. case FLASH_5717VENDOR_ST_25USPT:
  10239. case FLASH_5717VENDOR_ST_45USPT:
  10240. tp->nvram_jedecnum = JEDEC_ST;
  10241. tg3_flag_set(tp, NVRAM_BUFFERED);
  10242. tg3_flag_set(tp, FLASH);
  10243. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10244. case FLASH_5717VENDOR_ST_M_M25PE20:
  10245. case FLASH_5717VENDOR_ST_M_M45PE20:
  10246. /* Detect size with tg3_nvram_get_size() */
  10247. break;
  10248. case FLASH_5717VENDOR_ST_A_M25PE20:
  10249. case FLASH_5717VENDOR_ST_A_M45PE20:
  10250. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10251. break;
  10252. default:
  10253. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10254. break;
  10255. }
  10256. break;
  10257. default:
  10258. tg3_flag_set(tp, NO_NVRAM);
  10259. return;
  10260. }
  10261. tg3_nvram_get_pagesize(tp, nvcfg1);
  10262. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10263. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10264. }
  10265. static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
  10266. {
  10267. u32 nvcfg1, nvmpinstrp;
  10268. nvcfg1 = tr32(NVRAM_CFG1);
  10269. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  10270. switch (nvmpinstrp) {
  10271. case FLASH_5720_EEPROM_HD:
  10272. case FLASH_5720_EEPROM_LD:
  10273. tp->nvram_jedecnum = JEDEC_ATMEL;
  10274. tg3_flag_set(tp, NVRAM_BUFFERED);
  10275. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10276. tw32(NVRAM_CFG1, nvcfg1);
  10277. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  10278. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10279. else
  10280. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  10281. return;
  10282. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  10283. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  10284. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  10285. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10286. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10287. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10288. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10289. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10290. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10291. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10292. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10293. case FLASH_5720VENDOR_ATMEL_45USPT:
  10294. tp->nvram_jedecnum = JEDEC_ATMEL;
  10295. tg3_flag_set(tp, NVRAM_BUFFERED);
  10296. tg3_flag_set(tp, FLASH);
  10297. switch (nvmpinstrp) {
  10298. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10299. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10300. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10301. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10302. break;
  10303. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10304. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10305. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10306. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10307. break;
  10308. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10309. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10310. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10311. break;
  10312. default:
  10313. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10314. break;
  10315. }
  10316. break;
  10317. case FLASH_5720VENDOR_M_ST_M25PE10:
  10318. case FLASH_5720VENDOR_M_ST_M45PE10:
  10319. case FLASH_5720VENDOR_A_ST_M25PE10:
  10320. case FLASH_5720VENDOR_A_ST_M45PE10:
  10321. case FLASH_5720VENDOR_M_ST_M25PE20:
  10322. case FLASH_5720VENDOR_M_ST_M45PE20:
  10323. case FLASH_5720VENDOR_A_ST_M25PE20:
  10324. case FLASH_5720VENDOR_A_ST_M45PE20:
  10325. case FLASH_5720VENDOR_M_ST_M25PE40:
  10326. case FLASH_5720VENDOR_M_ST_M45PE40:
  10327. case FLASH_5720VENDOR_A_ST_M25PE40:
  10328. case FLASH_5720VENDOR_A_ST_M45PE40:
  10329. case FLASH_5720VENDOR_M_ST_M25PE80:
  10330. case FLASH_5720VENDOR_M_ST_M45PE80:
  10331. case FLASH_5720VENDOR_A_ST_M25PE80:
  10332. case FLASH_5720VENDOR_A_ST_M45PE80:
  10333. case FLASH_5720VENDOR_ST_25USPT:
  10334. case FLASH_5720VENDOR_ST_45USPT:
  10335. tp->nvram_jedecnum = JEDEC_ST;
  10336. tg3_flag_set(tp, NVRAM_BUFFERED);
  10337. tg3_flag_set(tp, FLASH);
  10338. switch (nvmpinstrp) {
  10339. case FLASH_5720VENDOR_M_ST_M25PE20:
  10340. case FLASH_5720VENDOR_M_ST_M45PE20:
  10341. case FLASH_5720VENDOR_A_ST_M25PE20:
  10342. case FLASH_5720VENDOR_A_ST_M45PE20:
  10343. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10344. break;
  10345. case FLASH_5720VENDOR_M_ST_M25PE40:
  10346. case FLASH_5720VENDOR_M_ST_M45PE40:
  10347. case FLASH_5720VENDOR_A_ST_M25PE40:
  10348. case FLASH_5720VENDOR_A_ST_M45PE40:
  10349. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10350. break;
  10351. case FLASH_5720VENDOR_M_ST_M25PE80:
  10352. case FLASH_5720VENDOR_M_ST_M45PE80:
  10353. case FLASH_5720VENDOR_A_ST_M25PE80:
  10354. case FLASH_5720VENDOR_A_ST_M45PE80:
  10355. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10356. break;
  10357. default:
  10358. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10359. break;
  10360. }
  10361. break;
  10362. default:
  10363. tg3_flag_set(tp, NO_NVRAM);
  10364. return;
  10365. }
  10366. tg3_nvram_get_pagesize(tp, nvcfg1);
  10367. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10368. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10369. }
  10370. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  10371. static void __devinit tg3_nvram_init(struct tg3 *tp)
  10372. {
  10373. tw32_f(GRC_EEPROM_ADDR,
  10374. (EEPROM_ADDR_FSM_RESET |
  10375. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  10376. EEPROM_ADDR_CLKPERD_SHIFT)));
  10377. msleep(1);
  10378. /* Enable seeprom accesses. */
  10379. tw32_f(GRC_LOCAL_CTRL,
  10380. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  10381. udelay(100);
  10382. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10383. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  10384. tg3_flag_set(tp, NVRAM);
  10385. if (tg3_nvram_lock(tp)) {
  10386. netdev_warn(tp->dev,
  10387. "Cannot get nvram lock, %s failed\n",
  10388. __func__);
  10389. return;
  10390. }
  10391. tg3_enable_nvram_access(tp);
  10392. tp->nvram_size = 0;
  10393. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10394. tg3_get_5752_nvram_info(tp);
  10395. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10396. tg3_get_5755_nvram_info(tp);
  10397. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10398. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10399. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10400. tg3_get_5787_nvram_info(tp);
  10401. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  10402. tg3_get_5761_nvram_info(tp);
  10403. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10404. tg3_get_5906_nvram_info(tp);
  10405. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10406. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10407. tg3_get_57780_nvram_info(tp);
  10408. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10409. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  10410. tg3_get_5717_nvram_info(tp);
  10411. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  10412. tg3_get_5720_nvram_info(tp);
  10413. else
  10414. tg3_get_nvram_info(tp);
  10415. if (tp->nvram_size == 0)
  10416. tg3_get_nvram_size(tp);
  10417. tg3_disable_nvram_access(tp);
  10418. tg3_nvram_unlock(tp);
  10419. } else {
  10420. tg3_flag_clear(tp, NVRAM);
  10421. tg3_flag_clear(tp, NVRAM_BUFFERED);
  10422. tg3_get_eeprom_size(tp);
  10423. }
  10424. }
  10425. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  10426. u32 offset, u32 len, u8 *buf)
  10427. {
  10428. int i, j, rc = 0;
  10429. u32 val;
  10430. for (i = 0; i < len; i += 4) {
  10431. u32 addr;
  10432. __be32 data;
  10433. addr = offset + i;
  10434. memcpy(&data, buf + i, 4);
  10435. /*
  10436. * The SEEPROM interface expects the data to always be opposite
  10437. * the native endian format. We accomplish this by reversing
  10438. * all the operations that would have been performed on the
  10439. * data from a call to tg3_nvram_read_be32().
  10440. */
  10441. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  10442. val = tr32(GRC_EEPROM_ADDR);
  10443. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  10444. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  10445. EEPROM_ADDR_READ);
  10446. tw32(GRC_EEPROM_ADDR, val |
  10447. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  10448. (addr & EEPROM_ADDR_ADDR_MASK) |
  10449. EEPROM_ADDR_START |
  10450. EEPROM_ADDR_WRITE);
  10451. for (j = 0; j < 1000; j++) {
  10452. val = tr32(GRC_EEPROM_ADDR);
  10453. if (val & EEPROM_ADDR_COMPLETE)
  10454. break;
  10455. msleep(1);
  10456. }
  10457. if (!(val & EEPROM_ADDR_COMPLETE)) {
  10458. rc = -EBUSY;
  10459. break;
  10460. }
  10461. }
  10462. return rc;
  10463. }
  10464. /* offset and length are dword aligned */
  10465. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  10466. u8 *buf)
  10467. {
  10468. int ret = 0;
  10469. u32 pagesize = tp->nvram_pagesize;
  10470. u32 pagemask = pagesize - 1;
  10471. u32 nvram_cmd;
  10472. u8 *tmp;
  10473. tmp = kmalloc(pagesize, GFP_KERNEL);
  10474. if (tmp == NULL)
  10475. return -ENOMEM;
  10476. while (len) {
  10477. int j;
  10478. u32 phy_addr, page_off, size;
  10479. phy_addr = offset & ~pagemask;
  10480. for (j = 0; j < pagesize; j += 4) {
  10481. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  10482. (__be32 *) (tmp + j));
  10483. if (ret)
  10484. break;
  10485. }
  10486. if (ret)
  10487. break;
  10488. page_off = offset & pagemask;
  10489. size = pagesize;
  10490. if (len < size)
  10491. size = len;
  10492. len -= size;
  10493. memcpy(tmp + page_off, buf, size);
  10494. offset = offset + (pagesize - page_off);
  10495. tg3_enable_nvram_access(tp);
  10496. /*
  10497. * Before we can erase the flash page, we need
  10498. * to issue a special "write enable" command.
  10499. */
  10500. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10501. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10502. break;
  10503. /* Erase the target page */
  10504. tw32(NVRAM_ADDR, phy_addr);
  10505. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  10506. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  10507. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10508. break;
  10509. /* Issue another write enable to start the write. */
  10510. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10511. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10512. break;
  10513. for (j = 0; j < pagesize; j += 4) {
  10514. __be32 data;
  10515. data = *((__be32 *) (tmp + j));
  10516. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10517. tw32(NVRAM_ADDR, phy_addr + j);
  10518. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  10519. NVRAM_CMD_WR;
  10520. if (j == 0)
  10521. nvram_cmd |= NVRAM_CMD_FIRST;
  10522. else if (j == (pagesize - 4))
  10523. nvram_cmd |= NVRAM_CMD_LAST;
  10524. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10525. break;
  10526. }
  10527. if (ret)
  10528. break;
  10529. }
  10530. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10531. tg3_nvram_exec_cmd(tp, nvram_cmd);
  10532. kfree(tmp);
  10533. return ret;
  10534. }
  10535. /* offset and length are dword aligned */
  10536. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  10537. u8 *buf)
  10538. {
  10539. int i, ret = 0;
  10540. for (i = 0; i < len; i += 4, offset += 4) {
  10541. u32 page_off, phy_addr, nvram_cmd;
  10542. __be32 data;
  10543. memcpy(&data, buf + i, 4);
  10544. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10545. page_off = offset % tp->nvram_pagesize;
  10546. phy_addr = tg3_nvram_phys_addr(tp, offset);
  10547. tw32(NVRAM_ADDR, phy_addr);
  10548. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  10549. if (page_off == 0 || i == 0)
  10550. nvram_cmd |= NVRAM_CMD_FIRST;
  10551. if (page_off == (tp->nvram_pagesize - 4))
  10552. nvram_cmd |= NVRAM_CMD_LAST;
  10553. if (i == (len - 4))
  10554. nvram_cmd |= NVRAM_CMD_LAST;
  10555. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  10556. !tg3_flag(tp, 5755_PLUS) &&
  10557. (tp->nvram_jedecnum == JEDEC_ST) &&
  10558. (nvram_cmd & NVRAM_CMD_FIRST)) {
  10559. if ((ret = tg3_nvram_exec_cmd(tp,
  10560. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  10561. NVRAM_CMD_DONE)))
  10562. break;
  10563. }
  10564. if (!tg3_flag(tp, FLASH)) {
  10565. /* We always do complete word writes to eeprom. */
  10566. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  10567. }
  10568. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10569. break;
  10570. }
  10571. return ret;
  10572. }
  10573. /* offset and length are dword aligned */
  10574. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  10575. {
  10576. int ret;
  10577. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  10578. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  10579. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  10580. udelay(40);
  10581. }
  10582. if (!tg3_flag(tp, NVRAM)) {
  10583. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  10584. } else {
  10585. u32 grc_mode;
  10586. ret = tg3_nvram_lock(tp);
  10587. if (ret)
  10588. return ret;
  10589. tg3_enable_nvram_access(tp);
  10590. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  10591. tw32(NVRAM_WRITE1, 0x406);
  10592. grc_mode = tr32(GRC_MODE);
  10593. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  10594. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  10595. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  10596. buf);
  10597. } else {
  10598. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  10599. buf);
  10600. }
  10601. grc_mode = tr32(GRC_MODE);
  10602. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  10603. tg3_disable_nvram_access(tp);
  10604. tg3_nvram_unlock(tp);
  10605. }
  10606. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  10607. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  10608. udelay(40);
  10609. }
  10610. return ret;
  10611. }
  10612. struct subsys_tbl_ent {
  10613. u16 subsys_vendor, subsys_devid;
  10614. u32 phy_id;
  10615. };
  10616. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  10617. /* Broadcom boards. */
  10618. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10619. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  10620. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10621. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  10622. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10623. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  10624. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10625. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  10626. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10627. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  10628. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10629. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  10630. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10631. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  10632. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10633. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  10634. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10635. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  10636. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10637. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  10638. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10639. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  10640. /* 3com boards. */
  10641. { TG3PCI_SUBVENDOR_ID_3COM,
  10642. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  10643. { TG3PCI_SUBVENDOR_ID_3COM,
  10644. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  10645. { TG3PCI_SUBVENDOR_ID_3COM,
  10646. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  10647. { TG3PCI_SUBVENDOR_ID_3COM,
  10648. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  10649. { TG3PCI_SUBVENDOR_ID_3COM,
  10650. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  10651. /* DELL boards. */
  10652. { TG3PCI_SUBVENDOR_ID_DELL,
  10653. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  10654. { TG3PCI_SUBVENDOR_ID_DELL,
  10655. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  10656. { TG3PCI_SUBVENDOR_ID_DELL,
  10657. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  10658. { TG3PCI_SUBVENDOR_ID_DELL,
  10659. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  10660. /* Compaq boards. */
  10661. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10662. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  10663. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10664. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  10665. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10666. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  10667. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10668. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  10669. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10670. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  10671. /* IBM boards. */
  10672. { TG3PCI_SUBVENDOR_ID_IBM,
  10673. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  10674. };
  10675. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  10676. {
  10677. int i;
  10678. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  10679. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  10680. tp->pdev->subsystem_vendor) &&
  10681. (subsys_id_to_phy_id[i].subsys_devid ==
  10682. tp->pdev->subsystem_device))
  10683. return &subsys_id_to_phy_id[i];
  10684. }
  10685. return NULL;
  10686. }
  10687. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  10688. {
  10689. u32 val;
  10690. tp->phy_id = TG3_PHY_ID_INVALID;
  10691. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10692. /* Assume an onboard device and WOL capable by default. */
  10693. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  10694. tg3_flag_set(tp, WOL_CAP);
  10695. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10696. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10697. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10698. tg3_flag_set(tp, IS_NIC);
  10699. }
  10700. val = tr32(VCPU_CFGSHDW);
  10701. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10702. tg3_flag_set(tp, ASPM_WORKAROUND);
  10703. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10704. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  10705. tg3_flag_set(tp, WOL_ENABLE);
  10706. device_set_wakeup_enable(&tp->pdev->dev, true);
  10707. }
  10708. goto done;
  10709. }
  10710. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10711. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10712. u32 nic_cfg, led_cfg;
  10713. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10714. int eeprom_phy_serdes = 0;
  10715. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10716. tp->nic_sram_data_cfg = nic_cfg;
  10717. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10718. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10719. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10720. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10721. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
  10722. (ver > 0) && (ver < 0x100))
  10723. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10724. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10725. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10726. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10727. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10728. eeprom_phy_serdes = 1;
  10729. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10730. if (nic_phy_id != 0) {
  10731. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10732. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10733. eeprom_phy_id = (id1 >> 16) << 10;
  10734. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10735. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10736. } else
  10737. eeprom_phy_id = 0;
  10738. tp->phy_id = eeprom_phy_id;
  10739. if (eeprom_phy_serdes) {
  10740. if (!tg3_flag(tp, 5705_PLUS))
  10741. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10742. else
  10743. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  10744. }
  10745. if (tg3_flag(tp, 5750_PLUS))
  10746. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10747. SHASTA_EXT_LED_MODE_MASK);
  10748. else
  10749. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10750. switch (led_cfg) {
  10751. default:
  10752. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10753. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10754. break;
  10755. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10756. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10757. break;
  10758. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10759. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10760. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10761. * read on some older 5700/5701 bootcode.
  10762. */
  10763. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10764. ASIC_REV_5700 ||
  10765. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10766. ASIC_REV_5701)
  10767. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10768. break;
  10769. case SHASTA_EXT_LED_SHARED:
  10770. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10771. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10772. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10773. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10774. LED_CTRL_MODE_PHY_2);
  10775. break;
  10776. case SHASTA_EXT_LED_MAC:
  10777. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10778. break;
  10779. case SHASTA_EXT_LED_COMBO:
  10780. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10781. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10782. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10783. LED_CTRL_MODE_PHY_2);
  10784. break;
  10785. }
  10786. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10787. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10788. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10789. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10790. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10791. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10792. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10793. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  10794. if ((tp->pdev->subsystem_vendor ==
  10795. PCI_VENDOR_ID_ARIMA) &&
  10796. (tp->pdev->subsystem_device == 0x205a ||
  10797. tp->pdev->subsystem_device == 0x2063))
  10798. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10799. } else {
  10800. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10801. tg3_flag_set(tp, IS_NIC);
  10802. }
  10803. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10804. tg3_flag_set(tp, ENABLE_ASF);
  10805. if (tg3_flag(tp, 5750_PLUS))
  10806. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  10807. }
  10808. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10809. tg3_flag(tp, 5750_PLUS))
  10810. tg3_flag_set(tp, ENABLE_APE);
  10811. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  10812. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10813. tg3_flag_clear(tp, WOL_CAP);
  10814. if (tg3_flag(tp, WOL_CAP) &&
  10815. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  10816. tg3_flag_set(tp, WOL_ENABLE);
  10817. device_set_wakeup_enable(&tp->pdev->dev, true);
  10818. }
  10819. if (cfg2 & (1 << 17))
  10820. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  10821. /* serdes signal pre-emphasis in register 0x590 set by */
  10822. /* bootcode if bit 18 is set */
  10823. if (cfg2 & (1 << 18))
  10824. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  10825. if ((tg3_flag(tp, 57765_PLUS) ||
  10826. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10827. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  10828. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10829. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  10830. if (tg3_flag(tp, PCI_EXPRESS) &&
  10831. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10832. !tg3_flag(tp, 57765_PLUS)) {
  10833. u32 cfg3;
  10834. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10835. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10836. tg3_flag_set(tp, ASPM_WORKAROUND);
  10837. }
  10838. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  10839. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  10840. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10841. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  10842. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10843. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  10844. }
  10845. done:
  10846. if (tg3_flag(tp, WOL_CAP))
  10847. device_set_wakeup_enable(&tp->pdev->dev,
  10848. tg3_flag(tp, WOL_ENABLE));
  10849. else
  10850. device_set_wakeup_capable(&tp->pdev->dev, false);
  10851. }
  10852. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10853. {
  10854. int i;
  10855. u32 val;
  10856. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10857. tw32(OTP_CTRL, cmd);
  10858. /* Wait for up to 1 ms for command to execute. */
  10859. for (i = 0; i < 100; i++) {
  10860. val = tr32(OTP_STATUS);
  10861. if (val & OTP_STATUS_CMD_DONE)
  10862. break;
  10863. udelay(10);
  10864. }
  10865. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10866. }
  10867. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10868. * configuration is a 32-bit value that straddles the alignment boundary.
  10869. * We do two 32-bit reads and then shift and merge the results.
  10870. */
  10871. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10872. {
  10873. u32 bhalf_otp, thalf_otp;
  10874. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10875. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10876. return 0;
  10877. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10878. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10879. return 0;
  10880. thalf_otp = tr32(OTP_READ_DATA);
  10881. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10882. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10883. return 0;
  10884. bhalf_otp = tr32(OTP_READ_DATA);
  10885. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10886. }
  10887. static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
  10888. {
  10889. u32 adv = ADVERTISED_Autoneg |
  10890. ADVERTISED_Pause;
  10891. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10892. adv |= ADVERTISED_1000baseT_Half |
  10893. ADVERTISED_1000baseT_Full;
  10894. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  10895. adv |= ADVERTISED_100baseT_Half |
  10896. ADVERTISED_100baseT_Full |
  10897. ADVERTISED_10baseT_Half |
  10898. ADVERTISED_10baseT_Full |
  10899. ADVERTISED_TP;
  10900. else
  10901. adv |= ADVERTISED_FIBRE;
  10902. tp->link_config.advertising = adv;
  10903. tp->link_config.speed = SPEED_INVALID;
  10904. tp->link_config.duplex = DUPLEX_INVALID;
  10905. tp->link_config.autoneg = AUTONEG_ENABLE;
  10906. tp->link_config.active_speed = SPEED_INVALID;
  10907. tp->link_config.active_duplex = DUPLEX_INVALID;
  10908. tp->link_config.orig_speed = SPEED_INVALID;
  10909. tp->link_config.orig_duplex = DUPLEX_INVALID;
  10910. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  10911. }
  10912. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10913. {
  10914. u32 hw_phy_id_1, hw_phy_id_2;
  10915. u32 hw_phy_id, hw_phy_id_masked;
  10916. int err;
  10917. /* flow control autonegotiation is default behavior */
  10918. tg3_flag_set(tp, PAUSE_AUTONEG);
  10919. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  10920. if (tg3_flag(tp, USE_PHYLIB))
  10921. return tg3_phy_init(tp);
  10922. /* Reading the PHY ID register can conflict with ASF
  10923. * firmware access to the PHY hardware.
  10924. */
  10925. err = 0;
  10926. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  10927. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  10928. } else {
  10929. /* Now read the physical PHY_ID from the chip and verify
  10930. * that it is sane. If it doesn't look good, we fall back
  10931. * to either the hard-coded table based PHY_ID and failing
  10932. * that the value found in the eeprom area.
  10933. */
  10934. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  10935. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  10936. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  10937. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  10938. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  10939. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  10940. }
  10941. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  10942. tp->phy_id = hw_phy_id;
  10943. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  10944. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10945. else
  10946. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  10947. } else {
  10948. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  10949. /* Do nothing, phy ID already set up in
  10950. * tg3_get_eeprom_hw_cfg().
  10951. */
  10952. } else {
  10953. struct subsys_tbl_ent *p;
  10954. /* No eeprom signature? Try the hardcoded
  10955. * subsys device table.
  10956. */
  10957. p = tg3_lookup_by_subsys(tp);
  10958. if (!p)
  10959. return -ENODEV;
  10960. tp->phy_id = p->phy_id;
  10961. if (!tp->phy_id ||
  10962. tp->phy_id == TG3_PHY_ID_BCM8002)
  10963. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10964. }
  10965. }
  10966. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10967. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  10968. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  10969. (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
  10970. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
  10971. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10972. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
  10973. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  10974. tg3_phy_init_link_config(tp);
  10975. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10976. !tg3_flag(tp, ENABLE_APE) &&
  10977. !tg3_flag(tp, ENABLE_ASF)) {
  10978. u32 bmsr, mask;
  10979. tg3_readphy(tp, MII_BMSR, &bmsr);
  10980. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10981. (bmsr & BMSR_LSTATUS))
  10982. goto skip_phy_reset;
  10983. err = tg3_phy_reset(tp);
  10984. if (err)
  10985. return err;
  10986. tg3_phy_set_wirespeed(tp);
  10987. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10988. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10989. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10990. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10991. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  10992. tp->link_config.flowctrl);
  10993. tg3_writephy(tp, MII_BMCR,
  10994. BMCR_ANENABLE | BMCR_ANRESTART);
  10995. }
  10996. }
  10997. skip_phy_reset:
  10998. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  10999. err = tg3_init_5401phy_dsp(tp);
  11000. if (err)
  11001. return err;
  11002. err = tg3_init_5401phy_dsp(tp);
  11003. }
  11004. return err;
  11005. }
  11006. static void __devinit tg3_read_vpd(struct tg3 *tp)
  11007. {
  11008. u8 *vpd_data;
  11009. unsigned int block_end, rosize, len;
  11010. u32 vpdlen;
  11011. int j, i = 0;
  11012. vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
  11013. if (!vpd_data)
  11014. goto out_no_vpd;
  11015. i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
  11016. if (i < 0)
  11017. goto out_not_found;
  11018. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  11019. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  11020. i += PCI_VPD_LRDT_TAG_SIZE;
  11021. if (block_end > vpdlen)
  11022. goto out_not_found;
  11023. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11024. PCI_VPD_RO_KEYWORD_MFR_ID);
  11025. if (j > 0) {
  11026. len = pci_vpd_info_field_size(&vpd_data[j]);
  11027. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11028. if (j + len > block_end || len != 4 ||
  11029. memcmp(&vpd_data[j], "1028", 4))
  11030. goto partno;
  11031. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11032. PCI_VPD_RO_KEYWORD_VENDOR0);
  11033. if (j < 0)
  11034. goto partno;
  11035. len = pci_vpd_info_field_size(&vpd_data[j]);
  11036. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11037. if (j + len > block_end)
  11038. goto partno;
  11039. memcpy(tp->fw_ver, &vpd_data[j], len);
  11040. strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
  11041. }
  11042. partno:
  11043. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11044. PCI_VPD_RO_KEYWORD_PARTNO);
  11045. if (i < 0)
  11046. goto out_not_found;
  11047. len = pci_vpd_info_field_size(&vpd_data[i]);
  11048. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  11049. if (len > TG3_BPN_SIZE ||
  11050. (len + i) > vpdlen)
  11051. goto out_not_found;
  11052. memcpy(tp->board_part_number, &vpd_data[i], len);
  11053. out_not_found:
  11054. kfree(vpd_data);
  11055. if (tp->board_part_number[0])
  11056. return;
  11057. out_no_vpd:
  11058. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11059. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
  11060. strcpy(tp->board_part_number, "BCM5717");
  11061. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  11062. strcpy(tp->board_part_number, "BCM5718");
  11063. else
  11064. goto nomatch;
  11065. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  11066. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  11067. strcpy(tp->board_part_number, "BCM57780");
  11068. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  11069. strcpy(tp->board_part_number, "BCM57760");
  11070. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  11071. strcpy(tp->board_part_number, "BCM57790");
  11072. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  11073. strcpy(tp->board_part_number, "BCM57788");
  11074. else
  11075. goto nomatch;
  11076. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11077. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  11078. strcpy(tp->board_part_number, "BCM57761");
  11079. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  11080. strcpy(tp->board_part_number, "BCM57765");
  11081. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  11082. strcpy(tp->board_part_number, "BCM57781");
  11083. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  11084. strcpy(tp->board_part_number, "BCM57785");
  11085. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  11086. strcpy(tp->board_part_number, "BCM57791");
  11087. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  11088. strcpy(tp->board_part_number, "BCM57795");
  11089. else
  11090. goto nomatch;
  11091. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11092. strcpy(tp->board_part_number, "BCM95906");
  11093. } else {
  11094. nomatch:
  11095. strcpy(tp->board_part_number, "none");
  11096. }
  11097. }
  11098. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  11099. {
  11100. u32 val;
  11101. if (tg3_nvram_read(tp, offset, &val) ||
  11102. (val & 0xfc000000) != 0x0c000000 ||
  11103. tg3_nvram_read(tp, offset + 4, &val) ||
  11104. val != 0)
  11105. return 0;
  11106. return 1;
  11107. }
  11108. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  11109. {
  11110. u32 val, offset, start, ver_offset;
  11111. int i, dst_off;
  11112. bool newver = false;
  11113. if (tg3_nvram_read(tp, 0xc, &offset) ||
  11114. tg3_nvram_read(tp, 0x4, &start))
  11115. return;
  11116. offset = tg3_nvram_logical_addr(tp, offset);
  11117. if (tg3_nvram_read(tp, offset, &val))
  11118. return;
  11119. if ((val & 0xfc000000) == 0x0c000000) {
  11120. if (tg3_nvram_read(tp, offset + 4, &val))
  11121. return;
  11122. if (val == 0)
  11123. newver = true;
  11124. }
  11125. dst_off = strlen(tp->fw_ver);
  11126. if (newver) {
  11127. if (TG3_VER_SIZE - dst_off < 16 ||
  11128. tg3_nvram_read(tp, offset + 8, &ver_offset))
  11129. return;
  11130. offset = offset + ver_offset - start;
  11131. for (i = 0; i < 16; i += 4) {
  11132. __be32 v;
  11133. if (tg3_nvram_read_be32(tp, offset + i, &v))
  11134. return;
  11135. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  11136. }
  11137. } else {
  11138. u32 major, minor;
  11139. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  11140. return;
  11141. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  11142. TG3_NVM_BCVER_MAJSFT;
  11143. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  11144. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  11145. "v%d.%02d", major, minor);
  11146. }
  11147. }
  11148. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  11149. {
  11150. u32 val, major, minor;
  11151. /* Use native endian representation */
  11152. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  11153. return;
  11154. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  11155. TG3_NVM_HWSB_CFG1_MAJSFT;
  11156. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  11157. TG3_NVM_HWSB_CFG1_MINSFT;
  11158. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  11159. }
  11160. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  11161. {
  11162. u32 offset, major, minor, build;
  11163. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  11164. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  11165. return;
  11166. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  11167. case TG3_EEPROM_SB_REVISION_0:
  11168. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  11169. break;
  11170. case TG3_EEPROM_SB_REVISION_2:
  11171. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  11172. break;
  11173. case TG3_EEPROM_SB_REVISION_3:
  11174. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  11175. break;
  11176. case TG3_EEPROM_SB_REVISION_4:
  11177. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  11178. break;
  11179. case TG3_EEPROM_SB_REVISION_5:
  11180. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  11181. break;
  11182. case TG3_EEPROM_SB_REVISION_6:
  11183. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  11184. break;
  11185. default:
  11186. return;
  11187. }
  11188. if (tg3_nvram_read(tp, offset, &val))
  11189. return;
  11190. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  11191. TG3_EEPROM_SB_EDH_BLD_SHFT;
  11192. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  11193. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  11194. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  11195. if (minor > 99 || build > 26)
  11196. return;
  11197. offset = strlen(tp->fw_ver);
  11198. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  11199. " v%d.%02d", major, minor);
  11200. if (build > 0) {
  11201. offset = strlen(tp->fw_ver);
  11202. if (offset < TG3_VER_SIZE - 1)
  11203. tp->fw_ver[offset] = 'a' + build - 1;
  11204. }
  11205. }
  11206. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  11207. {
  11208. u32 val, offset, start;
  11209. int i, vlen;
  11210. for (offset = TG3_NVM_DIR_START;
  11211. offset < TG3_NVM_DIR_END;
  11212. offset += TG3_NVM_DIRENT_SIZE) {
  11213. if (tg3_nvram_read(tp, offset, &val))
  11214. return;
  11215. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  11216. break;
  11217. }
  11218. if (offset == TG3_NVM_DIR_END)
  11219. return;
  11220. if (!tg3_flag(tp, 5705_PLUS))
  11221. start = 0x08000000;
  11222. else if (tg3_nvram_read(tp, offset - 4, &start))
  11223. return;
  11224. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  11225. !tg3_fw_img_is_valid(tp, offset) ||
  11226. tg3_nvram_read(tp, offset + 8, &val))
  11227. return;
  11228. offset += val - start;
  11229. vlen = strlen(tp->fw_ver);
  11230. tp->fw_ver[vlen++] = ',';
  11231. tp->fw_ver[vlen++] = ' ';
  11232. for (i = 0; i < 4; i++) {
  11233. __be32 v;
  11234. if (tg3_nvram_read_be32(tp, offset, &v))
  11235. return;
  11236. offset += sizeof(v);
  11237. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  11238. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  11239. break;
  11240. }
  11241. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  11242. vlen += sizeof(v);
  11243. }
  11244. }
  11245. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  11246. {
  11247. int vlen;
  11248. u32 apedata;
  11249. char *fwtype;
  11250. if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
  11251. return;
  11252. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  11253. if (apedata != APE_SEG_SIG_MAGIC)
  11254. return;
  11255. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  11256. if (!(apedata & APE_FW_STATUS_READY))
  11257. return;
  11258. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  11259. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
  11260. tg3_flag_set(tp, APE_HAS_NCSI);
  11261. fwtype = "NCSI";
  11262. } else {
  11263. fwtype = "DASH";
  11264. }
  11265. vlen = strlen(tp->fw_ver);
  11266. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  11267. fwtype,
  11268. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  11269. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  11270. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  11271. (apedata & APE_FW_VERSION_BLDMSK));
  11272. }
  11273. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  11274. {
  11275. u32 val;
  11276. bool vpd_vers = false;
  11277. if (tp->fw_ver[0] != 0)
  11278. vpd_vers = true;
  11279. if (tg3_flag(tp, NO_NVRAM)) {
  11280. strcat(tp->fw_ver, "sb");
  11281. return;
  11282. }
  11283. if (tg3_nvram_read(tp, 0, &val))
  11284. return;
  11285. if (val == TG3_EEPROM_MAGIC)
  11286. tg3_read_bc_ver(tp);
  11287. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  11288. tg3_read_sb_ver(tp, val);
  11289. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  11290. tg3_read_hwsb_ver(tp);
  11291. else
  11292. return;
  11293. if (vpd_vers)
  11294. goto done;
  11295. if (tg3_flag(tp, ENABLE_APE)) {
  11296. if (tg3_flag(tp, ENABLE_ASF))
  11297. tg3_read_dash_ver(tp);
  11298. } else if (tg3_flag(tp, ENABLE_ASF)) {
  11299. tg3_read_mgmtfw_ver(tp);
  11300. }
  11301. done:
  11302. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  11303. }
  11304. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  11305. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  11306. {
  11307. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  11308. return TG3_RX_RET_MAX_SIZE_5717;
  11309. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  11310. return TG3_RX_RET_MAX_SIZE_5700;
  11311. else
  11312. return TG3_RX_RET_MAX_SIZE_5705;
  11313. }
  11314. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  11315. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  11316. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  11317. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  11318. { },
  11319. };
  11320. static int __devinit tg3_get_invariants(struct tg3 *tp)
  11321. {
  11322. u32 misc_ctrl_reg;
  11323. u32 pci_state_reg, grc_misc_cfg;
  11324. u32 val;
  11325. u16 pci_cmd;
  11326. int err;
  11327. /* Force memory write invalidate off. If we leave it on,
  11328. * then on 5700_BX chips we have to enable a workaround.
  11329. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  11330. * to match the cacheline size. The Broadcom driver have this
  11331. * workaround but turns MWI off all the times so never uses
  11332. * it. This seems to suggest that the workaround is insufficient.
  11333. */
  11334. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11335. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  11336. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11337. /* Important! -- Make sure register accesses are byteswapped
  11338. * correctly. Also, for those chips that require it, make
  11339. * sure that indirect register accesses are enabled before
  11340. * the first operation.
  11341. */
  11342. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11343. &misc_ctrl_reg);
  11344. tp->misc_host_ctrl |= (misc_ctrl_reg &
  11345. MISC_HOST_CTRL_CHIPREV);
  11346. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11347. tp->misc_host_ctrl);
  11348. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  11349. MISC_HOST_CTRL_CHIPREV_SHIFT);
  11350. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  11351. u32 prod_id_asic_rev;
  11352. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  11353. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  11354. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  11355. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
  11356. pci_read_config_dword(tp->pdev,
  11357. TG3PCI_GEN2_PRODID_ASICREV,
  11358. &prod_id_asic_rev);
  11359. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  11360. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  11361. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  11362. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  11363. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11364. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  11365. pci_read_config_dword(tp->pdev,
  11366. TG3PCI_GEN15_PRODID_ASICREV,
  11367. &prod_id_asic_rev);
  11368. else
  11369. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  11370. &prod_id_asic_rev);
  11371. tp->pci_chip_rev_id = prod_id_asic_rev;
  11372. }
  11373. /* Wrong chip ID in 5752 A0. This code can be removed later
  11374. * as A0 is not in production.
  11375. */
  11376. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  11377. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  11378. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  11379. * we need to disable memory and use config. cycles
  11380. * only to access all registers. The 5702/03 chips
  11381. * can mistakenly decode the special cycles from the
  11382. * ICH chipsets as memory write cycles, causing corruption
  11383. * of register and memory space. Only certain ICH bridges
  11384. * will drive special cycles with non-zero data during the
  11385. * address phase which can fall within the 5703's address
  11386. * range. This is not an ICH bug as the PCI spec allows
  11387. * non-zero address during special cycles. However, only
  11388. * these ICH bridges are known to drive non-zero addresses
  11389. * during special cycles.
  11390. *
  11391. * Since special cycles do not cross PCI bridges, we only
  11392. * enable this workaround if the 5703 is on the secondary
  11393. * bus of these ICH bridges.
  11394. */
  11395. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  11396. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  11397. static struct tg3_dev_id {
  11398. u32 vendor;
  11399. u32 device;
  11400. u32 rev;
  11401. } ich_chipsets[] = {
  11402. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  11403. PCI_ANY_ID },
  11404. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  11405. PCI_ANY_ID },
  11406. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  11407. 0xa },
  11408. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  11409. PCI_ANY_ID },
  11410. { },
  11411. };
  11412. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  11413. struct pci_dev *bridge = NULL;
  11414. while (pci_id->vendor != 0) {
  11415. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  11416. bridge);
  11417. if (!bridge) {
  11418. pci_id++;
  11419. continue;
  11420. }
  11421. if (pci_id->rev != PCI_ANY_ID) {
  11422. if (bridge->revision > pci_id->rev)
  11423. continue;
  11424. }
  11425. if (bridge->subordinate &&
  11426. (bridge->subordinate->number ==
  11427. tp->pdev->bus->number)) {
  11428. tg3_flag_set(tp, ICH_WORKAROUND);
  11429. pci_dev_put(bridge);
  11430. break;
  11431. }
  11432. }
  11433. }
  11434. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11435. static struct tg3_dev_id {
  11436. u32 vendor;
  11437. u32 device;
  11438. } bridge_chipsets[] = {
  11439. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  11440. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  11441. { },
  11442. };
  11443. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  11444. struct pci_dev *bridge = NULL;
  11445. while (pci_id->vendor != 0) {
  11446. bridge = pci_get_device(pci_id->vendor,
  11447. pci_id->device,
  11448. bridge);
  11449. if (!bridge) {
  11450. pci_id++;
  11451. continue;
  11452. }
  11453. if (bridge->subordinate &&
  11454. (bridge->subordinate->number <=
  11455. tp->pdev->bus->number) &&
  11456. (bridge->subordinate->subordinate >=
  11457. tp->pdev->bus->number)) {
  11458. tg3_flag_set(tp, 5701_DMA_BUG);
  11459. pci_dev_put(bridge);
  11460. break;
  11461. }
  11462. }
  11463. }
  11464. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  11465. * DMA addresses > 40-bit. This bridge may have other additional
  11466. * 57xx devices behind it in some 4-port NIC designs for example.
  11467. * Any tg3 device found behind the bridge will also need the 40-bit
  11468. * DMA workaround.
  11469. */
  11470. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  11471. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11472. tg3_flag_set(tp, 5780_CLASS);
  11473. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11474. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  11475. } else {
  11476. struct pci_dev *bridge = NULL;
  11477. do {
  11478. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  11479. PCI_DEVICE_ID_SERVERWORKS_EPB,
  11480. bridge);
  11481. if (bridge && bridge->subordinate &&
  11482. (bridge->subordinate->number <=
  11483. tp->pdev->bus->number) &&
  11484. (bridge->subordinate->subordinate >=
  11485. tp->pdev->bus->number)) {
  11486. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11487. pci_dev_put(bridge);
  11488. break;
  11489. }
  11490. } while (bridge);
  11491. }
  11492. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  11493. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
  11494. tp->pdev_peer = tg3_find_peer(tp);
  11495. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11496. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11497. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11498. tg3_flag_set(tp, 5717_PLUS);
  11499. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
  11500. tg3_flag(tp, 5717_PLUS))
  11501. tg3_flag_set(tp, 57765_PLUS);
  11502. /* Intentionally exclude ASIC_REV_5906 */
  11503. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11504. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11505. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11506. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11507. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11508. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11509. tg3_flag(tp, 57765_PLUS))
  11510. tg3_flag_set(tp, 5755_PLUS);
  11511. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11512. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11513. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11514. tg3_flag(tp, 5755_PLUS) ||
  11515. tg3_flag(tp, 5780_CLASS))
  11516. tg3_flag_set(tp, 5750_PLUS);
  11517. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11518. tg3_flag(tp, 5750_PLUS))
  11519. tg3_flag_set(tp, 5705_PLUS);
  11520. /* Determine TSO capabilities */
  11521. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
  11522. ; /* Do nothing. HW bug. */
  11523. else if (tg3_flag(tp, 57765_PLUS))
  11524. tg3_flag_set(tp, HW_TSO_3);
  11525. else if (tg3_flag(tp, 5755_PLUS) ||
  11526. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11527. tg3_flag_set(tp, HW_TSO_2);
  11528. else if (tg3_flag(tp, 5750_PLUS)) {
  11529. tg3_flag_set(tp, HW_TSO_1);
  11530. tg3_flag_set(tp, TSO_BUG);
  11531. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  11532. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  11533. tg3_flag_clear(tp, TSO_BUG);
  11534. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11535. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11536. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  11537. tg3_flag_set(tp, TSO_BUG);
  11538. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11539. tp->fw_needed = FIRMWARE_TG3TSO5;
  11540. else
  11541. tp->fw_needed = FIRMWARE_TG3TSO;
  11542. }
  11543. /* Selectively allow TSO based on operating conditions */
  11544. if (tg3_flag(tp, HW_TSO_1) ||
  11545. tg3_flag(tp, HW_TSO_2) ||
  11546. tg3_flag(tp, HW_TSO_3) ||
  11547. (tp->fw_needed && !tg3_flag(tp, ENABLE_ASF)))
  11548. tg3_flag_set(tp, TSO_CAPABLE);
  11549. else {
  11550. tg3_flag_clear(tp, TSO_CAPABLE);
  11551. tg3_flag_clear(tp, TSO_BUG);
  11552. tp->fw_needed = NULL;
  11553. }
  11554. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  11555. tp->fw_needed = FIRMWARE_TG3;
  11556. tp->irq_max = 1;
  11557. if (tg3_flag(tp, 5750_PLUS)) {
  11558. tg3_flag_set(tp, SUPPORT_MSI);
  11559. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  11560. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  11561. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  11562. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  11563. tp->pdev_peer == tp->pdev))
  11564. tg3_flag_clear(tp, SUPPORT_MSI);
  11565. if (tg3_flag(tp, 5755_PLUS) ||
  11566. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11567. tg3_flag_set(tp, 1SHOT_MSI);
  11568. }
  11569. if (tg3_flag(tp, 57765_PLUS)) {
  11570. tg3_flag_set(tp, SUPPORT_MSIX);
  11571. tp->irq_max = TG3_IRQ_MAX_VECS;
  11572. }
  11573. }
  11574. if (tg3_flag(tp, 5755_PLUS))
  11575. tg3_flag_set(tp, SHORT_DMA_BUG);
  11576. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  11577. tg3_flag_set(tp, 4K_FIFO_LIMIT);
  11578. if (tg3_flag(tp, 5717_PLUS))
  11579. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  11580. if (tg3_flag(tp, 57765_PLUS) &&
  11581. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
  11582. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  11583. if (!tg3_flag(tp, 5705_PLUS) ||
  11584. tg3_flag(tp, 5780_CLASS) ||
  11585. tg3_flag(tp, USE_JUMBO_BDFLAG))
  11586. tg3_flag_set(tp, JUMBO_CAPABLE);
  11587. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11588. &pci_state_reg);
  11589. if (pci_is_pcie(tp->pdev)) {
  11590. u16 lnkctl;
  11591. tg3_flag_set(tp, PCI_EXPRESS);
  11592. tp->pcie_readrq = 4096;
  11593. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11594. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11595. tp->pcie_readrq = 2048;
  11596. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  11597. pci_read_config_word(tp->pdev,
  11598. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  11599. &lnkctl);
  11600. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  11601. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11602. ASIC_REV_5906) {
  11603. tg3_flag_clear(tp, HW_TSO_2);
  11604. tg3_flag_clear(tp, TSO_CAPABLE);
  11605. }
  11606. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11607. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11608. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  11609. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  11610. tg3_flag_set(tp, CLKREQ_BUG);
  11611. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  11612. tg3_flag_set(tp, L1PLLPD_EN);
  11613. }
  11614. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  11615. /* BCM5785 devices are effectively PCIe devices, and should
  11616. * follow PCIe codepaths, but do not have a PCIe capabilities
  11617. * section.
  11618. */
  11619. tg3_flag_set(tp, PCI_EXPRESS);
  11620. } else if (!tg3_flag(tp, 5705_PLUS) ||
  11621. tg3_flag(tp, 5780_CLASS)) {
  11622. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  11623. if (!tp->pcix_cap) {
  11624. dev_err(&tp->pdev->dev,
  11625. "Cannot find PCI-X capability, aborting\n");
  11626. return -EIO;
  11627. }
  11628. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  11629. tg3_flag_set(tp, PCIX_MODE);
  11630. }
  11631. /* If we have an AMD 762 or VIA K8T800 chipset, write
  11632. * reordering to the mailbox registers done by the host
  11633. * controller can cause major troubles. We read back from
  11634. * every mailbox register write to force the writes to be
  11635. * posted to the chip in order.
  11636. */
  11637. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  11638. !tg3_flag(tp, PCI_EXPRESS))
  11639. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  11640. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  11641. &tp->pci_cacheline_sz);
  11642. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11643. &tp->pci_lat_timer);
  11644. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11645. tp->pci_lat_timer < 64) {
  11646. tp->pci_lat_timer = 64;
  11647. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11648. tp->pci_lat_timer);
  11649. }
  11650. /* Important! -- It is critical that the PCI-X hw workaround
  11651. * situation is decided before the first MMIO register access.
  11652. */
  11653. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  11654. /* 5700 BX chips need to have their TX producer index
  11655. * mailboxes written twice to workaround a bug.
  11656. */
  11657. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  11658. /* If we are in PCI-X mode, enable register write workaround.
  11659. *
  11660. * The workaround is to use indirect register accesses
  11661. * for all chip writes not to mailbox registers.
  11662. */
  11663. if (tg3_flag(tp, PCIX_MODE)) {
  11664. u32 pm_reg;
  11665. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  11666. /* The chip can have it's power management PCI config
  11667. * space registers clobbered due to this bug.
  11668. * So explicitly force the chip into D0 here.
  11669. */
  11670. pci_read_config_dword(tp->pdev,
  11671. tp->pm_cap + PCI_PM_CTRL,
  11672. &pm_reg);
  11673. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  11674. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  11675. pci_write_config_dword(tp->pdev,
  11676. tp->pm_cap + PCI_PM_CTRL,
  11677. pm_reg);
  11678. /* Also, force SERR#/PERR# in PCI command. */
  11679. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11680. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  11681. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11682. }
  11683. }
  11684. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  11685. tg3_flag_set(tp, PCI_HIGH_SPEED);
  11686. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  11687. tg3_flag_set(tp, PCI_32BIT);
  11688. /* Chip-specific fixup from Broadcom driver */
  11689. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  11690. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  11691. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  11692. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  11693. }
  11694. /* Default fast path register access methods */
  11695. tp->read32 = tg3_read32;
  11696. tp->write32 = tg3_write32;
  11697. tp->read32_mbox = tg3_read32;
  11698. tp->write32_mbox = tg3_write32;
  11699. tp->write32_tx_mbox = tg3_write32;
  11700. tp->write32_rx_mbox = tg3_write32;
  11701. /* Various workaround register access methods */
  11702. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  11703. tp->write32 = tg3_write_indirect_reg32;
  11704. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11705. (tg3_flag(tp, PCI_EXPRESS) &&
  11706. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11707. /*
  11708. * Back to back register writes can cause problems on these
  11709. * chips, the workaround is to read back all reg writes
  11710. * except those to mailbox regs.
  11711. *
  11712. * See tg3_write_indirect_reg32().
  11713. */
  11714. tp->write32 = tg3_write_flush_reg32;
  11715. }
  11716. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  11717. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11718. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  11719. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11720. }
  11721. if (tg3_flag(tp, ICH_WORKAROUND)) {
  11722. tp->read32 = tg3_read_indirect_reg32;
  11723. tp->write32 = tg3_write_indirect_reg32;
  11724. tp->read32_mbox = tg3_read_indirect_mbox;
  11725. tp->write32_mbox = tg3_write_indirect_mbox;
  11726. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11727. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11728. iounmap(tp->regs);
  11729. tp->regs = NULL;
  11730. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11731. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11732. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11733. }
  11734. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11735. tp->read32_mbox = tg3_read32_mbox_5906;
  11736. tp->write32_mbox = tg3_write32_mbox_5906;
  11737. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11738. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11739. }
  11740. if (tp->write32 == tg3_write_indirect_reg32 ||
  11741. (tg3_flag(tp, PCIX_MODE) &&
  11742. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11743. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11744. tg3_flag_set(tp, SRAM_USE_CONFIG);
  11745. /* The memory arbiter has to be enabled in order for SRAM accesses
  11746. * to succeed. Normally on powerup the tg3 chip firmware will make
  11747. * sure it is enabled, but other entities such as system netboot
  11748. * code might disable it.
  11749. */
  11750. val = tr32(MEMARB_MODE);
  11751. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  11752. if (tg3_flag(tp, PCIX_MODE)) {
  11753. pci_read_config_dword(tp->pdev,
  11754. tp->pcix_cap + PCI_X_STATUS, &val);
  11755. tp->pci_fn = val & 0x7;
  11756. } else {
  11757. tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
  11758. }
  11759. /* Get eeprom hw config before calling tg3_set_power_state().
  11760. * In particular, the TG3_FLAG_IS_NIC flag must be
  11761. * determined before calling tg3_set_power_state() so that
  11762. * we know whether or not to switch out of Vaux power.
  11763. * When the flag is set, it means that GPIO1 is used for eeprom
  11764. * write protect and also implies that it is a LOM where GPIOs
  11765. * are not used to switch power.
  11766. */
  11767. tg3_get_eeprom_hw_cfg(tp);
  11768. if (tg3_flag(tp, ENABLE_APE)) {
  11769. /* Allow reads and writes to the
  11770. * APE register and memory space.
  11771. */
  11772. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11773. PCISTATE_ALLOW_APE_SHMEM_WR |
  11774. PCISTATE_ALLOW_APE_PSPACE_WR;
  11775. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11776. pci_state_reg);
  11777. tg3_ape_lock_init(tp);
  11778. }
  11779. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11780. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11781. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11782. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11783. tg3_flag(tp, 57765_PLUS))
  11784. tg3_flag_set(tp, CPMU_PRESENT);
  11785. /* Set up tp->grc_local_ctrl before calling
  11786. * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
  11787. * will bring 5700's external PHY out of reset.
  11788. * It is also used as eeprom write protect on LOMs.
  11789. */
  11790. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11791. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11792. tg3_flag(tp, EEPROM_WRITE_PROT))
  11793. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11794. GRC_LCLCTRL_GPIO_OUTPUT1);
  11795. /* Unused GPIO3 must be driven as output on 5752 because there
  11796. * are no pull-up resistors on unused GPIO pins.
  11797. */
  11798. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11799. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11800. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11801. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11802. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11803. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11804. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11805. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11806. /* Turn off the debug UART. */
  11807. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11808. if (tg3_flag(tp, IS_NIC))
  11809. /* Keep VMain power. */
  11810. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11811. GRC_LCLCTRL_GPIO_OUTPUT0;
  11812. }
  11813. /* Switch out of Vaux if it is a NIC */
  11814. tg3_pwrsrc_switch_to_vmain(tp);
  11815. /* Derive initial jumbo mode from MTU assigned in
  11816. * ether_setup() via the alloc_etherdev() call
  11817. */
  11818. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  11819. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  11820. /* Determine WakeOnLan speed to use. */
  11821. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11822. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11823. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11824. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11825. tg3_flag_clear(tp, WOL_SPEED_100MB);
  11826. } else {
  11827. tg3_flag_set(tp, WOL_SPEED_100MB);
  11828. }
  11829. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11830. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  11831. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11832. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11833. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11834. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11835. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11836. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  11837. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11838. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  11839. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11840. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11841. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  11842. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11843. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  11844. if (tg3_flag(tp, 5705_PLUS) &&
  11845. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  11846. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11847. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11848. !tg3_flag(tp, 57765_PLUS)) {
  11849. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11850. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11851. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11852. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11853. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11854. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11855. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  11856. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11857. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  11858. } else
  11859. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  11860. }
  11861. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11862. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11863. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11864. if (tp->phy_otp == 0)
  11865. tp->phy_otp = TG3_OTP_DEFAULT;
  11866. }
  11867. if (tg3_flag(tp, CPMU_PRESENT))
  11868. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11869. else
  11870. tp->mi_mode = MAC_MI_MODE_BASE;
  11871. tp->coalesce_mode = 0;
  11872. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11873. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11874. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11875. /* Set these bits to enable statistics workaround. */
  11876. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11877. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  11878. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
  11879. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  11880. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  11881. }
  11882. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11883. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11884. tg3_flag_set(tp, USE_PHYLIB);
  11885. err = tg3_mdio_init(tp);
  11886. if (err)
  11887. return err;
  11888. /* Initialize data/descriptor byte/word swapping. */
  11889. val = tr32(GRC_MODE);
  11890. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11891. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  11892. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  11893. GRC_MODE_B2HRX_ENABLE |
  11894. GRC_MODE_HTX2B_ENABLE |
  11895. GRC_MODE_HOST_STACKUP);
  11896. else
  11897. val &= GRC_MODE_HOST_STACKUP;
  11898. tw32(GRC_MODE, val | tp->grc_mode);
  11899. tg3_switch_clocks(tp);
  11900. /* Clear this out for sanity. */
  11901. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11902. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11903. &pci_state_reg);
  11904. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11905. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  11906. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11907. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11908. chiprevid == CHIPREV_ID_5701_B0 ||
  11909. chiprevid == CHIPREV_ID_5701_B2 ||
  11910. chiprevid == CHIPREV_ID_5701_B5) {
  11911. void __iomem *sram_base;
  11912. /* Write some dummy words into the SRAM status block
  11913. * area, see if it reads back correctly. If the return
  11914. * value is bad, force enable the PCIX workaround.
  11915. */
  11916. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11917. writel(0x00000000, sram_base);
  11918. writel(0x00000000, sram_base + 4);
  11919. writel(0xffffffff, sram_base + 4);
  11920. if (readl(sram_base) != 0x00000000)
  11921. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  11922. }
  11923. }
  11924. udelay(50);
  11925. tg3_nvram_init(tp);
  11926. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11927. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11928. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11929. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11930. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11931. tg3_flag_set(tp, IS_5788);
  11932. if (!tg3_flag(tp, IS_5788) &&
  11933. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  11934. tg3_flag_set(tp, TAGGED_STATUS);
  11935. if (tg3_flag(tp, TAGGED_STATUS)) {
  11936. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  11937. HOSTCC_MODE_CLRTICK_TXBD);
  11938. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  11939. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11940. tp->misc_host_ctrl);
  11941. }
  11942. /* Preserve the APE MAC_MODE bits */
  11943. if (tg3_flag(tp, ENABLE_APE))
  11944. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  11945. else
  11946. tp->mac_mode = TG3_DEF_MAC_MODE;
  11947. /* these are limited to 10/100 only */
  11948. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11949. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  11950. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11951. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11952. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  11953. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  11954. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  11955. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11956. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  11957. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  11958. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  11959. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  11960. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11961. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11962. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  11963. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  11964. err = tg3_phy_probe(tp);
  11965. if (err) {
  11966. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  11967. /* ... but do not return immediately ... */
  11968. tg3_mdio_fini(tp);
  11969. }
  11970. tg3_read_vpd(tp);
  11971. tg3_read_fw_ver(tp);
  11972. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  11973. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11974. } else {
  11975. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11976. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11977. else
  11978. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11979. }
  11980. /* 5700 {AX,BX} chips have a broken status block link
  11981. * change bit implementation, so we must use the
  11982. * status register in those cases.
  11983. */
  11984. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11985. tg3_flag_set(tp, USE_LINKCHG_REG);
  11986. else
  11987. tg3_flag_clear(tp, USE_LINKCHG_REG);
  11988. /* The led_ctrl is set during tg3_phy_probe, here we might
  11989. * have to force the link status polling mechanism based
  11990. * upon subsystem IDs.
  11991. */
  11992. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  11993. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11994. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  11995. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11996. tg3_flag_set(tp, USE_LINKCHG_REG);
  11997. }
  11998. /* For all SERDES we poll the MAC status register. */
  11999. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  12000. tg3_flag_set(tp, POLL_SERDES);
  12001. else
  12002. tg3_flag_clear(tp, POLL_SERDES);
  12003. tp->rx_offset = NET_IP_ALIGN;
  12004. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  12005. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  12006. tg3_flag(tp, PCIX_MODE)) {
  12007. tp->rx_offset = 0;
  12008. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  12009. tp->rx_copy_thresh = ~(u16)0;
  12010. #endif
  12011. }
  12012. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  12013. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  12014. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  12015. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  12016. /* Increment the rx prod index on the rx std ring by at most
  12017. * 8 for these chips to workaround hw errata.
  12018. */
  12019. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  12020. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  12021. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  12022. tp->rx_std_max_post = 8;
  12023. if (tg3_flag(tp, ASPM_WORKAROUND))
  12024. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  12025. PCIE_PWR_MGMT_L1_THRESH_MSK;
  12026. return err;
  12027. }
  12028. #ifdef CONFIG_SPARC
  12029. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  12030. {
  12031. struct net_device *dev = tp->dev;
  12032. struct pci_dev *pdev = tp->pdev;
  12033. struct device_node *dp = pci_device_to_OF_node(pdev);
  12034. const unsigned char *addr;
  12035. int len;
  12036. addr = of_get_property(dp, "local-mac-address", &len);
  12037. if (addr && len == 6) {
  12038. memcpy(dev->dev_addr, addr, 6);
  12039. memcpy(dev->perm_addr, dev->dev_addr, 6);
  12040. return 0;
  12041. }
  12042. return -ENODEV;
  12043. }
  12044. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  12045. {
  12046. struct net_device *dev = tp->dev;
  12047. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  12048. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  12049. return 0;
  12050. }
  12051. #endif
  12052. static int __devinit tg3_get_device_address(struct tg3 *tp)
  12053. {
  12054. struct net_device *dev = tp->dev;
  12055. u32 hi, lo, mac_offset;
  12056. int addr_ok = 0;
  12057. #ifdef CONFIG_SPARC
  12058. if (!tg3_get_macaddr_sparc(tp))
  12059. return 0;
  12060. #endif
  12061. mac_offset = 0x7c;
  12062. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12063. tg3_flag(tp, 5780_CLASS)) {
  12064. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  12065. mac_offset = 0xcc;
  12066. if (tg3_nvram_lock(tp))
  12067. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  12068. else
  12069. tg3_nvram_unlock(tp);
  12070. } else if (tg3_flag(tp, 5717_PLUS)) {
  12071. if (tp->pci_fn & 1)
  12072. mac_offset = 0xcc;
  12073. if (tp->pci_fn > 1)
  12074. mac_offset += 0x18c;
  12075. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12076. mac_offset = 0x10;
  12077. /* First try to get it from MAC address mailbox. */
  12078. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  12079. if ((hi >> 16) == 0x484b) {
  12080. dev->dev_addr[0] = (hi >> 8) & 0xff;
  12081. dev->dev_addr[1] = (hi >> 0) & 0xff;
  12082. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  12083. dev->dev_addr[2] = (lo >> 24) & 0xff;
  12084. dev->dev_addr[3] = (lo >> 16) & 0xff;
  12085. dev->dev_addr[4] = (lo >> 8) & 0xff;
  12086. dev->dev_addr[5] = (lo >> 0) & 0xff;
  12087. /* Some old bootcode may report a 0 MAC address in SRAM */
  12088. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  12089. }
  12090. if (!addr_ok) {
  12091. /* Next, try NVRAM. */
  12092. if (!tg3_flag(tp, NO_NVRAM) &&
  12093. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  12094. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  12095. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  12096. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  12097. }
  12098. /* Finally just fetch it out of the MAC control regs. */
  12099. else {
  12100. hi = tr32(MAC_ADDR_0_HIGH);
  12101. lo = tr32(MAC_ADDR_0_LOW);
  12102. dev->dev_addr[5] = lo & 0xff;
  12103. dev->dev_addr[4] = (lo >> 8) & 0xff;
  12104. dev->dev_addr[3] = (lo >> 16) & 0xff;
  12105. dev->dev_addr[2] = (lo >> 24) & 0xff;
  12106. dev->dev_addr[1] = hi & 0xff;
  12107. dev->dev_addr[0] = (hi >> 8) & 0xff;
  12108. }
  12109. }
  12110. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  12111. #ifdef CONFIG_SPARC
  12112. if (!tg3_get_default_macaddr_sparc(tp))
  12113. return 0;
  12114. #endif
  12115. return -EINVAL;
  12116. }
  12117. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  12118. return 0;
  12119. }
  12120. #define BOUNDARY_SINGLE_CACHELINE 1
  12121. #define BOUNDARY_MULTI_CACHELINE 2
  12122. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  12123. {
  12124. int cacheline_size;
  12125. u8 byte;
  12126. int goal;
  12127. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  12128. if (byte == 0)
  12129. cacheline_size = 1024;
  12130. else
  12131. cacheline_size = (int) byte * 4;
  12132. /* On 5703 and later chips, the boundary bits have no
  12133. * effect.
  12134. */
  12135. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12136. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  12137. !tg3_flag(tp, PCI_EXPRESS))
  12138. goto out;
  12139. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  12140. goal = BOUNDARY_MULTI_CACHELINE;
  12141. #else
  12142. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  12143. goal = BOUNDARY_SINGLE_CACHELINE;
  12144. #else
  12145. goal = 0;
  12146. #endif
  12147. #endif
  12148. if (tg3_flag(tp, 57765_PLUS)) {
  12149. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  12150. goto out;
  12151. }
  12152. if (!goal)
  12153. goto out;
  12154. /* PCI controllers on most RISC systems tend to disconnect
  12155. * when a device tries to burst across a cache-line boundary.
  12156. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  12157. *
  12158. * Unfortunately, for PCI-E there are only limited
  12159. * write-side controls for this, and thus for reads
  12160. * we will still get the disconnects. We'll also waste
  12161. * these PCI cycles for both read and write for chips
  12162. * other than 5700 and 5701 which do not implement the
  12163. * boundary bits.
  12164. */
  12165. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  12166. switch (cacheline_size) {
  12167. case 16:
  12168. case 32:
  12169. case 64:
  12170. case 128:
  12171. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12172. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  12173. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  12174. } else {
  12175. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12176. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12177. }
  12178. break;
  12179. case 256:
  12180. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  12181. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  12182. break;
  12183. default:
  12184. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12185. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12186. break;
  12187. }
  12188. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  12189. switch (cacheline_size) {
  12190. case 16:
  12191. case 32:
  12192. case 64:
  12193. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12194. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12195. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  12196. break;
  12197. }
  12198. /* fallthrough */
  12199. case 128:
  12200. default:
  12201. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12202. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  12203. break;
  12204. }
  12205. } else {
  12206. switch (cacheline_size) {
  12207. case 16:
  12208. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12209. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  12210. DMA_RWCTRL_WRITE_BNDRY_16);
  12211. break;
  12212. }
  12213. /* fallthrough */
  12214. case 32:
  12215. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12216. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  12217. DMA_RWCTRL_WRITE_BNDRY_32);
  12218. break;
  12219. }
  12220. /* fallthrough */
  12221. case 64:
  12222. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12223. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  12224. DMA_RWCTRL_WRITE_BNDRY_64);
  12225. break;
  12226. }
  12227. /* fallthrough */
  12228. case 128:
  12229. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12230. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  12231. DMA_RWCTRL_WRITE_BNDRY_128);
  12232. break;
  12233. }
  12234. /* fallthrough */
  12235. case 256:
  12236. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  12237. DMA_RWCTRL_WRITE_BNDRY_256);
  12238. break;
  12239. case 512:
  12240. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  12241. DMA_RWCTRL_WRITE_BNDRY_512);
  12242. break;
  12243. case 1024:
  12244. default:
  12245. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  12246. DMA_RWCTRL_WRITE_BNDRY_1024);
  12247. break;
  12248. }
  12249. }
  12250. out:
  12251. return val;
  12252. }
  12253. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  12254. {
  12255. struct tg3_internal_buffer_desc test_desc;
  12256. u32 sram_dma_descs;
  12257. int i, ret;
  12258. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  12259. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  12260. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  12261. tw32(RDMAC_STATUS, 0);
  12262. tw32(WDMAC_STATUS, 0);
  12263. tw32(BUFMGR_MODE, 0);
  12264. tw32(FTQ_RESET, 0);
  12265. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  12266. test_desc.addr_lo = buf_dma & 0xffffffff;
  12267. test_desc.nic_mbuf = 0x00002100;
  12268. test_desc.len = size;
  12269. /*
  12270. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  12271. * the *second* time the tg3 driver was getting loaded after an
  12272. * initial scan.
  12273. *
  12274. * Broadcom tells me:
  12275. * ...the DMA engine is connected to the GRC block and a DMA
  12276. * reset may affect the GRC block in some unpredictable way...
  12277. * The behavior of resets to individual blocks has not been tested.
  12278. *
  12279. * Broadcom noted the GRC reset will also reset all sub-components.
  12280. */
  12281. if (to_device) {
  12282. test_desc.cqid_sqid = (13 << 8) | 2;
  12283. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  12284. udelay(40);
  12285. } else {
  12286. test_desc.cqid_sqid = (16 << 8) | 7;
  12287. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  12288. udelay(40);
  12289. }
  12290. test_desc.flags = 0x00000005;
  12291. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  12292. u32 val;
  12293. val = *(((u32 *)&test_desc) + i);
  12294. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  12295. sram_dma_descs + (i * sizeof(u32)));
  12296. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  12297. }
  12298. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12299. if (to_device)
  12300. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  12301. else
  12302. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  12303. ret = -ENODEV;
  12304. for (i = 0; i < 40; i++) {
  12305. u32 val;
  12306. if (to_device)
  12307. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  12308. else
  12309. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  12310. if ((val & 0xffff) == sram_dma_descs) {
  12311. ret = 0;
  12312. break;
  12313. }
  12314. udelay(100);
  12315. }
  12316. return ret;
  12317. }
  12318. #define TEST_BUFFER_SIZE 0x2000
  12319. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  12320. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  12321. { },
  12322. };
  12323. static int __devinit tg3_test_dma(struct tg3 *tp)
  12324. {
  12325. dma_addr_t buf_dma;
  12326. u32 *buf, saved_dma_rwctrl;
  12327. int ret = 0;
  12328. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  12329. &buf_dma, GFP_KERNEL);
  12330. if (!buf) {
  12331. ret = -ENOMEM;
  12332. goto out_nofree;
  12333. }
  12334. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  12335. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  12336. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  12337. if (tg3_flag(tp, 57765_PLUS))
  12338. goto out;
  12339. if (tg3_flag(tp, PCI_EXPRESS)) {
  12340. /* DMA read watermark not used on PCIE */
  12341. tp->dma_rwctrl |= 0x00180000;
  12342. } else if (!tg3_flag(tp, PCIX_MODE)) {
  12343. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  12344. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  12345. tp->dma_rwctrl |= 0x003f0000;
  12346. else
  12347. tp->dma_rwctrl |= 0x003f000f;
  12348. } else {
  12349. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12350. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  12351. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  12352. u32 read_water = 0x7;
  12353. /* If the 5704 is behind the EPB bridge, we can
  12354. * do the less restrictive ONE_DMA workaround for
  12355. * better performance.
  12356. */
  12357. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  12358. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12359. tp->dma_rwctrl |= 0x8000;
  12360. else if (ccval == 0x6 || ccval == 0x7)
  12361. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  12362. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  12363. read_water = 4;
  12364. /* Set bit 23 to enable PCIX hw bug fix */
  12365. tp->dma_rwctrl |=
  12366. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  12367. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  12368. (1 << 23);
  12369. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  12370. /* 5780 always in PCIX mode */
  12371. tp->dma_rwctrl |= 0x00144000;
  12372. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  12373. /* 5714 always in PCIX mode */
  12374. tp->dma_rwctrl |= 0x00148000;
  12375. } else {
  12376. tp->dma_rwctrl |= 0x001b000f;
  12377. }
  12378. }
  12379. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12380. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12381. tp->dma_rwctrl &= 0xfffffff0;
  12382. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12383. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  12384. /* Remove this if it causes problems for some boards. */
  12385. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  12386. /* On 5700/5701 chips, we need to set this bit.
  12387. * Otherwise the chip will issue cacheline transactions
  12388. * to streamable DMA memory with not all the byte
  12389. * enables turned on. This is an error on several
  12390. * RISC PCI controllers, in particular sparc64.
  12391. *
  12392. * On 5703/5704 chips, this bit has been reassigned
  12393. * a different meaning. In particular, it is used
  12394. * on those chips to enable a PCI-X workaround.
  12395. */
  12396. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  12397. }
  12398. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12399. #if 0
  12400. /* Unneeded, already done by tg3_get_invariants. */
  12401. tg3_switch_clocks(tp);
  12402. #endif
  12403. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12404. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  12405. goto out;
  12406. /* It is best to perform DMA test with maximum write burst size
  12407. * to expose the 5700/5701 write DMA bug.
  12408. */
  12409. saved_dma_rwctrl = tp->dma_rwctrl;
  12410. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12411. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12412. while (1) {
  12413. u32 *p = buf, i;
  12414. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  12415. p[i] = i;
  12416. /* Send the buffer to the chip. */
  12417. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  12418. if (ret) {
  12419. dev_err(&tp->pdev->dev,
  12420. "%s: Buffer write failed. err = %d\n",
  12421. __func__, ret);
  12422. break;
  12423. }
  12424. #if 0
  12425. /* validate data reached card RAM correctly. */
  12426. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12427. u32 val;
  12428. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  12429. if (le32_to_cpu(val) != p[i]) {
  12430. dev_err(&tp->pdev->dev,
  12431. "%s: Buffer corrupted on device! "
  12432. "(%d != %d)\n", __func__, val, i);
  12433. /* ret = -ENODEV here? */
  12434. }
  12435. p[i] = 0;
  12436. }
  12437. #endif
  12438. /* Now read it back. */
  12439. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  12440. if (ret) {
  12441. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  12442. "err = %d\n", __func__, ret);
  12443. break;
  12444. }
  12445. /* Verify it. */
  12446. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12447. if (p[i] == i)
  12448. continue;
  12449. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12450. DMA_RWCTRL_WRITE_BNDRY_16) {
  12451. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12452. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12453. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12454. break;
  12455. } else {
  12456. dev_err(&tp->pdev->dev,
  12457. "%s: Buffer corrupted on read back! "
  12458. "(%d != %d)\n", __func__, p[i], i);
  12459. ret = -ENODEV;
  12460. goto out;
  12461. }
  12462. }
  12463. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  12464. /* Success. */
  12465. ret = 0;
  12466. break;
  12467. }
  12468. }
  12469. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12470. DMA_RWCTRL_WRITE_BNDRY_16) {
  12471. /* DMA test passed without adjusting DMA boundary,
  12472. * now look for chipsets that are known to expose the
  12473. * DMA bug without failing the test.
  12474. */
  12475. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  12476. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12477. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12478. } else {
  12479. /* Safe to use the calculated DMA boundary. */
  12480. tp->dma_rwctrl = saved_dma_rwctrl;
  12481. }
  12482. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12483. }
  12484. out:
  12485. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  12486. out_nofree:
  12487. return ret;
  12488. }
  12489. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  12490. {
  12491. if (tg3_flag(tp, 57765_PLUS)) {
  12492. tp->bufmgr_config.mbuf_read_dma_low_water =
  12493. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12494. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12495. DEFAULT_MB_MACRX_LOW_WATER_57765;
  12496. tp->bufmgr_config.mbuf_high_water =
  12497. DEFAULT_MB_HIGH_WATER_57765;
  12498. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12499. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12500. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12501. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  12502. tp->bufmgr_config.mbuf_high_water_jumbo =
  12503. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  12504. } else if (tg3_flag(tp, 5705_PLUS)) {
  12505. tp->bufmgr_config.mbuf_read_dma_low_water =
  12506. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12507. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12508. DEFAULT_MB_MACRX_LOW_WATER_5705;
  12509. tp->bufmgr_config.mbuf_high_water =
  12510. DEFAULT_MB_HIGH_WATER_5705;
  12511. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12512. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12513. DEFAULT_MB_MACRX_LOW_WATER_5906;
  12514. tp->bufmgr_config.mbuf_high_water =
  12515. DEFAULT_MB_HIGH_WATER_5906;
  12516. }
  12517. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12518. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  12519. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12520. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  12521. tp->bufmgr_config.mbuf_high_water_jumbo =
  12522. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  12523. } else {
  12524. tp->bufmgr_config.mbuf_read_dma_low_water =
  12525. DEFAULT_MB_RDMA_LOW_WATER;
  12526. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12527. DEFAULT_MB_MACRX_LOW_WATER;
  12528. tp->bufmgr_config.mbuf_high_water =
  12529. DEFAULT_MB_HIGH_WATER;
  12530. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12531. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  12532. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12533. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  12534. tp->bufmgr_config.mbuf_high_water_jumbo =
  12535. DEFAULT_MB_HIGH_WATER_JUMBO;
  12536. }
  12537. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  12538. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  12539. }
  12540. static char * __devinit tg3_phy_string(struct tg3 *tp)
  12541. {
  12542. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  12543. case TG3_PHY_ID_BCM5400: return "5400";
  12544. case TG3_PHY_ID_BCM5401: return "5401";
  12545. case TG3_PHY_ID_BCM5411: return "5411";
  12546. case TG3_PHY_ID_BCM5701: return "5701";
  12547. case TG3_PHY_ID_BCM5703: return "5703";
  12548. case TG3_PHY_ID_BCM5704: return "5704";
  12549. case TG3_PHY_ID_BCM5705: return "5705";
  12550. case TG3_PHY_ID_BCM5750: return "5750";
  12551. case TG3_PHY_ID_BCM5752: return "5752";
  12552. case TG3_PHY_ID_BCM5714: return "5714";
  12553. case TG3_PHY_ID_BCM5780: return "5780";
  12554. case TG3_PHY_ID_BCM5755: return "5755";
  12555. case TG3_PHY_ID_BCM5787: return "5787";
  12556. case TG3_PHY_ID_BCM5784: return "5784";
  12557. case TG3_PHY_ID_BCM5756: return "5722/5756";
  12558. case TG3_PHY_ID_BCM5906: return "5906";
  12559. case TG3_PHY_ID_BCM5761: return "5761";
  12560. case TG3_PHY_ID_BCM5718C: return "5718C";
  12561. case TG3_PHY_ID_BCM5718S: return "5718S";
  12562. case TG3_PHY_ID_BCM57765: return "57765";
  12563. case TG3_PHY_ID_BCM5719C: return "5719C";
  12564. case TG3_PHY_ID_BCM5720C: return "5720C";
  12565. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  12566. case 0: return "serdes";
  12567. default: return "unknown";
  12568. }
  12569. }
  12570. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  12571. {
  12572. if (tg3_flag(tp, PCI_EXPRESS)) {
  12573. strcpy(str, "PCI Express");
  12574. return str;
  12575. } else if (tg3_flag(tp, PCIX_MODE)) {
  12576. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  12577. strcpy(str, "PCIX:");
  12578. if ((clock_ctrl == 7) ||
  12579. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  12580. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  12581. strcat(str, "133MHz");
  12582. else if (clock_ctrl == 0)
  12583. strcat(str, "33MHz");
  12584. else if (clock_ctrl == 2)
  12585. strcat(str, "50MHz");
  12586. else if (clock_ctrl == 4)
  12587. strcat(str, "66MHz");
  12588. else if (clock_ctrl == 6)
  12589. strcat(str, "100MHz");
  12590. } else {
  12591. strcpy(str, "PCI:");
  12592. if (tg3_flag(tp, PCI_HIGH_SPEED))
  12593. strcat(str, "66MHz");
  12594. else
  12595. strcat(str, "33MHz");
  12596. }
  12597. if (tg3_flag(tp, PCI_32BIT))
  12598. strcat(str, ":32-bit");
  12599. else
  12600. strcat(str, ":64-bit");
  12601. return str;
  12602. }
  12603. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  12604. {
  12605. struct pci_dev *peer;
  12606. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12607. for (func = 0; func < 8; func++) {
  12608. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12609. if (peer && peer != tp->pdev)
  12610. break;
  12611. pci_dev_put(peer);
  12612. }
  12613. /* 5704 can be configured in single-port mode, set peer to
  12614. * tp->pdev in that case.
  12615. */
  12616. if (!peer) {
  12617. peer = tp->pdev;
  12618. return peer;
  12619. }
  12620. /*
  12621. * We don't need to keep the refcount elevated; there's no way
  12622. * to remove one half of this device without removing the other
  12623. */
  12624. pci_dev_put(peer);
  12625. return peer;
  12626. }
  12627. static void __devinit tg3_init_coal(struct tg3 *tp)
  12628. {
  12629. struct ethtool_coalesce *ec = &tp->coal;
  12630. memset(ec, 0, sizeof(*ec));
  12631. ec->cmd = ETHTOOL_GCOALESCE;
  12632. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  12633. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  12634. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  12635. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  12636. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  12637. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  12638. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  12639. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  12640. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  12641. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  12642. HOSTCC_MODE_CLRTICK_TXBD)) {
  12643. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  12644. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  12645. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  12646. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  12647. }
  12648. if (tg3_flag(tp, 5705_PLUS)) {
  12649. ec->rx_coalesce_usecs_irq = 0;
  12650. ec->tx_coalesce_usecs_irq = 0;
  12651. ec->stats_block_coalesce_usecs = 0;
  12652. }
  12653. }
  12654. static const struct net_device_ops tg3_netdev_ops = {
  12655. .ndo_open = tg3_open,
  12656. .ndo_stop = tg3_close,
  12657. .ndo_start_xmit = tg3_start_xmit,
  12658. .ndo_get_stats64 = tg3_get_stats64,
  12659. .ndo_validate_addr = eth_validate_addr,
  12660. .ndo_set_multicast_list = tg3_set_rx_mode,
  12661. .ndo_set_mac_address = tg3_set_mac_addr,
  12662. .ndo_do_ioctl = tg3_ioctl,
  12663. .ndo_tx_timeout = tg3_tx_timeout,
  12664. .ndo_change_mtu = tg3_change_mtu,
  12665. .ndo_fix_features = tg3_fix_features,
  12666. .ndo_set_features = tg3_set_features,
  12667. #ifdef CONFIG_NET_POLL_CONTROLLER
  12668. .ndo_poll_controller = tg3_poll_controller,
  12669. #endif
  12670. };
  12671. static int __devinit tg3_init_one(struct pci_dev *pdev,
  12672. const struct pci_device_id *ent)
  12673. {
  12674. struct net_device *dev;
  12675. struct tg3 *tp;
  12676. int i, err, pm_cap;
  12677. u32 sndmbx, rcvmbx, intmbx;
  12678. char str[40];
  12679. u64 dma_mask, persist_dma_mask;
  12680. u32 features = 0;
  12681. printk_once(KERN_INFO "%s\n", version);
  12682. err = pci_enable_device(pdev);
  12683. if (err) {
  12684. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  12685. return err;
  12686. }
  12687. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12688. if (err) {
  12689. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  12690. goto err_out_disable_pdev;
  12691. }
  12692. pci_set_master(pdev);
  12693. /* Find power-management capability. */
  12694. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12695. if (pm_cap == 0) {
  12696. dev_err(&pdev->dev,
  12697. "Cannot find Power Management capability, aborting\n");
  12698. err = -EIO;
  12699. goto err_out_free_res;
  12700. }
  12701. err = pci_set_power_state(pdev, PCI_D0);
  12702. if (err) {
  12703. dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
  12704. goto err_out_free_res;
  12705. }
  12706. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12707. if (!dev) {
  12708. dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
  12709. err = -ENOMEM;
  12710. goto err_out_power_down;
  12711. }
  12712. SET_NETDEV_DEV(dev, &pdev->dev);
  12713. tp = netdev_priv(dev);
  12714. tp->pdev = pdev;
  12715. tp->dev = dev;
  12716. tp->pm_cap = pm_cap;
  12717. tp->rx_mode = TG3_DEF_RX_MODE;
  12718. tp->tx_mode = TG3_DEF_TX_MODE;
  12719. if (tg3_debug > 0)
  12720. tp->msg_enable = tg3_debug;
  12721. else
  12722. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12723. /* The word/byte swap controls here control register access byte
  12724. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12725. * setting below.
  12726. */
  12727. tp->misc_host_ctrl =
  12728. MISC_HOST_CTRL_MASK_PCI_INT |
  12729. MISC_HOST_CTRL_WORD_SWAP |
  12730. MISC_HOST_CTRL_INDIR_ACCESS |
  12731. MISC_HOST_CTRL_PCISTATE_RW;
  12732. /* The NONFRM (non-frame) byte/word swap controls take effect
  12733. * on descriptor entries, anything which isn't packet data.
  12734. *
  12735. * The StrongARM chips on the board (one for tx, one for rx)
  12736. * are running in big-endian mode.
  12737. */
  12738. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12739. GRC_MODE_WSWAP_NONFRM_DATA);
  12740. #ifdef __BIG_ENDIAN
  12741. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12742. #endif
  12743. spin_lock_init(&tp->lock);
  12744. spin_lock_init(&tp->indirect_lock);
  12745. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12746. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12747. if (!tp->regs) {
  12748. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  12749. err = -ENOMEM;
  12750. goto err_out_free_dev;
  12751. }
  12752. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  12753. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
  12754. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
  12755. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
  12756. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12757. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  12758. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  12759. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
  12760. tg3_flag_set(tp, ENABLE_APE);
  12761. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12762. if (!tp->aperegs) {
  12763. dev_err(&pdev->dev,
  12764. "Cannot map APE registers, aborting\n");
  12765. err = -ENOMEM;
  12766. goto err_out_iounmap;
  12767. }
  12768. }
  12769. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12770. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12771. dev->ethtool_ops = &tg3_ethtool_ops;
  12772. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12773. dev->netdev_ops = &tg3_netdev_ops;
  12774. dev->irq = pdev->irq;
  12775. err = tg3_get_invariants(tp);
  12776. if (err) {
  12777. dev_err(&pdev->dev,
  12778. "Problem fetching invariants of chip, aborting\n");
  12779. goto err_out_apeunmap;
  12780. }
  12781. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12782. * device behind the EPB cannot support DMA addresses > 40-bit.
  12783. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12784. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12785. * do DMA address check in tg3_start_xmit().
  12786. */
  12787. if (tg3_flag(tp, IS_5788))
  12788. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12789. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  12790. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12791. #ifdef CONFIG_HIGHMEM
  12792. dma_mask = DMA_BIT_MASK(64);
  12793. #endif
  12794. } else
  12795. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12796. /* Configure DMA attributes. */
  12797. if (dma_mask > DMA_BIT_MASK(32)) {
  12798. err = pci_set_dma_mask(pdev, dma_mask);
  12799. if (!err) {
  12800. features |= NETIF_F_HIGHDMA;
  12801. err = pci_set_consistent_dma_mask(pdev,
  12802. persist_dma_mask);
  12803. if (err < 0) {
  12804. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  12805. "DMA for consistent allocations\n");
  12806. goto err_out_apeunmap;
  12807. }
  12808. }
  12809. }
  12810. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12811. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12812. if (err) {
  12813. dev_err(&pdev->dev,
  12814. "No usable DMA configuration, aborting\n");
  12815. goto err_out_apeunmap;
  12816. }
  12817. }
  12818. tg3_init_bufmgr_config(tp);
  12819. features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  12820. /* 5700 B0 chips do not support checksumming correctly due
  12821. * to hardware bugs.
  12822. */
  12823. if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
  12824. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  12825. if (tg3_flag(tp, 5755_PLUS))
  12826. features |= NETIF_F_IPV6_CSUM;
  12827. }
  12828. /* TSO is on by default on chips that support hardware TSO.
  12829. * Firmware TSO on older chips gives lower performance, so it
  12830. * is off by default, but can be enabled using ethtool.
  12831. */
  12832. if ((tg3_flag(tp, HW_TSO_1) ||
  12833. tg3_flag(tp, HW_TSO_2) ||
  12834. tg3_flag(tp, HW_TSO_3)) &&
  12835. (features & NETIF_F_IP_CSUM))
  12836. features |= NETIF_F_TSO;
  12837. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  12838. if (features & NETIF_F_IPV6_CSUM)
  12839. features |= NETIF_F_TSO6;
  12840. if (tg3_flag(tp, HW_TSO_3) ||
  12841. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12842. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12843. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12844. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12845. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12846. features |= NETIF_F_TSO_ECN;
  12847. }
  12848. dev->features |= features;
  12849. dev->vlan_features |= features;
  12850. /*
  12851. * Add loopback capability only for a subset of devices that support
  12852. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  12853. * loopback for the remaining devices.
  12854. */
  12855. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  12856. !tg3_flag(tp, CPMU_PRESENT))
  12857. /* Add the loopback capability */
  12858. features |= NETIF_F_LOOPBACK;
  12859. dev->hw_features |= features;
  12860. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12861. !tg3_flag(tp, TSO_CAPABLE) &&
  12862. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12863. tg3_flag_set(tp, MAX_RXPEND_64);
  12864. tp->rx_pending = 63;
  12865. }
  12866. err = tg3_get_device_address(tp);
  12867. if (err) {
  12868. dev_err(&pdev->dev,
  12869. "Could not obtain valid ethernet address, aborting\n");
  12870. goto err_out_apeunmap;
  12871. }
  12872. /*
  12873. * Reset chip in case UNDI or EFI driver did not shutdown
  12874. * DMA self test will enable WDMAC and we'll see (spurious)
  12875. * pending DMA on the PCI bus at that point.
  12876. */
  12877. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12878. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12879. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12880. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12881. }
  12882. err = tg3_test_dma(tp);
  12883. if (err) {
  12884. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  12885. goto err_out_apeunmap;
  12886. }
  12887. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12888. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12889. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12890. for (i = 0; i < tp->irq_max; i++) {
  12891. struct tg3_napi *tnapi = &tp->napi[i];
  12892. tnapi->tp = tp;
  12893. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12894. tnapi->int_mbox = intmbx;
  12895. if (i < 4)
  12896. intmbx += 0x8;
  12897. else
  12898. intmbx += 0x4;
  12899. tnapi->consmbox = rcvmbx;
  12900. tnapi->prodmbox = sndmbx;
  12901. if (i)
  12902. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12903. else
  12904. tnapi->coal_now = HOSTCC_MODE_NOW;
  12905. if (!tg3_flag(tp, SUPPORT_MSIX))
  12906. break;
  12907. /*
  12908. * If we support MSIX, we'll be using RSS. If we're using
  12909. * RSS, the first vector only handles link interrupts and the
  12910. * remaining vectors handle rx and tx interrupts. Reuse the
  12911. * mailbox values for the next iteration. The values we setup
  12912. * above are still useful for the single vectored mode.
  12913. */
  12914. if (!i)
  12915. continue;
  12916. rcvmbx += 0x8;
  12917. if (sndmbx & 0x4)
  12918. sndmbx -= 0x4;
  12919. else
  12920. sndmbx += 0xc;
  12921. }
  12922. tg3_init_coal(tp);
  12923. pci_set_drvdata(pdev, dev);
  12924. if (tg3_flag(tp, 5717_PLUS)) {
  12925. /* Resume a low-power mode */
  12926. tg3_frob_aux_power(tp, false);
  12927. }
  12928. err = register_netdev(dev);
  12929. if (err) {
  12930. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  12931. goto err_out_apeunmap;
  12932. }
  12933. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  12934. tp->board_part_number,
  12935. tp->pci_chip_rev_id,
  12936. tg3_bus_string(tp, str),
  12937. dev->dev_addr);
  12938. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  12939. struct phy_device *phydev;
  12940. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  12941. netdev_info(dev,
  12942. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  12943. phydev->drv->name, dev_name(&phydev->dev));
  12944. } else {
  12945. char *ethtype;
  12946. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  12947. ethtype = "10/100Base-TX";
  12948. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  12949. ethtype = "1000Base-SX";
  12950. else
  12951. ethtype = "10/100/1000Base-T";
  12952. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  12953. "(WireSpeed[%d], EEE[%d])\n",
  12954. tg3_phy_string(tp), ethtype,
  12955. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  12956. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  12957. }
  12958. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  12959. (dev->features & NETIF_F_RXCSUM) != 0,
  12960. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  12961. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  12962. tg3_flag(tp, ENABLE_ASF) != 0,
  12963. tg3_flag(tp, TSO_CAPABLE) != 0);
  12964. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  12965. tp->dma_rwctrl,
  12966. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  12967. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  12968. pci_save_state(pdev);
  12969. return 0;
  12970. err_out_apeunmap:
  12971. if (tp->aperegs) {
  12972. iounmap(tp->aperegs);
  12973. tp->aperegs = NULL;
  12974. }
  12975. err_out_iounmap:
  12976. if (tp->regs) {
  12977. iounmap(tp->regs);
  12978. tp->regs = NULL;
  12979. }
  12980. err_out_free_dev:
  12981. free_netdev(dev);
  12982. err_out_power_down:
  12983. pci_set_power_state(pdev, PCI_D3hot);
  12984. err_out_free_res:
  12985. pci_release_regions(pdev);
  12986. err_out_disable_pdev:
  12987. pci_disable_device(pdev);
  12988. pci_set_drvdata(pdev, NULL);
  12989. return err;
  12990. }
  12991. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  12992. {
  12993. struct net_device *dev = pci_get_drvdata(pdev);
  12994. if (dev) {
  12995. struct tg3 *tp = netdev_priv(dev);
  12996. if (tp->fw)
  12997. release_firmware(tp->fw);
  12998. cancel_work_sync(&tp->reset_task);
  12999. if (tg3_flag(tp, USE_PHYLIB)) {
  13000. tg3_phy_fini(tp);
  13001. tg3_mdio_fini(tp);
  13002. }
  13003. unregister_netdev(dev);
  13004. if (tp->aperegs) {
  13005. iounmap(tp->aperegs);
  13006. tp->aperegs = NULL;
  13007. }
  13008. if (tp->regs) {
  13009. iounmap(tp->regs);
  13010. tp->regs = NULL;
  13011. }
  13012. free_netdev(dev);
  13013. pci_release_regions(pdev);
  13014. pci_disable_device(pdev);
  13015. pci_set_drvdata(pdev, NULL);
  13016. }
  13017. }
  13018. #ifdef CONFIG_PM_SLEEP
  13019. static int tg3_suspend(struct device *device)
  13020. {
  13021. struct pci_dev *pdev = to_pci_dev(device);
  13022. struct net_device *dev = pci_get_drvdata(pdev);
  13023. struct tg3 *tp = netdev_priv(dev);
  13024. int err;
  13025. if (!netif_running(dev))
  13026. return 0;
  13027. flush_work_sync(&tp->reset_task);
  13028. tg3_phy_stop(tp);
  13029. tg3_netif_stop(tp);
  13030. del_timer_sync(&tp->timer);
  13031. tg3_full_lock(tp, 1);
  13032. tg3_disable_ints(tp);
  13033. tg3_full_unlock(tp);
  13034. netif_device_detach(dev);
  13035. tg3_full_lock(tp, 0);
  13036. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  13037. tg3_flag_clear(tp, INIT_COMPLETE);
  13038. tg3_full_unlock(tp);
  13039. err = tg3_power_down_prepare(tp);
  13040. if (err) {
  13041. int err2;
  13042. tg3_full_lock(tp, 0);
  13043. tg3_flag_set(tp, INIT_COMPLETE);
  13044. err2 = tg3_restart_hw(tp, 1);
  13045. if (err2)
  13046. goto out;
  13047. tp->timer.expires = jiffies + tp->timer_offset;
  13048. add_timer(&tp->timer);
  13049. netif_device_attach(dev);
  13050. tg3_netif_start(tp);
  13051. out:
  13052. tg3_full_unlock(tp);
  13053. if (!err2)
  13054. tg3_phy_start(tp);
  13055. }
  13056. return err;
  13057. }
  13058. static int tg3_resume(struct device *device)
  13059. {
  13060. struct pci_dev *pdev = to_pci_dev(device);
  13061. struct net_device *dev = pci_get_drvdata(pdev);
  13062. struct tg3 *tp = netdev_priv(dev);
  13063. int err;
  13064. if (!netif_running(dev))
  13065. return 0;
  13066. netif_device_attach(dev);
  13067. tg3_full_lock(tp, 0);
  13068. tg3_flag_set(tp, INIT_COMPLETE);
  13069. err = tg3_restart_hw(tp, 1);
  13070. if (err)
  13071. goto out;
  13072. tp->timer.expires = jiffies + tp->timer_offset;
  13073. add_timer(&tp->timer);
  13074. tg3_netif_start(tp);
  13075. out:
  13076. tg3_full_unlock(tp);
  13077. if (!err)
  13078. tg3_phy_start(tp);
  13079. return err;
  13080. }
  13081. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  13082. #define TG3_PM_OPS (&tg3_pm_ops)
  13083. #else
  13084. #define TG3_PM_OPS NULL
  13085. #endif /* CONFIG_PM_SLEEP */
  13086. /**
  13087. * tg3_io_error_detected - called when PCI error is detected
  13088. * @pdev: Pointer to PCI device
  13089. * @state: The current pci connection state
  13090. *
  13091. * This function is called after a PCI bus error affecting
  13092. * this device has been detected.
  13093. */
  13094. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  13095. pci_channel_state_t state)
  13096. {
  13097. struct net_device *netdev = pci_get_drvdata(pdev);
  13098. struct tg3 *tp = netdev_priv(netdev);
  13099. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  13100. netdev_info(netdev, "PCI I/O error detected\n");
  13101. rtnl_lock();
  13102. if (!netif_running(netdev))
  13103. goto done;
  13104. tg3_phy_stop(tp);
  13105. tg3_netif_stop(tp);
  13106. del_timer_sync(&tp->timer);
  13107. tg3_flag_clear(tp, RESTART_TIMER);
  13108. /* Want to make sure that the reset task doesn't run */
  13109. cancel_work_sync(&tp->reset_task);
  13110. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  13111. tg3_flag_clear(tp, RESTART_TIMER);
  13112. netif_device_detach(netdev);
  13113. /* Clean up software state, even if MMIO is blocked */
  13114. tg3_full_lock(tp, 0);
  13115. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  13116. tg3_full_unlock(tp);
  13117. done:
  13118. if (state == pci_channel_io_perm_failure)
  13119. err = PCI_ERS_RESULT_DISCONNECT;
  13120. else
  13121. pci_disable_device(pdev);
  13122. rtnl_unlock();
  13123. return err;
  13124. }
  13125. /**
  13126. * tg3_io_slot_reset - called after the pci bus has been reset.
  13127. * @pdev: Pointer to PCI device
  13128. *
  13129. * Restart the card from scratch, as if from a cold-boot.
  13130. * At this point, the card has exprienced a hard reset,
  13131. * followed by fixups by BIOS, and has its config space
  13132. * set up identically to what it was at cold boot.
  13133. */
  13134. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  13135. {
  13136. struct net_device *netdev = pci_get_drvdata(pdev);
  13137. struct tg3 *tp = netdev_priv(netdev);
  13138. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  13139. int err;
  13140. rtnl_lock();
  13141. if (pci_enable_device(pdev)) {
  13142. netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
  13143. goto done;
  13144. }
  13145. pci_set_master(pdev);
  13146. pci_restore_state(pdev);
  13147. pci_save_state(pdev);
  13148. if (!netif_running(netdev)) {
  13149. rc = PCI_ERS_RESULT_RECOVERED;
  13150. goto done;
  13151. }
  13152. err = tg3_power_up(tp);
  13153. if (err)
  13154. goto done;
  13155. rc = PCI_ERS_RESULT_RECOVERED;
  13156. done:
  13157. rtnl_unlock();
  13158. return rc;
  13159. }
  13160. /**
  13161. * tg3_io_resume - called when traffic can start flowing again.
  13162. * @pdev: Pointer to PCI device
  13163. *
  13164. * This callback is called when the error recovery driver tells
  13165. * us that its OK to resume normal operation.
  13166. */
  13167. static void tg3_io_resume(struct pci_dev *pdev)
  13168. {
  13169. struct net_device *netdev = pci_get_drvdata(pdev);
  13170. struct tg3 *tp = netdev_priv(netdev);
  13171. int err;
  13172. rtnl_lock();
  13173. if (!netif_running(netdev))
  13174. goto done;
  13175. tg3_full_lock(tp, 0);
  13176. tg3_flag_set(tp, INIT_COMPLETE);
  13177. err = tg3_restart_hw(tp, 1);
  13178. tg3_full_unlock(tp);
  13179. if (err) {
  13180. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  13181. goto done;
  13182. }
  13183. netif_device_attach(netdev);
  13184. tp->timer.expires = jiffies + tp->timer_offset;
  13185. add_timer(&tp->timer);
  13186. tg3_netif_start(tp);
  13187. tg3_phy_start(tp);
  13188. done:
  13189. rtnl_unlock();
  13190. }
  13191. static struct pci_error_handlers tg3_err_handler = {
  13192. .error_detected = tg3_io_error_detected,
  13193. .slot_reset = tg3_io_slot_reset,
  13194. .resume = tg3_io_resume
  13195. };
  13196. static struct pci_driver tg3_driver = {
  13197. .name = DRV_MODULE_NAME,
  13198. .id_table = tg3_pci_tbl,
  13199. .probe = tg3_init_one,
  13200. .remove = __devexit_p(tg3_remove_one),
  13201. .err_handler = &tg3_err_handler,
  13202. .driver.pm = TG3_PM_OPS,
  13203. };
  13204. static int __init tg3_init(void)
  13205. {
  13206. return pci_register_driver(&tg3_driver);
  13207. }
  13208. static void __exit tg3_cleanup(void)
  13209. {
  13210. pci_unregister_driver(&tg3_driver);
  13211. }
  13212. module_init(tg3_init);
  13213. module_exit(tg3_cleanup);