rtsx_pcr.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276
  1. /* Driver for Realtek PCI-Express card reader
  2. *
  3. * Copyright(c) 2009 Realtek Semiconductor Corp. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2, or (at your option) any
  8. * later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program; if not, see <http://www.gnu.org/licenses/>.
  17. *
  18. * Author:
  19. * Wei WANG <wei_wang@realsil.com.cn>
  20. * No. 450, Shenhu Road, Suzhou Industry Park, Suzhou, China
  21. */
  22. #include <linux/pci.h>
  23. #include <linux/module.h>
  24. #include <linux/slab.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/highmem.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/delay.h>
  29. #include <linux/idr.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/mfd/core.h>
  32. #include <linux/mfd/rtsx_pci.h>
  33. #include <asm/unaligned.h>
  34. #include "rtsx_pcr.h"
  35. static bool msi_en = true;
  36. module_param(msi_en, bool, S_IRUGO | S_IWUSR);
  37. MODULE_PARM_DESC(msi_en, "Enable MSI");
  38. static DEFINE_IDR(rtsx_pci_idr);
  39. static DEFINE_SPINLOCK(rtsx_pci_lock);
  40. static struct mfd_cell rtsx_pcr_cells[] = {
  41. [RTSX_SD_CARD] = {
  42. .name = DRV_NAME_RTSX_PCI_SDMMC,
  43. },
  44. [RTSX_MS_CARD] = {
  45. .name = DRV_NAME_RTSX_PCI_MS,
  46. },
  47. };
  48. static DEFINE_PCI_DEVICE_TABLE(rtsx_pci_ids) = {
  49. { PCI_DEVICE(0x10EC, 0x5209), PCI_CLASS_OTHERS << 16, 0xFF0000 },
  50. { PCI_DEVICE(0x10EC, 0x5229), PCI_CLASS_OTHERS << 16, 0xFF0000 },
  51. { PCI_DEVICE(0x10EC, 0x5289), PCI_CLASS_OTHERS << 16, 0xFF0000 },
  52. { 0, }
  53. };
  54. MODULE_DEVICE_TABLE(pci, rtsx_pci_ids);
  55. void rtsx_pci_start_run(struct rtsx_pcr *pcr)
  56. {
  57. /* If pci device removed, don't queue idle work any more */
  58. if (pcr->remove_pci)
  59. return;
  60. if (pcr->state != PDEV_STAT_RUN) {
  61. pcr->state = PDEV_STAT_RUN;
  62. if (pcr->ops->enable_auto_blink)
  63. pcr->ops->enable_auto_blink(pcr);
  64. }
  65. mod_delayed_work(system_wq, &pcr->idle_work, msecs_to_jiffies(200));
  66. }
  67. EXPORT_SYMBOL_GPL(rtsx_pci_start_run);
  68. int rtsx_pci_write_register(struct rtsx_pcr *pcr, u16 addr, u8 mask, u8 data)
  69. {
  70. int i;
  71. u32 val = HAIMR_WRITE_START;
  72. val |= (u32)(addr & 0x3FFF) << 16;
  73. val |= (u32)mask << 8;
  74. val |= (u32)data;
  75. rtsx_pci_writel(pcr, RTSX_HAIMR, val);
  76. for (i = 0; i < MAX_RW_REG_CNT; i++) {
  77. val = rtsx_pci_readl(pcr, RTSX_HAIMR);
  78. if ((val & HAIMR_TRANS_END) == 0) {
  79. if (data != (u8)val)
  80. return -EIO;
  81. return 0;
  82. }
  83. }
  84. return -ETIMEDOUT;
  85. }
  86. EXPORT_SYMBOL_GPL(rtsx_pci_write_register);
  87. int rtsx_pci_read_register(struct rtsx_pcr *pcr, u16 addr, u8 *data)
  88. {
  89. u32 val = HAIMR_READ_START;
  90. int i;
  91. val |= (u32)(addr & 0x3FFF) << 16;
  92. rtsx_pci_writel(pcr, RTSX_HAIMR, val);
  93. for (i = 0; i < MAX_RW_REG_CNT; i++) {
  94. val = rtsx_pci_readl(pcr, RTSX_HAIMR);
  95. if ((val & HAIMR_TRANS_END) == 0)
  96. break;
  97. }
  98. if (i >= MAX_RW_REG_CNT)
  99. return -ETIMEDOUT;
  100. if (data)
  101. *data = (u8)(val & 0xFF);
  102. return 0;
  103. }
  104. EXPORT_SYMBOL_GPL(rtsx_pci_read_register);
  105. int rtsx_pci_write_phy_register(struct rtsx_pcr *pcr, u8 addr, u16 val)
  106. {
  107. int err, i, finished = 0;
  108. u8 tmp;
  109. rtsx_pci_init_cmd(pcr);
  110. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PHYDATA0, 0xFF, (u8)val);
  111. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PHYDATA1, 0xFF, (u8)(val >> 8));
  112. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PHYADDR, 0xFF, addr);
  113. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PHYRWCTL, 0xFF, 0x81);
  114. err = rtsx_pci_send_cmd(pcr, 100);
  115. if (err < 0)
  116. return err;
  117. for (i = 0; i < 100000; i++) {
  118. err = rtsx_pci_read_register(pcr, PHYRWCTL, &tmp);
  119. if (err < 0)
  120. return err;
  121. if (!(tmp & 0x80)) {
  122. finished = 1;
  123. break;
  124. }
  125. }
  126. if (!finished)
  127. return -ETIMEDOUT;
  128. return 0;
  129. }
  130. EXPORT_SYMBOL_GPL(rtsx_pci_write_phy_register);
  131. int rtsx_pci_read_phy_register(struct rtsx_pcr *pcr, u8 addr, u16 *val)
  132. {
  133. int err, i, finished = 0;
  134. u16 data;
  135. u8 *ptr, tmp;
  136. rtsx_pci_init_cmd(pcr);
  137. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PHYADDR, 0xFF, addr);
  138. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PHYRWCTL, 0xFF, 0x80);
  139. err = rtsx_pci_send_cmd(pcr, 100);
  140. if (err < 0)
  141. return err;
  142. for (i = 0; i < 100000; i++) {
  143. err = rtsx_pci_read_register(pcr, PHYRWCTL, &tmp);
  144. if (err < 0)
  145. return err;
  146. if (!(tmp & 0x80)) {
  147. finished = 1;
  148. break;
  149. }
  150. }
  151. if (!finished)
  152. return -ETIMEDOUT;
  153. rtsx_pci_init_cmd(pcr);
  154. rtsx_pci_add_cmd(pcr, READ_REG_CMD, PHYDATA0, 0, 0);
  155. rtsx_pci_add_cmd(pcr, READ_REG_CMD, PHYDATA1, 0, 0);
  156. err = rtsx_pci_send_cmd(pcr, 100);
  157. if (err < 0)
  158. return err;
  159. ptr = rtsx_pci_get_cmd_data(pcr);
  160. data = ((u16)ptr[1] << 8) | ptr[0];
  161. if (val)
  162. *val = data;
  163. return 0;
  164. }
  165. EXPORT_SYMBOL_GPL(rtsx_pci_read_phy_register);
  166. void rtsx_pci_stop_cmd(struct rtsx_pcr *pcr)
  167. {
  168. rtsx_pci_writel(pcr, RTSX_HCBCTLR, STOP_CMD);
  169. rtsx_pci_writel(pcr, RTSX_HDBCTLR, STOP_DMA);
  170. rtsx_pci_write_register(pcr, DMACTL, 0x80, 0x80);
  171. rtsx_pci_write_register(pcr, RBCTL, 0x80, 0x80);
  172. }
  173. EXPORT_SYMBOL_GPL(rtsx_pci_stop_cmd);
  174. void rtsx_pci_add_cmd(struct rtsx_pcr *pcr,
  175. u8 cmd_type, u16 reg_addr, u8 mask, u8 data)
  176. {
  177. unsigned long flags;
  178. u32 val = 0;
  179. u32 *ptr = (u32 *)(pcr->host_cmds_ptr);
  180. val |= (u32)(cmd_type & 0x03) << 30;
  181. val |= (u32)(reg_addr & 0x3FFF) << 16;
  182. val |= (u32)mask << 8;
  183. val |= (u32)data;
  184. spin_lock_irqsave(&pcr->lock, flags);
  185. ptr += pcr->ci;
  186. if (pcr->ci < (HOST_CMDS_BUF_LEN / 4)) {
  187. put_unaligned_le32(val, ptr);
  188. ptr++;
  189. pcr->ci++;
  190. }
  191. spin_unlock_irqrestore(&pcr->lock, flags);
  192. }
  193. EXPORT_SYMBOL_GPL(rtsx_pci_add_cmd);
  194. void rtsx_pci_send_cmd_no_wait(struct rtsx_pcr *pcr)
  195. {
  196. u32 val = 1 << 31;
  197. rtsx_pci_writel(pcr, RTSX_HCBAR, pcr->host_cmds_addr);
  198. val |= (u32)(pcr->ci * 4) & 0x00FFFFFF;
  199. /* Hardware Auto Response */
  200. val |= 0x40000000;
  201. rtsx_pci_writel(pcr, RTSX_HCBCTLR, val);
  202. }
  203. EXPORT_SYMBOL_GPL(rtsx_pci_send_cmd_no_wait);
  204. int rtsx_pci_send_cmd(struct rtsx_pcr *pcr, int timeout)
  205. {
  206. struct completion trans_done;
  207. u32 val = 1 << 31;
  208. long timeleft;
  209. unsigned long flags;
  210. int err = 0;
  211. spin_lock_irqsave(&pcr->lock, flags);
  212. /* set up data structures for the wakeup system */
  213. pcr->done = &trans_done;
  214. pcr->trans_result = TRANS_NOT_READY;
  215. init_completion(&trans_done);
  216. rtsx_pci_writel(pcr, RTSX_HCBAR, pcr->host_cmds_addr);
  217. val |= (u32)(pcr->ci * 4) & 0x00FFFFFF;
  218. /* Hardware Auto Response */
  219. val |= 0x40000000;
  220. rtsx_pci_writel(pcr, RTSX_HCBCTLR, val);
  221. spin_unlock_irqrestore(&pcr->lock, flags);
  222. /* Wait for TRANS_OK_INT */
  223. timeleft = wait_for_completion_interruptible_timeout(
  224. &trans_done, msecs_to_jiffies(timeout));
  225. if (timeleft <= 0) {
  226. dev_dbg(&(pcr->pci->dev), "Timeout (%s %d)\n",
  227. __func__, __LINE__);
  228. err = -ETIMEDOUT;
  229. goto finish_send_cmd;
  230. }
  231. spin_lock_irqsave(&pcr->lock, flags);
  232. if (pcr->trans_result == TRANS_RESULT_FAIL)
  233. err = -EINVAL;
  234. else if (pcr->trans_result == TRANS_RESULT_OK)
  235. err = 0;
  236. else if (pcr->trans_result == TRANS_NO_DEVICE)
  237. err = -ENODEV;
  238. spin_unlock_irqrestore(&pcr->lock, flags);
  239. finish_send_cmd:
  240. spin_lock_irqsave(&pcr->lock, flags);
  241. pcr->done = NULL;
  242. spin_unlock_irqrestore(&pcr->lock, flags);
  243. if ((err < 0) && (err != -ENODEV))
  244. rtsx_pci_stop_cmd(pcr);
  245. if (pcr->finish_me)
  246. complete(pcr->finish_me);
  247. return err;
  248. }
  249. EXPORT_SYMBOL_GPL(rtsx_pci_send_cmd);
  250. static void rtsx_pci_add_sg_tbl(struct rtsx_pcr *pcr,
  251. dma_addr_t addr, unsigned int len, int end)
  252. {
  253. u64 *ptr = (u64 *)(pcr->host_sg_tbl_ptr) + pcr->sgi;
  254. u64 val;
  255. u8 option = SG_VALID | SG_TRANS_DATA;
  256. dev_dbg(&(pcr->pci->dev), "DMA addr: 0x%x, Len: 0x%x\n",
  257. (unsigned int)addr, len);
  258. if (end)
  259. option |= SG_END;
  260. val = ((u64)addr << 32) | ((u64)len << 12) | option;
  261. put_unaligned_le64(val, ptr);
  262. pcr->sgi++;
  263. }
  264. int rtsx_pci_transfer_data(struct rtsx_pcr *pcr, struct scatterlist *sglist,
  265. int num_sg, bool read, int timeout)
  266. {
  267. struct completion trans_done;
  268. u8 dir;
  269. int err = 0, i, count;
  270. long timeleft;
  271. unsigned long flags;
  272. struct scatterlist *sg;
  273. enum dma_data_direction dma_dir;
  274. u32 val;
  275. dma_addr_t addr;
  276. unsigned int len;
  277. dev_dbg(&(pcr->pci->dev), "--> %s: num_sg = %d\n", __func__, num_sg);
  278. /* don't transfer data during abort processing */
  279. if (pcr->remove_pci)
  280. return -EINVAL;
  281. if ((sglist == NULL) || (num_sg <= 0))
  282. return -EINVAL;
  283. if (read) {
  284. dir = DEVICE_TO_HOST;
  285. dma_dir = DMA_FROM_DEVICE;
  286. } else {
  287. dir = HOST_TO_DEVICE;
  288. dma_dir = DMA_TO_DEVICE;
  289. }
  290. count = dma_map_sg(&(pcr->pci->dev), sglist, num_sg, dma_dir);
  291. if (count < 1) {
  292. dev_err(&(pcr->pci->dev), "scatterlist map failed\n");
  293. return -EINVAL;
  294. }
  295. dev_dbg(&(pcr->pci->dev), "DMA mapping count: %d\n", count);
  296. val = ((u32)(dir & 0x01) << 29) | TRIG_DMA | ADMA_MODE;
  297. pcr->sgi = 0;
  298. for_each_sg(sglist, sg, count, i) {
  299. addr = sg_dma_address(sg);
  300. len = sg_dma_len(sg);
  301. rtsx_pci_add_sg_tbl(pcr, addr, len, i == count - 1);
  302. }
  303. spin_lock_irqsave(&pcr->lock, flags);
  304. pcr->done = &trans_done;
  305. pcr->trans_result = TRANS_NOT_READY;
  306. init_completion(&trans_done);
  307. rtsx_pci_writel(pcr, RTSX_HDBAR, pcr->host_sg_tbl_addr);
  308. rtsx_pci_writel(pcr, RTSX_HDBCTLR, val);
  309. spin_unlock_irqrestore(&pcr->lock, flags);
  310. timeleft = wait_for_completion_interruptible_timeout(
  311. &trans_done, msecs_to_jiffies(timeout));
  312. if (timeleft <= 0) {
  313. dev_dbg(&(pcr->pci->dev), "Timeout (%s %d)\n",
  314. __func__, __LINE__);
  315. err = -ETIMEDOUT;
  316. goto out;
  317. }
  318. spin_lock_irqsave(&pcr->lock, flags);
  319. if (pcr->trans_result == TRANS_RESULT_FAIL)
  320. err = -EINVAL;
  321. else if (pcr->trans_result == TRANS_NO_DEVICE)
  322. err = -ENODEV;
  323. spin_unlock_irqrestore(&pcr->lock, flags);
  324. out:
  325. spin_lock_irqsave(&pcr->lock, flags);
  326. pcr->done = NULL;
  327. spin_unlock_irqrestore(&pcr->lock, flags);
  328. dma_unmap_sg(&(pcr->pci->dev), sglist, num_sg, dma_dir);
  329. if ((err < 0) && (err != -ENODEV))
  330. rtsx_pci_stop_cmd(pcr);
  331. if (pcr->finish_me)
  332. complete(pcr->finish_me);
  333. return err;
  334. }
  335. EXPORT_SYMBOL_GPL(rtsx_pci_transfer_data);
  336. int rtsx_pci_read_ppbuf(struct rtsx_pcr *pcr, u8 *buf, int buf_len)
  337. {
  338. int err;
  339. int i, j;
  340. u16 reg;
  341. u8 *ptr;
  342. if (buf_len > 512)
  343. buf_len = 512;
  344. ptr = buf;
  345. reg = PPBUF_BASE2;
  346. for (i = 0; i < buf_len / 256; i++) {
  347. rtsx_pci_init_cmd(pcr);
  348. for (j = 0; j < 256; j++)
  349. rtsx_pci_add_cmd(pcr, READ_REG_CMD, reg++, 0, 0);
  350. err = rtsx_pci_send_cmd(pcr, 250);
  351. if (err < 0)
  352. return err;
  353. memcpy(ptr, rtsx_pci_get_cmd_data(pcr), 256);
  354. ptr += 256;
  355. }
  356. if (buf_len % 256) {
  357. rtsx_pci_init_cmd(pcr);
  358. for (j = 0; j < buf_len % 256; j++)
  359. rtsx_pci_add_cmd(pcr, READ_REG_CMD, reg++, 0, 0);
  360. err = rtsx_pci_send_cmd(pcr, 250);
  361. if (err < 0)
  362. return err;
  363. }
  364. memcpy(ptr, rtsx_pci_get_cmd_data(pcr), buf_len % 256);
  365. return 0;
  366. }
  367. EXPORT_SYMBOL_GPL(rtsx_pci_read_ppbuf);
  368. int rtsx_pci_write_ppbuf(struct rtsx_pcr *pcr, u8 *buf, int buf_len)
  369. {
  370. int err;
  371. int i, j;
  372. u16 reg;
  373. u8 *ptr;
  374. if (buf_len > 512)
  375. buf_len = 512;
  376. ptr = buf;
  377. reg = PPBUF_BASE2;
  378. for (i = 0; i < buf_len / 256; i++) {
  379. rtsx_pci_init_cmd(pcr);
  380. for (j = 0; j < 256; j++) {
  381. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  382. reg++, 0xFF, *ptr);
  383. ptr++;
  384. }
  385. err = rtsx_pci_send_cmd(pcr, 250);
  386. if (err < 0)
  387. return err;
  388. }
  389. if (buf_len % 256) {
  390. rtsx_pci_init_cmd(pcr);
  391. for (j = 0; j < buf_len % 256; j++) {
  392. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  393. reg++, 0xFF, *ptr);
  394. ptr++;
  395. }
  396. err = rtsx_pci_send_cmd(pcr, 250);
  397. if (err < 0)
  398. return err;
  399. }
  400. return 0;
  401. }
  402. EXPORT_SYMBOL_GPL(rtsx_pci_write_ppbuf);
  403. static int rtsx_pci_set_pull_ctl(struct rtsx_pcr *pcr, const u32 *tbl)
  404. {
  405. int err;
  406. rtsx_pci_init_cmd(pcr);
  407. while (*tbl & 0xFFFF0000) {
  408. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  409. (u16)(*tbl >> 16), 0xFF, (u8)(*tbl));
  410. tbl++;
  411. }
  412. err = rtsx_pci_send_cmd(pcr, 100);
  413. if (err < 0)
  414. return err;
  415. return 0;
  416. }
  417. int rtsx_pci_card_pull_ctl_enable(struct rtsx_pcr *pcr, int card)
  418. {
  419. const u32 *tbl;
  420. if (card == RTSX_SD_CARD)
  421. tbl = pcr->sd_pull_ctl_enable_tbl;
  422. else if (card == RTSX_MS_CARD)
  423. tbl = pcr->ms_pull_ctl_enable_tbl;
  424. else
  425. return -EINVAL;
  426. return rtsx_pci_set_pull_ctl(pcr, tbl);
  427. }
  428. EXPORT_SYMBOL_GPL(rtsx_pci_card_pull_ctl_enable);
  429. int rtsx_pci_card_pull_ctl_disable(struct rtsx_pcr *pcr, int card)
  430. {
  431. const u32 *tbl;
  432. if (card == RTSX_SD_CARD)
  433. tbl = pcr->sd_pull_ctl_disable_tbl;
  434. else if (card == RTSX_MS_CARD)
  435. tbl = pcr->ms_pull_ctl_disable_tbl;
  436. else
  437. return -EINVAL;
  438. return rtsx_pci_set_pull_ctl(pcr, tbl);
  439. }
  440. EXPORT_SYMBOL_GPL(rtsx_pci_card_pull_ctl_disable);
  441. static void rtsx_pci_enable_bus_int(struct rtsx_pcr *pcr)
  442. {
  443. pcr->bier = TRANS_OK_INT_EN | TRANS_FAIL_INT_EN | SD_INT_EN;
  444. if (pcr->num_slots > 1)
  445. pcr->bier |= MS_INT_EN;
  446. /* Enable Bus Interrupt */
  447. rtsx_pci_writel(pcr, RTSX_BIER, pcr->bier);
  448. dev_dbg(&(pcr->pci->dev), "RTSX_BIER: 0x%08x\n", pcr->bier);
  449. }
  450. static inline u8 double_ssc_depth(u8 depth)
  451. {
  452. return ((depth > 1) ? (depth - 1) : depth);
  453. }
  454. static u8 revise_ssc_depth(u8 ssc_depth, u8 div)
  455. {
  456. if (div > CLK_DIV_1) {
  457. if (ssc_depth > (div - 1))
  458. ssc_depth -= (div - 1);
  459. else
  460. ssc_depth = SSC_DEPTH_4M;
  461. }
  462. return ssc_depth;
  463. }
  464. int rtsx_pci_switch_clock(struct rtsx_pcr *pcr, unsigned int card_clock,
  465. u8 ssc_depth, bool initial_mode, bool double_clk, bool vpclk)
  466. {
  467. int err, clk;
  468. u8 n, clk_divider, mcu_cnt, div;
  469. u8 depth[] = {
  470. [RTSX_SSC_DEPTH_4M] = SSC_DEPTH_4M,
  471. [RTSX_SSC_DEPTH_2M] = SSC_DEPTH_2M,
  472. [RTSX_SSC_DEPTH_1M] = SSC_DEPTH_1M,
  473. [RTSX_SSC_DEPTH_500K] = SSC_DEPTH_500K,
  474. [RTSX_SSC_DEPTH_250K] = SSC_DEPTH_250K,
  475. };
  476. if (initial_mode) {
  477. /* We use 250k(around) here, in initial stage */
  478. clk_divider = SD_CLK_DIVIDE_128;
  479. card_clock = 30000000;
  480. } else {
  481. clk_divider = SD_CLK_DIVIDE_0;
  482. }
  483. err = rtsx_pci_write_register(pcr, SD_CFG1,
  484. SD_CLK_DIVIDE_MASK, clk_divider);
  485. if (err < 0)
  486. return err;
  487. card_clock /= 1000000;
  488. dev_dbg(&(pcr->pci->dev), "Switch card clock to %dMHz\n", card_clock);
  489. clk = card_clock;
  490. if (!initial_mode && double_clk)
  491. clk = card_clock * 2;
  492. dev_dbg(&(pcr->pci->dev),
  493. "Internal SSC clock: %dMHz (cur_clock = %d)\n",
  494. clk, pcr->cur_clock);
  495. if (clk == pcr->cur_clock)
  496. return 0;
  497. if (pcr->ops->conv_clk_and_div_n)
  498. n = (u8)pcr->ops->conv_clk_and_div_n(clk, CLK_TO_DIV_N);
  499. else
  500. n = (u8)(clk - 2);
  501. if ((clk <= 2) || (n > MAX_DIV_N_PCR))
  502. return -EINVAL;
  503. mcu_cnt = (u8)(125/clk + 3);
  504. if (mcu_cnt > 15)
  505. mcu_cnt = 15;
  506. /* Make sure that the SSC clock div_n is not less than MIN_DIV_N_PCR */
  507. div = CLK_DIV_1;
  508. while ((n < MIN_DIV_N_PCR) && (div < CLK_DIV_8)) {
  509. if (pcr->ops->conv_clk_and_div_n) {
  510. int dbl_clk = pcr->ops->conv_clk_and_div_n(n,
  511. DIV_N_TO_CLK) * 2;
  512. n = (u8)pcr->ops->conv_clk_and_div_n(dbl_clk,
  513. CLK_TO_DIV_N);
  514. } else {
  515. n = (n + 2) * 2 - 2;
  516. }
  517. div++;
  518. }
  519. dev_dbg(&(pcr->pci->dev), "n = %d, div = %d\n", n, div);
  520. ssc_depth = depth[ssc_depth];
  521. if (double_clk)
  522. ssc_depth = double_ssc_depth(ssc_depth);
  523. ssc_depth = revise_ssc_depth(ssc_depth, div);
  524. dev_dbg(&(pcr->pci->dev), "ssc_depth = %d\n", ssc_depth);
  525. rtsx_pci_init_cmd(pcr);
  526. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  527. CLK_LOW_FREQ, CLK_LOW_FREQ);
  528. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_DIV,
  529. 0xFF, (div << 4) | mcu_cnt);
  530. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SSC_CTL1, SSC_RSTB, 0);
  531. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SSC_CTL2,
  532. SSC_DEPTH_MASK, ssc_depth);
  533. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SSC_DIV_N_0, 0xFF, n);
  534. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SSC_CTL1, SSC_RSTB, SSC_RSTB);
  535. if (vpclk) {
  536. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_VPCLK0_CTL,
  537. PHASE_NOT_RESET, 0);
  538. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_VPCLK0_CTL,
  539. PHASE_NOT_RESET, PHASE_NOT_RESET);
  540. }
  541. err = rtsx_pci_send_cmd(pcr, 2000);
  542. if (err < 0)
  543. return err;
  544. /* Wait SSC clock stable */
  545. udelay(10);
  546. err = rtsx_pci_write_register(pcr, CLK_CTL, CLK_LOW_FREQ, 0);
  547. if (err < 0)
  548. return err;
  549. pcr->cur_clock = clk;
  550. return 0;
  551. }
  552. EXPORT_SYMBOL_GPL(rtsx_pci_switch_clock);
  553. int rtsx_pci_card_power_on(struct rtsx_pcr *pcr, int card)
  554. {
  555. if (pcr->ops->card_power_on)
  556. return pcr->ops->card_power_on(pcr, card);
  557. return 0;
  558. }
  559. EXPORT_SYMBOL_GPL(rtsx_pci_card_power_on);
  560. int rtsx_pci_card_power_off(struct rtsx_pcr *pcr, int card)
  561. {
  562. if (pcr->ops->card_power_off)
  563. return pcr->ops->card_power_off(pcr, card);
  564. return 0;
  565. }
  566. EXPORT_SYMBOL_GPL(rtsx_pci_card_power_off);
  567. int rtsx_pci_switch_output_voltage(struct rtsx_pcr *pcr, u8 voltage)
  568. {
  569. if (pcr->ops->switch_output_voltage)
  570. return pcr->ops->switch_output_voltage(pcr, voltage);
  571. return 0;
  572. }
  573. EXPORT_SYMBOL_GPL(rtsx_pci_switch_output_voltage);
  574. unsigned int rtsx_pci_card_exist(struct rtsx_pcr *pcr)
  575. {
  576. unsigned int val;
  577. val = rtsx_pci_readl(pcr, RTSX_BIPR);
  578. if (pcr->ops->cd_deglitch)
  579. val = pcr->ops->cd_deglitch(pcr);
  580. return val;
  581. }
  582. EXPORT_SYMBOL_GPL(rtsx_pci_card_exist);
  583. void rtsx_pci_complete_unfinished_transfer(struct rtsx_pcr *pcr)
  584. {
  585. struct completion finish;
  586. pcr->finish_me = &finish;
  587. init_completion(&finish);
  588. if (pcr->done)
  589. complete(pcr->done);
  590. if (!pcr->remove_pci)
  591. rtsx_pci_stop_cmd(pcr);
  592. wait_for_completion_interruptible_timeout(&finish,
  593. msecs_to_jiffies(2));
  594. pcr->finish_me = NULL;
  595. }
  596. EXPORT_SYMBOL_GPL(rtsx_pci_complete_unfinished_transfer);
  597. static void rtsx_pci_card_detect(struct work_struct *work)
  598. {
  599. struct delayed_work *dwork;
  600. struct rtsx_pcr *pcr;
  601. unsigned long flags;
  602. unsigned int card_detect = 0, card_inserted, card_removed;
  603. u32 irq_status;
  604. dwork = to_delayed_work(work);
  605. pcr = container_of(dwork, struct rtsx_pcr, carddet_work);
  606. dev_dbg(&(pcr->pci->dev), "--> %s\n", __func__);
  607. mutex_lock(&pcr->pcr_mutex);
  608. spin_lock_irqsave(&pcr->lock, flags);
  609. irq_status = rtsx_pci_readl(pcr, RTSX_BIPR);
  610. dev_dbg(&(pcr->pci->dev), "irq_status: 0x%08x\n", irq_status);
  611. irq_status &= CARD_EXIST;
  612. card_inserted = pcr->card_inserted & irq_status;
  613. card_removed = pcr->card_removed;
  614. pcr->card_inserted = 0;
  615. pcr->card_removed = 0;
  616. spin_unlock_irqrestore(&pcr->lock, flags);
  617. if (card_inserted || card_removed) {
  618. dev_dbg(&(pcr->pci->dev),
  619. "card_inserted: 0x%x, card_removed: 0x%x\n",
  620. card_inserted, card_removed);
  621. if (pcr->ops->cd_deglitch)
  622. card_inserted = pcr->ops->cd_deglitch(pcr);
  623. card_detect = card_inserted | card_removed;
  624. }
  625. mutex_unlock(&pcr->pcr_mutex);
  626. if ((card_detect & SD_EXIST) && pcr->slots[RTSX_SD_CARD].card_event)
  627. pcr->slots[RTSX_SD_CARD].card_event(
  628. pcr->slots[RTSX_SD_CARD].p_dev);
  629. if ((card_detect & MS_EXIST) && pcr->slots[RTSX_MS_CARD].card_event)
  630. pcr->slots[RTSX_MS_CARD].card_event(
  631. pcr->slots[RTSX_MS_CARD].p_dev);
  632. }
  633. static irqreturn_t rtsx_pci_isr(int irq, void *dev_id)
  634. {
  635. struct rtsx_pcr *pcr = dev_id;
  636. u32 int_reg;
  637. if (!pcr)
  638. return IRQ_NONE;
  639. spin_lock(&pcr->lock);
  640. int_reg = rtsx_pci_readl(pcr, RTSX_BIPR);
  641. /* Clear interrupt flag */
  642. rtsx_pci_writel(pcr, RTSX_BIPR, int_reg);
  643. if ((int_reg & pcr->bier) == 0) {
  644. spin_unlock(&pcr->lock);
  645. return IRQ_NONE;
  646. }
  647. if (int_reg == 0xFFFFFFFF) {
  648. spin_unlock(&pcr->lock);
  649. return IRQ_HANDLED;
  650. }
  651. int_reg &= (pcr->bier | 0x7FFFFF);
  652. if (int_reg & SD_INT) {
  653. if (int_reg & SD_EXIST) {
  654. pcr->card_inserted |= SD_EXIST;
  655. } else {
  656. pcr->card_removed |= SD_EXIST;
  657. pcr->card_inserted &= ~SD_EXIST;
  658. }
  659. }
  660. if (int_reg & MS_INT) {
  661. if (int_reg & MS_EXIST) {
  662. pcr->card_inserted |= MS_EXIST;
  663. } else {
  664. pcr->card_removed |= MS_EXIST;
  665. pcr->card_inserted &= ~MS_EXIST;
  666. }
  667. }
  668. if (int_reg & (NEED_COMPLETE_INT | DELINK_INT)) {
  669. if (int_reg & (TRANS_FAIL_INT | DELINK_INT)) {
  670. pcr->trans_result = TRANS_RESULT_FAIL;
  671. if (pcr->done)
  672. complete(pcr->done);
  673. } else if (int_reg & TRANS_OK_INT) {
  674. pcr->trans_result = TRANS_RESULT_OK;
  675. if (pcr->done)
  676. complete(pcr->done);
  677. }
  678. }
  679. if (pcr->card_inserted || pcr->card_removed)
  680. schedule_delayed_work(&pcr->carddet_work,
  681. msecs_to_jiffies(200));
  682. spin_unlock(&pcr->lock);
  683. return IRQ_HANDLED;
  684. }
  685. static int rtsx_pci_acquire_irq(struct rtsx_pcr *pcr)
  686. {
  687. dev_info(&(pcr->pci->dev), "%s: pcr->msi_en = %d, pci->irq = %d\n",
  688. __func__, pcr->msi_en, pcr->pci->irq);
  689. if (request_irq(pcr->pci->irq, rtsx_pci_isr,
  690. pcr->msi_en ? 0 : IRQF_SHARED,
  691. DRV_NAME_RTSX_PCI, pcr)) {
  692. dev_err(&(pcr->pci->dev),
  693. "rtsx_sdmmc: unable to grab IRQ %d, disabling device\n",
  694. pcr->pci->irq);
  695. return -1;
  696. }
  697. pcr->irq = pcr->pci->irq;
  698. pci_intx(pcr->pci, !pcr->msi_en);
  699. return 0;
  700. }
  701. static void rtsx_pci_idle_work(struct work_struct *work)
  702. {
  703. struct delayed_work *dwork = to_delayed_work(work);
  704. struct rtsx_pcr *pcr = container_of(dwork, struct rtsx_pcr, idle_work);
  705. dev_dbg(&(pcr->pci->dev), "--> %s\n", __func__);
  706. mutex_lock(&pcr->pcr_mutex);
  707. pcr->state = PDEV_STAT_IDLE;
  708. if (pcr->ops->disable_auto_blink)
  709. pcr->ops->disable_auto_blink(pcr);
  710. if (pcr->ops->turn_off_led)
  711. pcr->ops->turn_off_led(pcr);
  712. mutex_unlock(&pcr->pcr_mutex);
  713. }
  714. static int rtsx_pci_init_hw(struct rtsx_pcr *pcr)
  715. {
  716. int err;
  717. rtsx_pci_writel(pcr, RTSX_HCBAR, pcr->host_cmds_addr);
  718. rtsx_pci_enable_bus_int(pcr);
  719. /* Power on SSC */
  720. err = rtsx_pci_write_register(pcr, FPDCTL, SSC_POWER_DOWN, 0);
  721. if (err < 0)
  722. return err;
  723. /* Wait SSC power stable */
  724. udelay(200);
  725. if (pcr->ops->optimize_phy) {
  726. err = pcr->ops->optimize_phy(pcr);
  727. if (err < 0)
  728. return err;
  729. }
  730. rtsx_pci_init_cmd(pcr);
  731. /* Set mcu_cnt to 7 to ensure data can be sampled properly */
  732. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_DIV, 0x07, 0x07);
  733. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, HOST_SLEEP_STATE, 0x03, 0x00);
  734. /* Disable card clock */
  735. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_EN, 0x1E, 0);
  736. /* Reset ASPM state to default value */
  737. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, ASPM_FORCE_CTL, 0x3F, 0);
  738. /* Reset delink mode */
  739. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CHANGE_LINK_STATE, 0x0A, 0);
  740. /* Card driving select */
  741. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD30_DRIVE_SEL,
  742. 0x07, DRIVER_TYPE_D);
  743. /* Enable SSC Clock */
  744. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SSC_CTL1,
  745. 0xFF, SSC_8X_EN | SSC_SEL_4M);
  746. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SSC_CTL2, 0xFF, 0x12);
  747. /* Disable cd_pwr_save */
  748. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CHANGE_LINK_STATE, 0x16, 0x10);
  749. /* Clear Link Ready Interrupt */
  750. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, IRQSTAT0,
  751. LINK_RDY_INT, LINK_RDY_INT);
  752. /* Enlarge the estimation window of PERST# glitch
  753. * to reduce the chance of invalid card interrupt
  754. */
  755. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PERST_GLITCH_WIDTH, 0xFF, 0x80);
  756. /* Update RC oscillator to 400k
  757. * bit[0] F_HIGH: for RC oscillator, Rst_value is 1'b1
  758. * 1: 2M 0: 400k
  759. */
  760. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, RCCTL, 0x01, 0x00);
  761. /* Set interrupt write clear
  762. * bit 1: U_elbi_if_rd_clr_en
  763. * 1: Enable ELBI interrupt[31:22] & [7:0] flag read clear
  764. * 0: ELBI interrupt flag[31:22] & [7:0] only can be write clear
  765. */
  766. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, NFTS_TX_CTRL, 0x02, 0);
  767. /* Force CLKREQ# PIN to drive 0 to request clock */
  768. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PETXCFG, 0x08, 0x08);
  769. err = rtsx_pci_send_cmd(pcr, 100);
  770. if (err < 0)
  771. return err;
  772. /* Enable clk_request_n to enable clock power management */
  773. rtsx_pci_write_config_byte(pcr, 0x81, 1);
  774. /* Enter L1 when host tx idle */
  775. rtsx_pci_write_config_byte(pcr, 0x70F, 0x5B);
  776. if (pcr->ops->extra_init_hw) {
  777. err = pcr->ops->extra_init_hw(pcr);
  778. if (err < 0)
  779. return err;
  780. }
  781. return 0;
  782. }
  783. static int rtsx_pci_init_chip(struct rtsx_pcr *pcr)
  784. {
  785. int err;
  786. spin_lock_init(&pcr->lock);
  787. mutex_init(&pcr->pcr_mutex);
  788. switch (PCI_PID(pcr)) {
  789. default:
  790. case 0x5209:
  791. rts5209_init_params(pcr);
  792. break;
  793. case 0x5229:
  794. rts5229_init_params(pcr);
  795. break;
  796. case 0x5289:
  797. rtl8411_init_params(pcr);
  798. break;
  799. }
  800. dev_dbg(&(pcr->pci->dev), "PID: 0x%04x, IC version: 0x%02x\n",
  801. PCI_PID(pcr), pcr->ic_version);
  802. pcr->slots = kcalloc(pcr->num_slots, sizeof(struct rtsx_slot),
  803. GFP_KERNEL);
  804. if (!pcr->slots)
  805. return -ENOMEM;
  806. pcr->state = PDEV_STAT_IDLE;
  807. err = rtsx_pci_init_hw(pcr);
  808. if (err < 0) {
  809. kfree(pcr->slots);
  810. return err;
  811. }
  812. return 0;
  813. }
  814. static int rtsx_pci_probe(struct pci_dev *pcidev,
  815. const struct pci_device_id *id)
  816. {
  817. struct rtsx_pcr *pcr;
  818. struct pcr_handle *handle;
  819. u32 base, len;
  820. int ret, i;
  821. dev_dbg(&(pcidev->dev),
  822. ": Realtek PCI-E Card Reader found at %s [%04x:%04x] (rev %x)\n",
  823. pci_name(pcidev), (int)pcidev->vendor, (int)pcidev->device,
  824. (int)pcidev->revision);
  825. ret = pci_set_dma_mask(pcidev, DMA_BIT_MASK(32));
  826. if (ret < 0)
  827. return ret;
  828. ret = pci_enable_device(pcidev);
  829. if (ret)
  830. return ret;
  831. ret = pci_request_regions(pcidev, DRV_NAME_RTSX_PCI);
  832. if (ret)
  833. goto disable;
  834. pcr = kzalloc(sizeof(*pcr), GFP_KERNEL);
  835. if (!pcr) {
  836. ret = -ENOMEM;
  837. goto release_pci;
  838. }
  839. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  840. if (!handle) {
  841. ret = -ENOMEM;
  842. goto free_pcr;
  843. }
  844. handle->pcr = pcr;
  845. if (!idr_pre_get(&rtsx_pci_idr, GFP_KERNEL)) {
  846. ret = -ENOMEM;
  847. goto free_handle;
  848. }
  849. spin_lock(&rtsx_pci_lock);
  850. ret = idr_get_new(&rtsx_pci_idr, pcr, &pcr->id);
  851. spin_unlock(&rtsx_pci_lock);
  852. if (ret)
  853. goto free_handle;
  854. pcr->pci = pcidev;
  855. dev_set_drvdata(&pcidev->dev, handle);
  856. len = pci_resource_len(pcidev, 0);
  857. base = pci_resource_start(pcidev, 0);
  858. pcr->remap_addr = ioremap_nocache(base, len);
  859. if (!pcr->remap_addr) {
  860. ret = -ENOMEM;
  861. goto free_host;
  862. }
  863. pcr->rtsx_resv_buf = dma_alloc_coherent(&(pcidev->dev),
  864. RTSX_RESV_BUF_LEN, &(pcr->rtsx_resv_buf_addr),
  865. GFP_KERNEL);
  866. if (pcr->rtsx_resv_buf == NULL) {
  867. ret = -ENXIO;
  868. goto unmap;
  869. }
  870. pcr->host_cmds_ptr = pcr->rtsx_resv_buf;
  871. pcr->host_cmds_addr = pcr->rtsx_resv_buf_addr;
  872. pcr->host_sg_tbl_ptr = pcr->rtsx_resv_buf + HOST_CMDS_BUF_LEN;
  873. pcr->host_sg_tbl_addr = pcr->rtsx_resv_buf_addr + HOST_CMDS_BUF_LEN;
  874. pcr->card_inserted = 0;
  875. pcr->card_removed = 0;
  876. INIT_DELAYED_WORK(&pcr->carddet_work, rtsx_pci_card_detect);
  877. INIT_DELAYED_WORK(&pcr->idle_work, rtsx_pci_idle_work);
  878. pcr->msi_en = msi_en;
  879. if (pcr->msi_en) {
  880. ret = pci_enable_msi(pcidev);
  881. if (ret < 0)
  882. pcr->msi_en = false;
  883. }
  884. ret = rtsx_pci_acquire_irq(pcr);
  885. if (ret < 0)
  886. goto free_dma;
  887. pci_set_master(pcidev);
  888. synchronize_irq(pcr->irq);
  889. ret = rtsx_pci_init_chip(pcr);
  890. if (ret < 0)
  891. goto disable_irq;
  892. for (i = 0; i < ARRAY_SIZE(rtsx_pcr_cells); i++) {
  893. rtsx_pcr_cells[i].platform_data = handle;
  894. rtsx_pcr_cells[i].pdata_size = sizeof(*handle);
  895. }
  896. ret = mfd_add_devices(&pcidev->dev, pcr->id, rtsx_pcr_cells,
  897. ARRAY_SIZE(rtsx_pcr_cells), NULL, 0, NULL);
  898. if (ret < 0)
  899. goto disable_irq;
  900. schedule_delayed_work(&pcr->idle_work, msecs_to_jiffies(200));
  901. return 0;
  902. disable_irq:
  903. free_irq(pcr->irq, (void *)pcr);
  904. free_dma:
  905. dma_free_coherent(&(pcr->pci->dev), RTSX_RESV_BUF_LEN,
  906. pcr->rtsx_resv_buf, pcr->rtsx_resv_buf_addr);
  907. unmap:
  908. iounmap(pcr->remap_addr);
  909. free_host:
  910. dev_set_drvdata(&pcidev->dev, NULL);
  911. free_handle:
  912. kfree(handle);
  913. free_pcr:
  914. kfree(pcr);
  915. release_pci:
  916. pci_release_regions(pcidev);
  917. disable:
  918. pci_disable_device(pcidev);
  919. return ret;
  920. }
  921. static void rtsx_pci_remove(struct pci_dev *pcidev)
  922. {
  923. struct pcr_handle *handle = pci_get_drvdata(pcidev);
  924. struct rtsx_pcr *pcr = handle->pcr;
  925. pcr->remove_pci = true;
  926. cancel_delayed_work(&pcr->carddet_work);
  927. cancel_delayed_work(&pcr->idle_work);
  928. mfd_remove_devices(&pcidev->dev);
  929. dma_free_coherent(&(pcr->pci->dev), RTSX_RESV_BUF_LEN,
  930. pcr->rtsx_resv_buf, pcr->rtsx_resv_buf_addr);
  931. free_irq(pcr->irq, (void *)pcr);
  932. if (pcr->msi_en)
  933. pci_disable_msi(pcr->pci);
  934. iounmap(pcr->remap_addr);
  935. dev_set_drvdata(&pcidev->dev, NULL);
  936. pci_release_regions(pcidev);
  937. pci_disable_device(pcidev);
  938. spin_lock(&rtsx_pci_lock);
  939. idr_remove(&rtsx_pci_idr, pcr->id);
  940. spin_unlock(&rtsx_pci_lock);
  941. kfree(pcr->slots);
  942. kfree(pcr);
  943. kfree(handle);
  944. dev_dbg(&(pcidev->dev),
  945. ": Realtek PCI-E Card Reader at %s [%04x:%04x] has been removed\n",
  946. pci_name(pcidev), (int)pcidev->vendor, (int)pcidev->device);
  947. }
  948. #ifdef CONFIG_PM
  949. static int rtsx_pci_suspend(struct pci_dev *pcidev, pm_message_t state)
  950. {
  951. struct pcr_handle *handle;
  952. struct rtsx_pcr *pcr;
  953. int ret = 0;
  954. dev_dbg(&(pcidev->dev), "--> %s\n", __func__);
  955. handle = pci_get_drvdata(pcidev);
  956. pcr = handle->pcr;
  957. cancel_delayed_work(&pcr->carddet_work);
  958. cancel_delayed_work(&pcr->idle_work);
  959. mutex_lock(&pcr->pcr_mutex);
  960. if (pcr->ops->turn_off_led)
  961. pcr->ops->turn_off_led(pcr);
  962. rtsx_pci_writel(pcr, RTSX_BIER, 0);
  963. pcr->bier = 0;
  964. rtsx_pci_write_register(pcr, PETXCFG, 0x08, 0x08);
  965. rtsx_pci_write_register(pcr, HOST_SLEEP_STATE, 0x03, 0x02);
  966. pci_save_state(pcidev);
  967. pci_enable_wake(pcidev, pci_choose_state(pcidev, state), 0);
  968. pci_disable_device(pcidev);
  969. pci_set_power_state(pcidev, pci_choose_state(pcidev, state));
  970. mutex_unlock(&pcr->pcr_mutex);
  971. return ret;
  972. }
  973. static int rtsx_pci_resume(struct pci_dev *pcidev)
  974. {
  975. struct pcr_handle *handle;
  976. struct rtsx_pcr *pcr;
  977. int ret = 0;
  978. dev_dbg(&(pcidev->dev), "--> %s\n", __func__);
  979. handle = pci_get_drvdata(pcidev);
  980. pcr = handle->pcr;
  981. mutex_lock(&pcr->pcr_mutex);
  982. pci_set_power_state(pcidev, PCI_D0);
  983. pci_restore_state(pcidev);
  984. ret = pci_enable_device(pcidev);
  985. if (ret)
  986. goto out;
  987. pci_set_master(pcidev);
  988. ret = rtsx_pci_write_register(pcr, HOST_SLEEP_STATE, 0x03, 0x00);
  989. if (ret)
  990. goto out;
  991. ret = rtsx_pci_init_hw(pcr);
  992. if (ret)
  993. goto out;
  994. schedule_delayed_work(&pcr->idle_work, msecs_to_jiffies(200));
  995. out:
  996. mutex_unlock(&pcr->pcr_mutex);
  997. return ret;
  998. }
  999. #else /* CONFIG_PM */
  1000. #define rtsx_pci_suspend NULL
  1001. #define rtsx_pci_resume NULL
  1002. #endif /* CONFIG_PM */
  1003. static struct pci_driver rtsx_pci_driver = {
  1004. .name = DRV_NAME_RTSX_PCI,
  1005. .id_table = rtsx_pci_ids,
  1006. .probe = rtsx_pci_probe,
  1007. .remove = rtsx_pci_remove,
  1008. .suspend = rtsx_pci_suspend,
  1009. .resume = rtsx_pci_resume,
  1010. };
  1011. module_pci_driver(rtsx_pci_driver);
  1012. MODULE_LICENSE("GPL");
  1013. MODULE_AUTHOR("Wei WANG <wei_wang@realsil.com.cn>");
  1014. MODULE_DESCRIPTION("Realtek PCI-E Card Reader Driver");