fsl_lpuart.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874
  1. /*
  2. * Freescale lpuart serial port driver
  3. *
  4. * Copyright 2012-2013 Freescale Semiconductor, Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. */
  11. #if defined(CONFIG_SERIAL_FSL_LPUART_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  12. #define SUPPORT_SYSRQ
  13. #endif
  14. #include <linux/module.h>
  15. #include <linux/io.h>
  16. #include <linux/irq.h>
  17. #include <linux/clk.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/console.h>
  21. #include <linux/serial_core.h>
  22. #include <linux/tty_flip.h>
  23. /* All registers are 8-bit width */
  24. #define UARTBDH 0x00
  25. #define UARTBDL 0x01
  26. #define UARTCR1 0x02
  27. #define UARTCR2 0x03
  28. #define UARTSR1 0x04
  29. #define UARTCR3 0x06
  30. #define UARTDR 0x07
  31. #define UARTCR4 0x0a
  32. #define UARTCR5 0x0b
  33. #define UARTMODEM 0x0d
  34. #define UARTPFIFO 0x10
  35. #define UARTCFIFO 0x11
  36. #define UARTSFIFO 0x12
  37. #define UARTTWFIFO 0x13
  38. #define UARTTCFIFO 0x14
  39. #define UARTRWFIFO 0x15
  40. #define UARTBDH_LBKDIE 0x80
  41. #define UARTBDH_RXEDGIE 0x40
  42. #define UARTBDH_SBR_MASK 0x1f
  43. #define UARTCR1_LOOPS 0x80
  44. #define UARTCR1_RSRC 0x20
  45. #define UARTCR1_M 0x10
  46. #define UARTCR1_WAKE 0x08
  47. #define UARTCR1_ILT 0x04
  48. #define UARTCR1_PE 0x02
  49. #define UARTCR1_PT 0x01
  50. #define UARTCR2_TIE 0x80
  51. #define UARTCR2_TCIE 0x40
  52. #define UARTCR2_RIE 0x20
  53. #define UARTCR2_ILIE 0x10
  54. #define UARTCR2_TE 0x08
  55. #define UARTCR2_RE 0x04
  56. #define UARTCR2_RWU 0x02
  57. #define UARTCR2_SBK 0x01
  58. #define UARTSR1_TDRE 0x80
  59. #define UARTSR1_TC 0x40
  60. #define UARTSR1_RDRF 0x20
  61. #define UARTSR1_IDLE 0x10
  62. #define UARTSR1_OR 0x08
  63. #define UARTSR1_NF 0x04
  64. #define UARTSR1_FE 0x02
  65. #define UARTSR1_PE 0x01
  66. #define UARTCR3_R8 0x80
  67. #define UARTCR3_T8 0x40
  68. #define UARTCR3_TXDIR 0x20
  69. #define UARTCR3_TXINV 0x10
  70. #define UARTCR3_ORIE 0x08
  71. #define UARTCR3_NEIE 0x04
  72. #define UARTCR3_FEIE 0x02
  73. #define UARTCR3_PEIE 0x01
  74. #define UARTCR4_MAEN1 0x80
  75. #define UARTCR4_MAEN2 0x40
  76. #define UARTCR4_M10 0x20
  77. #define UARTCR4_BRFA_MASK 0x1f
  78. #define UARTCR4_BRFA_OFF 0
  79. #define UARTCR5_TDMAS 0x80
  80. #define UARTCR5_RDMAS 0x20
  81. #define UARTMODEM_RXRTSE 0x08
  82. #define UARTMODEM_TXRTSPOL 0x04
  83. #define UARTMODEM_TXRTSE 0x02
  84. #define UARTMODEM_TXCTSE 0x01
  85. #define UARTPFIFO_TXFE 0x80
  86. #define UARTPFIFO_FIFOSIZE_MASK 0x7
  87. #define UARTPFIFO_TXSIZE_OFF 4
  88. #define UARTPFIFO_RXFE 0x08
  89. #define UARTPFIFO_RXSIZE_OFF 0
  90. #define UARTCFIFO_TXFLUSH 0x80
  91. #define UARTCFIFO_RXFLUSH 0x40
  92. #define UARTCFIFO_RXOFE 0x04
  93. #define UARTCFIFO_TXOFE 0x02
  94. #define UARTCFIFO_RXUFE 0x01
  95. #define UARTSFIFO_TXEMPT 0x80
  96. #define UARTSFIFO_RXEMPT 0x40
  97. #define UARTSFIFO_RXOF 0x04
  98. #define UARTSFIFO_TXOF 0x02
  99. #define UARTSFIFO_RXUF 0x01
  100. #define DRIVER_NAME "fsl-lpuart"
  101. #define DEV_NAME "ttyLP"
  102. #define UART_NR 6
  103. struct lpuart_port {
  104. struct uart_port port;
  105. struct clk *clk;
  106. unsigned int txfifo_size;
  107. unsigned int rxfifo_size;
  108. };
  109. static struct of_device_id lpuart_dt_ids[] = {
  110. {
  111. .compatible = "fsl,vf610-lpuart",
  112. },
  113. { /* sentinel */ }
  114. };
  115. MODULE_DEVICE_TABLE(of, lpuart_dt_ids);
  116. static void lpuart_stop_tx(struct uart_port *port)
  117. {
  118. unsigned char temp;
  119. temp = readb(port->membase + UARTCR2);
  120. temp &= ~(UARTCR2_TIE | UARTCR2_TCIE);
  121. writeb(temp, port->membase + UARTCR2);
  122. }
  123. static void lpuart_stop_rx(struct uart_port *port)
  124. {
  125. unsigned char temp;
  126. temp = readb(port->membase + UARTCR2);
  127. writeb(temp & ~UARTCR2_RE, port->membase + UARTCR2);
  128. }
  129. static void lpuart_enable_ms(struct uart_port *port)
  130. {
  131. }
  132. static inline void lpuart_transmit_buffer(struct lpuart_port *sport)
  133. {
  134. struct circ_buf *xmit = &sport->port.state->xmit;
  135. while (!uart_circ_empty(xmit) &&
  136. (readb(sport->port.membase + UARTTCFIFO) < sport->txfifo_size)) {
  137. writeb(xmit->buf[xmit->tail], sport->port.membase + UARTDR);
  138. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  139. sport->port.icount.tx++;
  140. }
  141. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  142. uart_write_wakeup(&sport->port);
  143. if (uart_circ_empty(xmit))
  144. lpuart_stop_tx(&sport->port);
  145. }
  146. static void lpuart_start_tx(struct uart_port *port)
  147. {
  148. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  149. unsigned char temp;
  150. temp = readb(port->membase + UARTCR2);
  151. writeb(temp | UARTCR2_TIE, port->membase + UARTCR2);
  152. if (readb(port->membase + UARTSR1) & UARTSR1_TDRE)
  153. lpuart_transmit_buffer(sport);
  154. }
  155. static irqreturn_t lpuart_txint(int irq, void *dev_id)
  156. {
  157. struct lpuart_port *sport = dev_id;
  158. struct circ_buf *xmit = &sport->port.state->xmit;
  159. unsigned long flags;
  160. spin_lock_irqsave(&sport->port.lock, flags);
  161. if (sport->port.x_char) {
  162. writeb(sport->port.x_char, sport->port.membase + UARTDR);
  163. goto out;
  164. }
  165. if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
  166. lpuart_stop_tx(&sport->port);
  167. goto out;
  168. }
  169. lpuart_transmit_buffer(sport);
  170. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  171. uart_write_wakeup(&sport->port);
  172. out:
  173. spin_unlock_irqrestore(&sport->port.lock, flags);
  174. return IRQ_HANDLED;
  175. }
  176. static irqreturn_t lpuart_rxint(int irq, void *dev_id)
  177. {
  178. struct lpuart_port *sport = dev_id;
  179. unsigned int flg, ignored = 0;
  180. struct tty_port *port = &sport->port.state->port;
  181. unsigned long flags;
  182. unsigned char rx, sr;
  183. spin_lock_irqsave(&sport->port.lock, flags);
  184. while (!(readb(sport->port.membase + UARTSFIFO) & UARTSFIFO_RXEMPT)) {
  185. flg = TTY_NORMAL;
  186. sport->port.icount.rx++;
  187. /*
  188. * to clear the FE, OR, NF, FE, PE flags,
  189. * read SR1 then read DR
  190. */
  191. sr = readb(sport->port.membase + UARTSR1);
  192. rx = readb(sport->port.membase + UARTDR);
  193. if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
  194. continue;
  195. if (sr & (UARTSR1_PE | UARTSR1_OR | UARTSR1_FE)) {
  196. if (sr & UARTSR1_PE)
  197. sport->port.icount.parity++;
  198. else if (sr & UARTSR1_FE)
  199. sport->port.icount.frame++;
  200. if (sr & UARTSR1_OR)
  201. sport->port.icount.overrun++;
  202. if (sr & sport->port.ignore_status_mask) {
  203. if (++ignored > 100)
  204. goto out;
  205. continue;
  206. }
  207. sr &= sport->port.read_status_mask;
  208. if (sr & UARTSR1_PE)
  209. flg = TTY_PARITY;
  210. else if (sr & UARTSR1_FE)
  211. flg = TTY_FRAME;
  212. if (sr & UARTSR1_OR)
  213. flg = TTY_OVERRUN;
  214. #ifdef SUPPORT_SYSRQ
  215. sport->port.sysrq = 0;
  216. #endif
  217. }
  218. tty_insert_flip_char(port, rx, flg);
  219. }
  220. out:
  221. spin_unlock_irqrestore(&sport->port.lock, flags);
  222. tty_flip_buffer_push(port);
  223. return IRQ_HANDLED;
  224. }
  225. static irqreturn_t lpuart_int(int irq, void *dev_id)
  226. {
  227. struct lpuart_port *sport = dev_id;
  228. unsigned char sts;
  229. sts = readb(sport->port.membase + UARTSR1);
  230. if (sts & UARTSR1_RDRF)
  231. lpuart_rxint(irq, dev_id);
  232. if (sts & UARTSR1_TDRE &&
  233. !(readb(sport->port.membase + UARTCR5) & UARTCR5_TDMAS))
  234. lpuart_txint(irq, dev_id);
  235. return IRQ_HANDLED;
  236. }
  237. /* return TIOCSER_TEMT when transmitter is not busy */
  238. static unsigned int lpuart_tx_empty(struct uart_port *port)
  239. {
  240. return (readb(port->membase + UARTSR1) & UARTSR1_TC) ?
  241. TIOCSER_TEMT : 0;
  242. }
  243. static unsigned int lpuart_get_mctrl(struct uart_port *port)
  244. {
  245. unsigned int temp = 0;
  246. unsigned char reg;
  247. reg = readb(port->membase + UARTMODEM);
  248. if (reg & UARTMODEM_TXCTSE)
  249. temp |= TIOCM_CTS;
  250. if (reg & UARTMODEM_RXRTSE)
  251. temp |= TIOCM_RTS;
  252. return temp;
  253. }
  254. static void lpuart_set_mctrl(struct uart_port *port, unsigned int mctrl)
  255. {
  256. unsigned char temp;
  257. temp = readb(port->membase + UARTMODEM) &
  258. ~(UARTMODEM_RXRTSE | UARTMODEM_TXCTSE);
  259. if (mctrl & TIOCM_RTS)
  260. temp |= UARTMODEM_RXRTSE;
  261. if (mctrl & TIOCM_CTS)
  262. temp |= UARTMODEM_TXCTSE;
  263. writeb(temp, port->membase + UARTMODEM);
  264. }
  265. static void lpuart_break_ctl(struct uart_port *port, int break_state)
  266. {
  267. unsigned char temp;
  268. temp = readb(port->membase + UARTCR2) & ~UARTCR2_SBK;
  269. if (break_state != 0)
  270. temp |= UARTCR2_SBK;
  271. writeb(temp, port->membase + UARTCR2);
  272. }
  273. static void lpuart_setup_watermark(struct lpuart_port *sport)
  274. {
  275. unsigned char val, cr2;
  276. cr2 = readb(sport->port.membase + UARTCR2);
  277. cr2 &= ~(UARTCR2_TIE | UARTCR2_TCIE | UARTCR2_TE |
  278. UARTCR2_RIE | UARTCR2_RE);
  279. writeb(cr2, sport->port.membase + UARTCR2);
  280. /* determine FIFO size and enable FIFO mode */
  281. val = readb(sport->port.membase + UARTPFIFO);
  282. sport->txfifo_size = 0x1 << (((val >> UARTPFIFO_TXSIZE_OFF) &
  283. UARTPFIFO_FIFOSIZE_MASK) + 1);
  284. sport->rxfifo_size = 0x1 << (((val >> UARTPFIFO_RXSIZE_OFF) &
  285. UARTPFIFO_FIFOSIZE_MASK) + 1);
  286. writeb(val | UARTPFIFO_TXFE | UARTPFIFO_RXFE,
  287. sport->port.membase + UARTPFIFO);
  288. /* flush Tx and Rx FIFO */
  289. writeb(UARTCFIFO_TXFLUSH | UARTCFIFO_RXFLUSH,
  290. sport->port.membase + UARTCFIFO);
  291. writeb(2, sport->port.membase + UARTTWFIFO);
  292. writeb(1, sport->port.membase + UARTRWFIFO);
  293. }
  294. static int lpuart_startup(struct uart_port *port)
  295. {
  296. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  297. int ret;
  298. unsigned long flags;
  299. unsigned char temp;
  300. ret = devm_request_irq(port->dev, port->irq, lpuart_int, 0,
  301. DRIVER_NAME, sport);
  302. if (ret)
  303. return ret;
  304. spin_lock_irqsave(&sport->port.lock, flags);
  305. lpuart_setup_watermark(sport);
  306. temp = readb(sport->port.membase + UARTCR2);
  307. temp |= (UARTCR2_RIE | UARTCR2_TIE | UARTCR2_RE | UARTCR2_TE);
  308. writeb(temp, sport->port.membase + UARTCR2);
  309. spin_unlock_irqrestore(&sport->port.lock, flags);
  310. return 0;
  311. }
  312. static void lpuart_shutdown(struct uart_port *port)
  313. {
  314. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  315. unsigned char temp;
  316. unsigned long flags;
  317. spin_lock_irqsave(&port->lock, flags);
  318. /* disable Rx/Tx and interrupts */
  319. temp = readb(port->membase + UARTCR2);
  320. temp &= ~(UARTCR2_TE | UARTCR2_RE |
  321. UARTCR2_TIE | UARTCR2_TCIE | UARTCR2_RIE);
  322. writeb(temp, port->membase + UARTCR2);
  323. spin_unlock_irqrestore(&port->lock, flags);
  324. devm_free_irq(port->dev, port->irq, sport);
  325. }
  326. static void
  327. lpuart_set_termios(struct uart_port *port, struct ktermios *termios,
  328. struct ktermios *old)
  329. {
  330. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  331. unsigned long flags;
  332. unsigned char cr1, old_cr1, old_cr2, cr4, bdh, modem;
  333. unsigned int baud;
  334. unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
  335. unsigned int sbr, brfa;
  336. cr1 = old_cr1 = readb(sport->port.membase + UARTCR1);
  337. old_cr2 = readb(sport->port.membase + UARTCR2);
  338. cr4 = readb(sport->port.membase + UARTCR4);
  339. bdh = readb(sport->port.membase + UARTBDH);
  340. modem = readb(sport->port.membase + UARTMODEM);
  341. /*
  342. * only support CS8 and CS7, and for CS7 must enable PE.
  343. * supported mode:
  344. * - (7,e/o,1)
  345. * - (8,n,1)
  346. * - (8,m/s,1)
  347. * - (8,e/o,1)
  348. */
  349. while ((termios->c_cflag & CSIZE) != CS8 &&
  350. (termios->c_cflag & CSIZE) != CS7) {
  351. termios->c_cflag &= ~CSIZE;
  352. termios->c_cflag |= old_csize;
  353. old_csize = CS8;
  354. }
  355. if ((termios->c_cflag & CSIZE) == CS8 ||
  356. (termios->c_cflag & CSIZE) == CS7)
  357. cr1 = old_cr1 & ~UARTCR1_M;
  358. if (termios->c_cflag & CMSPAR) {
  359. if ((termios->c_cflag & CSIZE) != CS8) {
  360. termios->c_cflag &= ~CSIZE;
  361. termios->c_cflag |= CS8;
  362. }
  363. cr1 |= UARTCR1_M;
  364. }
  365. if (termios->c_cflag & CRTSCTS) {
  366. modem |= (UARTMODEM_RXRTSE | UARTMODEM_TXCTSE);
  367. } else {
  368. termios->c_cflag &= ~CRTSCTS;
  369. modem &= ~(UARTMODEM_RXRTSE | UARTMODEM_TXCTSE);
  370. }
  371. if (termios->c_cflag & CSTOPB)
  372. termios->c_cflag &= ~CSTOPB;
  373. /* parity must be enabled when CS7 to match 8-bits format */
  374. if ((termios->c_cflag & CSIZE) == CS7)
  375. termios->c_cflag |= PARENB;
  376. if ((termios->c_cflag & PARENB)) {
  377. if (termios->c_cflag & CMSPAR) {
  378. cr1 &= ~UARTCR1_PE;
  379. cr1 |= UARTCR1_M;
  380. } else {
  381. cr1 |= UARTCR1_PE;
  382. if ((termios->c_cflag & CSIZE) == CS8)
  383. cr1 |= UARTCR1_M;
  384. if (termios->c_cflag & PARODD)
  385. cr1 |= UARTCR1_PT;
  386. else
  387. cr1 &= ~UARTCR1_PT;
  388. }
  389. }
  390. /* ask the core to calculate the divisor */
  391. baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
  392. spin_lock_irqsave(&sport->port.lock, flags);
  393. sport->port.read_status_mask = 0;
  394. if (termios->c_iflag & INPCK)
  395. sport->port.read_status_mask |= (UARTSR1_FE | UARTSR1_PE);
  396. if (termios->c_iflag & (BRKINT | PARMRK))
  397. sport->port.read_status_mask |= UARTSR1_FE;
  398. /* characters to ignore */
  399. sport->port.ignore_status_mask = 0;
  400. if (termios->c_iflag & IGNPAR)
  401. sport->port.ignore_status_mask |= UARTSR1_PE;
  402. if (termios->c_iflag & IGNBRK) {
  403. sport->port.ignore_status_mask |= UARTSR1_FE;
  404. /*
  405. * if we're ignoring parity and break indicators,
  406. * ignore overruns too (for real raw support).
  407. */
  408. if (termios->c_iflag & IGNPAR)
  409. sport->port.ignore_status_mask |= UARTSR1_OR;
  410. }
  411. /* update the per-port timeout */
  412. uart_update_timeout(port, termios->c_cflag, baud);
  413. /* wait transmit engin complete */
  414. while (!(readb(sport->port.membase + UARTSR1) & UARTSR1_TC))
  415. barrier();
  416. /* disable transmit and receive */
  417. writeb(old_cr2 & ~(UARTCR2_TE | UARTCR2_RE),
  418. sport->port.membase + UARTCR2);
  419. sbr = sport->port.uartclk / (16 * baud);
  420. brfa = ((sport->port.uartclk - (16 * sbr * baud)) * 2) / baud;
  421. bdh &= ~UARTBDH_SBR_MASK;
  422. bdh |= (sbr >> 8) & 0x1F;
  423. cr4 &= ~UARTCR4_BRFA_MASK;
  424. brfa &= UARTCR4_BRFA_MASK;
  425. writeb(cr4 | brfa, sport->port.membase + UARTCR4);
  426. writeb(bdh, sport->port.membase + UARTBDH);
  427. writeb(sbr & 0xFF, sport->port.membase + UARTBDL);
  428. writeb(cr1, sport->port.membase + UARTCR1);
  429. writeb(modem, sport->port.membase + UARTMODEM);
  430. /* restore control register */
  431. writeb(old_cr2, sport->port.membase + UARTCR2);
  432. spin_unlock_irqrestore(&sport->port.lock, flags);
  433. }
  434. static const char *lpuart_type(struct uart_port *port)
  435. {
  436. return "FSL_LPUART";
  437. }
  438. static void lpuart_release_port(struct uart_port *port)
  439. {
  440. /* nothing to do */
  441. }
  442. static int lpuart_request_port(struct uart_port *port)
  443. {
  444. return 0;
  445. }
  446. /* configure/autoconfigure the port */
  447. static void lpuart_config_port(struct uart_port *port, int flags)
  448. {
  449. if (flags & UART_CONFIG_TYPE)
  450. port->type = PORT_LPUART;
  451. }
  452. static int lpuart_verify_port(struct uart_port *port, struct serial_struct *ser)
  453. {
  454. int ret = 0;
  455. if (ser->type != PORT_UNKNOWN && ser->type != PORT_LPUART)
  456. ret = -EINVAL;
  457. if (port->irq != ser->irq)
  458. ret = -EINVAL;
  459. if (ser->io_type != UPIO_MEM)
  460. ret = -EINVAL;
  461. if (port->uartclk / 16 != ser->baud_base)
  462. ret = -EINVAL;
  463. if (port->iobase != ser->port)
  464. ret = -EINVAL;
  465. if (ser->hub6 != 0)
  466. ret = -EINVAL;
  467. return ret;
  468. }
  469. static struct uart_ops lpuart_pops = {
  470. .tx_empty = lpuart_tx_empty,
  471. .set_mctrl = lpuart_set_mctrl,
  472. .get_mctrl = lpuart_get_mctrl,
  473. .stop_tx = lpuart_stop_tx,
  474. .start_tx = lpuart_start_tx,
  475. .stop_rx = lpuart_stop_rx,
  476. .enable_ms = lpuart_enable_ms,
  477. .break_ctl = lpuart_break_ctl,
  478. .startup = lpuart_startup,
  479. .shutdown = lpuart_shutdown,
  480. .set_termios = lpuart_set_termios,
  481. .type = lpuart_type,
  482. .request_port = lpuart_request_port,
  483. .release_port = lpuart_release_port,
  484. .config_port = lpuart_config_port,
  485. .verify_port = lpuart_verify_port,
  486. };
  487. static struct lpuart_port *lpuart_ports[UART_NR];
  488. #ifdef CONFIG_SERIAL_FSL_LPUART_CONSOLE
  489. static void lpuart_console_putchar(struct uart_port *port, int ch)
  490. {
  491. while (!(readb(port->membase + UARTSR1) & UARTSR1_TDRE))
  492. barrier();
  493. writeb(ch, port->membase + UARTDR);
  494. }
  495. static void
  496. lpuart_console_write(struct console *co, const char *s, unsigned int count)
  497. {
  498. struct lpuart_port *sport = lpuart_ports[co->index];
  499. unsigned char old_cr2, cr2;
  500. /* first save CR2 and then disable interrupts */
  501. cr2 = old_cr2 = readb(sport->port.membase + UARTCR2);
  502. cr2 |= (UARTCR2_TE | UARTCR2_RE);
  503. cr2 &= ~(UARTCR2_TIE | UARTCR2_TCIE | UARTCR2_RIE);
  504. writeb(cr2, sport->port.membase + UARTCR2);
  505. uart_console_write(&sport->port, s, count, lpuart_console_putchar);
  506. /* wait for transmitter finish complete and restore CR2 */
  507. while (!(readb(sport->port.membase + UARTSR1) & UARTSR1_TC))
  508. barrier();
  509. writeb(old_cr2, sport->port.membase + UARTCR2);
  510. }
  511. /*
  512. * if the port was already initialised (eg, by a boot loader),
  513. * try to determine the current setup.
  514. */
  515. static void __init
  516. lpuart_console_get_options(struct lpuart_port *sport, int *baud,
  517. int *parity, int *bits)
  518. {
  519. unsigned char cr, bdh, bdl, brfa;
  520. unsigned int sbr, uartclk, baud_raw;
  521. cr = readb(sport->port.membase + UARTCR2);
  522. cr &= UARTCR2_TE | UARTCR2_RE;
  523. if (!cr)
  524. return;
  525. /* ok, the port was enabled */
  526. cr = readb(sport->port.membase + UARTCR1);
  527. *parity = 'n';
  528. if (cr & UARTCR1_PE) {
  529. if (cr & UARTCR1_PT)
  530. *parity = 'o';
  531. else
  532. *parity = 'e';
  533. }
  534. if (cr & UARTCR1_M)
  535. *bits = 9;
  536. else
  537. *bits = 8;
  538. bdh = readb(sport->port.membase + UARTBDH);
  539. bdh &= UARTBDH_SBR_MASK;
  540. bdl = readb(sport->port.membase + UARTBDL);
  541. sbr = bdh;
  542. sbr <<= 8;
  543. sbr |= bdl;
  544. brfa = readb(sport->port.membase + UARTCR4);
  545. brfa &= UARTCR4_BRFA_MASK;
  546. uartclk = clk_get_rate(sport->clk);
  547. /*
  548. * baud = mod_clk/(16*(sbr[13]+(brfa)/32)
  549. */
  550. baud_raw = uartclk / (16 * (sbr + brfa / 32));
  551. if (*baud != baud_raw)
  552. printk(KERN_INFO "Serial: Console lpuart rounded baud rate"
  553. "from %d to %d\n", baud_raw, *baud);
  554. }
  555. static int __init lpuart_console_setup(struct console *co, char *options)
  556. {
  557. struct lpuart_port *sport;
  558. int baud = 115200;
  559. int bits = 8;
  560. int parity = 'n';
  561. int flow = 'n';
  562. /*
  563. * check whether an invalid uart number has been specified, and
  564. * if so, search for the first available port that does have
  565. * console support.
  566. */
  567. if (co->index == -1 || co->index >= ARRAY_SIZE(lpuart_ports))
  568. co->index = 0;
  569. sport = lpuart_ports[co->index];
  570. if (sport == NULL)
  571. return -ENODEV;
  572. if (options)
  573. uart_parse_options(options, &baud, &parity, &bits, &flow);
  574. else
  575. lpuart_console_get_options(sport, &baud, &parity, &bits);
  576. lpuart_setup_watermark(sport);
  577. return uart_set_options(&sport->port, co, baud, parity, bits, flow);
  578. }
  579. static struct uart_driver lpuart_reg;
  580. static struct console lpuart_console = {
  581. .name = DEV_NAME,
  582. .write = lpuart_console_write,
  583. .device = uart_console_device,
  584. .setup = lpuart_console_setup,
  585. .flags = CON_PRINTBUFFER,
  586. .index = -1,
  587. .data = &lpuart_reg,
  588. };
  589. #define LPUART_CONSOLE (&lpuart_console)
  590. #else
  591. #define LPUART_CONSOLE NULL
  592. #endif
  593. static struct uart_driver lpuart_reg = {
  594. .owner = THIS_MODULE,
  595. .driver_name = DRIVER_NAME,
  596. .dev_name = DEV_NAME,
  597. .nr = ARRAY_SIZE(lpuart_ports),
  598. .cons = LPUART_CONSOLE,
  599. };
  600. static int lpuart_probe(struct platform_device *pdev)
  601. {
  602. struct device_node *np = pdev->dev.of_node;
  603. struct lpuart_port *sport;
  604. struct resource *res;
  605. int ret;
  606. sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL);
  607. if (!sport)
  608. return -ENOMEM;
  609. pdev->dev.coherent_dma_mask = 0;
  610. ret = of_alias_get_id(np, "serial");
  611. if (ret < 0) {
  612. dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret);
  613. return ret;
  614. }
  615. sport->port.line = ret;
  616. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  617. if (!res)
  618. return -ENODEV;
  619. sport->port.mapbase = res->start;
  620. sport->port.membase = devm_ioremap_resource(&pdev->dev, res);
  621. if (IS_ERR(sport->port.membase))
  622. return PTR_ERR(sport->port.membase);
  623. sport->port.dev = &pdev->dev;
  624. sport->port.type = PORT_LPUART;
  625. sport->port.iotype = UPIO_MEM;
  626. sport->port.irq = platform_get_irq(pdev, 0);
  627. sport->port.ops = &lpuart_pops;
  628. sport->port.flags = UPF_BOOT_AUTOCONF;
  629. sport->clk = devm_clk_get(&pdev->dev, "ipg");
  630. if (IS_ERR(sport->clk)) {
  631. ret = PTR_ERR(sport->clk);
  632. dev_err(&pdev->dev, "failed to get uart clk: %d\n", ret);
  633. return ret;
  634. }
  635. ret = clk_prepare_enable(sport->clk);
  636. if (ret) {
  637. dev_err(&pdev->dev, "failed to enable uart clk: %d\n", ret);
  638. return ret;
  639. }
  640. sport->port.uartclk = clk_get_rate(sport->clk);
  641. lpuart_ports[sport->port.line] = sport;
  642. platform_set_drvdata(pdev, &sport->port);
  643. ret = uart_add_one_port(&lpuart_reg, &sport->port);
  644. if (ret) {
  645. clk_disable_unprepare(sport->clk);
  646. return ret;
  647. }
  648. return 0;
  649. }
  650. static int lpuart_remove(struct platform_device *pdev)
  651. {
  652. struct lpuart_port *sport = platform_get_drvdata(pdev);
  653. uart_remove_one_port(&lpuart_reg, &sport->port);
  654. clk_disable_unprepare(sport->clk);
  655. return 0;
  656. }
  657. #ifdef CONFIG_PM_SLEEP
  658. static int lpuart_suspend(struct device *dev)
  659. {
  660. struct lpuart_port *sport = dev_get_drvdata(dev);
  661. uart_suspend_port(&lpuart_reg, &sport->port);
  662. return 0;
  663. }
  664. static int lpuart_resume(struct device *dev)
  665. {
  666. struct lpuart_port *sport = dev_get_drvdata(dev);
  667. uart_resume_port(&lpuart_reg, &sport->port);
  668. return 0;
  669. }
  670. #endif
  671. static SIMPLE_DEV_PM_OPS(lpuart_pm_ops, lpuart_suspend, lpuart_resume);
  672. static struct platform_driver lpuart_driver = {
  673. .probe = lpuart_probe,
  674. .remove = lpuart_remove,
  675. .driver = {
  676. .name = "fsl-lpuart",
  677. .owner = THIS_MODULE,
  678. .of_match_table = lpuart_dt_ids,
  679. .pm = &lpuart_pm_ops,
  680. },
  681. };
  682. static int __init lpuart_serial_init(void)
  683. {
  684. int ret;
  685. pr_info("serial: Freescale lpuart driver\n");
  686. ret = uart_register_driver(&lpuart_reg);
  687. if (ret)
  688. return ret;
  689. ret = platform_driver_register(&lpuart_driver);
  690. if (ret)
  691. uart_unregister_driver(&lpuart_reg);
  692. return 0;
  693. }
  694. static void __exit lpuart_serial_exit(void)
  695. {
  696. platform_driver_unregister(&lpuart_driver);
  697. uart_unregister_driver(&lpuart_reg);
  698. }
  699. module_init(lpuart_serial_init);
  700. module_exit(lpuart_serial_exit);
  701. MODULE_DESCRIPTION("Freescale lpuart serial port driver");
  702. MODULE_LICENSE("GPL v2");