qlcnic_sriov_common.c 51 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic_sriov.h"
  8. #include "qlcnic.h"
  9. #include "qlcnic_83xx_hw.h"
  10. #include <linux/types.h>
  11. #define QLC_BC_COMMAND 0
  12. #define QLC_BC_RESPONSE 1
  13. #define QLC_MBOX_RESP_TIMEOUT (10 * HZ)
  14. #define QLC_MBOX_CH_FREE_TIMEOUT (10 * HZ)
  15. #define QLC_BC_MSG 0
  16. #define QLC_BC_CFREE 1
  17. #define QLC_BC_FLR 2
  18. #define QLC_BC_HDR_SZ 16
  19. #define QLC_BC_PAYLOAD_SZ (1024 - QLC_BC_HDR_SZ)
  20. #define QLC_DEFAULT_RCV_DESCRIPTORS_SRIOV_VF 2048
  21. #define QLC_DEFAULT_JUMBO_RCV_DESCRIPTORS_SRIOV_VF 512
  22. #define QLC_83XX_VF_RESET_FAIL_THRESH 8
  23. #define QLC_BC_CMD_MAX_RETRY_CNT 5
  24. static void qlcnic_sriov_vf_free_mac_list(struct qlcnic_adapter *);
  25. static int qlcnic_sriov_alloc_bc_mbx_args(struct qlcnic_cmd_args *, u32);
  26. static void qlcnic_sriov_vf_poll_dev_state(struct work_struct *);
  27. static void qlcnic_sriov_vf_cancel_fw_work(struct qlcnic_adapter *);
  28. static void qlcnic_sriov_cleanup_transaction(struct qlcnic_bc_trans *);
  29. static int qlcnic_sriov_vf_mbx_op(struct qlcnic_adapter *,
  30. struct qlcnic_cmd_args *);
  31. static void qlcnic_sriov_process_bc_cmd(struct work_struct *);
  32. static struct qlcnic_hardware_ops qlcnic_sriov_vf_hw_ops = {
  33. .read_crb = qlcnic_83xx_read_crb,
  34. .write_crb = qlcnic_83xx_write_crb,
  35. .read_reg = qlcnic_83xx_rd_reg_indirect,
  36. .write_reg = qlcnic_83xx_wrt_reg_indirect,
  37. .get_mac_address = qlcnic_83xx_get_mac_address,
  38. .setup_intr = qlcnic_83xx_setup_intr,
  39. .alloc_mbx_args = qlcnic_83xx_alloc_mbx_args,
  40. .mbx_cmd = qlcnic_sriov_vf_mbx_op,
  41. .get_func_no = qlcnic_83xx_get_func_no,
  42. .api_lock = qlcnic_83xx_cam_lock,
  43. .api_unlock = qlcnic_83xx_cam_unlock,
  44. .process_lb_rcv_ring_diag = qlcnic_83xx_process_rcv_ring_diag,
  45. .create_rx_ctx = qlcnic_83xx_create_rx_ctx,
  46. .create_tx_ctx = qlcnic_83xx_create_tx_ctx,
  47. .del_rx_ctx = qlcnic_83xx_del_rx_ctx,
  48. .del_tx_ctx = qlcnic_83xx_del_tx_ctx,
  49. .setup_link_event = qlcnic_83xx_setup_link_event,
  50. .get_nic_info = qlcnic_83xx_get_nic_info,
  51. .get_pci_info = qlcnic_83xx_get_pci_info,
  52. .set_nic_info = qlcnic_83xx_set_nic_info,
  53. .change_macvlan = qlcnic_83xx_sre_macaddr_change,
  54. .napi_enable = qlcnic_83xx_napi_enable,
  55. .napi_disable = qlcnic_83xx_napi_disable,
  56. .config_intr_coal = qlcnic_83xx_config_intr_coal,
  57. .config_rss = qlcnic_83xx_config_rss,
  58. .config_hw_lro = qlcnic_83xx_config_hw_lro,
  59. .config_promisc_mode = qlcnic_83xx_nic_set_promisc,
  60. .change_l2_filter = qlcnic_83xx_change_l2_filter,
  61. .get_board_info = qlcnic_83xx_get_port_info,
  62. .free_mac_list = qlcnic_sriov_vf_free_mac_list,
  63. };
  64. static struct qlcnic_nic_template qlcnic_sriov_vf_ops = {
  65. .config_bridged_mode = qlcnic_config_bridged_mode,
  66. .config_led = qlcnic_config_led,
  67. .cancel_idc_work = qlcnic_sriov_vf_cancel_fw_work,
  68. .napi_add = qlcnic_83xx_napi_add,
  69. .napi_del = qlcnic_83xx_napi_del,
  70. .shutdown = qlcnic_sriov_vf_shutdown,
  71. .resume = qlcnic_sriov_vf_resume,
  72. .config_ipaddr = qlcnic_83xx_config_ipaddr,
  73. .clear_legacy_intr = qlcnic_83xx_clear_legacy_intr,
  74. };
  75. static const struct qlcnic_mailbox_metadata qlcnic_sriov_bc_mbx_tbl[] = {
  76. {QLCNIC_BC_CMD_CHANNEL_INIT, 2, 2},
  77. {QLCNIC_BC_CMD_CHANNEL_TERM, 2, 2},
  78. {QLCNIC_BC_CMD_GET_ACL, 3, 14},
  79. {QLCNIC_BC_CMD_CFG_GUEST_VLAN, 2, 2},
  80. };
  81. static inline bool qlcnic_sriov_bc_msg_check(u32 val)
  82. {
  83. return (val & (1 << QLC_BC_MSG)) ? true : false;
  84. }
  85. static inline bool qlcnic_sriov_channel_free_check(u32 val)
  86. {
  87. return (val & (1 << QLC_BC_CFREE)) ? true : false;
  88. }
  89. static inline bool qlcnic_sriov_flr_check(u32 val)
  90. {
  91. return (val & (1 << QLC_BC_FLR)) ? true : false;
  92. }
  93. static inline u8 qlcnic_sriov_target_func_id(u32 val)
  94. {
  95. return (val >> 4) & 0xff;
  96. }
  97. static int qlcnic_sriov_virtid_fn(struct qlcnic_adapter *adapter, int vf_id)
  98. {
  99. struct pci_dev *dev = adapter->pdev;
  100. int pos;
  101. u16 stride, offset;
  102. if (qlcnic_sriov_vf_check(adapter))
  103. return 0;
  104. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_SRIOV);
  105. pci_read_config_word(dev, pos + PCI_SRIOV_VF_OFFSET, &offset);
  106. pci_read_config_word(dev, pos + PCI_SRIOV_VF_STRIDE, &stride);
  107. return (dev->devfn + offset + stride * vf_id) & 0xff;
  108. }
  109. int qlcnic_sriov_init(struct qlcnic_adapter *adapter, int num_vfs)
  110. {
  111. struct qlcnic_sriov *sriov;
  112. struct qlcnic_back_channel *bc;
  113. struct workqueue_struct *wq;
  114. struct qlcnic_vport *vp;
  115. struct qlcnic_vf_info *vf;
  116. int err, i;
  117. if (!qlcnic_sriov_enable_check(adapter))
  118. return -EIO;
  119. sriov = kzalloc(sizeof(struct qlcnic_sriov), GFP_KERNEL);
  120. if (!sriov)
  121. return -ENOMEM;
  122. adapter->ahw->sriov = sriov;
  123. sriov->num_vfs = num_vfs;
  124. bc = &sriov->bc;
  125. sriov->vf_info = kzalloc(sizeof(struct qlcnic_vf_info) *
  126. num_vfs, GFP_KERNEL);
  127. if (!sriov->vf_info) {
  128. err = -ENOMEM;
  129. goto qlcnic_free_sriov;
  130. }
  131. wq = create_singlethread_workqueue("bc-trans");
  132. if (wq == NULL) {
  133. err = -ENOMEM;
  134. dev_err(&adapter->pdev->dev,
  135. "Cannot create bc-trans workqueue\n");
  136. goto qlcnic_free_vf_info;
  137. }
  138. bc->bc_trans_wq = wq;
  139. wq = create_singlethread_workqueue("async");
  140. if (wq == NULL) {
  141. err = -ENOMEM;
  142. dev_err(&adapter->pdev->dev, "Cannot create async workqueue\n");
  143. goto qlcnic_destroy_trans_wq;
  144. }
  145. bc->bc_async_wq = wq;
  146. INIT_LIST_HEAD(&bc->async_list);
  147. for (i = 0; i < num_vfs; i++) {
  148. vf = &sriov->vf_info[i];
  149. vf->adapter = adapter;
  150. vf->pci_func = qlcnic_sriov_virtid_fn(adapter, i);
  151. mutex_init(&vf->send_cmd_lock);
  152. INIT_LIST_HEAD(&vf->rcv_act.wait_list);
  153. INIT_LIST_HEAD(&vf->rcv_pend.wait_list);
  154. spin_lock_init(&vf->rcv_act.lock);
  155. spin_lock_init(&vf->rcv_pend.lock);
  156. init_completion(&vf->ch_free_cmpl);
  157. INIT_WORK(&vf->trans_work, qlcnic_sriov_process_bc_cmd);
  158. if (qlcnic_sriov_pf_check(adapter)) {
  159. vp = kzalloc(sizeof(struct qlcnic_vport), GFP_KERNEL);
  160. if (!vp) {
  161. err = -ENOMEM;
  162. goto qlcnic_destroy_async_wq;
  163. }
  164. sriov->vf_info[i].vp = vp;
  165. vp->max_tx_bw = MAX_BW;
  166. vp->spoofchk = true;
  167. random_ether_addr(vp->mac);
  168. dev_info(&adapter->pdev->dev,
  169. "MAC Address %pM is configured for VF %d\n",
  170. vp->mac, i);
  171. }
  172. }
  173. return 0;
  174. qlcnic_destroy_async_wq:
  175. destroy_workqueue(bc->bc_async_wq);
  176. qlcnic_destroy_trans_wq:
  177. destroy_workqueue(bc->bc_trans_wq);
  178. qlcnic_free_vf_info:
  179. kfree(sriov->vf_info);
  180. qlcnic_free_sriov:
  181. kfree(adapter->ahw->sriov);
  182. return err;
  183. }
  184. void qlcnic_sriov_cleanup_list(struct qlcnic_trans_list *t_list)
  185. {
  186. struct qlcnic_bc_trans *trans;
  187. struct qlcnic_cmd_args cmd;
  188. unsigned long flags;
  189. spin_lock_irqsave(&t_list->lock, flags);
  190. while (!list_empty(&t_list->wait_list)) {
  191. trans = list_first_entry(&t_list->wait_list,
  192. struct qlcnic_bc_trans, list);
  193. list_del(&trans->list);
  194. t_list->count--;
  195. cmd.req.arg = (u32 *)trans->req_pay;
  196. cmd.rsp.arg = (u32 *)trans->rsp_pay;
  197. qlcnic_free_mbx_args(&cmd);
  198. qlcnic_sriov_cleanup_transaction(trans);
  199. }
  200. spin_unlock_irqrestore(&t_list->lock, flags);
  201. }
  202. void __qlcnic_sriov_cleanup(struct qlcnic_adapter *adapter)
  203. {
  204. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  205. struct qlcnic_back_channel *bc = &sriov->bc;
  206. struct qlcnic_vf_info *vf;
  207. int i;
  208. if (!qlcnic_sriov_enable_check(adapter))
  209. return;
  210. qlcnic_sriov_cleanup_async_list(bc);
  211. destroy_workqueue(bc->bc_async_wq);
  212. for (i = 0; i < sriov->num_vfs; i++) {
  213. vf = &sriov->vf_info[i];
  214. qlcnic_sriov_cleanup_list(&vf->rcv_pend);
  215. cancel_work_sync(&vf->trans_work);
  216. qlcnic_sriov_cleanup_list(&vf->rcv_act);
  217. }
  218. destroy_workqueue(bc->bc_trans_wq);
  219. for (i = 0; i < sriov->num_vfs; i++)
  220. kfree(sriov->vf_info[i].vp);
  221. kfree(sriov->vf_info);
  222. kfree(adapter->ahw->sriov);
  223. }
  224. static void qlcnic_sriov_vf_cleanup(struct qlcnic_adapter *adapter)
  225. {
  226. qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_TERM);
  227. qlcnic_sriov_cfg_bc_intr(adapter, 0);
  228. __qlcnic_sriov_cleanup(adapter);
  229. }
  230. void qlcnic_sriov_cleanup(struct qlcnic_adapter *adapter)
  231. {
  232. if (qlcnic_sriov_pf_check(adapter))
  233. qlcnic_sriov_pf_cleanup(adapter);
  234. if (qlcnic_sriov_vf_check(adapter))
  235. qlcnic_sriov_vf_cleanup(adapter);
  236. }
  237. static int qlcnic_sriov_post_bc_msg(struct qlcnic_adapter *adapter, u32 *hdr,
  238. u32 *pay, u8 pci_func, u8 size)
  239. {
  240. u32 rsp, mbx_val, fw_data, rsp_num, mbx_cmd, val, wait_time = 0;
  241. struct qlcnic_hardware_context *ahw = adapter->ahw;
  242. unsigned long flags;
  243. u16 opcode;
  244. u8 mbx_err_code;
  245. int i, j;
  246. opcode = ((struct qlcnic_bc_hdr *)hdr)->cmd_op;
  247. if (!test_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status)) {
  248. dev_info(&adapter->pdev->dev,
  249. "Mailbox cmd attempted, 0x%x\n", opcode);
  250. dev_info(&adapter->pdev->dev, "Mailbox detached\n");
  251. return 0;
  252. }
  253. spin_lock_irqsave(&ahw->mbx_lock, flags);
  254. mbx_val = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
  255. if (mbx_val) {
  256. QLCDB(adapter, DRV, "Mailbox cmd attempted, 0x%x\n", opcode);
  257. spin_unlock_irqrestore(&ahw->mbx_lock, flags);
  258. return QLCNIC_RCODE_TIMEOUT;
  259. }
  260. /* Fill in mailbox registers */
  261. val = size + (sizeof(struct qlcnic_bc_hdr) / sizeof(u32));
  262. mbx_cmd = 0x31 | (val << 16) | (adapter->ahw->fw_hal_version << 29);
  263. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 0));
  264. mbx_cmd = 0x1 | (1 << 4);
  265. if (qlcnic_sriov_pf_check(adapter))
  266. mbx_cmd |= (pci_func << 5);
  267. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 1));
  268. for (i = 2, j = 0; j < (sizeof(struct qlcnic_bc_hdr) / sizeof(u32));
  269. i++, j++) {
  270. writel(*(hdr++), QLCNIC_MBX_HOST(ahw, i));
  271. }
  272. for (j = 0; j < size; j++, i++)
  273. writel(*(pay++), QLCNIC_MBX_HOST(ahw, i));
  274. /* Signal FW about the impending command */
  275. QLCWRX(ahw, QLCNIC_HOST_MBX_CTRL, QLCNIC_SET_OWNER);
  276. /* Waiting for the mailbox cmd to complete and while waiting here
  277. * some AEN might arrive. If more than 5 seconds expire we can
  278. * assume something is wrong.
  279. */
  280. poll:
  281. rsp = qlcnic_83xx_mbx_poll(adapter, &wait_time);
  282. if (rsp != QLCNIC_RCODE_TIMEOUT) {
  283. /* Get the FW response data */
  284. fw_data = readl(QLCNIC_MBX_FW(ahw, 0));
  285. if (fw_data & QLCNIC_MBX_ASYNC_EVENT) {
  286. __qlcnic_83xx_process_aen(adapter);
  287. goto poll;
  288. }
  289. mbx_err_code = QLCNIC_MBX_STATUS(fw_data);
  290. rsp_num = QLCNIC_MBX_NUM_REGS(fw_data);
  291. opcode = QLCNIC_MBX_RSP(fw_data);
  292. switch (mbx_err_code) {
  293. case QLCNIC_MBX_RSP_OK:
  294. case QLCNIC_MBX_PORT_RSP_OK:
  295. rsp = QLCNIC_RCODE_SUCCESS;
  296. break;
  297. default:
  298. if (opcode == QLCNIC_CMD_CONFIG_MAC_VLAN) {
  299. rsp = qlcnic_83xx_mac_rcode(adapter);
  300. if (!rsp)
  301. goto out;
  302. }
  303. dev_err(&adapter->pdev->dev,
  304. "MBX command 0x%x failed with err:0x%x\n",
  305. opcode, mbx_err_code);
  306. rsp = mbx_err_code;
  307. break;
  308. }
  309. goto out;
  310. }
  311. dev_err(&adapter->pdev->dev, "MBX command 0x%x timed out\n",
  312. QLCNIC_MBX_RSP(mbx_cmd));
  313. rsp = QLCNIC_RCODE_TIMEOUT;
  314. out:
  315. /* clear fw mbx control register */
  316. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  317. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  318. return rsp;
  319. }
  320. static void qlcnic_sriov_vf_cfg_buff_desc(struct qlcnic_adapter *adapter)
  321. {
  322. adapter->num_rxd = QLC_DEFAULT_RCV_DESCRIPTORS_SRIOV_VF;
  323. adapter->max_rxd = MAX_RCV_DESCRIPTORS_10G;
  324. adapter->num_jumbo_rxd = QLC_DEFAULT_JUMBO_RCV_DESCRIPTORS_SRIOV_VF;
  325. adapter->max_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_10G;
  326. adapter->num_txd = MAX_CMD_DESCRIPTORS;
  327. adapter->max_rds_rings = MAX_RDS_RINGS;
  328. }
  329. int qlcnic_sriov_get_vf_vport_info(struct qlcnic_adapter *adapter,
  330. struct qlcnic_info *npar_info, u16 vport_id)
  331. {
  332. struct device *dev = &adapter->pdev->dev;
  333. struct qlcnic_cmd_args cmd;
  334. int err;
  335. u32 status;
  336. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_NIC_INFO);
  337. if (err)
  338. return err;
  339. cmd.req.arg[1] = vport_id << 16 | 0x1;
  340. err = qlcnic_issue_cmd(adapter, &cmd);
  341. if (err) {
  342. dev_err(&adapter->pdev->dev,
  343. "Failed to get vport info, err=%d\n", err);
  344. qlcnic_free_mbx_args(&cmd);
  345. return err;
  346. }
  347. status = cmd.rsp.arg[2] & 0xffff;
  348. if (status & BIT_0)
  349. npar_info->min_tx_bw = MSW(cmd.rsp.arg[2]);
  350. if (status & BIT_1)
  351. npar_info->max_tx_bw = LSW(cmd.rsp.arg[3]);
  352. if (status & BIT_2)
  353. npar_info->max_tx_ques = MSW(cmd.rsp.arg[3]);
  354. if (status & BIT_3)
  355. npar_info->max_tx_mac_filters = LSW(cmd.rsp.arg[4]);
  356. if (status & BIT_4)
  357. npar_info->max_rx_mcast_mac_filters = MSW(cmd.rsp.arg[4]);
  358. if (status & BIT_5)
  359. npar_info->max_rx_ucast_mac_filters = LSW(cmd.rsp.arg[5]);
  360. if (status & BIT_6)
  361. npar_info->max_rx_ip_addr = MSW(cmd.rsp.arg[5]);
  362. if (status & BIT_7)
  363. npar_info->max_rx_lro_flow = LSW(cmd.rsp.arg[6]);
  364. if (status & BIT_8)
  365. npar_info->max_rx_status_rings = MSW(cmd.rsp.arg[6]);
  366. if (status & BIT_9)
  367. npar_info->max_rx_buf_rings = LSW(cmd.rsp.arg[7]);
  368. npar_info->max_rx_ques = MSW(cmd.rsp.arg[7]);
  369. npar_info->max_tx_vlan_keys = LSW(cmd.rsp.arg[8]);
  370. npar_info->max_local_ipv6_addrs = MSW(cmd.rsp.arg[8]);
  371. npar_info->max_remote_ipv6_addrs = LSW(cmd.rsp.arg[9]);
  372. dev_info(dev, "\n\tmin_tx_bw: %d, max_tx_bw: %d max_tx_ques: %d,\n"
  373. "\tmax_tx_mac_filters: %d max_rx_mcast_mac_filters: %d,\n"
  374. "\tmax_rx_ucast_mac_filters: 0x%x, max_rx_ip_addr: %d,\n"
  375. "\tmax_rx_lro_flow: %d max_rx_status_rings: %d,\n"
  376. "\tmax_rx_buf_rings: %d, max_rx_ques: %d, max_tx_vlan_keys %d\n"
  377. "\tlocal_ipv6_addr: %d, remote_ipv6_addr: %d\n",
  378. npar_info->min_tx_bw, npar_info->max_tx_bw,
  379. npar_info->max_tx_ques, npar_info->max_tx_mac_filters,
  380. npar_info->max_rx_mcast_mac_filters,
  381. npar_info->max_rx_ucast_mac_filters, npar_info->max_rx_ip_addr,
  382. npar_info->max_rx_lro_flow, npar_info->max_rx_status_rings,
  383. npar_info->max_rx_buf_rings, npar_info->max_rx_ques,
  384. npar_info->max_tx_vlan_keys, npar_info->max_local_ipv6_addrs,
  385. npar_info->max_remote_ipv6_addrs);
  386. qlcnic_free_mbx_args(&cmd);
  387. return err;
  388. }
  389. static int qlcnic_sriov_set_pvid_mode(struct qlcnic_adapter *adapter,
  390. struct qlcnic_cmd_args *cmd)
  391. {
  392. adapter->rx_pvid = (cmd->rsp.arg[1] >> 16) & 0xffff;
  393. adapter->flags &= ~QLCNIC_TAGGING_ENABLED;
  394. return 0;
  395. }
  396. static int qlcnic_sriov_set_guest_vlan_mode(struct qlcnic_adapter *adapter,
  397. struct qlcnic_cmd_args *cmd)
  398. {
  399. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  400. int i, num_vlans;
  401. u16 *vlans;
  402. if (sriov->allowed_vlans)
  403. return 0;
  404. sriov->any_vlan = cmd->rsp.arg[2] & 0xf;
  405. if (!sriov->any_vlan)
  406. return 0;
  407. sriov->num_allowed_vlans = cmd->rsp.arg[2] >> 16;
  408. num_vlans = sriov->num_allowed_vlans;
  409. sriov->allowed_vlans = kzalloc(sizeof(u16) * num_vlans, GFP_KERNEL);
  410. if (!sriov->allowed_vlans)
  411. return -ENOMEM;
  412. vlans = (u16 *)&cmd->rsp.arg[3];
  413. for (i = 0; i < num_vlans; i++)
  414. sriov->allowed_vlans[i] = vlans[i];
  415. return 0;
  416. }
  417. static int qlcnic_sriov_get_vf_acl(struct qlcnic_adapter *adapter)
  418. {
  419. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  420. struct qlcnic_cmd_args cmd;
  421. int ret;
  422. ret = qlcnic_sriov_alloc_bc_mbx_args(&cmd, QLCNIC_BC_CMD_GET_ACL);
  423. if (ret)
  424. return ret;
  425. ret = qlcnic_issue_cmd(adapter, &cmd);
  426. if (ret) {
  427. dev_err(&adapter->pdev->dev, "Failed to get ACL, err=%d\n",
  428. ret);
  429. } else {
  430. sriov->vlan_mode = cmd.rsp.arg[1] & 0x3;
  431. switch (sriov->vlan_mode) {
  432. case QLC_GUEST_VLAN_MODE:
  433. ret = qlcnic_sriov_set_guest_vlan_mode(adapter, &cmd);
  434. break;
  435. case QLC_PVID_MODE:
  436. ret = qlcnic_sriov_set_pvid_mode(adapter, &cmd);
  437. break;
  438. }
  439. }
  440. qlcnic_free_mbx_args(&cmd);
  441. return ret;
  442. }
  443. static int qlcnic_sriov_vf_init_driver(struct qlcnic_adapter *adapter)
  444. {
  445. struct qlcnic_info nic_info;
  446. struct qlcnic_hardware_context *ahw = adapter->ahw;
  447. int err;
  448. err = qlcnic_sriov_get_vf_vport_info(adapter, &nic_info, 0);
  449. if (err)
  450. return err;
  451. err = qlcnic_get_nic_info(adapter, &nic_info, ahw->pci_func);
  452. if (err)
  453. return -EIO;
  454. err = qlcnic_sriov_get_vf_acl(adapter);
  455. if (err)
  456. return err;
  457. if (qlcnic_83xx_get_port_info(adapter))
  458. return -EIO;
  459. qlcnic_sriov_vf_cfg_buff_desc(adapter);
  460. adapter->flags |= QLCNIC_ADAPTER_INITIALIZED;
  461. dev_info(&adapter->pdev->dev, "HAL Version: %d\n",
  462. adapter->ahw->fw_hal_version);
  463. ahw->physical_port = (u8) nic_info.phys_port;
  464. ahw->switch_mode = nic_info.switch_mode;
  465. ahw->max_mtu = nic_info.max_mtu;
  466. ahw->op_mode = nic_info.op_mode;
  467. ahw->capabilities = nic_info.capabilities;
  468. return 0;
  469. }
  470. static int qlcnic_sriov_setup_vf(struct qlcnic_adapter *adapter,
  471. int pci_using_dac)
  472. {
  473. int err;
  474. INIT_LIST_HEAD(&adapter->vf_mc_list);
  475. if (!qlcnic_use_msi_x && !!qlcnic_use_msi)
  476. dev_warn(&adapter->pdev->dev,
  477. "Device does not support MSI interrupts\n");
  478. err = qlcnic_setup_intr(adapter, 1);
  479. if (err) {
  480. dev_err(&adapter->pdev->dev, "Failed to setup interrupt\n");
  481. goto err_out_disable_msi;
  482. }
  483. err = qlcnic_83xx_setup_mbx_intr(adapter);
  484. if (err)
  485. goto err_out_disable_msi;
  486. err = qlcnic_sriov_init(adapter, 1);
  487. if (err)
  488. goto err_out_disable_mbx_intr;
  489. err = qlcnic_sriov_cfg_bc_intr(adapter, 1);
  490. if (err)
  491. goto err_out_cleanup_sriov;
  492. err = qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_INIT);
  493. if (err)
  494. goto err_out_disable_bc_intr;
  495. err = qlcnic_sriov_vf_init_driver(adapter);
  496. if (err)
  497. goto err_out_send_channel_term;
  498. err = qlcnic_setup_netdev(adapter, adapter->netdev, pci_using_dac);
  499. if (err)
  500. goto err_out_send_channel_term;
  501. pci_set_drvdata(adapter->pdev, adapter);
  502. dev_info(&adapter->pdev->dev, "%s: XGbE port initialized\n",
  503. adapter->netdev->name);
  504. qlcnic_schedule_work(adapter, qlcnic_sriov_vf_poll_dev_state,
  505. adapter->ahw->idc.delay);
  506. return 0;
  507. err_out_send_channel_term:
  508. qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_TERM);
  509. err_out_disable_bc_intr:
  510. qlcnic_sriov_cfg_bc_intr(adapter, 0);
  511. err_out_cleanup_sriov:
  512. __qlcnic_sriov_cleanup(adapter);
  513. err_out_disable_mbx_intr:
  514. qlcnic_83xx_free_mbx_intr(adapter);
  515. err_out_disable_msi:
  516. qlcnic_teardown_intr(adapter);
  517. return err;
  518. }
  519. static int qlcnic_sriov_check_dev_ready(struct qlcnic_adapter *adapter)
  520. {
  521. u32 state;
  522. do {
  523. msleep(20);
  524. if (++adapter->fw_fail_cnt > QLC_BC_CMD_MAX_RETRY_CNT)
  525. return -EIO;
  526. state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  527. } while (state != QLC_83XX_IDC_DEV_READY);
  528. return 0;
  529. }
  530. int qlcnic_sriov_vf_init(struct qlcnic_adapter *adapter, int pci_using_dac)
  531. {
  532. struct qlcnic_hardware_context *ahw = adapter->ahw;
  533. int err;
  534. spin_lock_init(&ahw->mbx_lock);
  535. set_bit(QLC_83XX_MBX_READY, &ahw->idc.status);
  536. set_bit(QLC_83XX_MODULE_LOADED, &ahw->idc.status);
  537. ahw->idc.delay = QLC_83XX_IDC_FW_POLL_DELAY;
  538. ahw->reset_context = 0;
  539. adapter->fw_fail_cnt = 0;
  540. ahw->msix_supported = 1;
  541. adapter->need_fw_reset = 0;
  542. adapter->flags |= QLCNIC_TX_INTR_SHARED;
  543. err = qlcnic_sriov_check_dev_ready(adapter);
  544. if (err)
  545. return err;
  546. err = qlcnic_sriov_setup_vf(adapter, pci_using_dac);
  547. if (err)
  548. return err;
  549. if (qlcnic_read_mac_addr(adapter))
  550. dev_warn(&adapter->pdev->dev, "failed to read mac addr\n");
  551. INIT_DELAYED_WORK(&adapter->idc_aen_work, qlcnic_83xx_idc_aen_work);
  552. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  553. return 0;
  554. }
  555. void qlcnic_sriov_vf_set_ops(struct qlcnic_adapter *adapter)
  556. {
  557. struct qlcnic_hardware_context *ahw = adapter->ahw;
  558. ahw->op_mode = QLCNIC_SRIOV_VF_FUNC;
  559. dev_info(&adapter->pdev->dev,
  560. "HAL Version: %d Non Privileged SRIOV function\n",
  561. ahw->fw_hal_version);
  562. adapter->nic_ops = &qlcnic_sriov_vf_ops;
  563. set_bit(__QLCNIC_SRIOV_ENABLE, &adapter->state);
  564. return;
  565. }
  566. void qlcnic_sriov_vf_register_map(struct qlcnic_hardware_context *ahw)
  567. {
  568. ahw->hw_ops = &qlcnic_sriov_vf_hw_ops;
  569. ahw->reg_tbl = (u32 *)qlcnic_83xx_reg_tbl;
  570. ahw->ext_reg_tbl = (u32 *)qlcnic_83xx_ext_reg_tbl;
  571. }
  572. static u32 qlcnic_sriov_get_bc_paysize(u32 real_pay_size, u8 curr_frag)
  573. {
  574. u32 pay_size;
  575. pay_size = real_pay_size / ((curr_frag + 1) * QLC_BC_PAYLOAD_SZ);
  576. if (pay_size)
  577. pay_size = QLC_BC_PAYLOAD_SZ;
  578. else
  579. pay_size = real_pay_size % QLC_BC_PAYLOAD_SZ;
  580. return pay_size;
  581. }
  582. int qlcnic_sriov_func_to_index(struct qlcnic_adapter *adapter, u8 pci_func)
  583. {
  584. struct qlcnic_vf_info *vf_info = adapter->ahw->sriov->vf_info;
  585. u8 i;
  586. if (qlcnic_sriov_vf_check(adapter))
  587. return 0;
  588. for (i = 0; i < adapter->ahw->sriov->num_vfs; i++) {
  589. if (vf_info[i].pci_func == pci_func)
  590. return i;
  591. }
  592. return -EINVAL;
  593. }
  594. static inline int qlcnic_sriov_alloc_bc_trans(struct qlcnic_bc_trans **trans)
  595. {
  596. *trans = kzalloc(sizeof(struct qlcnic_bc_trans), GFP_ATOMIC);
  597. if (!*trans)
  598. return -ENOMEM;
  599. init_completion(&(*trans)->resp_cmpl);
  600. return 0;
  601. }
  602. static inline int qlcnic_sriov_alloc_bc_msg(struct qlcnic_bc_hdr **hdr,
  603. u32 size)
  604. {
  605. *hdr = kzalloc(sizeof(struct qlcnic_bc_hdr) * size, GFP_ATOMIC);
  606. if (!*hdr)
  607. return -ENOMEM;
  608. return 0;
  609. }
  610. static int qlcnic_sriov_alloc_bc_mbx_args(struct qlcnic_cmd_args *mbx, u32 type)
  611. {
  612. const struct qlcnic_mailbox_metadata *mbx_tbl;
  613. int i, size;
  614. mbx_tbl = qlcnic_sriov_bc_mbx_tbl;
  615. size = ARRAY_SIZE(qlcnic_sriov_bc_mbx_tbl);
  616. for (i = 0; i < size; i++) {
  617. if (type == mbx_tbl[i].cmd) {
  618. mbx->op_type = QLC_BC_CMD;
  619. mbx->req.num = mbx_tbl[i].in_args;
  620. mbx->rsp.num = mbx_tbl[i].out_args;
  621. mbx->req.arg = kcalloc(mbx->req.num, sizeof(u32),
  622. GFP_ATOMIC);
  623. if (!mbx->req.arg)
  624. return -ENOMEM;
  625. mbx->rsp.arg = kcalloc(mbx->rsp.num, sizeof(u32),
  626. GFP_ATOMIC);
  627. if (!mbx->rsp.arg) {
  628. kfree(mbx->req.arg);
  629. mbx->req.arg = NULL;
  630. return -ENOMEM;
  631. }
  632. memset(mbx->req.arg, 0, sizeof(u32) * mbx->req.num);
  633. memset(mbx->rsp.arg, 0, sizeof(u32) * mbx->rsp.num);
  634. mbx->req.arg[0] = (type | (mbx->req.num << 16) |
  635. (3 << 29));
  636. mbx->rsp.arg[0] = (type & 0xffff) | mbx->rsp.num << 16;
  637. return 0;
  638. }
  639. }
  640. return -EINVAL;
  641. }
  642. static int qlcnic_sriov_prepare_bc_hdr(struct qlcnic_bc_trans *trans,
  643. struct qlcnic_cmd_args *cmd,
  644. u16 seq, u8 msg_type)
  645. {
  646. struct qlcnic_bc_hdr *hdr;
  647. int i;
  648. u32 num_regs, bc_pay_sz;
  649. u16 remainder;
  650. u8 cmd_op, num_frags, t_num_frags;
  651. bc_pay_sz = QLC_BC_PAYLOAD_SZ;
  652. if (msg_type == QLC_BC_COMMAND) {
  653. trans->req_pay = (struct qlcnic_bc_payload *)cmd->req.arg;
  654. trans->rsp_pay = (struct qlcnic_bc_payload *)cmd->rsp.arg;
  655. num_regs = cmd->req.num;
  656. trans->req_pay_size = (num_regs * 4);
  657. num_regs = cmd->rsp.num;
  658. trans->rsp_pay_size = (num_regs * 4);
  659. cmd_op = cmd->req.arg[0] & 0xff;
  660. remainder = (trans->req_pay_size) % (bc_pay_sz);
  661. num_frags = (trans->req_pay_size) / (bc_pay_sz);
  662. if (remainder)
  663. num_frags++;
  664. t_num_frags = num_frags;
  665. if (qlcnic_sriov_alloc_bc_msg(&trans->req_hdr, num_frags))
  666. return -ENOMEM;
  667. remainder = (trans->rsp_pay_size) % (bc_pay_sz);
  668. num_frags = (trans->rsp_pay_size) / (bc_pay_sz);
  669. if (remainder)
  670. num_frags++;
  671. if (qlcnic_sriov_alloc_bc_msg(&trans->rsp_hdr, num_frags))
  672. return -ENOMEM;
  673. num_frags = t_num_frags;
  674. hdr = trans->req_hdr;
  675. } else {
  676. cmd->req.arg = (u32 *)trans->req_pay;
  677. cmd->rsp.arg = (u32 *)trans->rsp_pay;
  678. cmd_op = cmd->req.arg[0] & 0xff;
  679. remainder = (trans->rsp_pay_size) % (bc_pay_sz);
  680. num_frags = (trans->rsp_pay_size) / (bc_pay_sz);
  681. if (remainder)
  682. num_frags++;
  683. cmd->req.num = trans->req_pay_size / 4;
  684. cmd->rsp.num = trans->rsp_pay_size / 4;
  685. hdr = trans->rsp_hdr;
  686. cmd->op_type = trans->req_hdr->op_type;
  687. }
  688. trans->trans_id = seq;
  689. trans->cmd_id = cmd_op;
  690. for (i = 0; i < num_frags; i++) {
  691. hdr[i].version = 2;
  692. hdr[i].msg_type = msg_type;
  693. hdr[i].op_type = cmd->op_type;
  694. hdr[i].num_cmds = 1;
  695. hdr[i].num_frags = num_frags;
  696. hdr[i].frag_num = i + 1;
  697. hdr[i].cmd_op = cmd_op;
  698. hdr[i].seq_id = seq;
  699. }
  700. return 0;
  701. }
  702. static void qlcnic_sriov_cleanup_transaction(struct qlcnic_bc_trans *trans)
  703. {
  704. if (!trans)
  705. return;
  706. kfree(trans->req_hdr);
  707. kfree(trans->rsp_hdr);
  708. kfree(trans);
  709. }
  710. static int qlcnic_sriov_clear_trans(struct qlcnic_vf_info *vf,
  711. struct qlcnic_bc_trans *trans, u8 type)
  712. {
  713. struct qlcnic_trans_list *t_list;
  714. unsigned long flags;
  715. int ret = 0;
  716. if (type == QLC_BC_RESPONSE) {
  717. t_list = &vf->rcv_act;
  718. spin_lock_irqsave(&t_list->lock, flags);
  719. t_list->count--;
  720. list_del(&trans->list);
  721. if (t_list->count > 0)
  722. ret = 1;
  723. spin_unlock_irqrestore(&t_list->lock, flags);
  724. }
  725. if (type == QLC_BC_COMMAND) {
  726. while (test_and_set_bit(QLC_BC_VF_SEND, &vf->state))
  727. msleep(100);
  728. vf->send_cmd = NULL;
  729. clear_bit(QLC_BC_VF_SEND, &vf->state);
  730. }
  731. return ret;
  732. }
  733. static void qlcnic_sriov_schedule_bc_cmd(struct qlcnic_sriov *sriov,
  734. struct qlcnic_vf_info *vf,
  735. work_func_t func)
  736. {
  737. if (test_bit(QLC_BC_VF_FLR, &vf->state) ||
  738. vf->adapter->need_fw_reset)
  739. return;
  740. queue_work(sriov->bc.bc_trans_wq, &vf->trans_work);
  741. }
  742. static inline void qlcnic_sriov_wait_for_resp(struct qlcnic_bc_trans *trans)
  743. {
  744. struct completion *cmpl = &trans->resp_cmpl;
  745. if (wait_for_completion_timeout(cmpl, QLC_MBOX_RESP_TIMEOUT))
  746. trans->trans_state = QLC_END;
  747. else
  748. trans->trans_state = QLC_ABORT;
  749. return;
  750. }
  751. static void qlcnic_sriov_handle_multi_frags(struct qlcnic_bc_trans *trans,
  752. u8 type)
  753. {
  754. if (type == QLC_BC_RESPONSE) {
  755. trans->curr_rsp_frag++;
  756. if (trans->curr_rsp_frag < trans->rsp_hdr->num_frags)
  757. trans->trans_state = QLC_INIT;
  758. else
  759. trans->trans_state = QLC_END;
  760. } else {
  761. trans->curr_req_frag++;
  762. if (trans->curr_req_frag < trans->req_hdr->num_frags)
  763. trans->trans_state = QLC_INIT;
  764. else
  765. trans->trans_state = QLC_WAIT_FOR_RESP;
  766. }
  767. }
  768. static void qlcnic_sriov_wait_for_channel_free(struct qlcnic_bc_trans *trans,
  769. u8 type)
  770. {
  771. struct qlcnic_vf_info *vf = trans->vf;
  772. struct completion *cmpl = &vf->ch_free_cmpl;
  773. if (!wait_for_completion_timeout(cmpl, QLC_MBOX_CH_FREE_TIMEOUT)) {
  774. trans->trans_state = QLC_ABORT;
  775. return;
  776. }
  777. clear_bit(QLC_BC_VF_CHANNEL, &vf->state);
  778. qlcnic_sriov_handle_multi_frags(trans, type);
  779. }
  780. static void qlcnic_sriov_pull_bc_msg(struct qlcnic_adapter *adapter,
  781. u32 *hdr, u32 *pay, u32 size)
  782. {
  783. struct qlcnic_hardware_context *ahw = adapter->ahw;
  784. u32 fw_mbx;
  785. u8 i, max = 2, hdr_size, j;
  786. hdr_size = (sizeof(struct qlcnic_bc_hdr) / sizeof(u32));
  787. max = (size / sizeof(u32)) + hdr_size;
  788. fw_mbx = readl(QLCNIC_MBX_FW(ahw, 0));
  789. for (i = 2, j = 0; j < hdr_size; i++, j++)
  790. *(hdr++) = readl(QLCNIC_MBX_FW(ahw, i));
  791. for (; j < max; i++, j++)
  792. *(pay++) = readl(QLCNIC_MBX_FW(ahw, i));
  793. }
  794. static int __qlcnic_sriov_issue_bc_post(struct qlcnic_vf_info *vf)
  795. {
  796. int ret = -EBUSY;
  797. u32 timeout = 10000;
  798. do {
  799. if (!test_and_set_bit(QLC_BC_VF_CHANNEL, &vf->state)) {
  800. ret = 0;
  801. break;
  802. }
  803. mdelay(1);
  804. } while (--timeout);
  805. return ret;
  806. }
  807. static int qlcnic_sriov_issue_bc_post(struct qlcnic_bc_trans *trans, u8 type)
  808. {
  809. struct qlcnic_vf_info *vf = trans->vf;
  810. u32 pay_size, hdr_size;
  811. u32 *hdr, *pay;
  812. int ret;
  813. u8 pci_func = trans->func_id;
  814. if (__qlcnic_sriov_issue_bc_post(vf))
  815. return -EBUSY;
  816. if (type == QLC_BC_COMMAND) {
  817. hdr = (u32 *)(trans->req_hdr + trans->curr_req_frag);
  818. pay = (u32 *)(trans->req_pay + trans->curr_req_frag);
  819. hdr_size = (sizeof(struct qlcnic_bc_hdr) / sizeof(u32));
  820. pay_size = qlcnic_sriov_get_bc_paysize(trans->req_pay_size,
  821. trans->curr_req_frag);
  822. pay_size = (pay_size / sizeof(u32));
  823. } else {
  824. hdr = (u32 *)(trans->rsp_hdr + trans->curr_rsp_frag);
  825. pay = (u32 *)(trans->rsp_pay + trans->curr_rsp_frag);
  826. hdr_size = (sizeof(struct qlcnic_bc_hdr) / sizeof(u32));
  827. pay_size = qlcnic_sriov_get_bc_paysize(trans->rsp_pay_size,
  828. trans->curr_rsp_frag);
  829. pay_size = (pay_size / sizeof(u32));
  830. }
  831. ret = qlcnic_sriov_post_bc_msg(vf->adapter, hdr, pay,
  832. pci_func, pay_size);
  833. return ret;
  834. }
  835. static int __qlcnic_sriov_send_bc_msg(struct qlcnic_bc_trans *trans,
  836. struct qlcnic_vf_info *vf, u8 type)
  837. {
  838. bool flag = true;
  839. int err = -EIO;
  840. while (flag) {
  841. if (test_bit(QLC_BC_VF_FLR, &vf->state) ||
  842. vf->adapter->need_fw_reset)
  843. trans->trans_state = QLC_ABORT;
  844. switch (trans->trans_state) {
  845. case QLC_INIT:
  846. trans->trans_state = QLC_WAIT_FOR_CHANNEL_FREE;
  847. if (qlcnic_sriov_issue_bc_post(trans, type))
  848. trans->trans_state = QLC_ABORT;
  849. break;
  850. case QLC_WAIT_FOR_CHANNEL_FREE:
  851. qlcnic_sriov_wait_for_channel_free(trans, type);
  852. break;
  853. case QLC_WAIT_FOR_RESP:
  854. qlcnic_sriov_wait_for_resp(trans);
  855. break;
  856. case QLC_END:
  857. err = 0;
  858. flag = false;
  859. break;
  860. case QLC_ABORT:
  861. err = -EIO;
  862. flag = false;
  863. clear_bit(QLC_BC_VF_CHANNEL, &vf->state);
  864. break;
  865. default:
  866. err = -EIO;
  867. flag = false;
  868. }
  869. }
  870. return err;
  871. }
  872. static int qlcnic_sriov_send_bc_cmd(struct qlcnic_adapter *adapter,
  873. struct qlcnic_bc_trans *trans, int pci_func)
  874. {
  875. struct qlcnic_vf_info *vf;
  876. int err, index = qlcnic_sriov_func_to_index(adapter, pci_func);
  877. if (index < 0)
  878. return -EIO;
  879. vf = &adapter->ahw->sriov->vf_info[index];
  880. trans->vf = vf;
  881. trans->func_id = pci_func;
  882. if (!test_bit(QLC_BC_VF_STATE, &vf->state)) {
  883. if (qlcnic_sriov_pf_check(adapter))
  884. return -EIO;
  885. if (qlcnic_sriov_vf_check(adapter) &&
  886. trans->cmd_id != QLCNIC_BC_CMD_CHANNEL_INIT)
  887. return -EIO;
  888. }
  889. mutex_lock(&vf->send_cmd_lock);
  890. vf->send_cmd = trans;
  891. err = __qlcnic_sriov_send_bc_msg(trans, vf, QLC_BC_COMMAND);
  892. qlcnic_sriov_clear_trans(vf, trans, QLC_BC_COMMAND);
  893. mutex_unlock(&vf->send_cmd_lock);
  894. return err;
  895. }
  896. static void __qlcnic_sriov_process_bc_cmd(struct qlcnic_adapter *adapter,
  897. struct qlcnic_bc_trans *trans,
  898. struct qlcnic_cmd_args *cmd)
  899. {
  900. #ifdef CONFIG_QLCNIC_SRIOV
  901. if (qlcnic_sriov_pf_check(adapter)) {
  902. qlcnic_sriov_pf_process_bc_cmd(adapter, trans, cmd);
  903. return;
  904. }
  905. #endif
  906. cmd->rsp.arg[0] |= (0x9 << 25);
  907. return;
  908. }
  909. static void qlcnic_sriov_process_bc_cmd(struct work_struct *work)
  910. {
  911. struct qlcnic_vf_info *vf = container_of(work, struct qlcnic_vf_info,
  912. trans_work);
  913. struct qlcnic_bc_trans *trans = NULL;
  914. struct qlcnic_adapter *adapter = vf->adapter;
  915. struct qlcnic_cmd_args cmd;
  916. u8 req;
  917. if (adapter->need_fw_reset)
  918. return;
  919. if (test_bit(QLC_BC_VF_FLR, &vf->state))
  920. return;
  921. trans = list_first_entry(&vf->rcv_act.wait_list,
  922. struct qlcnic_bc_trans, list);
  923. adapter = vf->adapter;
  924. if (qlcnic_sriov_prepare_bc_hdr(trans, &cmd, trans->req_hdr->seq_id,
  925. QLC_BC_RESPONSE))
  926. goto cleanup_trans;
  927. __qlcnic_sriov_process_bc_cmd(adapter, trans, &cmd);
  928. trans->trans_state = QLC_INIT;
  929. __qlcnic_sriov_send_bc_msg(trans, vf, QLC_BC_RESPONSE);
  930. cleanup_trans:
  931. qlcnic_free_mbx_args(&cmd);
  932. req = qlcnic_sriov_clear_trans(vf, trans, QLC_BC_RESPONSE);
  933. qlcnic_sriov_cleanup_transaction(trans);
  934. if (req)
  935. qlcnic_sriov_schedule_bc_cmd(adapter->ahw->sriov, vf,
  936. qlcnic_sriov_process_bc_cmd);
  937. }
  938. static void qlcnic_sriov_handle_bc_resp(struct qlcnic_bc_hdr *hdr,
  939. struct qlcnic_vf_info *vf)
  940. {
  941. struct qlcnic_bc_trans *trans;
  942. u32 pay_size;
  943. if (test_and_set_bit(QLC_BC_VF_SEND, &vf->state))
  944. return;
  945. trans = vf->send_cmd;
  946. if (trans == NULL)
  947. goto clear_send;
  948. if (trans->trans_id != hdr->seq_id)
  949. goto clear_send;
  950. pay_size = qlcnic_sriov_get_bc_paysize(trans->rsp_pay_size,
  951. trans->curr_rsp_frag);
  952. qlcnic_sriov_pull_bc_msg(vf->adapter,
  953. (u32 *)(trans->rsp_hdr + trans->curr_rsp_frag),
  954. (u32 *)(trans->rsp_pay + trans->curr_rsp_frag),
  955. pay_size);
  956. if (++trans->curr_rsp_frag < trans->rsp_hdr->num_frags)
  957. goto clear_send;
  958. complete(&trans->resp_cmpl);
  959. clear_send:
  960. clear_bit(QLC_BC_VF_SEND, &vf->state);
  961. }
  962. int __qlcnic_sriov_add_act_list(struct qlcnic_sriov *sriov,
  963. struct qlcnic_vf_info *vf,
  964. struct qlcnic_bc_trans *trans)
  965. {
  966. struct qlcnic_trans_list *t_list = &vf->rcv_act;
  967. t_list->count++;
  968. list_add_tail(&trans->list, &t_list->wait_list);
  969. if (t_list->count == 1)
  970. qlcnic_sriov_schedule_bc_cmd(sriov, vf,
  971. qlcnic_sriov_process_bc_cmd);
  972. return 0;
  973. }
  974. static int qlcnic_sriov_add_act_list(struct qlcnic_sriov *sriov,
  975. struct qlcnic_vf_info *vf,
  976. struct qlcnic_bc_trans *trans)
  977. {
  978. struct qlcnic_trans_list *t_list = &vf->rcv_act;
  979. spin_lock(&t_list->lock);
  980. __qlcnic_sriov_add_act_list(sriov, vf, trans);
  981. spin_unlock(&t_list->lock);
  982. return 0;
  983. }
  984. static void qlcnic_sriov_handle_pending_trans(struct qlcnic_sriov *sriov,
  985. struct qlcnic_vf_info *vf,
  986. struct qlcnic_bc_hdr *hdr)
  987. {
  988. struct qlcnic_bc_trans *trans = NULL;
  989. struct list_head *node;
  990. u32 pay_size, curr_frag;
  991. u8 found = 0, active = 0;
  992. spin_lock(&vf->rcv_pend.lock);
  993. if (vf->rcv_pend.count > 0) {
  994. list_for_each(node, &vf->rcv_pend.wait_list) {
  995. trans = list_entry(node, struct qlcnic_bc_trans, list);
  996. if (trans->trans_id == hdr->seq_id) {
  997. found = 1;
  998. break;
  999. }
  1000. }
  1001. }
  1002. if (found) {
  1003. curr_frag = trans->curr_req_frag;
  1004. pay_size = qlcnic_sriov_get_bc_paysize(trans->req_pay_size,
  1005. curr_frag);
  1006. qlcnic_sriov_pull_bc_msg(vf->adapter,
  1007. (u32 *)(trans->req_hdr + curr_frag),
  1008. (u32 *)(trans->req_pay + curr_frag),
  1009. pay_size);
  1010. trans->curr_req_frag++;
  1011. if (trans->curr_req_frag >= hdr->num_frags) {
  1012. vf->rcv_pend.count--;
  1013. list_del(&trans->list);
  1014. active = 1;
  1015. }
  1016. }
  1017. spin_unlock(&vf->rcv_pend.lock);
  1018. if (active)
  1019. if (qlcnic_sriov_add_act_list(sriov, vf, trans))
  1020. qlcnic_sriov_cleanup_transaction(trans);
  1021. return;
  1022. }
  1023. static void qlcnic_sriov_handle_bc_cmd(struct qlcnic_sriov *sriov,
  1024. struct qlcnic_bc_hdr *hdr,
  1025. struct qlcnic_vf_info *vf)
  1026. {
  1027. struct qlcnic_bc_trans *trans;
  1028. struct qlcnic_adapter *adapter = vf->adapter;
  1029. struct qlcnic_cmd_args cmd;
  1030. u32 pay_size;
  1031. int err;
  1032. u8 cmd_op;
  1033. if (adapter->need_fw_reset)
  1034. return;
  1035. if (!test_bit(QLC_BC_VF_STATE, &vf->state) &&
  1036. hdr->op_type != QLC_BC_CMD &&
  1037. hdr->cmd_op != QLCNIC_BC_CMD_CHANNEL_INIT)
  1038. return;
  1039. if (hdr->frag_num > 1) {
  1040. qlcnic_sriov_handle_pending_trans(sriov, vf, hdr);
  1041. return;
  1042. }
  1043. cmd_op = hdr->cmd_op;
  1044. if (qlcnic_sriov_alloc_bc_trans(&trans))
  1045. return;
  1046. if (hdr->op_type == QLC_BC_CMD)
  1047. err = qlcnic_sriov_alloc_bc_mbx_args(&cmd, cmd_op);
  1048. else
  1049. err = qlcnic_alloc_mbx_args(&cmd, adapter, cmd_op);
  1050. if (err) {
  1051. qlcnic_sriov_cleanup_transaction(trans);
  1052. return;
  1053. }
  1054. cmd.op_type = hdr->op_type;
  1055. if (qlcnic_sriov_prepare_bc_hdr(trans, &cmd, hdr->seq_id,
  1056. QLC_BC_COMMAND)) {
  1057. qlcnic_free_mbx_args(&cmd);
  1058. qlcnic_sriov_cleanup_transaction(trans);
  1059. return;
  1060. }
  1061. pay_size = qlcnic_sriov_get_bc_paysize(trans->req_pay_size,
  1062. trans->curr_req_frag);
  1063. qlcnic_sriov_pull_bc_msg(vf->adapter,
  1064. (u32 *)(trans->req_hdr + trans->curr_req_frag),
  1065. (u32 *)(trans->req_pay + trans->curr_req_frag),
  1066. pay_size);
  1067. trans->func_id = vf->pci_func;
  1068. trans->vf = vf;
  1069. trans->trans_id = hdr->seq_id;
  1070. trans->curr_req_frag++;
  1071. if (qlcnic_sriov_soft_flr_check(adapter, trans, vf))
  1072. return;
  1073. if (trans->curr_req_frag == trans->req_hdr->num_frags) {
  1074. if (qlcnic_sriov_add_act_list(sriov, vf, trans)) {
  1075. qlcnic_free_mbx_args(&cmd);
  1076. qlcnic_sriov_cleanup_transaction(trans);
  1077. }
  1078. } else {
  1079. spin_lock(&vf->rcv_pend.lock);
  1080. list_add_tail(&trans->list, &vf->rcv_pend.wait_list);
  1081. vf->rcv_pend.count++;
  1082. spin_unlock(&vf->rcv_pend.lock);
  1083. }
  1084. }
  1085. static void qlcnic_sriov_handle_msg_event(struct qlcnic_sriov *sriov,
  1086. struct qlcnic_vf_info *vf)
  1087. {
  1088. struct qlcnic_bc_hdr hdr;
  1089. u32 *ptr = (u32 *)&hdr;
  1090. u8 msg_type, i;
  1091. for (i = 2; i < 6; i++)
  1092. ptr[i - 2] = readl(QLCNIC_MBX_FW(vf->adapter->ahw, i));
  1093. msg_type = hdr.msg_type;
  1094. switch (msg_type) {
  1095. case QLC_BC_COMMAND:
  1096. qlcnic_sriov_handle_bc_cmd(sriov, &hdr, vf);
  1097. break;
  1098. case QLC_BC_RESPONSE:
  1099. qlcnic_sriov_handle_bc_resp(&hdr, vf);
  1100. break;
  1101. }
  1102. }
  1103. static void qlcnic_sriov_handle_flr_event(struct qlcnic_sriov *sriov,
  1104. struct qlcnic_vf_info *vf)
  1105. {
  1106. struct qlcnic_adapter *adapter = vf->adapter;
  1107. if (qlcnic_sriov_pf_check(adapter))
  1108. qlcnic_sriov_pf_handle_flr(sriov, vf);
  1109. else
  1110. dev_err(&adapter->pdev->dev,
  1111. "Invalid event to VF. VF should not get FLR event\n");
  1112. }
  1113. void qlcnic_sriov_handle_bc_event(struct qlcnic_adapter *adapter, u32 event)
  1114. {
  1115. struct qlcnic_vf_info *vf;
  1116. struct qlcnic_sriov *sriov;
  1117. int index;
  1118. u8 pci_func;
  1119. sriov = adapter->ahw->sriov;
  1120. pci_func = qlcnic_sriov_target_func_id(event);
  1121. index = qlcnic_sriov_func_to_index(adapter, pci_func);
  1122. if (index < 0)
  1123. return;
  1124. vf = &sriov->vf_info[index];
  1125. vf->pci_func = pci_func;
  1126. if (qlcnic_sriov_channel_free_check(event))
  1127. complete(&vf->ch_free_cmpl);
  1128. if (qlcnic_sriov_flr_check(event)) {
  1129. qlcnic_sriov_handle_flr_event(sriov, vf);
  1130. return;
  1131. }
  1132. if (qlcnic_sriov_bc_msg_check(event))
  1133. qlcnic_sriov_handle_msg_event(sriov, vf);
  1134. }
  1135. int qlcnic_sriov_cfg_bc_intr(struct qlcnic_adapter *adapter, u8 enable)
  1136. {
  1137. struct qlcnic_cmd_args cmd;
  1138. int err;
  1139. if (!test_bit(__QLCNIC_SRIOV_ENABLE, &adapter->state))
  1140. return 0;
  1141. if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_BC_EVENT_SETUP))
  1142. return -ENOMEM;
  1143. if (enable)
  1144. cmd.req.arg[1] = (1 << 4) | (1 << 5) | (1 << 6) | (1 << 7);
  1145. err = qlcnic_83xx_mbx_op(adapter, &cmd);
  1146. if (err != QLCNIC_RCODE_SUCCESS) {
  1147. dev_err(&adapter->pdev->dev,
  1148. "Failed to %s bc events, err=%d\n",
  1149. (enable ? "enable" : "disable"), err);
  1150. }
  1151. qlcnic_free_mbx_args(&cmd);
  1152. return err;
  1153. }
  1154. static int qlcnic_sriov_retry_bc_cmd(struct qlcnic_adapter *adapter,
  1155. struct qlcnic_bc_trans *trans)
  1156. {
  1157. u8 max = QLC_BC_CMD_MAX_RETRY_CNT;
  1158. u32 state;
  1159. state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  1160. if (state == QLC_83XX_IDC_DEV_READY) {
  1161. msleep(20);
  1162. clear_bit(QLC_BC_VF_CHANNEL, &trans->vf->state);
  1163. trans->trans_state = QLC_INIT;
  1164. if (++adapter->fw_fail_cnt > max)
  1165. return -EIO;
  1166. else
  1167. return 0;
  1168. }
  1169. return -EIO;
  1170. }
  1171. static int qlcnic_sriov_vf_mbx_op(struct qlcnic_adapter *adapter,
  1172. struct qlcnic_cmd_args *cmd)
  1173. {
  1174. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1175. struct device *dev = &adapter->pdev->dev;
  1176. struct qlcnic_bc_trans *trans;
  1177. int err;
  1178. u32 rsp_data, opcode, mbx_err_code, rsp;
  1179. u16 seq = ++adapter->ahw->sriov->bc.trans_counter;
  1180. u8 func = ahw->pci_func;
  1181. rsp = qlcnic_sriov_alloc_bc_trans(&trans);
  1182. if (rsp)
  1183. return rsp;
  1184. rsp = qlcnic_sriov_prepare_bc_hdr(trans, cmd, seq, QLC_BC_COMMAND);
  1185. if (rsp)
  1186. goto cleanup_transaction;
  1187. retry:
  1188. if (!test_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status)) {
  1189. rsp = -EIO;
  1190. QLCDB(adapter, DRV, "MBX not Ready!(cmd 0x%x) for VF 0x%x\n",
  1191. QLCNIC_MBX_RSP(cmd->req.arg[0]), func);
  1192. goto err_out;
  1193. }
  1194. err = qlcnic_sriov_send_bc_cmd(adapter, trans, func);
  1195. if (err) {
  1196. dev_err(dev, "MBX command 0x%x timed out for VF %d\n",
  1197. (cmd->req.arg[0] & 0xffff), func);
  1198. rsp = QLCNIC_RCODE_TIMEOUT;
  1199. /* After adapter reset PF driver may take some time to
  1200. * respond to VF's request. Retry request till maximum retries.
  1201. */
  1202. if ((trans->req_hdr->cmd_op == QLCNIC_BC_CMD_CHANNEL_INIT) &&
  1203. !qlcnic_sriov_retry_bc_cmd(adapter, trans))
  1204. goto retry;
  1205. goto err_out;
  1206. }
  1207. rsp_data = cmd->rsp.arg[0];
  1208. mbx_err_code = QLCNIC_MBX_STATUS(rsp_data);
  1209. opcode = QLCNIC_MBX_RSP(cmd->req.arg[0]);
  1210. if ((mbx_err_code == QLCNIC_MBX_RSP_OK) ||
  1211. (mbx_err_code == QLCNIC_MBX_PORT_RSP_OK)) {
  1212. rsp = QLCNIC_RCODE_SUCCESS;
  1213. } else {
  1214. rsp = mbx_err_code;
  1215. if (!rsp)
  1216. rsp = 1;
  1217. dev_err(dev,
  1218. "MBX command 0x%x failed with err:0x%x for VF %d\n",
  1219. opcode, mbx_err_code, func);
  1220. }
  1221. err_out:
  1222. if (rsp == QLCNIC_RCODE_TIMEOUT) {
  1223. ahw->reset_context = 1;
  1224. adapter->need_fw_reset = 1;
  1225. clear_bit(QLC_83XX_MBX_READY, &ahw->idc.status);
  1226. }
  1227. cleanup_transaction:
  1228. qlcnic_sriov_cleanup_transaction(trans);
  1229. return rsp;
  1230. }
  1231. int qlcnic_sriov_channel_cfg_cmd(struct qlcnic_adapter *adapter, u8 cmd_op)
  1232. {
  1233. struct qlcnic_cmd_args cmd;
  1234. struct qlcnic_vf_info *vf = &adapter->ahw->sriov->vf_info[0];
  1235. int ret;
  1236. if (qlcnic_sriov_alloc_bc_mbx_args(&cmd, cmd_op))
  1237. return -ENOMEM;
  1238. ret = qlcnic_issue_cmd(adapter, &cmd);
  1239. if (ret) {
  1240. dev_err(&adapter->pdev->dev,
  1241. "Failed bc channel %s %d\n", cmd_op ? "term" : "init",
  1242. ret);
  1243. goto out;
  1244. }
  1245. cmd_op = (cmd.rsp.arg[0] & 0xff);
  1246. if (cmd.rsp.arg[0] >> 25 == 2)
  1247. return 2;
  1248. if (cmd_op == QLCNIC_BC_CMD_CHANNEL_INIT)
  1249. set_bit(QLC_BC_VF_STATE, &vf->state);
  1250. else
  1251. clear_bit(QLC_BC_VF_STATE, &vf->state);
  1252. out:
  1253. qlcnic_free_mbx_args(&cmd);
  1254. return ret;
  1255. }
  1256. void qlcnic_vf_add_mc_list(struct net_device *netdev, u16 vlan)
  1257. {
  1258. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1259. struct qlcnic_mac_list_s *cur;
  1260. struct list_head *head, tmp_list;
  1261. INIT_LIST_HEAD(&tmp_list);
  1262. head = &adapter->vf_mc_list;
  1263. netif_addr_lock_bh(netdev);
  1264. while (!list_empty(head)) {
  1265. cur = list_entry(head->next, struct qlcnic_mac_list_s, list);
  1266. list_move(&cur->list, &tmp_list);
  1267. }
  1268. netif_addr_unlock_bh(netdev);
  1269. while (!list_empty(&tmp_list)) {
  1270. cur = list_entry((&tmp_list)->next,
  1271. struct qlcnic_mac_list_s, list);
  1272. qlcnic_nic_add_mac(adapter, cur->mac_addr, vlan);
  1273. list_del(&cur->list);
  1274. kfree(cur);
  1275. }
  1276. }
  1277. void qlcnic_sriov_cleanup_async_list(struct qlcnic_back_channel *bc)
  1278. {
  1279. struct list_head *head = &bc->async_list;
  1280. struct qlcnic_async_work_list *entry;
  1281. while (!list_empty(head)) {
  1282. entry = list_entry(head->next, struct qlcnic_async_work_list,
  1283. list);
  1284. cancel_work_sync(&entry->work);
  1285. list_del(&entry->list);
  1286. kfree(entry);
  1287. }
  1288. }
  1289. static void qlcnic_sriov_vf_set_multi(struct net_device *netdev)
  1290. {
  1291. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1292. u16 vlan;
  1293. if (!test_bit(__QLCNIC_FW_ATTACHED, &adapter->state))
  1294. return;
  1295. vlan = adapter->ahw->sriov->vlan;
  1296. __qlcnic_set_multi(netdev, vlan);
  1297. }
  1298. static void qlcnic_sriov_handle_async_multi(struct work_struct *work)
  1299. {
  1300. struct qlcnic_async_work_list *entry;
  1301. struct net_device *netdev;
  1302. entry = container_of(work, struct qlcnic_async_work_list, work);
  1303. netdev = (struct net_device *)entry->ptr;
  1304. qlcnic_sriov_vf_set_multi(netdev);
  1305. return;
  1306. }
  1307. static struct qlcnic_async_work_list *
  1308. qlcnic_sriov_get_free_node_async_work(struct qlcnic_back_channel *bc)
  1309. {
  1310. struct list_head *node;
  1311. struct qlcnic_async_work_list *entry = NULL;
  1312. u8 empty = 0;
  1313. list_for_each(node, &bc->async_list) {
  1314. entry = list_entry(node, struct qlcnic_async_work_list, list);
  1315. if (!work_pending(&entry->work)) {
  1316. empty = 1;
  1317. break;
  1318. }
  1319. }
  1320. if (!empty) {
  1321. entry = kzalloc(sizeof(struct qlcnic_async_work_list),
  1322. GFP_ATOMIC);
  1323. if (entry == NULL)
  1324. return NULL;
  1325. list_add_tail(&entry->list, &bc->async_list);
  1326. }
  1327. return entry;
  1328. }
  1329. static void qlcnic_sriov_schedule_bc_async_work(struct qlcnic_back_channel *bc,
  1330. work_func_t func, void *data)
  1331. {
  1332. struct qlcnic_async_work_list *entry = NULL;
  1333. entry = qlcnic_sriov_get_free_node_async_work(bc);
  1334. if (!entry)
  1335. return;
  1336. entry->ptr = data;
  1337. INIT_WORK(&entry->work, func);
  1338. queue_work(bc->bc_async_wq, &entry->work);
  1339. }
  1340. void qlcnic_sriov_vf_schedule_multi(struct net_device *netdev)
  1341. {
  1342. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1343. struct qlcnic_back_channel *bc = &adapter->ahw->sriov->bc;
  1344. if (adapter->need_fw_reset)
  1345. return;
  1346. qlcnic_sriov_schedule_bc_async_work(bc, qlcnic_sriov_handle_async_multi,
  1347. netdev);
  1348. }
  1349. static int qlcnic_sriov_vf_reinit_driver(struct qlcnic_adapter *adapter)
  1350. {
  1351. int err;
  1352. set_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status);
  1353. qlcnic_83xx_enable_mbx_intrpt(adapter);
  1354. err = qlcnic_sriov_cfg_bc_intr(adapter, 1);
  1355. if (err)
  1356. return err;
  1357. err = qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_INIT);
  1358. if (err)
  1359. goto err_out_cleanup_bc_intr;
  1360. err = qlcnic_sriov_vf_init_driver(adapter);
  1361. if (err)
  1362. goto err_out_term_channel;
  1363. return 0;
  1364. err_out_term_channel:
  1365. qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_TERM);
  1366. err_out_cleanup_bc_intr:
  1367. qlcnic_sriov_cfg_bc_intr(adapter, 0);
  1368. return err;
  1369. }
  1370. static void qlcnic_sriov_vf_attach(struct qlcnic_adapter *adapter)
  1371. {
  1372. struct net_device *netdev = adapter->netdev;
  1373. if (netif_running(netdev)) {
  1374. if (!qlcnic_up(adapter, netdev))
  1375. qlcnic_restore_indev_addr(netdev, NETDEV_UP);
  1376. }
  1377. netif_device_attach(netdev);
  1378. }
  1379. static void qlcnic_sriov_vf_detach(struct qlcnic_adapter *adapter)
  1380. {
  1381. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1382. struct qlcnic_intrpt_config *intr_tbl = ahw->intr_tbl;
  1383. struct net_device *netdev = adapter->netdev;
  1384. u8 i, max_ints = ahw->num_msix - 1;
  1385. qlcnic_83xx_disable_mbx_intr(adapter);
  1386. netif_device_detach(netdev);
  1387. if (netif_running(netdev))
  1388. qlcnic_down(adapter, netdev);
  1389. for (i = 0; i < max_ints; i++) {
  1390. intr_tbl[i].id = i;
  1391. intr_tbl[i].enabled = 0;
  1392. intr_tbl[i].src = 0;
  1393. }
  1394. ahw->reset_context = 0;
  1395. }
  1396. static int qlcnic_sriov_vf_handle_dev_ready(struct qlcnic_adapter *adapter)
  1397. {
  1398. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1399. struct device *dev = &adapter->pdev->dev;
  1400. struct qlc_83xx_idc *idc = &ahw->idc;
  1401. u8 func = ahw->pci_func;
  1402. u32 state;
  1403. if ((idc->prev_state == QLC_83XX_IDC_DEV_NEED_RESET) ||
  1404. (idc->prev_state == QLC_83XX_IDC_DEV_INIT)) {
  1405. if (!qlcnic_sriov_vf_reinit_driver(adapter)) {
  1406. qlcnic_sriov_vf_attach(adapter);
  1407. adapter->fw_fail_cnt = 0;
  1408. dev_info(dev,
  1409. "%s: Reinitialization of VF 0x%x done after FW reset\n",
  1410. __func__, func);
  1411. } else {
  1412. dev_err(dev,
  1413. "%s: Reinitialization of VF 0x%x failed after FW reset\n",
  1414. __func__, func);
  1415. state = QLCRDX(ahw, QLC_83XX_IDC_DEV_STATE);
  1416. dev_info(dev, "Current state 0x%x after FW reset\n",
  1417. state);
  1418. }
  1419. }
  1420. return 0;
  1421. }
  1422. static int qlcnic_sriov_vf_handle_context_reset(struct qlcnic_adapter *adapter)
  1423. {
  1424. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1425. struct device *dev = &adapter->pdev->dev;
  1426. struct qlc_83xx_idc *idc = &ahw->idc;
  1427. u8 func = ahw->pci_func;
  1428. u32 state;
  1429. adapter->reset_ctx_cnt++;
  1430. /* Skip the context reset and check if FW is hung */
  1431. if (adapter->reset_ctx_cnt < 3) {
  1432. adapter->need_fw_reset = 1;
  1433. clear_bit(QLC_83XX_MBX_READY, &idc->status);
  1434. dev_info(dev,
  1435. "Resetting context, wait here to check if FW is in failed state\n");
  1436. return 0;
  1437. }
  1438. /* Check if number of resets exceed the threshold.
  1439. * If it exceeds the threshold just fail the VF.
  1440. */
  1441. if (adapter->reset_ctx_cnt > QLC_83XX_VF_RESET_FAIL_THRESH) {
  1442. clear_bit(QLC_83XX_MODULE_LOADED, &idc->status);
  1443. adapter->tx_timeo_cnt = 0;
  1444. adapter->fw_fail_cnt = 0;
  1445. adapter->reset_ctx_cnt = 0;
  1446. qlcnic_sriov_vf_detach(adapter);
  1447. dev_err(dev,
  1448. "Device context resets have exceeded the threshold, device interface will be shutdown\n");
  1449. return -EIO;
  1450. }
  1451. dev_info(dev, "Resetting context of VF 0x%x\n", func);
  1452. dev_info(dev, "%s: Context reset count %d for VF 0x%x\n",
  1453. __func__, adapter->reset_ctx_cnt, func);
  1454. set_bit(__QLCNIC_RESETTING, &adapter->state);
  1455. adapter->need_fw_reset = 1;
  1456. clear_bit(QLC_83XX_MBX_READY, &idc->status);
  1457. qlcnic_sriov_vf_detach(adapter);
  1458. adapter->need_fw_reset = 0;
  1459. if (!qlcnic_sriov_vf_reinit_driver(adapter)) {
  1460. qlcnic_sriov_vf_attach(adapter);
  1461. adapter->tx_timeo_cnt = 0;
  1462. adapter->reset_ctx_cnt = 0;
  1463. adapter->fw_fail_cnt = 0;
  1464. dev_info(dev, "Done resetting context for VF 0x%x\n", func);
  1465. } else {
  1466. dev_err(dev, "%s: Reinitialization of VF 0x%x failed\n",
  1467. __func__, func);
  1468. state = QLCRDX(ahw, QLC_83XX_IDC_DEV_STATE);
  1469. dev_info(dev, "%s: Current state 0x%x\n", __func__, state);
  1470. }
  1471. return 0;
  1472. }
  1473. static int qlcnic_sriov_vf_idc_ready_state(struct qlcnic_adapter *adapter)
  1474. {
  1475. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1476. int ret = 0;
  1477. if (ahw->idc.prev_state != QLC_83XX_IDC_DEV_READY)
  1478. ret = qlcnic_sriov_vf_handle_dev_ready(adapter);
  1479. else if (ahw->reset_context)
  1480. ret = qlcnic_sriov_vf_handle_context_reset(adapter);
  1481. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  1482. return ret;
  1483. }
  1484. static int qlcnic_sriov_vf_idc_failed_state(struct qlcnic_adapter *adapter)
  1485. {
  1486. struct qlc_83xx_idc *idc = &adapter->ahw->idc;
  1487. dev_err(&adapter->pdev->dev, "Device is in failed state\n");
  1488. if (idc->prev_state == QLC_83XX_IDC_DEV_READY)
  1489. qlcnic_sriov_vf_detach(adapter);
  1490. clear_bit(QLC_83XX_MODULE_LOADED, &idc->status);
  1491. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  1492. return -EIO;
  1493. }
  1494. static int
  1495. qlcnic_sriov_vf_idc_need_quiescent_state(struct qlcnic_adapter *adapter)
  1496. {
  1497. struct qlc_83xx_idc *idc = &adapter->ahw->idc;
  1498. dev_info(&adapter->pdev->dev, "Device is in quiescent state\n");
  1499. if (idc->prev_state == QLC_83XX_IDC_DEV_READY) {
  1500. set_bit(__QLCNIC_RESETTING, &adapter->state);
  1501. adapter->tx_timeo_cnt = 0;
  1502. adapter->reset_ctx_cnt = 0;
  1503. clear_bit(QLC_83XX_MBX_READY, &idc->status);
  1504. qlcnic_sriov_vf_detach(adapter);
  1505. }
  1506. return 0;
  1507. }
  1508. static int qlcnic_sriov_vf_idc_init_reset_state(struct qlcnic_adapter *adapter)
  1509. {
  1510. struct qlc_83xx_idc *idc = &adapter->ahw->idc;
  1511. u8 func = adapter->ahw->pci_func;
  1512. if (idc->prev_state == QLC_83XX_IDC_DEV_READY) {
  1513. dev_err(&adapter->pdev->dev,
  1514. "Firmware hang detected by VF 0x%x\n", func);
  1515. set_bit(__QLCNIC_RESETTING, &adapter->state);
  1516. adapter->tx_timeo_cnt = 0;
  1517. adapter->reset_ctx_cnt = 0;
  1518. clear_bit(QLC_83XX_MBX_READY, &idc->status);
  1519. qlcnic_sriov_vf_detach(adapter);
  1520. }
  1521. return 0;
  1522. }
  1523. static int qlcnic_sriov_vf_idc_unknown_state(struct qlcnic_adapter *adapter)
  1524. {
  1525. dev_err(&adapter->pdev->dev, "%s: Device in unknown state\n", __func__);
  1526. return 0;
  1527. }
  1528. static void qlcnic_sriov_vf_poll_dev_state(struct work_struct *work)
  1529. {
  1530. struct qlcnic_adapter *adapter;
  1531. struct qlc_83xx_idc *idc;
  1532. int ret = 0;
  1533. adapter = container_of(work, struct qlcnic_adapter, fw_work.work);
  1534. idc = &adapter->ahw->idc;
  1535. idc->curr_state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  1536. switch (idc->curr_state) {
  1537. case QLC_83XX_IDC_DEV_READY:
  1538. ret = qlcnic_sriov_vf_idc_ready_state(adapter);
  1539. break;
  1540. case QLC_83XX_IDC_DEV_NEED_RESET:
  1541. case QLC_83XX_IDC_DEV_INIT:
  1542. ret = qlcnic_sriov_vf_idc_init_reset_state(adapter);
  1543. break;
  1544. case QLC_83XX_IDC_DEV_NEED_QUISCENT:
  1545. ret = qlcnic_sriov_vf_idc_need_quiescent_state(adapter);
  1546. break;
  1547. case QLC_83XX_IDC_DEV_FAILED:
  1548. ret = qlcnic_sriov_vf_idc_failed_state(adapter);
  1549. break;
  1550. case QLC_83XX_IDC_DEV_QUISCENT:
  1551. break;
  1552. default:
  1553. ret = qlcnic_sriov_vf_idc_unknown_state(adapter);
  1554. }
  1555. idc->prev_state = idc->curr_state;
  1556. if (!ret && test_bit(QLC_83XX_MODULE_LOADED, &idc->status))
  1557. qlcnic_schedule_work(adapter, qlcnic_sriov_vf_poll_dev_state,
  1558. idc->delay);
  1559. }
  1560. static void qlcnic_sriov_vf_cancel_fw_work(struct qlcnic_adapter *adapter)
  1561. {
  1562. while (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  1563. msleep(20);
  1564. clear_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status);
  1565. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  1566. cancel_delayed_work_sync(&adapter->fw_work);
  1567. }
  1568. static int qlcnic_sriov_validate_vlan_cfg(struct qlcnic_sriov *sriov,
  1569. u16 vid, u8 enable)
  1570. {
  1571. u16 vlan = sriov->vlan;
  1572. u8 allowed = 0;
  1573. int i;
  1574. if (sriov->vlan_mode != QLC_GUEST_VLAN_MODE)
  1575. return -EINVAL;
  1576. if (enable) {
  1577. if (vlan)
  1578. return -EINVAL;
  1579. if (sriov->any_vlan) {
  1580. for (i = 0; i < sriov->num_allowed_vlans; i++) {
  1581. if (sriov->allowed_vlans[i] == vid)
  1582. allowed = 1;
  1583. }
  1584. if (!allowed)
  1585. return -EINVAL;
  1586. }
  1587. } else {
  1588. if (!vlan || vlan != vid)
  1589. return -EINVAL;
  1590. }
  1591. return 0;
  1592. }
  1593. int qlcnic_sriov_cfg_vf_guest_vlan(struct qlcnic_adapter *adapter,
  1594. u16 vid, u8 enable)
  1595. {
  1596. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  1597. struct qlcnic_cmd_args cmd;
  1598. int ret;
  1599. if (vid == 0)
  1600. return 0;
  1601. ret = qlcnic_sriov_validate_vlan_cfg(sriov, vid, enable);
  1602. if (ret)
  1603. return ret;
  1604. ret = qlcnic_sriov_alloc_bc_mbx_args(&cmd,
  1605. QLCNIC_BC_CMD_CFG_GUEST_VLAN);
  1606. if (ret)
  1607. return ret;
  1608. cmd.req.arg[1] = (enable & 1) | vid << 16;
  1609. qlcnic_sriov_cleanup_async_list(&sriov->bc);
  1610. ret = qlcnic_issue_cmd(adapter, &cmd);
  1611. if (ret) {
  1612. dev_err(&adapter->pdev->dev,
  1613. "Failed to configure guest VLAN, err=%d\n", ret);
  1614. } else {
  1615. qlcnic_free_mac_list(adapter);
  1616. if (enable)
  1617. sriov->vlan = vid;
  1618. else
  1619. sriov->vlan = 0;
  1620. qlcnic_sriov_vf_set_multi(adapter->netdev);
  1621. }
  1622. qlcnic_free_mbx_args(&cmd);
  1623. return ret;
  1624. }
  1625. static void qlcnic_sriov_vf_free_mac_list(struct qlcnic_adapter *adapter)
  1626. {
  1627. struct list_head *head = &adapter->mac_list;
  1628. struct qlcnic_mac_list_s *cur;
  1629. u16 vlan;
  1630. vlan = adapter->ahw->sriov->vlan;
  1631. while (!list_empty(head)) {
  1632. cur = list_entry(head->next, struct qlcnic_mac_list_s, list);
  1633. qlcnic_sre_macaddr_change(adapter, cur->mac_addr,
  1634. vlan, QLCNIC_MAC_DEL);
  1635. list_del(&cur->list);
  1636. kfree(cur);
  1637. }
  1638. }
  1639. int qlcnic_sriov_vf_shutdown(struct pci_dev *pdev)
  1640. {
  1641. struct qlcnic_adapter *adapter = pci_get_drvdata(pdev);
  1642. struct net_device *netdev = adapter->netdev;
  1643. int retval;
  1644. netif_device_detach(netdev);
  1645. qlcnic_cancel_idc_work(adapter);
  1646. if (netif_running(netdev))
  1647. qlcnic_down(adapter, netdev);
  1648. qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_TERM);
  1649. qlcnic_sriov_cfg_bc_intr(adapter, 0);
  1650. qlcnic_83xx_disable_mbx_intr(adapter);
  1651. cancel_delayed_work_sync(&adapter->idc_aen_work);
  1652. retval = pci_save_state(pdev);
  1653. if (retval)
  1654. return retval;
  1655. return 0;
  1656. }
  1657. int qlcnic_sriov_vf_resume(struct qlcnic_adapter *adapter)
  1658. {
  1659. struct qlc_83xx_idc *idc = &adapter->ahw->idc;
  1660. struct net_device *netdev = adapter->netdev;
  1661. int err;
  1662. set_bit(QLC_83XX_MODULE_LOADED, &idc->status);
  1663. qlcnic_83xx_enable_mbx_intrpt(adapter);
  1664. err = qlcnic_sriov_cfg_bc_intr(adapter, 1);
  1665. if (err)
  1666. return err;
  1667. err = qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_INIT);
  1668. if (!err) {
  1669. if (netif_running(netdev)) {
  1670. err = qlcnic_up(adapter, netdev);
  1671. if (!err)
  1672. qlcnic_restore_indev_addr(netdev, NETDEV_UP);
  1673. }
  1674. }
  1675. netif_device_attach(netdev);
  1676. qlcnic_schedule_work(adapter, qlcnic_sriov_vf_poll_dev_state,
  1677. idc->delay);
  1678. return err;
  1679. }