qlcnic_83xx_hw.c 92 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. #include "qlcnic_sriov.h"
  9. #include <linux/if_vlan.h>
  10. #include <linux/ipv6.h>
  11. #include <linux/ethtool.h>
  12. #include <linux/interrupt.h>
  13. #define QLCNIC_MAX_TX_QUEUES 1
  14. #define RSS_HASHTYPE_IP_TCP 0x3
  15. #define QLC_83XX_FW_MBX_CMD 0
  16. static const struct qlcnic_mailbox_metadata qlcnic_83xx_mbx_tbl[] = {
  17. {QLCNIC_CMD_CONFIGURE_IP_ADDR, 6, 1},
  18. {QLCNIC_CMD_CONFIG_INTRPT, 18, 34},
  19. {QLCNIC_CMD_CREATE_RX_CTX, 136, 27},
  20. {QLCNIC_CMD_DESTROY_RX_CTX, 2, 1},
  21. {QLCNIC_CMD_CREATE_TX_CTX, 54, 18},
  22. {QLCNIC_CMD_DESTROY_TX_CTX, 2, 1},
  23. {QLCNIC_CMD_CONFIGURE_MAC_LEARNING, 2, 1},
  24. {QLCNIC_CMD_INTRPT_TEST, 22, 12},
  25. {QLCNIC_CMD_SET_MTU, 3, 1},
  26. {QLCNIC_CMD_READ_PHY, 4, 2},
  27. {QLCNIC_CMD_WRITE_PHY, 5, 1},
  28. {QLCNIC_CMD_READ_HW_REG, 4, 1},
  29. {QLCNIC_CMD_GET_FLOW_CTL, 4, 2},
  30. {QLCNIC_CMD_SET_FLOW_CTL, 4, 1},
  31. {QLCNIC_CMD_READ_MAX_MTU, 4, 2},
  32. {QLCNIC_CMD_READ_MAX_LRO, 4, 2},
  33. {QLCNIC_CMD_MAC_ADDRESS, 4, 3},
  34. {QLCNIC_CMD_GET_PCI_INFO, 1, 66},
  35. {QLCNIC_CMD_GET_NIC_INFO, 2, 19},
  36. {QLCNIC_CMD_SET_NIC_INFO, 32, 1},
  37. {QLCNIC_CMD_GET_ESWITCH_CAPABILITY, 4, 3},
  38. {QLCNIC_CMD_TOGGLE_ESWITCH, 4, 1},
  39. {QLCNIC_CMD_GET_ESWITCH_STATUS, 4, 3},
  40. {QLCNIC_CMD_SET_PORTMIRRORING, 4, 1},
  41. {QLCNIC_CMD_CONFIGURE_ESWITCH, 4, 1},
  42. {QLCNIC_CMD_GET_ESWITCH_PORT_CONFIG, 4, 3},
  43. {QLCNIC_CMD_GET_ESWITCH_STATS, 5, 1},
  44. {QLCNIC_CMD_CONFIG_PORT, 4, 1},
  45. {QLCNIC_CMD_TEMP_SIZE, 1, 4},
  46. {QLCNIC_CMD_GET_TEMP_HDR, 5, 5},
  47. {QLCNIC_CMD_GET_LINK_EVENT, 2, 1},
  48. {QLCNIC_CMD_CONFIG_MAC_VLAN, 4, 3},
  49. {QLCNIC_CMD_CONFIG_INTR_COAL, 6, 1},
  50. {QLCNIC_CMD_CONFIGURE_RSS, 14, 1},
  51. {QLCNIC_CMD_CONFIGURE_LED, 2, 1},
  52. {QLCNIC_CMD_CONFIGURE_MAC_RX_MODE, 2, 1},
  53. {QLCNIC_CMD_CONFIGURE_HW_LRO, 2, 1},
  54. {QLCNIC_CMD_GET_STATISTICS, 2, 80},
  55. {QLCNIC_CMD_SET_PORT_CONFIG, 2, 1},
  56. {QLCNIC_CMD_GET_PORT_CONFIG, 2, 2},
  57. {QLCNIC_CMD_GET_LINK_STATUS, 2, 4},
  58. {QLCNIC_CMD_IDC_ACK, 5, 1},
  59. {QLCNIC_CMD_INIT_NIC_FUNC, 2, 1},
  60. {QLCNIC_CMD_STOP_NIC_FUNC, 2, 1},
  61. {QLCNIC_CMD_SET_LED_CONFIG, 5, 1},
  62. {QLCNIC_CMD_GET_LED_CONFIG, 1, 5},
  63. {QLCNIC_CMD_83XX_SET_DRV_VER, 4, 1},
  64. {QLCNIC_CMD_ADD_RCV_RINGS, 130, 26},
  65. {QLCNIC_CMD_CONFIG_VPORT, 4, 4},
  66. {QLCNIC_CMD_BC_EVENT_SETUP, 2, 1},
  67. };
  68. const u32 qlcnic_83xx_ext_reg_tbl[] = {
  69. 0x38CC, /* Global Reset */
  70. 0x38F0, /* Wildcard */
  71. 0x38FC, /* Informant */
  72. 0x3038, /* Host MBX ctrl */
  73. 0x303C, /* FW MBX ctrl */
  74. 0x355C, /* BOOT LOADER ADDRESS REG */
  75. 0x3560, /* BOOT LOADER SIZE REG */
  76. 0x3564, /* FW IMAGE ADDR REG */
  77. 0x1000, /* MBX intr enable */
  78. 0x1200, /* Default Intr mask */
  79. 0x1204, /* Default Interrupt ID */
  80. 0x3780, /* QLC_83XX_IDC_MAJ_VERSION */
  81. 0x3784, /* QLC_83XX_IDC_DEV_STATE */
  82. 0x3788, /* QLC_83XX_IDC_DRV_PRESENCE */
  83. 0x378C, /* QLC_83XX_IDC_DRV_ACK */
  84. 0x3790, /* QLC_83XX_IDC_CTRL */
  85. 0x3794, /* QLC_83XX_IDC_DRV_AUDIT */
  86. 0x3798, /* QLC_83XX_IDC_MIN_VERSION */
  87. 0x379C, /* QLC_83XX_RECOVER_DRV_LOCK */
  88. 0x37A0, /* QLC_83XX_IDC_PF_0 */
  89. 0x37A4, /* QLC_83XX_IDC_PF_1 */
  90. 0x37A8, /* QLC_83XX_IDC_PF_2 */
  91. 0x37AC, /* QLC_83XX_IDC_PF_3 */
  92. 0x37B0, /* QLC_83XX_IDC_PF_4 */
  93. 0x37B4, /* QLC_83XX_IDC_PF_5 */
  94. 0x37B8, /* QLC_83XX_IDC_PF_6 */
  95. 0x37BC, /* QLC_83XX_IDC_PF_7 */
  96. 0x37C0, /* QLC_83XX_IDC_PF_8 */
  97. 0x37C4, /* QLC_83XX_IDC_PF_9 */
  98. 0x37C8, /* QLC_83XX_IDC_PF_10 */
  99. 0x37CC, /* QLC_83XX_IDC_PF_11 */
  100. 0x37D0, /* QLC_83XX_IDC_PF_12 */
  101. 0x37D4, /* QLC_83XX_IDC_PF_13 */
  102. 0x37D8, /* QLC_83XX_IDC_PF_14 */
  103. 0x37DC, /* QLC_83XX_IDC_PF_15 */
  104. 0x37E0, /* QLC_83XX_IDC_DEV_PARTITION_INFO_1 */
  105. 0x37E4, /* QLC_83XX_IDC_DEV_PARTITION_INFO_2 */
  106. 0x37F0, /* QLC_83XX_DRV_OP_MODE */
  107. 0x37F4, /* QLC_83XX_VNIC_STATE */
  108. 0x3868, /* QLC_83XX_DRV_LOCK */
  109. 0x386C, /* QLC_83XX_DRV_UNLOCK */
  110. 0x3504, /* QLC_83XX_DRV_LOCK_ID */
  111. 0x34A4, /* QLC_83XX_ASIC_TEMP */
  112. };
  113. const u32 qlcnic_83xx_reg_tbl[] = {
  114. 0x34A8, /* PEG_HALT_STAT1 */
  115. 0x34AC, /* PEG_HALT_STAT2 */
  116. 0x34B0, /* FW_HEARTBEAT */
  117. 0x3500, /* FLASH LOCK_ID */
  118. 0x3528, /* FW_CAPABILITIES */
  119. 0x3538, /* Driver active, DRV_REG0 */
  120. 0x3540, /* Device state, DRV_REG1 */
  121. 0x3544, /* Driver state, DRV_REG2 */
  122. 0x3548, /* Driver scratch, DRV_REG3 */
  123. 0x354C, /* Device partiton info, DRV_REG4 */
  124. 0x3524, /* Driver IDC ver, DRV_REG5 */
  125. 0x3550, /* FW_VER_MAJOR */
  126. 0x3554, /* FW_VER_MINOR */
  127. 0x3558, /* FW_VER_SUB */
  128. 0x359C, /* NPAR STATE */
  129. 0x35FC, /* FW_IMG_VALID */
  130. 0x3650, /* CMD_PEG_STATE */
  131. 0x373C, /* RCV_PEG_STATE */
  132. 0x37B4, /* ASIC TEMP */
  133. 0x356C, /* FW API */
  134. 0x3570, /* DRV OP MODE */
  135. 0x3850, /* FLASH LOCK */
  136. 0x3854, /* FLASH UNLOCK */
  137. };
  138. static struct qlcnic_hardware_ops qlcnic_83xx_hw_ops = {
  139. .read_crb = qlcnic_83xx_read_crb,
  140. .write_crb = qlcnic_83xx_write_crb,
  141. .read_reg = qlcnic_83xx_rd_reg_indirect,
  142. .write_reg = qlcnic_83xx_wrt_reg_indirect,
  143. .get_mac_address = qlcnic_83xx_get_mac_address,
  144. .setup_intr = qlcnic_83xx_setup_intr,
  145. .alloc_mbx_args = qlcnic_83xx_alloc_mbx_args,
  146. .mbx_cmd = qlcnic_83xx_mbx_op,
  147. .get_func_no = qlcnic_83xx_get_func_no,
  148. .api_lock = qlcnic_83xx_cam_lock,
  149. .api_unlock = qlcnic_83xx_cam_unlock,
  150. .add_sysfs = qlcnic_83xx_add_sysfs,
  151. .remove_sysfs = qlcnic_83xx_remove_sysfs,
  152. .process_lb_rcv_ring_diag = qlcnic_83xx_process_rcv_ring_diag,
  153. .create_rx_ctx = qlcnic_83xx_create_rx_ctx,
  154. .create_tx_ctx = qlcnic_83xx_create_tx_ctx,
  155. .del_rx_ctx = qlcnic_83xx_del_rx_ctx,
  156. .del_tx_ctx = qlcnic_83xx_del_tx_ctx,
  157. .setup_link_event = qlcnic_83xx_setup_link_event,
  158. .get_nic_info = qlcnic_83xx_get_nic_info,
  159. .get_pci_info = qlcnic_83xx_get_pci_info,
  160. .set_nic_info = qlcnic_83xx_set_nic_info,
  161. .change_macvlan = qlcnic_83xx_sre_macaddr_change,
  162. .napi_enable = qlcnic_83xx_napi_enable,
  163. .napi_disable = qlcnic_83xx_napi_disable,
  164. .config_intr_coal = qlcnic_83xx_config_intr_coal,
  165. .config_rss = qlcnic_83xx_config_rss,
  166. .config_hw_lro = qlcnic_83xx_config_hw_lro,
  167. .config_promisc_mode = qlcnic_83xx_nic_set_promisc,
  168. .change_l2_filter = qlcnic_83xx_change_l2_filter,
  169. .get_board_info = qlcnic_83xx_get_port_info,
  170. .set_mac_filter_count = qlcnic_83xx_set_mac_filter_count,
  171. .free_mac_list = qlcnic_82xx_free_mac_list,
  172. };
  173. static struct qlcnic_nic_template qlcnic_83xx_ops = {
  174. .config_bridged_mode = qlcnic_config_bridged_mode,
  175. .config_led = qlcnic_config_led,
  176. .request_reset = qlcnic_83xx_idc_request_reset,
  177. .cancel_idc_work = qlcnic_83xx_idc_exit,
  178. .napi_add = qlcnic_83xx_napi_add,
  179. .napi_del = qlcnic_83xx_napi_del,
  180. .config_ipaddr = qlcnic_83xx_config_ipaddr,
  181. .clear_legacy_intr = qlcnic_83xx_clear_legacy_intr,
  182. .shutdown = qlcnic_83xx_shutdown,
  183. .resume = qlcnic_83xx_resume,
  184. };
  185. void qlcnic_83xx_register_map(struct qlcnic_hardware_context *ahw)
  186. {
  187. ahw->hw_ops = &qlcnic_83xx_hw_ops;
  188. ahw->reg_tbl = (u32 *)qlcnic_83xx_reg_tbl;
  189. ahw->ext_reg_tbl = (u32 *)qlcnic_83xx_ext_reg_tbl;
  190. }
  191. int qlcnic_83xx_get_fw_version(struct qlcnic_adapter *adapter)
  192. {
  193. u32 fw_major, fw_minor, fw_build;
  194. struct pci_dev *pdev = adapter->pdev;
  195. fw_major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  196. fw_minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  197. fw_build = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  198. adapter->fw_version = QLCNIC_VERSION_CODE(fw_major, fw_minor, fw_build);
  199. dev_info(&pdev->dev, "Driver v%s, firmware version %d.%d.%d\n",
  200. QLCNIC_LINUX_VERSIONID, fw_major, fw_minor, fw_build);
  201. return adapter->fw_version;
  202. }
  203. static int __qlcnic_set_win_base(struct qlcnic_adapter *adapter, u32 addr)
  204. {
  205. void __iomem *base;
  206. u32 val;
  207. base = adapter->ahw->pci_base0 +
  208. QLC_83XX_CRB_WIN_FUNC(adapter->ahw->pci_func);
  209. writel(addr, base);
  210. val = readl(base);
  211. if (val != addr)
  212. return -EIO;
  213. return 0;
  214. }
  215. int qlcnic_83xx_rd_reg_indirect(struct qlcnic_adapter *adapter, ulong addr,
  216. int *err)
  217. {
  218. struct qlcnic_hardware_context *ahw = adapter->ahw;
  219. *err = __qlcnic_set_win_base(adapter, (u32) addr);
  220. if (!*err) {
  221. return QLCRDX(ahw, QLCNIC_WILDCARD);
  222. } else {
  223. dev_err(&adapter->pdev->dev,
  224. "%s failed, addr = 0x%lx\n", __func__, addr);
  225. return -EIO;
  226. }
  227. }
  228. int qlcnic_83xx_wrt_reg_indirect(struct qlcnic_adapter *adapter, ulong addr,
  229. u32 data)
  230. {
  231. int err;
  232. struct qlcnic_hardware_context *ahw = adapter->ahw;
  233. err = __qlcnic_set_win_base(adapter, (u32) addr);
  234. if (!err) {
  235. QLCWRX(ahw, QLCNIC_WILDCARD, data);
  236. return 0;
  237. } else {
  238. dev_err(&adapter->pdev->dev,
  239. "%s failed, addr = 0x%x data = 0x%x\n",
  240. __func__, (int)addr, data);
  241. return err;
  242. }
  243. }
  244. int qlcnic_83xx_setup_intr(struct qlcnic_adapter *adapter, u8 num_intr)
  245. {
  246. int err, i, num_msix;
  247. struct qlcnic_hardware_context *ahw = adapter->ahw;
  248. if (!num_intr)
  249. num_intr = QLCNIC_DEF_NUM_STS_DESC_RINGS;
  250. num_msix = rounddown_pow_of_two(min_t(int, num_online_cpus(),
  251. num_intr));
  252. /* account for AEN interrupt MSI-X based interrupts */
  253. num_msix += 1;
  254. if (!(adapter->flags & QLCNIC_TX_INTR_SHARED))
  255. num_msix += adapter->max_drv_tx_rings;
  256. err = qlcnic_enable_msix(adapter, num_msix);
  257. if (err == -ENOMEM)
  258. return err;
  259. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  260. num_msix = adapter->ahw->num_msix;
  261. else {
  262. if (qlcnic_sriov_vf_check(adapter))
  263. return -EINVAL;
  264. num_msix = 1;
  265. }
  266. /* setup interrupt mapping table for fw */
  267. ahw->intr_tbl = vzalloc(num_msix *
  268. sizeof(struct qlcnic_intrpt_config));
  269. if (!ahw->intr_tbl)
  270. return -ENOMEM;
  271. if (!(adapter->flags & QLCNIC_MSIX_ENABLED)) {
  272. /* MSI-X enablement failed, use legacy interrupt */
  273. adapter->tgt_status_reg = ahw->pci_base0 + QLC_83XX_INTX_PTR;
  274. adapter->tgt_mask_reg = ahw->pci_base0 + QLC_83XX_INTX_MASK;
  275. adapter->isr_int_vec = ahw->pci_base0 + QLC_83XX_INTX_TRGR;
  276. adapter->msix_entries[0].vector = adapter->pdev->irq;
  277. dev_info(&adapter->pdev->dev, "using legacy interrupt\n");
  278. }
  279. for (i = 0; i < num_msix; i++) {
  280. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  281. ahw->intr_tbl[i].type = QLCNIC_INTRPT_MSIX;
  282. else
  283. ahw->intr_tbl[i].type = QLCNIC_INTRPT_INTX;
  284. ahw->intr_tbl[i].id = i;
  285. ahw->intr_tbl[i].src = 0;
  286. }
  287. return 0;
  288. }
  289. inline void qlcnic_83xx_clear_legacy_intr_mask(struct qlcnic_adapter *adapter)
  290. {
  291. writel(0, adapter->tgt_mask_reg);
  292. }
  293. inline void qlcnic_83xx_set_legacy_intr_mask(struct qlcnic_adapter *adapter)
  294. {
  295. writel(1, adapter->tgt_mask_reg);
  296. }
  297. /* Enable MSI-x and INT-x interrupts */
  298. void qlcnic_83xx_enable_intr(struct qlcnic_adapter *adapter,
  299. struct qlcnic_host_sds_ring *sds_ring)
  300. {
  301. writel(0, sds_ring->crb_intr_mask);
  302. }
  303. /* Disable MSI-x and INT-x interrupts */
  304. void qlcnic_83xx_disable_intr(struct qlcnic_adapter *adapter,
  305. struct qlcnic_host_sds_ring *sds_ring)
  306. {
  307. writel(1, sds_ring->crb_intr_mask);
  308. }
  309. inline void qlcnic_83xx_enable_legacy_msix_mbx_intr(struct qlcnic_adapter
  310. *adapter)
  311. {
  312. u32 mask;
  313. /* Mailbox in MSI-x mode and Legacy Interrupt share the same
  314. * source register. We could be here before contexts are created
  315. * and sds_ring->crb_intr_mask has not been initialized, calculate
  316. * BAR offset for Interrupt Source Register
  317. */
  318. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  319. writel(0, adapter->ahw->pci_base0 + mask);
  320. }
  321. void qlcnic_83xx_disable_mbx_intr(struct qlcnic_adapter *adapter)
  322. {
  323. u32 mask;
  324. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  325. writel(1, adapter->ahw->pci_base0 + mask);
  326. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, 0);
  327. }
  328. static inline void qlcnic_83xx_get_mbx_data(struct qlcnic_adapter *adapter,
  329. struct qlcnic_cmd_args *cmd)
  330. {
  331. int i;
  332. for (i = 0; i < cmd->rsp.num; i++)
  333. cmd->rsp.arg[i] = readl(QLCNIC_MBX_FW(adapter->ahw, i));
  334. }
  335. irqreturn_t qlcnic_83xx_clear_legacy_intr(struct qlcnic_adapter *adapter)
  336. {
  337. u32 intr_val;
  338. struct qlcnic_hardware_context *ahw = adapter->ahw;
  339. int retries = 0;
  340. intr_val = readl(adapter->tgt_status_reg);
  341. if (!QLC_83XX_VALID_INTX_BIT31(intr_val))
  342. return IRQ_NONE;
  343. if (QLC_83XX_INTX_FUNC(intr_val) != adapter->ahw->pci_func) {
  344. adapter->stats.spurious_intr++;
  345. return IRQ_NONE;
  346. }
  347. /* The barrier is required to ensure writes to the registers */
  348. wmb();
  349. /* clear the interrupt trigger control register */
  350. writel(0, adapter->isr_int_vec);
  351. intr_val = readl(adapter->isr_int_vec);
  352. do {
  353. intr_val = readl(adapter->tgt_status_reg);
  354. if (QLC_83XX_INTX_FUNC(intr_val) != ahw->pci_func)
  355. break;
  356. retries++;
  357. } while (QLC_83XX_VALID_INTX_BIT30(intr_val) &&
  358. (retries < QLC_83XX_LEGACY_INTX_MAX_RETRY));
  359. return IRQ_HANDLED;
  360. }
  361. static void qlcnic_83xx_poll_process_aen(struct qlcnic_adapter *adapter)
  362. {
  363. u32 resp, event;
  364. unsigned long flags;
  365. spin_lock_irqsave(&adapter->ahw->mbx_lock, flags);
  366. resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
  367. if (!(resp & QLCNIC_SET_OWNER))
  368. goto out;
  369. event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
  370. if (event & QLCNIC_MBX_ASYNC_EVENT)
  371. __qlcnic_83xx_process_aen(adapter);
  372. out:
  373. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  374. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  375. }
  376. irqreturn_t qlcnic_83xx_intr(int irq, void *data)
  377. {
  378. struct qlcnic_adapter *adapter = data;
  379. struct qlcnic_host_sds_ring *sds_ring;
  380. struct qlcnic_hardware_context *ahw = adapter->ahw;
  381. if (qlcnic_83xx_clear_legacy_intr(adapter) == IRQ_NONE)
  382. return IRQ_NONE;
  383. qlcnic_83xx_poll_process_aen(adapter);
  384. if (ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  385. ahw->diag_cnt++;
  386. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  387. return IRQ_HANDLED;
  388. }
  389. if (!test_bit(__QLCNIC_DEV_UP, &adapter->state)) {
  390. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  391. } else {
  392. sds_ring = &adapter->recv_ctx->sds_rings[0];
  393. napi_schedule(&sds_ring->napi);
  394. }
  395. return IRQ_HANDLED;
  396. }
  397. irqreturn_t qlcnic_83xx_tmp_intr(int irq, void *data)
  398. {
  399. struct qlcnic_host_sds_ring *sds_ring = data;
  400. struct qlcnic_adapter *adapter = sds_ring->adapter;
  401. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  402. goto done;
  403. if (adapter->nic_ops->clear_legacy_intr(adapter) == IRQ_NONE)
  404. return IRQ_NONE;
  405. done:
  406. adapter->ahw->diag_cnt++;
  407. qlcnic_83xx_enable_intr(adapter, sds_ring);
  408. return IRQ_HANDLED;
  409. }
  410. void qlcnic_83xx_free_mbx_intr(struct qlcnic_adapter *adapter)
  411. {
  412. u32 num_msix;
  413. if (!(adapter->flags & QLCNIC_MSIX_ENABLED))
  414. qlcnic_83xx_set_legacy_intr_mask(adapter);
  415. qlcnic_83xx_disable_mbx_intr(adapter);
  416. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  417. num_msix = adapter->ahw->num_msix - 1;
  418. else
  419. num_msix = 0;
  420. msleep(20);
  421. synchronize_irq(adapter->msix_entries[num_msix].vector);
  422. free_irq(adapter->msix_entries[num_msix].vector, adapter);
  423. }
  424. int qlcnic_83xx_setup_mbx_intr(struct qlcnic_adapter *adapter)
  425. {
  426. irq_handler_t handler;
  427. u32 val;
  428. int err = 0;
  429. unsigned long flags = 0;
  430. if (!(adapter->flags & QLCNIC_MSI_ENABLED) &&
  431. !(adapter->flags & QLCNIC_MSIX_ENABLED))
  432. flags |= IRQF_SHARED;
  433. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  434. handler = qlcnic_83xx_handle_aen;
  435. val = adapter->msix_entries[adapter->ahw->num_msix - 1].vector;
  436. err = request_irq(val, handler, flags, "qlcnic-MB", adapter);
  437. if (err) {
  438. dev_err(&adapter->pdev->dev,
  439. "failed to register MBX interrupt\n");
  440. return err;
  441. }
  442. } else {
  443. handler = qlcnic_83xx_intr;
  444. val = adapter->msix_entries[0].vector;
  445. err = request_irq(val, handler, flags, "qlcnic", adapter);
  446. if (err) {
  447. dev_err(&adapter->pdev->dev,
  448. "failed to register INTx interrupt\n");
  449. return err;
  450. }
  451. qlcnic_83xx_clear_legacy_intr_mask(adapter);
  452. }
  453. /* Enable mailbox interrupt */
  454. qlcnic_83xx_enable_mbx_intrpt(adapter);
  455. return err;
  456. }
  457. void qlcnic_83xx_get_func_no(struct qlcnic_adapter *adapter)
  458. {
  459. u32 val = QLCRDX(adapter->ahw, QLCNIC_INFORMANT);
  460. adapter->ahw->pci_func = (val >> 24) & 0xff;
  461. }
  462. int qlcnic_83xx_cam_lock(struct qlcnic_adapter *adapter)
  463. {
  464. void __iomem *addr;
  465. u32 val, limit = 0;
  466. struct qlcnic_hardware_context *ahw = adapter->ahw;
  467. addr = ahw->pci_base0 + QLC_83XX_SEM_LOCK_FUNC(ahw->pci_func);
  468. do {
  469. val = readl(addr);
  470. if (val) {
  471. /* write the function number to register */
  472. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER,
  473. ahw->pci_func);
  474. return 0;
  475. }
  476. usleep_range(1000, 2000);
  477. } while (++limit <= QLCNIC_PCIE_SEM_TIMEOUT);
  478. return -EIO;
  479. }
  480. void qlcnic_83xx_cam_unlock(struct qlcnic_adapter *adapter)
  481. {
  482. void __iomem *addr;
  483. u32 val;
  484. struct qlcnic_hardware_context *ahw = adapter->ahw;
  485. addr = ahw->pci_base0 + QLC_83XX_SEM_UNLOCK_FUNC(ahw->pci_func);
  486. val = readl(addr);
  487. }
  488. void qlcnic_83xx_read_crb(struct qlcnic_adapter *adapter, char *buf,
  489. loff_t offset, size_t size)
  490. {
  491. int ret = 0;
  492. u32 data;
  493. if (qlcnic_api_lock(adapter)) {
  494. dev_err(&adapter->pdev->dev,
  495. "%s: failed to acquire lock. addr offset 0x%x\n",
  496. __func__, (u32)offset);
  497. return;
  498. }
  499. data = QLCRD32(adapter, (u32) offset, &ret);
  500. qlcnic_api_unlock(adapter);
  501. if (ret == -EIO) {
  502. dev_err(&adapter->pdev->dev,
  503. "%s: failed. addr offset 0x%x\n",
  504. __func__, (u32)offset);
  505. return;
  506. }
  507. memcpy(buf, &data, size);
  508. }
  509. void qlcnic_83xx_write_crb(struct qlcnic_adapter *adapter, char *buf,
  510. loff_t offset, size_t size)
  511. {
  512. u32 data;
  513. memcpy(&data, buf, size);
  514. qlcnic_83xx_wrt_reg_indirect(adapter, (u32) offset, data);
  515. }
  516. int qlcnic_83xx_get_port_info(struct qlcnic_adapter *adapter)
  517. {
  518. int status;
  519. status = qlcnic_83xx_get_port_config(adapter);
  520. if (status) {
  521. dev_err(&adapter->pdev->dev,
  522. "Get Port Info failed\n");
  523. } else {
  524. if (QLC_83XX_SFP_10G_CAPABLE(adapter->ahw->port_config))
  525. adapter->ahw->port_type = QLCNIC_XGBE;
  526. else
  527. adapter->ahw->port_type = QLCNIC_GBE;
  528. if (QLC_83XX_AUTONEG(adapter->ahw->port_config))
  529. adapter->ahw->link_autoneg = AUTONEG_ENABLE;
  530. }
  531. return status;
  532. }
  533. void qlcnic_83xx_set_mac_filter_count(struct qlcnic_adapter *adapter)
  534. {
  535. struct qlcnic_hardware_context *ahw = adapter->ahw;
  536. u16 act_pci_fn = ahw->act_pci_func;
  537. u16 count;
  538. ahw->max_mc_count = QLC_83XX_MAX_MC_COUNT;
  539. if (act_pci_fn <= 2)
  540. count = (QLC_83XX_MAX_UC_COUNT - QLC_83XX_MAX_MC_COUNT) /
  541. act_pci_fn;
  542. else
  543. count = (QLC_83XX_LB_MAX_FILTERS - QLC_83XX_MAX_MC_COUNT) /
  544. act_pci_fn;
  545. ahw->max_uc_count = count;
  546. }
  547. void qlcnic_83xx_enable_mbx_intrpt(struct qlcnic_adapter *adapter)
  548. {
  549. u32 val;
  550. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  551. val = BIT_2 | ((adapter->ahw->num_msix - 1) << 8);
  552. else
  553. val = BIT_2;
  554. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, val);
  555. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  556. }
  557. void qlcnic_83xx_check_vf(struct qlcnic_adapter *adapter,
  558. const struct pci_device_id *ent)
  559. {
  560. u32 op_mode, priv_level;
  561. struct qlcnic_hardware_context *ahw = adapter->ahw;
  562. ahw->fw_hal_version = 2;
  563. qlcnic_get_func_no(adapter);
  564. if (qlcnic_sriov_vf_check(adapter)) {
  565. qlcnic_sriov_vf_set_ops(adapter);
  566. return;
  567. }
  568. /* Determine function privilege level */
  569. op_mode = QLCRDX(adapter->ahw, QLC_83XX_DRV_OP_MODE);
  570. if (op_mode == QLC_83XX_DEFAULT_OPMODE)
  571. priv_level = QLCNIC_MGMT_FUNC;
  572. else
  573. priv_level = QLC_83XX_GET_FUNC_PRIVILEGE(op_mode,
  574. ahw->pci_func);
  575. if (priv_level == QLCNIC_NON_PRIV_FUNC) {
  576. ahw->op_mode = QLCNIC_NON_PRIV_FUNC;
  577. dev_info(&adapter->pdev->dev,
  578. "HAL Version: %d Non Privileged function\n",
  579. ahw->fw_hal_version);
  580. adapter->nic_ops = &qlcnic_vf_ops;
  581. } else {
  582. if (pci_find_ext_capability(adapter->pdev,
  583. PCI_EXT_CAP_ID_SRIOV))
  584. set_bit(__QLCNIC_SRIOV_CAPABLE, &adapter->state);
  585. adapter->nic_ops = &qlcnic_83xx_ops;
  586. }
  587. }
  588. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  589. u32 data[]);
  590. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  591. u32 data[]);
  592. static void qlcnic_dump_mbx(struct qlcnic_adapter *adapter,
  593. struct qlcnic_cmd_args *cmd)
  594. {
  595. int i;
  596. dev_info(&adapter->pdev->dev,
  597. "Host MBX regs(%d)\n", cmd->req.num);
  598. for (i = 0; i < cmd->req.num; i++) {
  599. if (i && !(i % 8))
  600. pr_info("\n");
  601. pr_info("%08x ", cmd->req.arg[i]);
  602. }
  603. pr_info("\n");
  604. dev_info(&adapter->pdev->dev,
  605. "FW MBX regs(%d)\n", cmd->rsp.num);
  606. for (i = 0; i < cmd->rsp.num; i++) {
  607. if (i && !(i % 8))
  608. pr_info("\n");
  609. pr_info("%08x ", cmd->rsp.arg[i]);
  610. }
  611. pr_info("\n");
  612. }
  613. /* Mailbox response for mac rcode */
  614. u32 qlcnic_83xx_mac_rcode(struct qlcnic_adapter *adapter)
  615. {
  616. u32 fw_data;
  617. u8 mac_cmd_rcode;
  618. fw_data = readl(QLCNIC_MBX_FW(adapter->ahw, 2));
  619. mac_cmd_rcode = (u8)fw_data;
  620. if (mac_cmd_rcode == QLC_83XX_NO_NIC_RESOURCE ||
  621. mac_cmd_rcode == QLC_83XX_MAC_PRESENT ||
  622. mac_cmd_rcode == QLC_83XX_MAC_ABSENT)
  623. return QLCNIC_RCODE_SUCCESS;
  624. return 1;
  625. }
  626. u32 qlcnic_83xx_mbx_poll(struct qlcnic_adapter *adapter, u32 *wait_time)
  627. {
  628. u32 data;
  629. struct qlcnic_hardware_context *ahw = adapter->ahw;
  630. /* wait for mailbox completion */
  631. do {
  632. data = QLCRDX(ahw, QLCNIC_FW_MBX_CTRL);
  633. if (++(*wait_time) > QLCNIC_MBX_TIMEOUT) {
  634. data = QLCNIC_RCODE_TIMEOUT;
  635. break;
  636. }
  637. mdelay(1);
  638. } while (!data);
  639. return data;
  640. }
  641. int qlcnic_83xx_mbx_op(struct qlcnic_adapter *adapter,
  642. struct qlcnic_cmd_args *cmd)
  643. {
  644. int i;
  645. u16 opcode;
  646. u8 mbx_err_code;
  647. unsigned long flags;
  648. struct qlcnic_hardware_context *ahw = adapter->ahw;
  649. u32 rsp, mbx_val, fw_data, rsp_num, mbx_cmd, wait_time = 0;
  650. opcode = LSW(cmd->req.arg[0]);
  651. if (!test_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status)) {
  652. dev_info(&adapter->pdev->dev,
  653. "Mailbox cmd attempted, 0x%x\n", opcode);
  654. dev_info(&adapter->pdev->dev, "Mailbox detached\n");
  655. return 0;
  656. }
  657. spin_lock_irqsave(&adapter->ahw->mbx_lock, flags);
  658. mbx_val = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
  659. if (mbx_val) {
  660. QLCDB(adapter, DRV,
  661. "Mailbox cmd attempted, 0x%x\n", opcode);
  662. QLCDB(adapter, DRV,
  663. "Mailbox not available, 0x%x, collect FW dump\n",
  664. mbx_val);
  665. cmd->rsp.arg[0] = QLCNIC_RCODE_TIMEOUT;
  666. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  667. return cmd->rsp.arg[0];
  668. }
  669. /* Fill in mailbox registers */
  670. mbx_cmd = cmd->req.arg[0];
  671. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 0));
  672. for (i = 1; i < cmd->req.num; i++)
  673. writel(cmd->req.arg[i], QLCNIC_MBX_HOST(ahw, i));
  674. /* Signal FW about the impending command */
  675. QLCWRX(ahw, QLCNIC_HOST_MBX_CTRL, QLCNIC_SET_OWNER);
  676. poll:
  677. rsp = qlcnic_83xx_mbx_poll(adapter, &wait_time);
  678. if (rsp != QLCNIC_RCODE_TIMEOUT) {
  679. /* Get the FW response data */
  680. fw_data = readl(QLCNIC_MBX_FW(ahw, 0));
  681. if (fw_data & QLCNIC_MBX_ASYNC_EVENT) {
  682. __qlcnic_83xx_process_aen(adapter);
  683. goto poll;
  684. }
  685. mbx_err_code = QLCNIC_MBX_STATUS(fw_data);
  686. rsp_num = QLCNIC_MBX_NUM_REGS(fw_data);
  687. opcode = QLCNIC_MBX_RSP(fw_data);
  688. qlcnic_83xx_get_mbx_data(adapter, cmd);
  689. switch (mbx_err_code) {
  690. case QLCNIC_MBX_RSP_OK:
  691. case QLCNIC_MBX_PORT_RSP_OK:
  692. rsp = QLCNIC_RCODE_SUCCESS;
  693. break;
  694. default:
  695. if (opcode == QLCNIC_CMD_CONFIG_MAC_VLAN) {
  696. rsp = qlcnic_83xx_mac_rcode(adapter);
  697. if (!rsp)
  698. goto out;
  699. }
  700. dev_err(&adapter->pdev->dev,
  701. "MBX command 0x%x failed with err:0x%x\n",
  702. opcode, mbx_err_code);
  703. rsp = mbx_err_code;
  704. qlcnic_dump_mbx(adapter, cmd);
  705. break;
  706. }
  707. goto out;
  708. }
  709. dev_err(&adapter->pdev->dev, "MBX command 0x%x timed out\n",
  710. QLCNIC_MBX_RSP(mbx_cmd));
  711. rsp = QLCNIC_RCODE_TIMEOUT;
  712. out:
  713. /* clear fw mbx control register */
  714. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  715. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  716. return rsp;
  717. }
  718. int qlcnic_83xx_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
  719. struct qlcnic_adapter *adapter, u32 type)
  720. {
  721. int i, size;
  722. u32 temp;
  723. const struct qlcnic_mailbox_metadata *mbx_tbl;
  724. mbx_tbl = qlcnic_83xx_mbx_tbl;
  725. size = ARRAY_SIZE(qlcnic_83xx_mbx_tbl);
  726. for (i = 0; i < size; i++) {
  727. if (type == mbx_tbl[i].cmd) {
  728. mbx->op_type = QLC_83XX_FW_MBX_CMD;
  729. mbx->req.num = mbx_tbl[i].in_args;
  730. mbx->rsp.num = mbx_tbl[i].out_args;
  731. mbx->req.arg = kcalloc(mbx->req.num, sizeof(u32),
  732. GFP_ATOMIC);
  733. if (!mbx->req.arg)
  734. return -ENOMEM;
  735. mbx->rsp.arg = kcalloc(mbx->rsp.num, sizeof(u32),
  736. GFP_ATOMIC);
  737. if (!mbx->rsp.arg) {
  738. kfree(mbx->req.arg);
  739. mbx->req.arg = NULL;
  740. return -ENOMEM;
  741. }
  742. memset(mbx->req.arg, 0, sizeof(u32) * mbx->req.num);
  743. memset(mbx->rsp.arg, 0, sizeof(u32) * mbx->rsp.num);
  744. temp = adapter->ahw->fw_hal_version << 29;
  745. mbx->req.arg[0] = (type | (mbx->req.num << 16) | temp);
  746. return 0;
  747. }
  748. }
  749. return -EINVAL;
  750. }
  751. void qlcnic_83xx_idc_aen_work(struct work_struct *work)
  752. {
  753. struct qlcnic_adapter *adapter;
  754. struct qlcnic_cmd_args cmd;
  755. int i, err = 0;
  756. adapter = container_of(work, struct qlcnic_adapter, idc_aen_work.work);
  757. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_IDC_ACK);
  758. if (err)
  759. return;
  760. for (i = 1; i < QLC_83XX_MBX_AEN_CNT; i++)
  761. cmd.req.arg[i] = adapter->ahw->mbox_aen[i];
  762. err = qlcnic_issue_cmd(adapter, &cmd);
  763. if (err)
  764. dev_info(&adapter->pdev->dev,
  765. "%s: Mailbox IDC ACK failed.\n", __func__);
  766. qlcnic_free_mbx_args(&cmd);
  767. }
  768. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  769. u32 data[])
  770. {
  771. dev_dbg(&adapter->pdev->dev, "Completion AEN:0x%x.\n",
  772. QLCNIC_MBX_RSP(data[0]));
  773. clear_bit(QLC_83XX_IDC_COMP_AEN, &adapter->ahw->idc.status);
  774. return;
  775. }
  776. void __qlcnic_83xx_process_aen(struct qlcnic_adapter *adapter)
  777. {
  778. u32 event[QLC_83XX_MBX_AEN_CNT];
  779. int i;
  780. struct qlcnic_hardware_context *ahw = adapter->ahw;
  781. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  782. event[i] = readl(QLCNIC_MBX_FW(ahw, i));
  783. switch (QLCNIC_MBX_RSP(event[0])) {
  784. case QLCNIC_MBX_LINK_EVENT:
  785. qlcnic_83xx_handle_link_aen(adapter, event);
  786. break;
  787. case QLCNIC_MBX_COMP_EVENT:
  788. qlcnic_83xx_handle_idc_comp_aen(adapter, event);
  789. break;
  790. case QLCNIC_MBX_REQUEST_EVENT:
  791. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  792. adapter->ahw->mbox_aen[i] = QLCNIC_MBX_RSP(event[i]);
  793. queue_delayed_work(adapter->qlcnic_wq,
  794. &adapter->idc_aen_work, 0);
  795. break;
  796. case QLCNIC_MBX_TIME_EXTEND_EVENT:
  797. break;
  798. case QLCNIC_MBX_BC_EVENT:
  799. qlcnic_sriov_handle_bc_event(adapter, event[1]);
  800. break;
  801. case QLCNIC_MBX_SFP_INSERT_EVENT:
  802. dev_info(&adapter->pdev->dev, "SFP+ Insert AEN:0x%x.\n",
  803. QLCNIC_MBX_RSP(event[0]));
  804. break;
  805. case QLCNIC_MBX_SFP_REMOVE_EVENT:
  806. dev_info(&adapter->pdev->dev, "SFP Removed AEN:0x%x.\n",
  807. QLCNIC_MBX_RSP(event[0]));
  808. break;
  809. default:
  810. dev_dbg(&adapter->pdev->dev, "Unsupported AEN:0x%x.\n",
  811. QLCNIC_MBX_RSP(event[0]));
  812. break;
  813. }
  814. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  815. }
  816. static void qlcnic_83xx_process_aen(struct qlcnic_adapter *adapter)
  817. {
  818. struct qlcnic_hardware_context *ahw = adapter->ahw;
  819. u32 resp, event;
  820. unsigned long flags;
  821. spin_lock_irqsave(&ahw->mbx_lock, flags);
  822. resp = QLCRDX(ahw, QLCNIC_FW_MBX_CTRL);
  823. if (resp & QLCNIC_SET_OWNER) {
  824. event = readl(QLCNIC_MBX_FW(ahw, 0));
  825. if (event & QLCNIC_MBX_ASYNC_EVENT)
  826. __qlcnic_83xx_process_aen(adapter);
  827. }
  828. spin_unlock_irqrestore(&ahw->mbx_lock, flags);
  829. }
  830. static void qlcnic_83xx_mbx_poll_work(struct work_struct *work)
  831. {
  832. struct qlcnic_adapter *adapter;
  833. adapter = container_of(work, struct qlcnic_adapter, mbx_poll_work.work);
  834. if (!test_bit(__QLCNIC_MBX_POLL_ENABLE, &adapter->state))
  835. return;
  836. qlcnic_83xx_process_aen(adapter);
  837. queue_delayed_work(adapter->qlcnic_wq, &adapter->mbx_poll_work,
  838. (HZ / 10));
  839. }
  840. void qlcnic_83xx_enable_mbx_poll(struct qlcnic_adapter *adapter)
  841. {
  842. if (test_and_set_bit(__QLCNIC_MBX_POLL_ENABLE, &adapter->state))
  843. return;
  844. INIT_DELAYED_WORK(&adapter->mbx_poll_work, qlcnic_83xx_mbx_poll_work);
  845. }
  846. void qlcnic_83xx_disable_mbx_poll(struct qlcnic_adapter *adapter)
  847. {
  848. if (!test_and_clear_bit(__QLCNIC_MBX_POLL_ENABLE, &adapter->state))
  849. return;
  850. cancel_delayed_work_sync(&adapter->mbx_poll_work);
  851. }
  852. static int qlcnic_83xx_add_rings(struct qlcnic_adapter *adapter)
  853. {
  854. int index, i, err, sds_mbx_size;
  855. u32 *buf, intrpt_id, intr_mask;
  856. u16 context_id;
  857. u8 num_sds;
  858. struct qlcnic_cmd_args cmd;
  859. struct qlcnic_host_sds_ring *sds;
  860. struct qlcnic_sds_mbx sds_mbx;
  861. struct qlcnic_add_rings_mbx_out *mbx_out;
  862. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  863. struct qlcnic_hardware_context *ahw = adapter->ahw;
  864. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  865. context_id = recv_ctx->context_id;
  866. num_sds = (adapter->max_sds_rings - QLCNIC_MAX_RING_SETS);
  867. ahw->hw_ops->alloc_mbx_args(&cmd, adapter,
  868. QLCNIC_CMD_ADD_RCV_RINGS);
  869. cmd.req.arg[1] = 0 | (num_sds << 8) | (context_id << 16);
  870. /* set up status rings, mbx 2-81 */
  871. index = 2;
  872. for (i = 8; i < adapter->max_sds_rings; i++) {
  873. memset(&sds_mbx, 0, sds_mbx_size);
  874. sds = &recv_ctx->sds_rings[i];
  875. sds->consumer = 0;
  876. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  877. sds_mbx.phy_addr_low = LSD(sds->phys_addr);
  878. sds_mbx.phy_addr_high = MSD(sds->phys_addr);
  879. sds_mbx.sds_ring_size = sds->num_desc;
  880. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  881. intrpt_id = ahw->intr_tbl[i].id;
  882. else
  883. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  884. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  885. sds_mbx.intrpt_id = intrpt_id;
  886. else
  887. sds_mbx.intrpt_id = 0xffff;
  888. sds_mbx.intrpt_val = 0;
  889. buf = &cmd.req.arg[index];
  890. memcpy(buf, &sds_mbx, sds_mbx_size);
  891. index += sds_mbx_size / sizeof(u32);
  892. }
  893. /* send the mailbox command */
  894. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  895. if (err) {
  896. dev_err(&adapter->pdev->dev,
  897. "Failed to add rings %d\n", err);
  898. goto out;
  899. }
  900. mbx_out = (struct qlcnic_add_rings_mbx_out *)&cmd.rsp.arg[1];
  901. index = 0;
  902. /* status descriptor ring */
  903. for (i = 8; i < adapter->max_sds_rings; i++) {
  904. sds = &recv_ctx->sds_rings[i];
  905. sds->crb_sts_consumer = ahw->pci_base0 +
  906. mbx_out->host_csmr[index];
  907. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  908. intr_mask = ahw->intr_tbl[i].src;
  909. else
  910. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  911. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  912. index++;
  913. }
  914. out:
  915. qlcnic_free_mbx_args(&cmd);
  916. return err;
  917. }
  918. void qlcnic_83xx_del_rx_ctx(struct qlcnic_adapter *adapter)
  919. {
  920. int err;
  921. u32 temp = 0;
  922. struct qlcnic_cmd_args cmd;
  923. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  924. if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_DESTROY_RX_CTX))
  925. return;
  926. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  927. cmd.req.arg[0] |= (0x3 << 29);
  928. if (qlcnic_sriov_pf_check(adapter))
  929. qlcnic_pf_set_interface_id_del_rx_ctx(adapter, &temp);
  930. cmd.req.arg[1] = recv_ctx->context_id | temp;
  931. err = qlcnic_issue_cmd(adapter, &cmd);
  932. if (err)
  933. dev_err(&adapter->pdev->dev,
  934. "Failed to destroy rx ctx in firmware\n");
  935. recv_ctx->state = QLCNIC_HOST_CTX_STATE_FREED;
  936. qlcnic_free_mbx_args(&cmd);
  937. }
  938. int qlcnic_83xx_create_rx_ctx(struct qlcnic_adapter *adapter)
  939. {
  940. int i, err, index, sds_mbx_size, rds_mbx_size;
  941. u8 num_sds, num_rds;
  942. u32 *buf, intrpt_id, intr_mask, cap = 0;
  943. struct qlcnic_host_sds_ring *sds;
  944. struct qlcnic_host_rds_ring *rds;
  945. struct qlcnic_sds_mbx sds_mbx;
  946. struct qlcnic_rds_mbx rds_mbx;
  947. struct qlcnic_cmd_args cmd;
  948. struct qlcnic_rcv_mbx_out *mbx_out;
  949. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  950. struct qlcnic_hardware_context *ahw = adapter->ahw;
  951. num_rds = adapter->max_rds_rings;
  952. if (adapter->max_sds_rings <= QLCNIC_MAX_RING_SETS)
  953. num_sds = adapter->max_sds_rings;
  954. else
  955. num_sds = QLCNIC_MAX_RING_SETS;
  956. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  957. rds_mbx_size = sizeof(struct qlcnic_rds_mbx);
  958. cap = QLCNIC_CAP0_LEGACY_CONTEXT;
  959. if (adapter->flags & QLCNIC_FW_LRO_MSS_CAP)
  960. cap |= QLC_83XX_FW_CAP_LRO_MSS;
  961. /* set mailbox hdr and capabilities */
  962. err = qlcnic_alloc_mbx_args(&cmd, adapter,
  963. QLCNIC_CMD_CREATE_RX_CTX);
  964. if (err)
  965. return err;
  966. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  967. cmd.req.arg[0] |= (0x3 << 29);
  968. cmd.req.arg[1] = cap;
  969. cmd.req.arg[5] = 1 | (num_rds << 5) | (num_sds << 8) |
  970. (QLC_83XX_HOST_RDS_MODE_UNIQUE << 16);
  971. if (qlcnic_sriov_pf_check(adapter))
  972. qlcnic_pf_set_interface_id_create_rx_ctx(adapter,
  973. &cmd.req.arg[6]);
  974. /* set up status rings, mbx 8-57/87 */
  975. index = QLC_83XX_HOST_SDS_MBX_IDX;
  976. for (i = 0; i < num_sds; i++) {
  977. memset(&sds_mbx, 0, sds_mbx_size);
  978. sds = &recv_ctx->sds_rings[i];
  979. sds->consumer = 0;
  980. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  981. sds_mbx.phy_addr_low = LSD(sds->phys_addr);
  982. sds_mbx.phy_addr_high = MSD(sds->phys_addr);
  983. sds_mbx.sds_ring_size = sds->num_desc;
  984. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  985. intrpt_id = ahw->intr_tbl[i].id;
  986. else
  987. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  988. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  989. sds_mbx.intrpt_id = intrpt_id;
  990. else
  991. sds_mbx.intrpt_id = 0xffff;
  992. sds_mbx.intrpt_val = 0;
  993. buf = &cmd.req.arg[index];
  994. memcpy(buf, &sds_mbx, sds_mbx_size);
  995. index += sds_mbx_size / sizeof(u32);
  996. }
  997. /* set up receive rings, mbx 88-111/135 */
  998. index = QLCNIC_HOST_RDS_MBX_IDX;
  999. rds = &recv_ctx->rds_rings[0];
  1000. rds->producer = 0;
  1001. memset(&rds_mbx, 0, rds_mbx_size);
  1002. rds_mbx.phy_addr_reg_low = LSD(rds->phys_addr);
  1003. rds_mbx.phy_addr_reg_high = MSD(rds->phys_addr);
  1004. rds_mbx.reg_ring_sz = rds->dma_size;
  1005. rds_mbx.reg_ring_len = rds->num_desc;
  1006. /* Jumbo ring */
  1007. rds = &recv_ctx->rds_rings[1];
  1008. rds->producer = 0;
  1009. rds_mbx.phy_addr_jmb_low = LSD(rds->phys_addr);
  1010. rds_mbx.phy_addr_jmb_high = MSD(rds->phys_addr);
  1011. rds_mbx.jmb_ring_sz = rds->dma_size;
  1012. rds_mbx.jmb_ring_len = rds->num_desc;
  1013. buf = &cmd.req.arg[index];
  1014. memcpy(buf, &rds_mbx, rds_mbx_size);
  1015. /* send the mailbox command */
  1016. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  1017. if (err) {
  1018. dev_err(&adapter->pdev->dev,
  1019. "Failed to create Rx ctx in firmware%d\n", err);
  1020. goto out;
  1021. }
  1022. mbx_out = (struct qlcnic_rcv_mbx_out *)&cmd.rsp.arg[1];
  1023. recv_ctx->context_id = mbx_out->ctx_id;
  1024. recv_ctx->state = mbx_out->state;
  1025. recv_ctx->virt_port = mbx_out->vport_id;
  1026. dev_info(&adapter->pdev->dev, "Rx Context[%d] Created, state:0x%x\n",
  1027. recv_ctx->context_id, recv_ctx->state);
  1028. /* Receive descriptor ring */
  1029. /* Standard ring */
  1030. rds = &recv_ctx->rds_rings[0];
  1031. rds->crb_rcv_producer = ahw->pci_base0 +
  1032. mbx_out->host_prod[0].reg_buf;
  1033. /* Jumbo ring */
  1034. rds = &recv_ctx->rds_rings[1];
  1035. rds->crb_rcv_producer = ahw->pci_base0 +
  1036. mbx_out->host_prod[0].jmb_buf;
  1037. /* status descriptor ring */
  1038. for (i = 0; i < num_sds; i++) {
  1039. sds = &recv_ctx->sds_rings[i];
  1040. sds->crb_sts_consumer = ahw->pci_base0 +
  1041. mbx_out->host_csmr[i];
  1042. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  1043. intr_mask = ahw->intr_tbl[i].src;
  1044. else
  1045. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  1046. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  1047. }
  1048. if (adapter->max_sds_rings > QLCNIC_MAX_RING_SETS)
  1049. err = qlcnic_83xx_add_rings(adapter);
  1050. out:
  1051. qlcnic_free_mbx_args(&cmd);
  1052. return err;
  1053. }
  1054. void qlcnic_83xx_del_tx_ctx(struct qlcnic_adapter *adapter,
  1055. struct qlcnic_host_tx_ring *tx_ring)
  1056. {
  1057. struct qlcnic_cmd_args cmd;
  1058. u32 temp = 0;
  1059. if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_DESTROY_TX_CTX))
  1060. return;
  1061. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  1062. cmd.req.arg[0] |= (0x3 << 29);
  1063. if (qlcnic_sriov_pf_check(adapter))
  1064. qlcnic_pf_set_interface_id_del_tx_ctx(adapter, &temp);
  1065. cmd.req.arg[1] = tx_ring->ctx_id | temp;
  1066. if (qlcnic_issue_cmd(adapter, &cmd))
  1067. dev_err(&adapter->pdev->dev,
  1068. "Failed to destroy tx ctx in firmware\n");
  1069. qlcnic_free_mbx_args(&cmd);
  1070. }
  1071. int qlcnic_83xx_create_tx_ctx(struct qlcnic_adapter *adapter,
  1072. struct qlcnic_host_tx_ring *tx, int ring)
  1073. {
  1074. int err;
  1075. u16 msix_id;
  1076. u32 *buf, intr_mask, temp = 0;
  1077. struct qlcnic_cmd_args cmd;
  1078. struct qlcnic_tx_mbx mbx;
  1079. struct qlcnic_tx_mbx_out *mbx_out;
  1080. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1081. u32 msix_vector;
  1082. /* Reset host resources */
  1083. tx->producer = 0;
  1084. tx->sw_consumer = 0;
  1085. *(tx->hw_consumer) = 0;
  1086. memset(&mbx, 0, sizeof(struct qlcnic_tx_mbx));
  1087. /* setup mailbox inbox registerss */
  1088. mbx.phys_addr_low = LSD(tx->phys_addr);
  1089. mbx.phys_addr_high = MSD(tx->phys_addr);
  1090. mbx.cnsmr_index_low = LSD(tx->hw_cons_phys_addr);
  1091. mbx.cnsmr_index_high = MSD(tx->hw_cons_phys_addr);
  1092. mbx.size = tx->num_desc;
  1093. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  1094. if (!(adapter->flags & QLCNIC_TX_INTR_SHARED))
  1095. msix_vector = adapter->max_sds_rings + ring;
  1096. else
  1097. msix_vector = adapter->max_sds_rings - 1;
  1098. msix_id = ahw->intr_tbl[msix_vector].id;
  1099. } else {
  1100. msix_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  1101. }
  1102. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  1103. mbx.intr_id = msix_id;
  1104. else
  1105. mbx.intr_id = 0xffff;
  1106. mbx.src = 0;
  1107. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CREATE_TX_CTX);
  1108. if (err)
  1109. return err;
  1110. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  1111. cmd.req.arg[0] |= (0x3 << 29);
  1112. if (qlcnic_sriov_pf_check(adapter))
  1113. qlcnic_pf_set_interface_id_create_tx_ctx(adapter, &temp);
  1114. cmd.req.arg[1] = QLCNIC_CAP0_LEGACY_CONTEXT;
  1115. cmd.req.arg[5] = QLCNIC_MAX_TX_QUEUES | temp;
  1116. buf = &cmd.req.arg[6];
  1117. memcpy(buf, &mbx, sizeof(struct qlcnic_tx_mbx));
  1118. /* send the mailbox command*/
  1119. err = qlcnic_issue_cmd(adapter, &cmd);
  1120. if (err) {
  1121. dev_err(&adapter->pdev->dev,
  1122. "Failed to create Tx ctx in firmware 0x%x\n", err);
  1123. goto out;
  1124. }
  1125. mbx_out = (struct qlcnic_tx_mbx_out *)&cmd.rsp.arg[2];
  1126. tx->crb_cmd_producer = ahw->pci_base0 + mbx_out->host_prod;
  1127. tx->ctx_id = mbx_out->ctx_id;
  1128. if ((adapter->flags & QLCNIC_MSIX_ENABLED) &&
  1129. !(adapter->flags & QLCNIC_TX_INTR_SHARED)) {
  1130. intr_mask = ahw->intr_tbl[adapter->max_sds_rings + ring].src;
  1131. tx->crb_intr_mask = ahw->pci_base0 + intr_mask;
  1132. }
  1133. dev_info(&adapter->pdev->dev, "Tx Context[0x%x] Created, state:0x%x\n",
  1134. tx->ctx_id, mbx_out->state);
  1135. out:
  1136. qlcnic_free_mbx_args(&cmd);
  1137. return err;
  1138. }
  1139. static int qlcnic_83xx_diag_alloc_res(struct net_device *netdev, int test,
  1140. int num_sds_ring)
  1141. {
  1142. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1143. struct qlcnic_host_sds_ring *sds_ring;
  1144. struct qlcnic_host_rds_ring *rds_ring;
  1145. u16 adapter_state = adapter->is_up;
  1146. u8 ring;
  1147. int ret;
  1148. netif_device_detach(netdev);
  1149. if (netif_running(netdev))
  1150. __qlcnic_down(adapter, netdev);
  1151. qlcnic_detach(adapter);
  1152. adapter->max_sds_rings = 1;
  1153. adapter->ahw->diag_test = test;
  1154. adapter->ahw->linkup = 0;
  1155. ret = qlcnic_attach(adapter);
  1156. if (ret) {
  1157. netif_device_attach(netdev);
  1158. return ret;
  1159. }
  1160. ret = qlcnic_fw_create_ctx(adapter);
  1161. if (ret) {
  1162. qlcnic_detach(adapter);
  1163. if (adapter_state == QLCNIC_ADAPTER_UP_MAGIC) {
  1164. adapter->max_sds_rings = num_sds_ring;
  1165. qlcnic_attach(adapter);
  1166. }
  1167. netif_device_attach(netdev);
  1168. return ret;
  1169. }
  1170. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  1171. rds_ring = &adapter->recv_ctx->rds_rings[ring];
  1172. qlcnic_post_rx_buffers(adapter, rds_ring, ring);
  1173. }
  1174. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1175. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  1176. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1177. qlcnic_83xx_enable_intr(adapter, sds_ring);
  1178. }
  1179. }
  1180. if (adapter->ahw->diag_test == QLCNIC_LOOPBACK_TEST) {
  1181. /* disable and free mailbox interrupt */
  1182. if (!(adapter->flags & QLCNIC_MSIX_ENABLED))
  1183. qlcnic_83xx_free_mbx_intr(adapter);
  1184. adapter->ahw->loopback_state = 0;
  1185. adapter->ahw->hw_ops->setup_link_event(adapter, 1);
  1186. }
  1187. set_bit(__QLCNIC_DEV_UP, &adapter->state);
  1188. return 0;
  1189. }
  1190. static void qlcnic_83xx_diag_free_res(struct net_device *netdev,
  1191. int max_sds_rings)
  1192. {
  1193. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1194. struct qlcnic_host_sds_ring *sds_ring;
  1195. int ring, err;
  1196. clear_bit(__QLCNIC_DEV_UP, &adapter->state);
  1197. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1198. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  1199. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1200. qlcnic_83xx_disable_intr(adapter, sds_ring);
  1201. }
  1202. }
  1203. qlcnic_fw_destroy_ctx(adapter);
  1204. qlcnic_detach(adapter);
  1205. if (adapter->ahw->diag_test == QLCNIC_LOOPBACK_TEST) {
  1206. if (!(adapter->flags & QLCNIC_MSIX_ENABLED)) {
  1207. err = qlcnic_83xx_setup_mbx_intr(adapter);
  1208. if (err) {
  1209. dev_err(&adapter->pdev->dev,
  1210. "%s: failed to setup mbx interrupt\n",
  1211. __func__);
  1212. goto out;
  1213. }
  1214. }
  1215. }
  1216. adapter->ahw->diag_test = 0;
  1217. adapter->max_sds_rings = max_sds_rings;
  1218. if (qlcnic_attach(adapter))
  1219. goto out;
  1220. if (netif_running(netdev))
  1221. __qlcnic_up(adapter, netdev);
  1222. out:
  1223. netif_device_attach(netdev);
  1224. }
  1225. int qlcnic_83xx_config_led(struct qlcnic_adapter *adapter, u32 state,
  1226. u32 beacon)
  1227. {
  1228. struct qlcnic_cmd_args cmd;
  1229. u32 mbx_in;
  1230. int i, status = 0;
  1231. if (state) {
  1232. /* Get LED configuration */
  1233. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1234. QLCNIC_CMD_GET_LED_CONFIG);
  1235. if (status)
  1236. return status;
  1237. status = qlcnic_issue_cmd(adapter, &cmd);
  1238. if (status) {
  1239. dev_err(&adapter->pdev->dev,
  1240. "Get led config failed.\n");
  1241. goto mbx_err;
  1242. } else {
  1243. for (i = 0; i < 4; i++)
  1244. adapter->ahw->mbox_reg[i] = cmd.rsp.arg[i+1];
  1245. }
  1246. qlcnic_free_mbx_args(&cmd);
  1247. /* Set LED Configuration */
  1248. mbx_in = (LSW(QLC_83XX_LED_CONFIG) << 16) |
  1249. LSW(QLC_83XX_LED_CONFIG);
  1250. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1251. QLCNIC_CMD_SET_LED_CONFIG);
  1252. if (status)
  1253. return status;
  1254. cmd.req.arg[1] = mbx_in;
  1255. cmd.req.arg[2] = mbx_in;
  1256. cmd.req.arg[3] = mbx_in;
  1257. if (beacon)
  1258. cmd.req.arg[4] = QLC_83XX_ENABLE_BEACON;
  1259. status = qlcnic_issue_cmd(adapter, &cmd);
  1260. if (status) {
  1261. dev_err(&adapter->pdev->dev,
  1262. "Set led config failed.\n");
  1263. }
  1264. mbx_err:
  1265. qlcnic_free_mbx_args(&cmd);
  1266. return status;
  1267. } else {
  1268. /* Restoring default LED configuration */
  1269. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1270. QLCNIC_CMD_SET_LED_CONFIG);
  1271. if (status)
  1272. return status;
  1273. cmd.req.arg[1] = adapter->ahw->mbox_reg[0];
  1274. cmd.req.arg[2] = adapter->ahw->mbox_reg[1];
  1275. cmd.req.arg[3] = adapter->ahw->mbox_reg[2];
  1276. if (beacon)
  1277. cmd.req.arg[4] = adapter->ahw->mbox_reg[3];
  1278. status = qlcnic_issue_cmd(adapter, &cmd);
  1279. if (status)
  1280. dev_err(&adapter->pdev->dev,
  1281. "Restoring led config failed.\n");
  1282. qlcnic_free_mbx_args(&cmd);
  1283. return status;
  1284. }
  1285. }
  1286. int qlcnic_83xx_set_led(struct net_device *netdev,
  1287. enum ethtool_phys_id_state state)
  1288. {
  1289. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1290. int err = -EIO, active = 1;
  1291. if (adapter->ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
  1292. netdev_warn(netdev,
  1293. "LED test is not supported in non-privileged mode\n");
  1294. return -EOPNOTSUPP;
  1295. }
  1296. switch (state) {
  1297. case ETHTOOL_ID_ACTIVE:
  1298. if (test_and_set_bit(__QLCNIC_LED_ENABLE, &adapter->state))
  1299. return -EBUSY;
  1300. if (test_bit(__QLCNIC_RESETTING, &adapter->state))
  1301. break;
  1302. err = qlcnic_83xx_config_led(adapter, active, 0);
  1303. if (err)
  1304. netdev_err(netdev, "Failed to set LED blink state\n");
  1305. break;
  1306. case ETHTOOL_ID_INACTIVE:
  1307. active = 0;
  1308. if (test_bit(__QLCNIC_RESETTING, &adapter->state))
  1309. break;
  1310. err = qlcnic_83xx_config_led(adapter, active, 0);
  1311. if (err)
  1312. netdev_err(netdev, "Failed to reset LED blink state\n");
  1313. break;
  1314. default:
  1315. return -EINVAL;
  1316. }
  1317. if (!active || err)
  1318. clear_bit(__QLCNIC_LED_ENABLE, &adapter->state);
  1319. return err;
  1320. }
  1321. void qlcnic_83xx_register_nic_idc_func(struct qlcnic_adapter *adapter,
  1322. int enable)
  1323. {
  1324. struct qlcnic_cmd_args cmd;
  1325. int status;
  1326. if (qlcnic_sriov_vf_check(adapter))
  1327. return;
  1328. if (enable) {
  1329. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1330. QLCNIC_CMD_INIT_NIC_FUNC);
  1331. if (status)
  1332. return;
  1333. cmd.req.arg[1] = BIT_0 | BIT_31;
  1334. } else {
  1335. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1336. QLCNIC_CMD_STOP_NIC_FUNC);
  1337. if (status)
  1338. return;
  1339. cmd.req.arg[1] = BIT_0 | BIT_31;
  1340. }
  1341. status = qlcnic_issue_cmd(adapter, &cmd);
  1342. if (status)
  1343. dev_err(&adapter->pdev->dev,
  1344. "Failed to %s in NIC IDC function event.\n",
  1345. (enable ? "register" : "unregister"));
  1346. qlcnic_free_mbx_args(&cmd);
  1347. }
  1348. int qlcnic_83xx_set_port_config(struct qlcnic_adapter *adapter)
  1349. {
  1350. struct qlcnic_cmd_args cmd;
  1351. int err;
  1352. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_PORT_CONFIG);
  1353. if (err)
  1354. return err;
  1355. cmd.req.arg[1] = adapter->ahw->port_config;
  1356. err = qlcnic_issue_cmd(adapter, &cmd);
  1357. if (err)
  1358. dev_info(&adapter->pdev->dev, "Set Port Config failed.\n");
  1359. qlcnic_free_mbx_args(&cmd);
  1360. return err;
  1361. }
  1362. int qlcnic_83xx_get_port_config(struct qlcnic_adapter *adapter)
  1363. {
  1364. struct qlcnic_cmd_args cmd;
  1365. int err;
  1366. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PORT_CONFIG);
  1367. if (err)
  1368. return err;
  1369. err = qlcnic_issue_cmd(adapter, &cmd);
  1370. if (err)
  1371. dev_info(&adapter->pdev->dev, "Get Port config failed\n");
  1372. else
  1373. adapter->ahw->port_config = cmd.rsp.arg[1];
  1374. qlcnic_free_mbx_args(&cmd);
  1375. return err;
  1376. }
  1377. int qlcnic_83xx_setup_link_event(struct qlcnic_adapter *adapter, int enable)
  1378. {
  1379. int err;
  1380. u32 temp;
  1381. struct qlcnic_cmd_args cmd;
  1382. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_EVENT);
  1383. if (err)
  1384. return err;
  1385. temp = adapter->recv_ctx->context_id << 16;
  1386. cmd.req.arg[1] = (enable ? 1 : 0) | BIT_8 | temp;
  1387. err = qlcnic_issue_cmd(adapter, &cmd);
  1388. if (err)
  1389. dev_info(&adapter->pdev->dev,
  1390. "Setup linkevent mailbox failed\n");
  1391. qlcnic_free_mbx_args(&cmd);
  1392. return err;
  1393. }
  1394. static void qlcnic_83xx_set_interface_id_promisc(struct qlcnic_adapter *adapter,
  1395. u32 *interface_id)
  1396. {
  1397. if (qlcnic_sriov_pf_check(adapter)) {
  1398. qlcnic_pf_set_interface_id_promisc(adapter, interface_id);
  1399. } else {
  1400. if (!qlcnic_sriov_vf_check(adapter))
  1401. *interface_id = adapter->recv_ctx->context_id << 16;
  1402. }
  1403. }
  1404. int qlcnic_83xx_nic_set_promisc(struct qlcnic_adapter *adapter, u32 mode)
  1405. {
  1406. int err;
  1407. u32 temp = 0;
  1408. struct qlcnic_cmd_args cmd;
  1409. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1410. return -EIO;
  1411. err = qlcnic_alloc_mbx_args(&cmd, adapter,
  1412. QLCNIC_CMD_CONFIGURE_MAC_RX_MODE);
  1413. if (err)
  1414. return err;
  1415. qlcnic_83xx_set_interface_id_promisc(adapter, &temp);
  1416. cmd.req.arg[1] = (mode ? 1 : 0) | temp;
  1417. err = qlcnic_issue_cmd(adapter, &cmd);
  1418. if (err)
  1419. dev_info(&adapter->pdev->dev,
  1420. "Promiscous mode config failed\n");
  1421. qlcnic_free_mbx_args(&cmd);
  1422. return err;
  1423. }
  1424. int qlcnic_83xx_loopback_test(struct net_device *netdev, u8 mode)
  1425. {
  1426. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1427. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1428. int ret = 0, loop = 0, max_sds_rings = adapter->max_sds_rings;
  1429. if (ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
  1430. netdev_warn(netdev,
  1431. "Loopback test not supported in non privileged mode\n");
  1432. return ret;
  1433. }
  1434. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1435. netdev_info(netdev, "Device is resetting\n");
  1436. return -EBUSY;
  1437. }
  1438. if (qlcnic_get_diag_lock(adapter)) {
  1439. netdev_info(netdev, "Device is in diagnostics mode\n");
  1440. return -EBUSY;
  1441. }
  1442. netdev_info(netdev, "%s loopback test in progress\n",
  1443. mode == QLCNIC_ILB_MODE ? "internal" : "external");
  1444. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_LOOPBACK_TEST,
  1445. max_sds_rings);
  1446. if (ret)
  1447. goto fail_diag_alloc;
  1448. ret = qlcnic_83xx_set_lb_mode(adapter, mode);
  1449. if (ret)
  1450. goto free_diag_res;
  1451. /* Poll for link up event before running traffic */
  1452. do {
  1453. msleep(QLC_83XX_LB_MSLEEP_COUNT);
  1454. if (!(adapter->flags & QLCNIC_MSIX_ENABLED))
  1455. qlcnic_83xx_process_aen(adapter);
  1456. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1457. netdev_info(netdev,
  1458. "Device is resetting, free LB test resources\n");
  1459. ret = -EIO;
  1460. goto free_diag_res;
  1461. }
  1462. if (loop++ > QLC_83XX_LB_WAIT_COUNT) {
  1463. netdev_info(netdev,
  1464. "Firmware didn't sent link up event to loopback request\n");
  1465. ret = -QLCNIC_FW_NOT_RESPOND;
  1466. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1467. goto free_diag_res;
  1468. }
  1469. } while ((adapter->ahw->linkup && ahw->has_link_events) != 1);
  1470. /* Make sure carrier is off and queue is stopped during loopback */
  1471. if (netif_running(netdev)) {
  1472. netif_carrier_off(netdev);
  1473. netif_stop_queue(netdev);
  1474. }
  1475. ret = qlcnic_do_lb_test(adapter, mode);
  1476. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1477. free_diag_res:
  1478. qlcnic_83xx_diag_free_res(netdev, max_sds_rings);
  1479. fail_diag_alloc:
  1480. adapter->max_sds_rings = max_sds_rings;
  1481. qlcnic_release_diag_lock(adapter);
  1482. return ret;
  1483. }
  1484. int qlcnic_83xx_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1485. {
  1486. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1487. struct net_device *netdev = adapter->netdev;
  1488. int status = 0, loop = 0;
  1489. u32 config;
  1490. status = qlcnic_83xx_get_port_config(adapter);
  1491. if (status)
  1492. return status;
  1493. config = ahw->port_config;
  1494. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1495. if (mode == QLCNIC_ILB_MODE)
  1496. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_HSS;
  1497. if (mode == QLCNIC_ELB_MODE)
  1498. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_EXT;
  1499. status = qlcnic_83xx_set_port_config(adapter);
  1500. if (status) {
  1501. netdev_err(netdev,
  1502. "Failed to Set Loopback Mode = 0x%x.\n",
  1503. ahw->port_config);
  1504. ahw->port_config = config;
  1505. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1506. return status;
  1507. }
  1508. /* Wait for Link and IDC Completion AEN */
  1509. do {
  1510. msleep(QLC_83XX_LB_MSLEEP_COUNT);
  1511. if (!(adapter->flags & QLCNIC_MSIX_ENABLED))
  1512. qlcnic_83xx_process_aen(adapter);
  1513. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1514. netdev_info(netdev,
  1515. "Device is resetting, free LB test resources\n");
  1516. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1517. return -EIO;
  1518. }
  1519. if (loop++ > QLC_83XX_LB_WAIT_COUNT) {
  1520. netdev_err(netdev,
  1521. "Did not receive IDC completion AEN\n");
  1522. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1523. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1524. return -EIO;
  1525. }
  1526. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1527. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1528. QLCNIC_MAC_ADD);
  1529. return status;
  1530. }
  1531. int qlcnic_83xx_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1532. {
  1533. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1534. struct net_device *netdev = adapter->netdev;
  1535. int status = 0, loop = 0;
  1536. u32 config = ahw->port_config;
  1537. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1538. if (mode == QLCNIC_ILB_MODE)
  1539. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_HSS;
  1540. if (mode == QLCNIC_ELB_MODE)
  1541. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_EXT;
  1542. status = qlcnic_83xx_set_port_config(adapter);
  1543. if (status) {
  1544. netdev_err(netdev,
  1545. "Failed to Clear Loopback Mode = 0x%x.\n",
  1546. ahw->port_config);
  1547. ahw->port_config = config;
  1548. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1549. return status;
  1550. }
  1551. /* Wait for Link and IDC Completion AEN */
  1552. do {
  1553. msleep(QLC_83XX_LB_MSLEEP_COUNT);
  1554. if (!(adapter->flags & QLCNIC_MSIX_ENABLED))
  1555. qlcnic_83xx_process_aen(adapter);
  1556. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1557. netdev_info(netdev,
  1558. "Device is resetting, free LB test resources\n");
  1559. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1560. return -EIO;
  1561. }
  1562. if (loop++ > QLC_83XX_LB_WAIT_COUNT) {
  1563. netdev_err(netdev,
  1564. "Did not receive IDC completion AEN\n");
  1565. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1566. return -EIO;
  1567. }
  1568. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1569. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1570. QLCNIC_MAC_DEL);
  1571. return status;
  1572. }
  1573. static void qlcnic_83xx_set_interface_id_ipaddr(struct qlcnic_adapter *adapter,
  1574. u32 *interface_id)
  1575. {
  1576. if (qlcnic_sriov_pf_check(adapter)) {
  1577. qlcnic_pf_set_interface_id_ipaddr(adapter, interface_id);
  1578. } else {
  1579. if (!qlcnic_sriov_vf_check(adapter))
  1580. *interface_id = adapter->recv_ctx->context_id << 16;
  1581. }
  1582. }
  1583. void qlcnic_83xx_config_ipaddr(struct qlcnic_adapter *adapter, __be32 ip,
  1584. int mode)
  1585. {
  1586. int err;
  1587. u32 temp = 0, temp_ip;
  1588. struct qlcnic_cmd_args cmd;
  1589. err = qlcnic_alloc_mbx_args(&cmd, adapter,
  1590. QLCNIC_CMD_CONFIGURE_IP_ADDR);
  1591. if (err)
  1592. return;
  1593. qlcnic_83xx_set_interface_id_ipaddr(adapter, &temp);
  1594. if (mode == QLCNIC_IP_UP)
  1595. cmd.req.arg[1] = 1 | temp;
  1596. else
  1597. cmd.req.arg[1] = 2 | temp;
  1598. /*
  1599. * Adapter needs IP address in network byte order.
  1600. * But hardware mailbox registers go through writel(), hence IP address
  1601. * gets swapped on big endian architecture.
  1602. * To negate swapping of writel() on big endian architecture
  1603. * use swab32(value).
  1604. */
  1605. temp_ip = swab32(ntohl(ip));
  1606. memcpy(&cmd.req.arg[2], &temp_ip, sizeof(u32));
  1607. err = qlcnic_issue_cmd(adapter, &cmd);
  1608. if (err != QLCNIC_RCODE_SUCCESS)
  1609. dev_err(&adapter->netdev->dev,
  1610. "could not notify %s IP 0x%x request\n",
  1611. (mode == QLCNIC_IP_UP) ? "Add" : "Remove", ip);
  1612. qlcnic_free_mbx_args(&cmd);
  1613. }
  1614. int qlcnic_83xx_config_hw_lro(struct qlcnic_adapter *adapter, int mode)
  1615. {
  1616. int err;
  1617. u32 temp, arg1;
  1618. struct qlcnic_cmd_args cmd;
  1619. int lro_bit_mask;
  1620. lro_bit_mask = (mode ? (BIT_0 | BIT_1 | BIT_2 | BIT_3) : 0);
  1621. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1622. return 0;
  1623. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_HW_LRO);
  1624. if (err)
  1625. return err;
  1626. temp = adapter->recv_ctx->context_id << 16;
  1627. arg1 = lro_bit_mask | temp;
  1628. cmd.req.arg[1] = arg1;
  1629. err = qlcnic_issue_cmd(adapter, &cmd);
  1630. if (err)
  1631. dev_info(&adapter->pdev->dev, "LRO config failed\n");
  1632. qlcnic_free_mbx_args(&cmd);
  1633. return err;
  1634. }
  1635. int qlcnic_83xx_config_rss(struct qlcnic_adapter *adapter, int enable)
  1636. {
  1637. int err;
  1638. u32 word;
  1639. struct qlcnic_cmd_args cmd;
  1640. const u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  1641. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  1642. 0x255b0ec26d5a56daULL };
  1643. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_RSS);
  1644. if (err)
  1645. return err;
  1646. /*
  1647. * RSS request:
  1648. * bits 3-0: Rsvd
  1649. * 5-4: hash_type_ipv4
  1650. * 7-6: hash_type_ipv6
  1651. * 8: enable
  1652. * 9: use indirection table
  1653. * 16-31: indirection table mask
  1654. */
  1655. word = ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  1656. ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  1657. ((u32)(enable & 0x1) << 8) |
  1658. ((0x7ULL) << 16);
  1659. cmd.req.arg[1] = (adapter->recv_ctx->context_id);
  1660. cmd.req.arg[2] = word;
  1661. memcpy(&cmd.req.arg[4], key, sizeof(key));
  1662. err = qlcnic_issue_cmd(adapter, &cmd);
  1663. if (err)
  1664. dev_info(&adapter->pdev->dev, "RSS config failed\n");
  1665. qlcnic_free_mbx_args(&cmd);
  1666. return err;
  1667. }
  1668. static void qlcnic_83xx_set_interface_id_macaddr(struct qlcnic_adapter *adapter,
  1669. u32 *interface_id)
  1670. {
  1671. if (qlcnic_sriov_pf_check(adapter)) {
  1672. qlcnic_pf_set_interface_id_macaddr(adapter, interface_id);
  1673. } else {
  1674. if (!qlcnic_sriov_vf_check(adapter))
  1675. *interface_id = adapter->recv_ctx->context_id << 16;
  1676. }
  1677. }
  1678. int qlcnic_83xx_sre_macaddr_change(struct qlcnic_adapter *adapter, u8 *addr,
  1679. u16 vlan_id, u8 op)
  1680. {
  1681. int err;
  1682. u32 *buf, temp = 0;
  1683. struct qlcnic_cmd_args cmd;
  1684. struct qlcnic_macvlan_mbx mv;
  1685. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1686. return -EIO;
  1687. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_MAC_VLAN);
  1688. if (err)
  1689. return err;
  1690. if (vlan_id)
  1691. op = (op == QLCNIC_MAC_ADD || op == QLCNIC_MAC_VLAN_ADD) ?
  1692. QLCNIC_MAC_VLAN_ADD : QLCNIC_MAC_VLAN_DEL;
  1693. cmd.req.arg[1] = op | (1 << 8);
  1694. qlcnic_83xx_set_interface_id_macaddr(adapter, &temp);
  1695. cmd.req.arg[1] |= temp;
  1696. mv.vlan = vlan_id;
  1697. mv.mac_addr0 = addr[0];
  1698. mv.mac_addr1 = addr[1];
  1699. mv.mac_addr2 = addr[2];
  1700. mv.mac_addr3 = addr[3];
  1701. mv.mac_addr4 = addr[4];
  1702. mv.mac_addr5 = addr[5];
  1703. buf = &cmd.req.arg[2];
  1704. memcpy(buf, &mv, sizeof(struct qlcnic_macvlan_mbx));
  1705. err = qlcnic_issue_cmd(adapter, &cmd);
  1706. if (err)
  1707. dev_err(&adapter->pdev->dev,
  1708. "MAC-VLAN %s to CAM failed, err=%d.\n",
  1709. ((op == 1) ? "add " : "delete "), err);
  1710. qlcnic_free_mbx_args(&cmd);
  1711. return err;
  1712. }
  1713. void qlcnic_83xx_change_l2_filter(struct qlcnic_adapter *adapter, u64 *addr,
  1714. u16 vlan_id)
  1715. {
  1716. u8 mac[ETH_ALEN];
  1717. memcpy(&mac, addr, ETH_ALEN);
  1718. qlcnic_83xx_sre_macaddr_change(adapter, mac, vlan_id, QLCNIC_MAC_ADD);
  1719. }
  1720. void qlcnic_83xx_configure_mac(struct qlcnic_adapter *adapter, u8 *mac,
  1721. u8 type, struct qlcnic_cmd_args *cmd)
  1722. {
  1723. switch (type) {
  1724. case QLCNIC_SET_STATION_MAC:
  1725. case QLCNIC_SET_FAC_DEF_MAC:
  1726. memcpy(&cmd->req.arg[2], mac, sizeof(u32));
  1727. memcpy(&cmd->req.arg[3], &mac[4], sizeof(u16));
  1728. break;
  1729. }
  1730. cmd->req.arg[1] = type;
  1731. }
  1732. int qlcnic_83xx_get_mac_address(struct qlcnic_adapter *adapter, u8 *mac)
  1733. {
  1734. int err, i;
  1735. struct qlcnic_cmd_args cmd;
  1736. u32 mac_low, mac_high;
  1737. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_MAC_ADDRESS);
  1738. if (err)
  1739. return err;
  1740. qlcnic_83xx_configure_mac(adapter, mac, QLCNIC_GET_CURRENT_MAC, &cmd);
  1741. err = qlcnic_issue_cmd(adapter, &cmd);
  1742. if (err == QLCNIC_RCODE_SUCCESS) {
  1743. mac_low = cmd.rsp.arg[1];
  1744. mac_high = cmd.rsp.arg[2];
  1745. for (i = 0; i < 2; i++)
  1746. mac[i] = (u8) (mac_high >> ((1 - i) * 8));
  1747. for (i = 2; i < 6; i++)
  1748. mac[i] = (u8) (mac_low >> ((5 - i) * 8));
  1749. } else {
  1750. dev_err(&adapter->pdev->dev, "Failed to get mac address%d\n",
  1751. err);
  1752. err = -EIO;
  1753. }
  1754. qlcnic_free_mbx_args(&cmd);
  1755. return err;
  1756. }
  1757. void qlcnic_83xx_config_intr_coal(struct qlcnic_adapter *adapter)
  1758. {
  1759. int err;
  1760. u16 temp;
  1761. struct qlcnic_cmd_args cmd;
  1762. struct qlcnic_nic_intr_coalesce *coal = &adapter->ahw->coal;
  1763. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1764. return;
  1765. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTR_COAL);
  1766. if (err)
  1767. return;
  1768. if (coal->type == QLCNIC_INTR_COAL_TYPE_RX) {
  1769. temp = adapter->recv_ctx->context_id;
  1770. cmd.req.arg[1] = QLCNIC_INTR_COAL_TYPE_RX | temp << 16;
  1771. temp = coal->rx_time_us;
  1772. cmd.req.arg[2] = coal->rx_packets | temp << 16;
  1773. } else if (coal->type == QLCNIC_INTR_COAL_TYPE_TX) {
  1774. temp = adapter->tx_ring->ctx_id;
  1775. cmd.req.arg[1] = QLCNIC_INTR_COAL_TYPE_TX | temp << 16;
  1776. temp = coal->tx_time_us;
  1777. cmd.req.arg[2] = coal->tx_packets | temp << 16;
  1778. }
  1779. cmd.req.arg[3] = coal->flag;
  1780. err = qlcnic_issue_cmd(adapter, &cmd);
  1781. if (err != QLCNIC_RCODE_SUCCESS)
  1782. dev_info(&adapter->pdev->dev,
  1783. "Failed to send interrupt coalescence parameters\n");
  1784. qlcnic_free_mbx_args(&cmd);
  1785. }
  1786. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  1787. u32 data[])
  1788. {
  1789. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1790. u8 link_status, duplex;
  1791. /* link speed */
  1792. link_status = LSB(data[3]) & 1;
  1793. if (link_status) {
  1794. ahw->link_speed = MSW(data[2]);
  1795. duplex = LSB(MSW(data[3]));
  1796. if (duplex)
  1797. ahw->link_duplex = DUPLEX_FULL;
  1798. else
  1799. ahw->link_duplex = DUPLEX_HALF;
  1800. } else {
  1801. ahw->link_speed = SPEED_UNKNOWN;
  1802. ahw->link_duplex = DUPLEX_UNKNOWN;
  1803. }
  1804. ahw->link_autoneg = MSB(MSW(data[3]));
  1805. ahw->module_type = MSB(LSW(data[3]));
  1806. ahw->has_link_events = 1;
  1807. qlcnic_advert_link_change(adapter, link_status);
  1808. }
  1809. irqreturn_t qlcnic_83xx_handle_aen(int irq, void *data)
  1810. {
  1811. struct qlcnic_adapter *adapter = data;
  1812. unsigned long flags;
  1813. u32 mask, resp, event;
  1814. spin_lock_irqsave(&adapter->ahw->mbx_lock, flags);
  1815. resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
  1816. if (!(resp & QLCNIC_SET_OWNER))
  1817. goto out;
  1818. event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
  1819. if (event & QLCNIC_MBX_ASYNC_EVENT)
  1820. __qlcnic_83xx_process_aen(adapter);
  1821. out:
  1822. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  1823. writel(0, adapter->ahw->pci_base0 + mask);
  1824. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  1825. return IRQ_HANDLED;
  1826. }
  1827. int qlcnic_enable_eswitch(struct qlcnic_adapter *adapter, u8 port, u8 enable)
  1828. {
  1829. int err = -EIO;
  1830. struct qlcnic_cmd_args cmd;
  1831. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1832. dev_err(&adapter->pdev->dev,
  1833. "%s: Error, invoked by non management func\n",
  1834. __func__);
  1835. return err;
  1836. }
  1837. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_TOGGLE_ESWITCH);
  1838. if (err)
  1839. return err;
  1840. cmd.req.arg[1] = (port & 0xf) | BIT_4;
  1841. err = qlcnic_issue_cmd(adapter, &cmd);
  1842. if (err != QLCNIC_RCODE_SUCCESS) {
  1843. dev_err(&adapter->pdev->dev, "Failed to enable eswitch%d\n",
  1844. err);
  1845. err = -EIO;
  1846. }
  1847. qlcnic_free_mbx_args(&cmd);
  1848. return err;
  1849. }
  1850. int qlcnic_83xx_set_nic_info(struct qlcnic_adapter *adapter,
  1851. struct qlcnic_info *nic)
  1852. {
  1853. int i, err = -EIO;
  1854. struct qlcnic_cmd_args cmd;
  1855. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1856. dev_err(&adapter->pdev->dev,
  1857. "%s: Error, invoked by non management func\n",
  1858. __func__);
  1859. return err;
  1860. }
  1861. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_NIC_INFO);
  1862. if (err)
  1863. return err;
  1864. cmd.req.arg[1] = (nic->pci_func << 16);
  1865. cmd.req.arg[2] = 0x1 << 16;
  1866. cmd.req.arg[3] = nic->phys_port | (nic->switch_mode << 16);
  1867. cmd.req.arg[4] = nic->capabilities;
  1868. cmd.req.arg[5] = (nic->max_mac_filters & 0xFF) | ((nic->max_mtu) << 16);
  1869. cmd.req.arg[6] = (nic->max_tx_ques) | ((nic->max_rx_ques) << 16);
  1870. cmd.req.arg[7] = (nic->min_tx_bw) | ((nic->max_tx_bw) << 16);
  1871. for (i = 8; i < 32; i++)
  1872. cmd.req.arg[i] = 0;
  1873. err = qlcnic_issue_cmd(adapter, &cmd);
  1874. if (err != QLCNIC_RCODE_SUCCESS) {
  1875. dev_err(&adapter->pdev->dev, "Failed to set nic info%d\n",
  1876. err);
  1877. err = -EIO;
  1878. }
  1879. qlcnic_free_mbx_args(&cmd);
  1880. return err;
  1881. }
  1882. int qlcnic_83xx_get_nic_info(struct qlcnic_adapter *adapter,
  1883. struct qlcnic_info *npar_info, u8 func_id)
  1884. {
  1885. int err;
  1886. u32 temp;
  1887. u8 op = 0;
  1888. struct qlcnic_cmd_args cmd;
  1889. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1890. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_NIC_INFO);
  1891. if (err)
  1892. return err;
  1893. if (func_id != ahw->pci_func) {
  1894. temp = func_id << 16;
  1895. cmd.req.arg[1] = op | BIT_31 | temp;
  1896. } else {
  1897. cmd.req.arg[1] = ahw->pci_func << 16;
  1898. }
  1899. err = qlcnic_issue_cmd(adapter, &cmd);
  1900. if (err) {
  1901. dev_info(&adapter->pdev->dev,
  1902. "Failed to get nic info %d\n", err);
  1903. goto out;
  1904. }
  1905. npar_info->op_type = cmd.rsp.arg[1];
  1906. npar_info->pci_func = cmd.rsp.arg[2] & 0xFFFF;
  1907. npar_info->op_mode = (cmd.rsp.arg[2] & 0xFFFF0000) >> 16;
  1908. npar_info->phys_port = cmd.rsp.arg[3] & 0xFFFF;
  1909. npar_info->switch_mode = (cmd.rsp.arg[3] & 0xFFFF0000) >> 16;
  1910. npar_info->capabilities = cmd.rsp.arg[4];
  1911. npar_info->max_mac_filters = cmd.rsp.arg[5] & 0xFF;
  1912. npar_info->max_mtu = (cmd.rsp.arg[5] & 0xFFFF0000) >> 16;
  1913. npar_info->max_tx_ques = cmd.rsp.arg[6] & 0xFFFF;
  1914. npar_info->max_rx_ques = (cmd.rsp.arg[6] & 0xFFFF0000) >> 16;
  1915. npar_info->min_tx_bw = cmd.rsp.arg[7] & 0xFFFF;
  1916. npar_info->max_tx_bw = (cmd.rsp.arg[7] & 0xFFFF0000) >> 16;
  1917. if (cmd.rsp.arg[8] & 0x1)
  1918. npar_info->max_bw_reg_offset = (cmd.rsp.arg[8] & 0x7FFE) >> 1;
  1919. if (cmd.rsp.arg[8] & 0x10000) {
  1920. temp = (cmd.rsp.arg[8] & 0x7FFE0000) >> 17;
  1921. npar_info->max_linkspeed_reg_offset = temp;
  1922. }
  1923. if (npar_info->capabilities & QLCNIC_FW_CAPABILITY_MORE_CAPS)
  1924. memcpy(ahw->extra_capability, &cmd.rsp.arg[16],
  1925. sizeof(ahw->extra_capability));
  1926. out:
  1927. qlcnic_free_mbx_args(&cmd);
  1928. return err;
  1929. }
  1930. int qlcnic_83xx_get_pci_info(struct qlcnic_adapter *adapter,
  1931. struct qlcnic_pci_info *pci_info)
  1932. {
  1933. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1934. struct device *dev = &adapter->pdev->dev;
  1935. struct qlcnic_cmd_args cmd;
  1936. int i, err = 0, j = 0;
  1937. u32 temp;
  1938. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PCI_INFO);
  1939. if (err)
  1940. return err;
  1941. err = qlcnic_issue_cmd(adapter, &cmd);
  1942. ahw->act_pci_func = 0;
  1943. if (err == QLCNIC_RCODE_SUCCESS) {
  1944. ahw->max_pci_func = cmd.rsp.arg[1] & 0xFF;
  1945. for (i = 2, j = 0; j < QLCNIC_MAX_PCI_FUNC; j++, pci_info++) {
  1946. pci_info->id = cmd.rsp.arg[i] & 0xFFFF;
  1947. pci_info->active = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1948. i++;
  1949. pci_info->type = cmd.rsp.arg[i] & 0xFFFF;
  1950. if (pci_info->type == QLCNIC_TYPE_NIC)
  1951. ahw->act_pci_func++;
  1952. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1953. pci_info->default_port = temp;
  1954. i++;
  1955. pci_info->tx_min_bw = cmd.rsp.arg[i] & 0xFFFF;
  1956. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1957. pci_info->tx_max_bw = temp;
  1958. i = i + 2;
  1959. memcpy(pci_info->mac, &cmd.rsp.arg[i], ETH_ALEN - 2);
  1960. i++;
  1961. memcpy(pci_info->mac + sizeof(u32), &cmd.rsp.arg[i], 2);
  1962. i = i + 3;
  1963. if (ahw->op_mode == QLCNIC_MGMT_FUNC)
  1964. dev_info(dev, "id = %d active = %d type = %d\n"
  1965. "\tport = %d min bw = %d max bw = %d\n"
  1966. "\tmac_addr = %pM\n", pci_info->id,
  1967. pci_info->active, pci_info->type,
  1968. pci_info->default_port,
  1969. pci_info->tx_min_bw,
  1970. pci_info->tx_max_bw, pci_info->mac);
  1971. }
  1972. if (ahw->op_mode == QLCNIC_MGMT_FUNC)
  1973. dev_info(dev, "Max vNIC functions = %d, active vNIC functions = %d\n",
  1974. ahw->max_pci_func, ahw->act_pci_func);
  1975. } else {
  1976. dev_err(dev, "Failed to get PCI Info, error = %d\n", err);
  1977. err = -EIO;
  1978. }
  1979. qlcnic_free_mbx_args(&cmd);
  1980. return err;
  1981. }
  1982. int qlcnic_83xx_config_intrpt(struct qlcnic_adapter *adapter, bool op_type)
  1983. {
  1984. int i, index, err;
  1985. u8 max_ints;
  1986. u32 val, temp, type;
  1987. struct qlcnic_cmd_args cmd;
  1988. max_ints = adapter->ahw->num_msix - 1;
  1989. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTRPT);
  1990. if (err)
  1991. return err;
  1992. cmd.req.arg[1] = max_ints;
  1993. if (qlcnic_sriov_vf_check(adapter))
  1994. cmd.req.arg[1] |= (adapter->ahw->pci_func << 8) | BIT_16;
  1995. for (i = 0, index = 2; i < max_ints; i++) {
  1996. type = op_type ? QLCNIC_INTRPT_ADD : QLCNIC_INTRPT_DEL;
  1997. val = type | (adapter->ahw->intr_tbl[i].type << 4);
  1998. if (adapter->ahw->intr_tbl[i].type == QLCNIC_INTRPT_MSIX)
  1999. val |= (adapter->ahw->intr_tbl[i].id << 16);
  2000. cmd.req.arg[index++] = val;
  2001. }
  2002. err = qlcnic_issue_cmd(adapter, &cmd);
  2003. if (err) {
  2004. dev_err(&adapter->pdev->dev,
  2005. "Failed to configure interrupts 0x%x\n", err);
  2006. goto out;
  2007. }
  2008. max_ints = cmd.rsp.arg[1];
  2009. for (i = 0, index = 2; i < max_ints; i++, index += 2) {
  2010. val = cmd.rsp.arg[index];
  2011. if (LSB(val)) {
  2012. dev_info(&adapter->pdev->dev,
  2013. "Can't configure interrupt %d\n",
  2014. adapter->ahw->intr_tbl[i].id);
  2015. continue;
  2016. }
  2017. if (op_type) {
  2018. adapter->ahw->intr_tbl[i].id = MSW(val);
  2019. adapter->ahw->intr_tbl[i].enabled = 1;
  2020. temp = cmd.rsp.arg[index + 1];
  2021. adapter->ahw->intr_tbl[i].src = temp;
  2022. } else {
  2023. adapter->ahw->intr_tbl[i].id = i;
  2024. adapter->ahw->intr_tbl[i].enabled = 0;
  2025. adapter->ahw->intr_tbl[i].src = 0;
  2026. }
  2027. }
  2028. out:
  2029. qlcnic_free_mbx_args(&cmd);
  2030. return err;
  2031. }
  2032. int qlcnic_83xx_lock_flash(struct qlcnic_adapter *adapter)
  2033. {
  2034. int id, timeout = 0;
  2035. u32 status = 0;
  2036. while (status == 0) {
  2037. status = QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_LOCK);
  2038. if (status)
  2039. break;
  2040. if (++timeout >= QLC_83XX_FLASH_LOCK_TIMEOUT) {
  2041. id = QLC_SHARED_REG_RD32(adapter,
  2042. QLCNIC_FLASH_LOCK_OWNER);
  2043. dev_err(&adapter->pdev->dev,
  2044. "%s: failed, lock held by %d\n", __func__, id);
  2045. return -EIO;
  2046. }
  2047. usleep_range(1000, 2000);
  2048. }
  2049. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, adapter->portnum);
  2050. return 0;
  2051. }
  2052. void qlcnic_83xx_unlock_flash(struct qlcnic_adapter *adapter)
  2053. {
  2054. QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_UNLOCK);
  2055. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, 0xFF);
  2056. }
  2057. int qlcnic_83xx_lockless_flash_read32(struct qlcnic_adapter *adapter,
  2058. u32 flash_addr, u8 *p_data,
  2059. int count)
  2060. {
  2061. u32 word, range, flash_offset, addr = flash_addr, ret;
  2062. ulong indirect_add, direct_window;
  2063. int i, err = 0;
  2064. flash_offset = addr & (QLCNIC_FLASH_SECTOR_SIZE - 1);
  2065. if (addr & 0x3) {
  2066. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  2067. return -EIO;
  2068. }
  2069. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_DIRECT_WINDOW,
  2070. (addr));
  2071. range = flash_offset + (count * sizeof(u32));
  2072. /* Check if data is spread across multiple sectors */
  2073. if (range > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  2074. /* Multi sector read */
  2075. for (i = 0; i < count; i++) {
  2076. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2077. ret = QLCRD32(adapter, indirect_add, &err);
  2078. if (err == -EIO)
  2079. return err;
  2080. word = ret;
  2081. *(u32 *)p_data = word;
  2082. p_data = p_data + 4;
  2083. addr = addr + 4;
  2084. flash_offset = flash_offset + 4;
  2085. if (flash_offset > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  2086. direct_window = QLC_83XX_FLASH_DIRECT_WINDOW;
  2087. /* This write is needed once for each sector */
  2088. qlcnic_83xx_wrt_reg_indirect(adapter,
  2089. direct_window,
  2090. (addr));
  2091. flash_offset = 0;
  2092. }
  2093. }
  2094. } else {
  2095. /* Single sector read */
  2096. for (i = 0; i < count; i++) {
  2097. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2098. ret = QLCRD32(adapter, indirect_add, &err);
  2099. if (err == -EIO)
  2100. return err;
  2101. word = ret;
  2102. *(u32 *)p_data = word;
  2103. p_data = p_data + 4;
  2104. addr = addr + 4;
  2105. }
  2106. }
  2107. return 0;
  2108. }
  2109. static int qlcnic_83xx_poll_flash_status_reg(struct qlcnic_adapter *adapter)
  2110. {
  2111. u32 status;
  2112. int retries = QLC_83XX_FLASH_READ_RETRY_COUNT;
  2113. int err = 0;
  2114. do {
  2115. status = QLCRD32(adapter, QLC_83XX_FLASH_STATUS, &err);
  2116. if (err == -EIO)
  2117. return err;
  2118. if ((status & QLC_83XX_FLASH_STATUS_READY) ==
  2119. QLC_83XX_FLASH_STATUS_READY)
  2120. break;
  2121. msleep(QLC_83XX_FLASH_STATUS_REG_POLL_DELAY);
  2122. } while (--retries);
  2123. if (!retries)
  2124. return -EIO;
  2125. return 0;
  2126. }
  2127. int qlcnic_83xx_enable_flash_write(struct qlcnic_adapter *adapter)
  2128. {
  2129. int ret;
  2130. u32 cmd;
  2131. cmd = adapter->ahw->fdt.write_statusreg_cmd;
  2132. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2133. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG | cmd));
  2134. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2135. adapter->ahw->fdt.write_enable_bits);
  2136. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2137. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  2138. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2139. if (ret)
  2140. return -EIO;
  2141. return 0;
  2142. }
  2143. int qlcnic_83xx_disable_flash_write(struct qlcnic_adapter *adapter)
  2144. {
  2145. int ret;
  2146. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2147. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG |
  2148. adapter->ahw->fdt.write_statusreg_cmd));
  2149. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2150. adapter->ahw->fdt.write_disable_bits);
  2151. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2152. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  2153. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2154. if (ret)
  2155. return -EIO;
  2156. return 0;
  2157. }
  2158. int qlcnic_83xx_read_flash_mfg_id(struct qlcnic_adapter *adapter)
  2159. {
  2160. int ret, err = 0;
  2161. u32 mfg_id;
  2162. if (qlcnic_83xx_lock_flash(adapter))
  2163. return -EIO;
  2164. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2165. QLC_83XX_FLASH_FDT_READ_MFG_ID_VAL);
  2166. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2167. QLC_83XX_FLASH_READ_CTRL);
  2168. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2169. if (ret) {
  2170. qlcnic_83xx_unlock_flash(adapter);
  2171. return -EIO;
  2172. }
  2173. mfg_id = QLCRD32(adapter, QLC_83XX_FLASH_RDDATA, &err);
  2174. if (err == -EIO) {
  2175. qlcnic_83xx_unlock_flash(adapter);
  2176. return err;
  2177. }
  2178. adapter->flash_mfg_id = (mfg_id & 0xFF);
  2179. qlcnic_83xx_unlock_flash(adapter);
  2180. return 0;
  2181. }
  2182. int qlcnic_83xx_read_flash_descriptor_table(struct qlcnic_adapter *adapter)
  2183. {
  2184. int count, fdt_size, ret = 0;
  2185. fdt_size = sizeof(struct qlcnic_fdt);
  2186. count = fdt_size / sizeof(u32);
  2187. if (qlcnic_83xx_lock_flash(adapter))
  2188. return -EIO;
  2189. memset(&adapter->ahw->fdt, 0, fdt_size);
  2190. ret = qlcnic_83xx_lockless_flash_read32(adapter, QLCNIC_FDT_LOCATION,
  2191. (u8 *)&adapter->ahw->fdt,
  2192. count);
  2193. qlcnic_83xx_unlock_flash(adapter);
  2194. return ret;
  2195. }
  2196. int qlcnic_83xx_erase_flash_sector(struct qlcnic_adapter *adapter,
  2197. u32 sector_start_addr)
  2198. {
  2199. u32 reversed_addr, addr1, addr2, cmd;
  2200. int ret = -EIO;
  2201. if (qlcnic_83xx_lock_flash(adapter) != 0)
  2202. return -EIO;
  2203. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  2204. ret = qlcnic_83xx_enable_flash_write(adapter);
  2205. if (ret) {
  2206. qlcnic_83xx_unlock_flash(adapter);
  2207. dev_err(&adapter->pdev->dev,
  2208. "%s failed at %d\n",
  2209. __func__, __LINE__);
  2210. return ret;
  2211. }
  2212. }
  2213. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2214. if (ret) {
  2215. qlcnic_83xx_unlock_flash(adapter);
  2216. dev_err(&adapter->pdev->dev,
  2217. "%s: failed at %d\n", __func__, __LINE__);
  2218. return -EIO;
  2219. }
  2220. addr1 = (sector_start_addr & 0xFF) << 16;
  2221. addr2 = (sector_start_addr & 0xFF0000) >> 16;
  2222. reversed_addr = addr1 | addr2;
  2223. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2224. reversed_addr);
  2225. cmd = QLC_83XX_FLASH_FDT_ERASE_DEF_SIG | adapter->ahw->fdt.erase_cmd;
  2226. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id)
  2227. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, cmd);
  2228. else
  2229. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2230. QLC_83XX_FLASH_OEM_ERASE_SIG);
  2231. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2232. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  2233. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2234. if (ret) {
  2235. qlcnic_83xx_unlock_flash(adapter);
  2236. dev_err(&adapter->pdev->dev,
  2237. "%s: failed at %d\n", __func__, __LINE__);
  2238. return -EIO;
  2239. }
  2240. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  2241. ret = qlcnic_83xx_disable_flash_write(adapter);
  2242. if (ret) {
  2243. qlcnic_83xx_unlock_flash(adapter);
  2244. dev_err(&adapter->pdev->dev,
  2245. "%s: failed at %d\n", __func__, __LINE__);
  2246. return ret;
  2247. }
  2248. }
  2249. qlcnic_83xx_unlock_flash(adapter);
  2250. return 0;
  2251. }
  2252. int qlcnic_83xx_flash_write32(struct qlcnic_adapter *adapter, u32 addr,
  2253. u32 *p_data)
  2254. {
  2255. int ret = -EIO;
  2256. u32 addr1 = 0x00800000 | (addr >> 2);
  2257. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, addr1);
  2258. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data);
  2259. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2260. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  2261. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2262. if (ret) {
  2263. dev_err(&adapter->pdev->dev,
  2264. "%s: failed at %d\n", __func__, __LINE__);
  2265. return -EIO;
  2266. }
  2267. return 0;
  2268. }
  2269. int qlcnic_83xx_flash_bulk_write(struct qlcnic_adapter *adapter, u32 addr,
  2270. u32 *p_data, int count)
  2271. {
  2272. u32 temp;
  2273. int ret = -EIO, err = 0;
  2274. if ((count < QLC_83XX_FLASH_WRITE_MIN) ||
  2275. (count > QLC_83XX_FLASH_WRITE_MAX)) {
  2276. dev_err(&adapter->pdev->dev,
  2277. "%s: Invalid word count\n", __func__);
  2278. return -EIO;
  2279. }
  2280. temp = QLCRD32(adapter, QLC_83XX_FLASH_SPI_CONTROL, &err);
  2281. if (err == -EIO)
  2282. return err;
  2283. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_SPI_CONTROL,
  2284. (temp | QLC_83XX_FLASH_SPI_CTRL));
  2285. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2286. QLC_83XX_FLASH_ADDR_TEMP_VAL);
  2287. /* First DWORD write */
  2288. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  2289. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2290. QLC_83XX_FLASH_FIRST_MS_PATTERN);
  2291. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2292. if (ret) {
  2293. dev_err(&adapter->pdev->dev,
  2294. "%s: failed at %d\n", __func__, __LINE__);
  2295. return -EIO;
  2296. }
  2297. count--;
  2298. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2299. QLC_83XX_FLASH_ADDR_SECOND_TEMP_VAL);
  2300. /* Second to N-1 DWORD writes */
  2301. while (count != 1) {
  2302. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2303. *p_data++);
  2304. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2305. QLC_83XX_FLASH_SECOND_MS_PATTERN);
  2306. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2307. if (ret) {
  2308. dev_err(&adapter->pdev->dev,
  2309. "%s: failed at %d\n", __func__, __LINE__);
  2310. return -EIO;
  2311. }
  2312. count--;
  2313. }
  2314. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2315. QLC_83XX_FLASH_ADDR_TEMP_VAL |
  2316. (addr >> 2));
  2317. /* Last DWORD write */
  2318. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  2319. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2320. QLC_83XX_FLASH_LAST_MS_PATTERN);
  2321. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2322. if (ret) {
  2323. dev_err(&adapter->pdev->dev,
  2324. "%s: failed at %d\n", __func__, __LINE__);
  2325. return -EIO;
  2326. }
  2327. ret = QLCRD32(adapter, QLC_83XX_FLASH_SPI_STATUS, &err);
  2328. if (err == -EIO)
  2329. return err;
  2330. if ((ret & QLC_83XX_FLASH_SPI_CTRL) == QLC_83XX_FLASH_SPI_CTRL) {
  2331. dev_err(&adapter->pdev->dev, "%s: failed at %d\n",
  2332. __func__, __LINE__);
  2333. /* Operation failed, clear error bit */
  2334. temp = QLCRD32(adapter, QLC_83XX_FLASH_SPI_CONTROL, &err);
  2335. if (err == -EIO)
  2336. return err;
  2337. qlcnic_83xx_wrt_reg_indirect(adapter,
  2338. QLC_83XX_FLASH_SPI_CONTROL,
  2339. (temp | QLC_83XX_FLASH_SPI_CTRL));
  2340. }
  2341. return 0;
  2342. }
  2343. static void qlcnic_83xx_recover_driver_lock(struct qlcnic_adapter *adapter)
  2344. {
  2345. u32 val, id;
  2346. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2347. /* Check if recovery need to be performed by the calling function */
  2348. if ((val & QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK) == 0) {
  2349. val = val & ~0x3F;
  2350. val = val | ((adapter->portnum << 2) |
  2351. QLC_83XX_NEED_DRV_LOCK_RECOVERY);
  2352. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2353. dev_info(&adapter->pdev->dev,
  2354. "%s: lock recovery initiated\n", __func__);
  2355. msleep(QLC_83XX_DRV_LOCK_RECOVERY_DELAY);
  2356. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2357. id = ((val >> 2) & 0xF);
  2358. if (id == adapter->portnum) {
  2359. val = val & ~QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK;
  2360. val = val | QLC_83XX_DRV_LOCK_RECOVERY_IN_PROGRESS;
  2361. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2362. /* Force release the lock */
  2363. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2364. /* Clear recovery bits */
  2365. val = val & ~0x3F;
  2366. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2367. dev_info(&adapter->pdev->dev,
  2368. "%s: lock recovery completed\n", __func__);
  2369. } else {
  2370. dev_info(&adapter->pdev->dev,
  2371. "%s: func %d to resume lock recovery process\n",
  2372. __func__, id);
  2373. }
  2374. } else {
  2375. dev_info(&adapter->pdev->dev,
  2376. "%s: lock recovery initiated by other functions\n",
  2377. __func__);
  2378. }
  2379. }
  2380. int qlcnic_83xx_lock_driver(struct qlcnic_adapter *adapter)
  2381. {
  2382. u32 lock_alive_counter, val, id, i = 0, status = 0, temp = 0;
  2383. int max_attempt = 0;
  2384. while (status == 0) {
  2385. status = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK);
  2386. if (status)
  2387. break;
  2388. msleep(QLC_83XX_DRV_LOCK_WAIT_DELAY);
  2389. i++;
  2390. if (i == 1)
  2391. temp = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2392. if (i == QLC_83XX_DRV_LOCK_WAIT_COUNTER) {
  2393. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2394. if (val == temp) {
  2395. id = val & 0xFF;
  2396. dev_info(&adapter->pdev->dev,
  2397. "%s: lock to be recovered from %d\n",
  2398. __func__, id);
  2399. qlcnic_83xx_recover_driver_lock(adapter);
  2400. i = 0;
  2401. max_attempt++;
  2402. } else {
  2403. dev_err(&adapter->pdev->dev,
  2404. "%s: failed to get lock\n", __func__);
  2405. return -EIO;
  2406. }
  2407. }
  2408. /* Force exit from while loop after few attempts */
  2409. if (max_attempt == QLC_83XX_MAX_DRV_LOCK_RECOVERY_ATTEMPT) {
  2410. dev_err(&adapter->pdev->dev,
  2411. "%s: failed to get lock\n", __func__);
  2412. return -EIO;
  2413. }
  2414. }
  2415. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2416. lock_alive_counter = val >> 8;
  2417. lock_alive_counter++;
  2418. val = lock_alive_counter << 8 | adapter->portnum;
  2419. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2420. return 0;
  2421. }
  2422. void qlcnic_83xx_unlock_driver(struct qlcnic_adapter *adapter)
  2423. {
  2424. u32 val, lock_alive_counter, id;
  2425. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2426. id = val & 0xFF;
  2427. lock_alive_counter = val >> 8;
  2428. if (id != adapter->portnum)
  2429. dev_err(&adapter->pdev->dev,
  2430. "%s:Warning func %d is unlocking lock owned by %d\n",
  2431. __func__, adapter->portnum, id);
  2432. val = (lock_alive_counter << 8) | 0xFF;
  2433. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2434. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2435. }
  2436. int qlcnic_83xx_ms_mem_write128(struct qlcnic_adapter *adapter, u64 addr,
  2437. u32 *data, u32 count)
  2438. {
  2439. int i, j, ret = 0;
  2440. u32 temp;
  2441. int err = 0;
  2442. /* Check alignment */
  2443. if (addr & 0xF)
  2444. return -EIO;
  2445. mutex_lock(&adapter->ahw->mem_lock);
  2446. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_ADDR_HI, 0);
  2447. for (i = 0; i < count; i++, addr += 16) {
  2448. if (!((ADDR_IN_RANGE(addr, QLCNIC_ADDR_QDR_NET,
  2449. QLCNIC_ADDR_QDR_NET_MAX)) ||
  2450. (ADDR_IN_RANGE(addr, QLCNIC_ADDR_DDR_NET,
  2451. QLCNIC_ADDR_DDR_NET_MAX)))) {
  2452. mutex_unlock(&adapter->ahw->mem_lock);
  2453. return -EIO;
  2454. }
  2455. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_ADDR_LO, addr);
  2456. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_LO,
  2457. *data++);
  2458. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_HI,
  2459. *data++);
  2460. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_ULO,
  2461. *data++);
  2462. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_UHI,
  2463. *data++);
  2464. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_CTRL,
  2465. QLCNIC_TA_WRITE_ENABLE);
  2466. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_CTRL,
  2467. QLCNIC_TA_WRITE_START);
  2468. for (j = 0; j < MAX_CTL_CHECK; j++) {
  2469. temp = QLCRD32(adapter, QLCNIC_MS_CTRL, &err);
  2470. if (err == -EIO) {
  2471. mutex_unlock(&adapter->ahw->mem_lock);
  2472. return err;
  2473. }
  2474. if ((temp & TA_CTL_BUSY) == 0)
  2475. break;
  2476. }
  2477. /* Status check failure */
  2478. if (j >= MAX_CTL_CHECK) {
  2479. printk_ratelimited(KERN_WARNING
  2480. "MS memory write failed\n");
  2481. mutex_unlock(&adapter->ahw->mem_lock);
  2482. return -EIO;
  2483. }
  2484. }
  2485. mutex_unlock(&adapter->ahw->mem_lock);
  2486. return ret;
  2487. }
  2488. int qlcnic_83xx_flash_read32(struct qlcnic_adapter *adapter, u32 flash_addr,
  2489. u8 *p_data, int count)
  2490. {
  2491. u32 word, addr = flash_addr, ret;
  2492. ulong indirect_addr;
  2493. int i, err = 0;
  2494. if (qlcnic_83xx_lock_flash(adapter) != 0)
  2495. return -EIO;
  2496. if (addr & 0x3) {
  2497. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  2498. qlcnic_83xx_unlock_flash(adapter);
  2499. return -EIO;
  2500. }
  2501. for (i = 0; i < count; i++) {
  2502. if (qlcnic_83xx_wrt_reg_indirect(adapter,
  2503. QLC_83XX_FLASH_DIRECT_WINDOW,
  2504. (addr))) {
  2505. qlcnic_83xx_unlock_flash(adapter);
  2506. return -EIO;
  2507. }
  2508. indirect_addr = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2509. ret = QLCRD32(adapter, indirect_addr, &err);
  2510. if (err == -EIO)
  2511. return err;
  2512. word = ret;
  2513. *(u32 *)p_data = word;
  2514. p_data = p_data + 4;
  2515. addr = addr + 4;
  2516. }
  2517. qlcnic_83xx_unlock_flash(adapter);
  2518. return 0;
  2519. }
  2520. int qlcnic_83xx_test_link(struct qlcnic_adapter *adapter)
  2521. {
  2522. u8 pci_func;
  2523. int err;
  2524. u32 config = 0, state;
  2525. struct qlcnic_cmd_args cmd;
  2526. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2527. if (qlcnic_sriov_vf_check(adapter))
  2528. pci_func = adapter->portnum;
  2529. else
  2530. pci_func = ahw->pci_func;
  2531. state = readl(ahw->pci_base0 + QLC_83XX_LINK_STATE(pci_func));
  2532. if (!QLC_83xx_FUNC_VAL(state, pci_func)) {
  2533. dev_info(&adapter->pdev->dev, "link state down\n");
  2534. return config;
  2535. }
  2536. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_STATUS);
  2537. if (err)
  2538. return err;
  2539. err = qlcnic_issue_cmd(adapter, &cmd);
  2540. if (err) {
  2541. dev_info(&adapter->pdev->dev,
  2542. "Get Link Status Command failed: 0x%x\n", err);
  2543. goto out;
  2544. } else {
  2545. config = cmd.rsp.arg[1];
  2546. switch (QLC_83XX_CURRENT_LINK_SPEED(config)) {
  2547. case QLC_83XX_10M_LINK:
  2548. ahw->link_speed = SPEED_10;
  2549. break;
  2550. case QLC_83XX_100M_LINK:
  2551. ahw->link_speed = SPEED_100;
  2552. break;
  2553. case QLC_83XX_1G_LINK:
  2554. ahw->link_speed = SPEED_1000;
  2555. break;
  2556. case QLC_83XX_10G_LINK:
  2557. ahw->link_speed = SPEED_10000;
  2558. break;
  2559. default:
  2560. ahw->link_speed = 0;
  2561. break;
  2562. }
  2563. config = cmd.rsp.arg[3];
  2564. if (QLC_83XX_SFP_PRESENT(config)) {
  2565. switch (ahw->module_type) {
  2566. case LINKEVENT_MODULE_OPTICAL_UNKNOWN:
  2567. case LINKEVENT_MODULE_OPTICAL_SRLR:
  2568. case LINKEVENT_MODULE_OPTICAL_LRM:
  2569. case LINKEVENT_MODULE_OPTICAL_SFP_1G:
  2570. ahw->supported_type = PORT_FIBRE;
  2571. break;
  2572. case LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE:
  2573. case LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN:
  2574. case LINKEVENT_MODULE_TWINAX:
  2575. ahw->supported_type = PORT_TP;
  2576. break;
  2577. default:
  2578. ahw->supported_type = PORT_OTHER;
  2579. }
  2580. }
  2581. if (config & 1)
  2582. err = 1;
  2583. }
  2584. out:
  2585. qlcnic_free_mbx_args(&cmd);
  2586. return config;
  2587. }
  2588. int qlcnic_83xx_get_settings(struct qlcnic_adapter *adapter,
  2589. struct ethtool_cmd *ecmd)
  2590. {
  2591. u32 config = 0;
  2592. int status = 0;
  2593. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2594. /* Get port configuration info */
  2595. status = qlcnic_83xx_get_port_info(adapter);
  2596. /* Get Link Status related info */
  2597. config = qlcnic_83xx_test_link(adapter);
  2598. ahw->module_type = QLC_83XX_SFP_MODULE_TYPE(config);
  2599. /* hard code until there is a way to get it from flash */
  2600. ahw->board_type = QLCNIC_BRDTYPE_83XX_10G;
  2601. if (netif_running(adapter->netdev) && ahw->has_link_events) {
  2602. ethtool_cmd_speed_set(ecmd, ahw->link_speed);
  2603. ecmd->duplex = ahw->link_duplex;
  2604. ecmd->autoneg = ahw->link_autoneg;
  2605. } else {
  2606. ethtool_cmd_speed_set(ecmd, SPEED_UNKNOWN);
  2607. ecmd->duplex = DUPLEX_UNKNOWN;
  2608. ecmd->autoneg = AUTONEG_DISABLE;
  2609. }
  2610. if (ahw->port_type == QLCNIC_XGBE) {
  2611. ecmd->supported = SUPPORTED_10000baseT_Full;
  2612. ecmd->advertising = ADVERTISED_10000baseT_Full;
  2613. } else {
  2614. ecmd->supported = (SUPPORTED_10baseT_Half |
  2615. SUPPORTED_10baseT_Full |
  2616. SUPPORTED_100baseT_Half |
  2617. SUPPORTED_100baseT_Full |
  2618. SUPPORTED_1000baseT_Half |
  2619. SUPPORTED_1000baseT_Full);
  2620. ecmd->advertising = (ADVERTISED_100baseT_Half |
  2621. ADVERTISED_100baseT_Full |
  2622. ADVERTISED_1000baseT_Half |
  2623. ADVERTISED_1000baseT_Full);
  2624. }
  2625. switch (ahw->supported_type) {
  2626. case PORT_FIBRE:
  2627. ecmd->supported |= SUPPORTED_FIBRE;
  2628. ecmd->advertising |= ADVERTISED_FIBRE;
  2629. ecmd->port = PORT_FIBRE;
  2630. ecmd->transceiver = XCVR_EXTERNAL;
  2631. break;
  2632. case PORT_TP:
  2633. ecmd->supported |= SUPPORTED_TP;
  2634. ecmd->advertising |= ADVERTISED_TP;
  2635. ecmd->port = PORT_TP;
  2636. ecmd->transceiver = XCVR_INTERNAL;
  2637. break;
  2638. default:
  2639. ecmd->supported |= SUPPORTED_FIBRE;
  2640. ecmd->advertising |= ADVERTISED_FIBRE;
  2641. ecmd->port = PORT_OTHER;
  2642. ecmd->transceiver = XCVR_EXTERNAL;
  2643. break;
  2644. }
  2645. ecmd->phy_address = ahw->physical_port;
  2646. return status;
  2647. }
  2648. int qlcnic_83xx_set_settings(struct qlcnic_adapter *adapter,
  2649. struct ethtool_cmd *ecmd)
  2650. {
  2651. int status = 0;
  2652. u32 config = adapter->ahw->port_config;
  2653. if (ecmd->autoneg)
  2654. adapter->ahw->port_config |= BIT_15;
  2655. switch (ethtool_cmd_speed(ecmd)) {
  2656. case SPEED_10:
  2657. adapter->ahw->port_config |= BIT_8;
  2658. break;
  2659. case SPEED_100:
  2660. adapter->ahw->port_config |= BIT_9;
  2661. break;
  2662. case SPEED_1000:
  2663. adapter->ahw->port_config |= BIT_10;
  2664. break;
  2665. case SPEED_10000:
  2666. adapter->ahw->port_config |= BIT_11;
  2667. break;
  2668. default:
  2669. return -EINVAL;
  2670. }
  2671. status = qlcnic_83xx_set_port_config(adapter);
  2672. if (status) {
  2673. dev_info(&adapter->pdev->dev,
  2674. "Faild to Set Link Speed and autoneg.\n");
  2675. adapter->ahw->port_config = config;
  2676. }
  2677. return status;
  2678. }
  2679. static inline u64 *qlcnic_83xx_copy_stats(struct qlcnic_cmd_args *cmd,
  2680. u64 *data, int index)
  2681. {
  2682. u32 low, hi;
  2683. u64 val;
  2684. low = cmd->rsp.arg[index];
  2685. hi = cmd->rsp.arg[index + 1];
  2686. val = (((u64) low) | (((u64) hi) << 32));
  2687. *data++ = val;
  2688. return data;
  2689. }
  2690. static u64 *qlcnic_83xx_fill_stats(struct qlcnic_adapter *adapter,
  2691. struct qlcnic_cmd_args *cmd, u64 *data,
  2692. int type, int *ret)
  2693. {
  2694. int err, k, total_regs;
  2695. *ret = 0;
  2696. err = qlcnic_issue_cmd(adapter, cmd);
  2697. if (err != QLCNIC_RCODE_SUCCESS) {
  2698. dev_info(&adapter->pdev->dev,
  2699. "Error in get statistics mailbox command\n");
  2700. *ret = -EIO;
  2701. return data;
  2702. }
  2703. total_regs = cmd->rsp.num;
  2704. switch (type) {
  2705. case QLC_83XX_STAT_MAC:
  2706. /* fill in MAC tx counters */
  2707. for (k = 2; k < 28; k += 2)
  2708. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2709. /* skip 24 bytes of reserved area */
  2710. /* fill in MAC rx counters */
  2711. for (k += 6; k < 60; k += 2)
  2712. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2713. /* skip 24 bytes of reserved area */
  2714. /* fill in MAC rx frame stats */
  2715. for (k += 6; k < 80; k += 2)
  2716. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2717. /* fill in eSwitch stats */
  2718. for (; k < total_regs; k += 2)
  2719. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2720. break;
  2721. case QLC_83XX_STAT_RX:
  2722. for (k = 2; k < 8; k += 2)
  2723. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2724. /* skip 8 bytes of reserved data */
  2725. for (k += 2; k < 24; k += 2)
  2726. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2727. /* skip 8 bytes containing RE1FBQ error data */
  2728. for (k += 2; k < total_regs; k += 2)
  2729. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2730. break;
  2731. case QLC_83XX_STAT_TX:
  2732. for (k = 2; k < 10; k += 2)
  2733. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2734. /* skip 8 bytes of reserved data */
  2735. for (k += 2; k < total_regs; k += 2)
  2736. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2737. break;
  2738. default:
  2739. dev_warn(&adapter->pdev->dev, "Unknown get statistics mode\n");
  2740. *ret = -EIO;
  2741. }
  2742. return data;
  2743. }
  2744. void qlcnic_83xx_get_stats(struct qlcnic_adapter *adapter, u64 *data)
  2745. {
  2746. struct qlcnic_cmd_args cmd;
  2747. struct net_device *netdev = adapter->netdev;
  2748. int ret = 0;
  2749. ret = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_STATISTICS);
  2750. if (ret)
  2751. return;
  2752. /* Get Tx stats */
  2753. cmd.req.arg[1] = BIT_1 | (adapter->tx_ring->ctx_id << 16);
  2754. cmd.rsp.num = QLC_83XX_TX_STAT_REGS;
  2755. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2756. QLC_83XX_STAT_TX, &ret);
  2757. if (ret) {
  2758. netdev_err(netdev, "Error getting Tx stats\n");
  2759. goto out;
  2760. }
  2761. /* Get MAC stats */
  2762. cmd.req.arg[1] = BIT_2 | (adapter->portnum << 16);
  2763. cmd.rsp.num = QLC_83XX_MAC_STAT_REGS;
  2764. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  2765. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2766. QLC_83XX_STAT_MAC, &ret);
  2767. if (ret) {
  2768. netdev_err(netdev, "Error getting MAC stats\n");
  2769. goto out;
  2770. }
  2771. /* Get Rx stats */
  2772. cmd.req.arg[1] = adapter->recv_ctx->context_id << 16;
  2773. cmd.rsp.num = QLC_83XX_RX_STAT_REGS;
  2774. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  2775. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2776. QLC_83XX_STAT_RX, &ret);
  2777. if (ret)
  2778. netdev_err(netdev, "Error getting Rx stats\n");
  2779. out:
  2780. qlcnic_free_mbx_args(&cmd);
  2781. }
  2782. int qlcnic_83xx_reg_test(struct qlcnic_adapter *adapter)
  2783. {
  2784. u32 major, minor, sub;
  2785. major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  2786. minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  2787. sub = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  2788. if (adapter->fw_version != QLCNIC_VERSION_CODE(major, minor, sub)) {
  2789. dev_info(&adapter->pdev->dev, "%s: Reg test failed\n",
  2790. __func__);
  2791. return 1;
  2792. }
  2793. return 0;
  2794. }
  2795. int qlcnic_83xx_get_regs_len(struct qlcnic_adapter *adapter)
  2796. {
  2797. return (ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl) *
  2798. sizeof(adapter->ahw->ext_reg_tbl)) +
  2799. (ARRAY_SIZE(qlcnic_83xx_reg_tbl) +
  2800. sizeof(adapter->ahw->reg_tbl));
  2801. }
  2802. int qlcnic_83xx_get_registers(struct qlcnic_adapter *adapter, u32 *regs_buff)
  2803. {
  2804. int i, j = 0;
  2805. for (i = QLCNIC_DEV_INFO_SIZE + 1;
  2806. j < ARRAY_SIZE(qlcnic_83xx_reg_tbl); i++, j++)
  2807. regs_buff[i] = QLC_SHARED_REG_RD32(adapter, j);
  2808. for (j = 0; j < ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl); j++)
  2809. regs_buff[i++] = QLCRDX(adapter->ahw, j);
  2810. return i;
  2811. }
  2812. int qlcnic_83xx_interrupt_test(struct net_device *netdev)
  2813. {
  2814. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  2815. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2816. struct qlcnic_cmd_args cmd;
  2817. u32 data;
  2818. u16 intrpt_id, id;
  2819. u8 val;
  2820. int ret, max_sds_rings = adapter->max_sds_rings;
  2821. if (qlcnic_get_diag_lock(adapter)) {
  2822. netdev_info(netdev, "Device in diagnostics mode\n");
  2823. return -EBUSY;
  2824. }
  2825. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_INTERRUPT_TEST,
  2826. max_sds_rings);
  2827. if (ret)
  2828. goto fail_diag_irq;
  2829. ahw->diag_cnt = 0;
  2830. ret = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_INTRPT_TEST);
  2831. if (ret)
  2832. goto fail_diag_irq;
  2833. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  2834. intrpt_id = ahw->intr_tbl[0].id;
  2835. else
  2836. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  2837. cmd.req.arg[1] = 1;
  2838. cmd.req.arg[2] = intrpt_id;
  2839. cmd.req.arg[3] = BIT_0;
  2840. ret = qlcnic_issue_cmd(adapter, &cmd);
  2841. data = cmd.rsp.arg[2];
  2842. id = LSW(data);
  2843. val = LSB(MSW(data));
  2844. if (id != intrpt_id)
  2845. dev_info(&adapter->pdev->dev,
  2846. "Interrupt generated: 0x%x, requested:0x%x\n",
  2847. id, intrpt_id);
  2848. if (val)
  2849. dev_err(&adapter->pdev->dev,
  2850. "Interrupt test error: 0x%x\n", val);
  2851. if (ret)
  2852. goto done;
  2853. msleep(20);
  2854. ret = !ahw->diag_cnt;
  2855. done:
  2856. qlcnic_free_mbx_args(&cmd);
  2857. qlcnic_83xx_diag_free_res(netdev, max_sds_rings);
  2858. fail_diag_irq:
  2859. adapter->max_sds_rings = max_sds_rings;
  2860. qlcnic_release_diag_lock(adapter);
  2861. return ret;
  2862. }
  2863. void qlcnic_83xx_get_pauseparam(struct qlcnic_adapter *adapter,
  2864. struct ethtool_pauseparam *pause)
  2865. {
  2866. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2867. int status = 0;
  2868. u32 config;
  2869. status = qlcnic_83xx_get_port_config(adapter);
  2870. if (status) {
  2871. dev_err(&adapter->pdev->dev,
  2872. "%s: Get Pause Config failed\n", __func__);
  2873. return;
  2874. }
  2875. config = ahw->port_config;
  2876. if (config & QLC_83XX_CFG_STD_PAUSE) {
  2877. if (config & QLC_83XX_CFG_STD_TX_PAUSE)
  2878. pause->tx_pause = 1;
  2879. if (config & QLC_83XX_CFG_STD_RX_PAUSE)
  2880. pause->rx_pause = 1;
  2881. }
  2882. if (QLC_83XX_AUTONEG(config))
  2883. pause->autoneg = 1;
  2884. }
  2885. int qlcnic_83xx_set_pauseparam(struct qlcnic_adapter *adapter,
  2886. struct ethtool_pauseparam *pause)
  2887. {
  2888. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2889. int status = 0;
  2890. u32 config;
  2891. status = qlcnic_83xx_get_port_config(adapter);
  2892. if (status) {
  2893. dev_err(&adapter->pdev->dev,
  2894. "%s: Get Pause Config failed.\n", __func__);
  2895. return status;
  2896. }
  2897. config = ahw->port_config;
  2898. if (ahw->port_type == QLCNIC_GBE) {
  2899. if (pause->autoneg)
  2900. ahw->port_config |= QLC_83XX_ENABLE_AUTONEG;
  2901. if (!pause->autoneg)
  2902. ahw->port_config &= ~QLC_83XX_ENABLE_AUTONEG;
  2903. } else if ((ahw->port_type == QLCNIC_XGBE) && (pause->autoneg)) {
  2904. return -EOPNOTSUPP;
  2905. }
  2906. if (!(config & QLC_83XX_CFG_STD_PAUSE))
  2907. ahw->port_config |= QLC_83XX_CFG_STD_PAUSE;
  2908. if (pause->rx_pause && pause->tx_pause) {
  2909. ahw->port_config |= QLC_83XX_CFG_STD_TX_RX_PAUSE;
  2910. } else if (pause->rx_pause && !pause->tx_pause) {
  2911. ahw->port_config &= ~QLC_83XX_CFG_STD_TX_PAUSE;
  2912. ahw->port_config |= QLC_83XX_CFG_STD_RX_PAUSE;
  2913. } else if (pause->tx_pause && !pause->rx_pause) {
  2914. ahw->port_config &= ~QLC_83XX_CFG_STD_RX_PAUSE;
  2915. ahw->port_config |= QLC_83XX_CFG_STD_TX_PAUSE;
  2916. } else if (!pause->rx_pause && !pause->tx_pause) {
  2917. ahw->port_config &= ~QLC_83XX_CFG_STD_TX_RX_PAUSE;
  2918. }
  2919. status = qlcnic_83xx_set_port_config(adapter);
  2920. if (status) {
  2921. dev_err(&adapter->pdev->dev,
  2922. "%s: Set Pause Config failed.\n", __func__);
  2923. ahw->port_config = config;
  2924. }
  2925. return status;
  2926. }
  2927. static int qlcnic_83xx_read_flash_status_reg(struct qlcnic_adapter *adapter)
  2928. {
  2929. int ret, err = 0;
  2930. u32 temp;
  2931. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2932. QLC_83XX_FLASH_OEM_READ_SIG);
  2933. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2934. QLC_83XX_FLASH_READ_CTRL);
  2935. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2936. if (ret)
  2937. return -EIO;
  2938. temp = QLCRD32(adapter, QLC_83XX_FLASH_RDDATA, &err);
  2939. if (err == -EIO)
  2940. return err;
  2941. return temp & 0xFF;
  2942. }
  2943. int qlcnic_83xx_flash_test(struct qlcnic_adapter *adapter)
  2944. {
  2945. int status;
  2946. status = qlcnic_83xx_read_flash_status_reg(adapter);
  2947. if (status == -EIO) {
  2948. dev_info(&adapter->pdev->dev, "%s: EEPROM test failed.\n",
  2949. __func__);
  2950. return 1;
  2951. }
  2952. return 0;
  2953. }
  2954. int qlcnic_83xx_shutdown(struct pci_dev *pdev)
  2955. {
  2956. struct qlcnic_adapter *adapter = pci_get_drvdata(pdev);
  2957. struct net_device *netdev = adapter->netdev;
  2958. int retval;
  2959. netif_device_detach(netdev);
  2960. qlcnic_cancel_idc_work(adapter);
  2961. if (netif_running(netdev))
  2962. qlcnic_down(adapter, netdev);
  2963. qlcnic_83xx_disable_mbx_intr(adapter);
  2964. cancel_delayed_work_sync(&adapter->idc_aen_work);
  2965. retval = pci_save_state(pdev);
  2966. if (retval)
  2967. return retval;
  2968. return 0;
  2969. }
  2970. int qlcnic_83xx_resume(struct qlcnic_adapter *adapter)
  2971. {
  2972. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2973. struct qlc_83xx_idc *idc = &ahw->idc;
  2974. int err = 0;
  2975. err = qlcnic_83xx_idc_init(adapter);
  2976. if (err)
  2977. return err;
  2978. if (ahw->nic_mode == QLC_83XX_VIRTUAL_NIC_MODE) {
  2979. if (ahw->op_mode == QLCNIC_MGMT_FUNC) {
  2980. qlcnic_83xx_set_vnic_opmode(adapter);
  2981. } else {
  2982. err = qlcnic_83xx_check_vnic_state(adapter);
  2983. if (err)
  2984. return err;
  2985. }
  2986. }
  2987. err = qlcnic_83xx_idc_reattach_driver(adapter);
  2988. if (err)
  2989. return err;
  2990. qlcnic_schedule_work(adapter, qlcnic_83xx_idc_poll_dev_state,
  2991. idc->delay);
  2992. return err;
  2993. }