rtsx_pci_sdmmc.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349
  1. /* Realtek PCI-Express SD/MMC Card Interface driver
  2. *
  3. * Copyright(c) 2009 Realtek Semiconductor Corp. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2, or (at your option) any
  8. * later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program; if not, see <http://www.gnu.org/licenses/>.
  17. *
  18. * Author:
  19. * Wei WANG <wei_wang@realsil.com.cn>
  20. * No. 450, Shenhu Road, Suzhou Industry Park, Suzhou, China
  21. */
  22. #include <linux/module.h>
  23. #include <linux/slab.h>
  24. #include <linux/highmem.h>
  25. #include <linux/delay.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/mmc/host.h>
  28. #include <linux/mmc/mmc.h>
  29. #include <linux/mmc/sd.h>
  30. #include <linux/mmc/card.h>
  31. #include <linux/mfd/rtsx_pci.h>
  32. #include <asm/unaligned.h>
  33. /* SD Tuning Data Structure
  34. * Record continuous timing phase path
  35. */
  36. struct timing_phase_path {
  37. int start;
  38. int end;
  39. int mid;
  40. int len;
  41. };
  42. struct realtek_pci_sdmmc {
  43. struct platform_device *pdev;
  44. struct rtsx_pcr *pcr;
  45. struct mmc_host *mmc;
  46. struct mmc_request *mrq;
  47. struct mutex host_mutex;
  48. u8 ssc_depth;
  49. unsigned int clock;
  50. bool vpclk;
  51. bool double_clk;
  52. bool eject;
  53. bool initial_mode;
  54. bool ddr_mode;
  55. int power_state;
  56. #define SDMMC_POWER_ON 1
  57. #define SDMMC_POWER_OFF 0
  58. };
  59. static inline struct device *sdmmc_dev(struct realtek_pci_sdmmc *host)
  60. {
  61. return &(host->pdev->dev);
  62. }
  63. static inline void sd_clear_error(struct realtek_pci_sdmmc *host)
  64. {
  65. rtsx_pci_write_register(host->pcr, CARD_STOP,
  66. SD_STOP | SD_CLR_ERR, SD_STOP | SD_CLR_ERR);
  67. }
  68. #ifdef DEBUG
  69. static void sd_print_debug_regs(struct realtek_pci_sdmmc *host)
  70. {
  71. struct rtsx_pcr *pcr = host->pcr;
  72. u16 i;
  73. u8 *ptr;
  74. /* Print SD host internal registers */
  75. rtsx_pci_init_cmd(pcr);
  76. for (i = 0xFDA0; i <= 0xFDAE; i++)
  77. rtsx_pci_add_cmd(pcr, READ_REG_CMD, i, 0, 0);
  78. for (i = 0xFD52; i <= 0xFD69; i++)
  79. rtsx_pci_add_cmd(pcr, READ_REG_CMD, i, 0, 0);
  80. rtsx_pci_send_cmd(pcr, 100);
  81. ptr = rtsx_pci_get_cmd_data(pcr);
  82. for (i = 0xFDA0; i <= 0xFDAE; i++)
  83. dev_dbg(sdmmc_dev(host), "0x%04X: 0x%02x\n", i, *(ptr++));
  84. for (i = 0xFD52; i <= 0xFD69; i++)
  85. dev_dbg(sdmmc_dev(host), "0x%04X: 0x%02x\n", i, *(ptr++));
  86. }
  87. #else
  88. #define sd_print_debug_regs(host)
  89. #endif /* DEBUG */
  90. static int sd_read_data(struct realtek_pci_sdmmc *host, u8 *cmd, u16 byte_cnt,
  91. u8 *buf, int buf_len, int timeout)
  92. {
  93. struct rtsx_pcr *pcr = host->pcr;
  94. int err, i;
  95. u8 trans_mode;
  96. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD%d\n", __func__, cmd[0] - 0x40);
  97. if (!buf)
  98. buf_len = 0;
  99. if ((cmd[0] & 0x3F) == MMC_SEND_TUNING_BLOCK)
  100. trans_mode = SD_TM_AUTO_TUNING;
  101. else
  102. trans_mode = SD_TM_NORMAL_READ;
  103. rtsx_pci_init_cmd(pcr);
  104. for (i = 0; i < 5; i++)
  105. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD0 + i, 0xFF, cmd[i]);
  106. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_L, 0xFF, (u8)byte_cnt);
  107. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_H,
  108. 0xFF, (u8)(byte_cnt >> 8));
  109. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_L, 0xFF, 1);
  110. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_H, 0xFF, 0);
  111. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF,
  112. SD_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  113. SD_NO_WAIT_BUSY_END | SD_CHECK_CRC7 | SD_RSP_LEN_6);
  114. if (trans_mode != SD_TM_AUTO_TUNING)
  115. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  116. CARD_DATA_SOURCE, 0x01, PINGPONG_BUFFER);
  117. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER,
  118. 0xFF, trans_mode | SD_TRANSFER_START);
  119. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  120. SD_TRANSFER_END, SD_TRANSFER_END);
  121. err = rtsx_pci_send_cmd(pcr, timeout);
  122. if (err < 0) {
  123. sd_print_debug_regs(host);
  124. dev_dbg(sdmmc_dev(host),
  125. "rtsx_pci_send_cmd fail (err = %d)\n", err);
  126. return err;
  127. }
  128. if (buf && buf_len) {
  129. err = rtsx_pci_read_ppbuf(pcr, buf, buf_len);
  130. if (err < 0) {
  131. dev_dbg(sdmmc_dev(host),
  132. "rtsx_pci_read_ppbuf fail (err = %d)\n", err);
  133. return err;
  134. }
  135. }
  136. return 0;
  137. }
  138. static int sd_write_data(struct realtek_pci_sdmmc *host, u8 *cmd, u16 byte_cnt,
  139. u8 *buf, int buf_len, int timeout)
  140. {
  141. struct rtsx_pcr *pcr = host->pcr;
  142. int err, i;
  143. u8 trans_mode;
  144. if (!buf)
  145. buf_len = 0;
  146. if (buf && buf_len) {
  147. err = rtsx_pci_write_ppbuf(pcr, buf, buf_len);
  148. if (err < 0) {
  149. dev_dbg(sdmmc_dev(host),
  150. "rtsx_pci_write_ppbuf fail (err = %d)\n", err);
  151. return err;
  152. }
  153. }
  154. trans_mode = cmd ? SD_TM_AUTO_WRITE_2 : SD_TM_AUTO_WRITE_3;
  155. rtsx_pci_init_cmd(pcr);
  156. if (cmd) {
  157. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d\n", __func__,
  158. cmd[0] - 0x40);
  159. for (i = 0; i < 5; i++)
  160. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  161. SD_CMD0 + i, 0xFF, cmd[i]);
  162. }
  163. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_L, 0xFF, (u8)byte_cnt);
  164. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_H,
  165. 0xFF, (u8)(byte_cnt >> 8));
  166. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_L, 0xFF, 1);
  167. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_H, 0xFF, 0);
  168. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF,
  169. SD_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  170. SD_NO_WAIT_BUSY_END | SD_CHECK_CRC7 | SD_RSP_LEN_6);
  171. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER, 0xFF,
  172. trans_mode | SD_TRANSFER_START);
  173. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  174. SD_TRANSFER_END, SD_TRANSFER_END);
  175. err = rtsx_pci_send_cmd(pcr, timeout);
  176. if (err < 0) {
  177. sd_print_debug_regs(host);
  178. dev_dbg(sdmmc_dev(host),
  179. "rtsx_pci_send_cmd fail (err = %d)\n", err);
  180. return err;
  181. }
  182. return 0;
  183. }
  184. static void sd_send_cmd_get_rsp(struct realtek_pci_sdmmc *host,
  185. struct mmc_command *cmd)
  186. {
  187. struct rtsx_pcr *pcr = host->pcr;
  188. u8 cmd_idx = (u8)cmd->opcode;
  189. u32 arg = cmd->arg;
  190. int err = 0;
  191. int timeout = 100;
  192. int i;
  193. u8 *ptr;
  194. int stat_idx = 0;
  195. u8 rsp_type;
  196. int rsp_len = 5;
  197. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
  198. __func__, cmd_idx, arg);
  199. /* Response type:
  200. * R0
  201. * R1, R5, R6, R7
  202. * R1b
  203. * R2
  204. * R3, R4
  205. */
  206. switch (mmc_resp_type(cmd)) {
  207. case MMC_RSP_NONE:
  208. rsp_type = SD_RSP_TYPE_R0;
  209. rsp_len = 0;
  210. break;
  211. case MMC_RSP_R1:
  212. rsp_type = SD_RSP_TYPE_R1;
  213. break;
  214. case MMC_RSP_R1B:
  215. rsp_type = SD_RSP_TYPE_R1b;
  216. break;
  217. case MMC_RSP_R2:
  218. rsp_type = SD_RSP_TYPE_R2;
  219. rsp_len = 16;
  220. break;
  221. case MMC_RSP_R3:
  222. rsp_type = SD_RSP_TYPE_R3;
  223. break;
  224. default:
  225. dev_dbg(sdmmc_dev(host), "cmd->flag is not valid\n");
  226. err = -EINVAL;
  227. goto out;
  228. }
  229. if (rsp_type == SD_RSP_TYPE_R1b)
  230. timeout = 3000;
  231. if (cmd->opcode == SD_SWITCH_VOLTAGE) {
  232. err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
  233. 0xFF, SD_CLK_TOGGLE_EN);
  234. if (err < 0)
  235. goto out;
  236. }
  237. rtsx_pci_init_cmd(pcr);
  238. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD0, 0xFF, 0x40 | cmd_idx);
  239. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD1, 0xFF, (u8)(arg >> 24));
  240. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD2, 0xFF, (u8)(arg >> 16));
  241. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD3, 0xFF, (u8)(arg >> 8));
  242. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD4, 0xFF, (u8)arg);
  243. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF, rsp_type);
  244. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_DATA_SOURCE,
  245. 0x01, PINGPONG_BUFFER);
  246. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER,
  247. 0xFF, SD_TM_CMD_RSP | SD_TRANSFER_START);
  248. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  249. SD_TRANSFER_END | SD_STAT_IDLE,
  250. SD_TRANSFER_END | SD_STAT_IDLE);
  251. if (rsp_type == SD_RSP_TYPE_R2) {
  252. /* Read data from ping-pong buffer */
  253. for (i = PPBUF_BASE2; i < PPBUF_BASE2 + 16; i++)
  254. rtsx_pci_add_cmd(pcr, READ_REG_CMD, (u16)i, 0, 0);
  255. stat_idx = 16;
  256. } else if (rsp_type != SD_RSP_TYPE_R0) {
  257. /* Read data from SD_CMDx registers */
  258. for (i = SD_CMD0; i <= SD_CMD4; i++)
  259. rtsx_pci_add_cmd(pcr, READ_REG_CMD, (u16)i, 0, 0);
  260. stat_idx = 5;
  261. }
  262. rtsx_pci_add_cmd(pcr, READ_REG_CMD, SD_STAT1, 0, 0);
  263. err = rtsx_pci_send_cmd(pcr, timeout);
  264. if (err < 0) {
  265. sd_print_debug_regs(host);
  266. sd_clear_error(host);
  267. dev_dbg(sdmmc_dev(host),
  268. "rtsx_pci_send_cmd error (err = %d)\n", err);
  269. goto out;
  270. }
  271. if (rsp_type == SD_RSP_TYPE_R0) {
  272. err = 0;
  273. goto out;
  274. }
  275. /* Eliminate returned value of CHECK_REG_CMD */
  276. ptr = rtsx_pci_get_cmd_data(pcr) + 1;
  277. /* Check (Start,Transmission) bit of Response */
  278. if ((ptr[0] & 0xC0) != 0) {
  279. err = -EILSEQ;
  280. dev_dbg(sdmmc_dev(host), "Invalid response bit\n");
  281. goto out;
  282. }
  283. /* Check CRC7 */
  284. if (!(rsp_type & SD_NO_CHECK_CRC7)) {
  285. if (ptr[stat_idx] & SD_CRC7_ERR) {
  286. err = -EILSEQ;
  287. dev_dbg(sdmmc_dev(host), "CRC7 error\n");
  288. goto out;
  289. }
  290. }
  291. if (rsp_type == SD_RSP_TYPE_R2) {
  292. for (i = 0; i < 4; i++) {
  293. cmd->resp[i] = get_unaligned_be32(ptr + 1 + i * 4);
  294. dev_dbg(sdmmc_dev(host), "cmd->resp[%d] = 0x%08x\n",
  295. i, cmd->resp[i]);
  296. }
  297. } else {
  298. cmd->resp[0] = get_unaligned_be32(ptr + 1);
  299. dev_dbg(sdmmc_dev(host), "cmd->resp[0] = 0x%08x\n",
  300. cmd->resp[0]);
  301. }
  302. out:
  303. cmd->error = err;
  304. }
  305. static int sd_rw_multi(struct realtek_pci_sdmmc *host, struct mmc_request *mrq)
  306. {
  307. struct rtsx_pcr *pcr = host->pcr;
  308. struct mmc_host *mmc = host->mmc;
  309. struct mmc_card *card = mmc->card;
  310. struct mmc_data *data = mrq->data;
  311. int uhs = mmc_sd_card_uhs(card);
  312. int read = (data->flags & MMC_DATA_READ) ? 1 : 0;
  313. u8 cfg2, trans_mode;
  314. int err;
  315. size_t data_len = data->blksz * data->blocks;
  316. if (read) {
  317. cfg2 = SD_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  318. SD_NO_WAIT_BUSY_END | SD_CHECK_CRC7 | SD_RSP_LEN_0;
  319. trans_mode = SD_TM_AUTO_READ_3;
  320. } else {
  321. cfg2 = SD_NO_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  322. SD_NO_WAIT_BUSY_END | SD_NO_CHECK_CRC7 | SD_RSP_LEN_0;
  323. trans_mode = SD_TM_AUTO_WRITE_3;
  324. }
  325. if (!uhs)
  326. cfg2 |= SD_NO_CHECK_WAIT_CRC_TO;
  327. rtsx_pci_init_cmd(pcr);
  328. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_L, 0xFF, 0x00);
  329. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_H, 0xFF, 0x02);
  330. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_L,
  331. 0xFF, (u8)data->blocks);
  332. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_H,
  333. 0xFF, (u8)(data->blocks >> 8));
  334. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, IRQSTAT0,
  335. DMA_DONE_INT, DMA_DONE_INT);
  336. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC3,
  337. 0xFF, (u8)(data_len >> 24));
  338. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC2,
  339. 0xFF, (u8)(data_len >> 16));
  340. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC1,
  341. 0xFF, (u8)(data_len >> 8));
  342. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC0, 0xFF, (u8)data_len);
  343. if (read) {
  344. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMACTL,
  345. 0x03 | DMA_PACK_SIZE_MASK,
  346. DMA_DIR_FROM_CARD | DMA_EN | DMA_512);
  347. } else {
  348. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMACTL,
  349. 0x03 | DMA_PACK_SIZE_MASK,
  350. DMA_DIR_TO_CARD | DMA_EN | DMA_512);
  351. }
  352. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_DATA_SOURCE,
  353. 0x01, RING_BUFFER);
  354. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF, cfg2);
  355. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER, 0xFF,
  356. trans_mode | SD_TRANSFER_START);
  357. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  358. SD_TRANSFER_END, SD_TRANSFER_END);
  359. rtsx_pci_send_cmd_no_wait(pcr);
  360. err = rtsx_pci_transfer_data(pcr, data->sg, data->sg_len, read, 10000);
  361. if (err < 0) {
  362. sd_clear_error(host);
  363. return err;
  364. }
  365. return 0;
  366. }
  367. static inline void sd_enable_initial_mode(struct realtek_pci_sdmmc *host)
  368. {
  369. rtsx_pci_write_register(host->pcr, SD_CFG1,
  370. SD_CLK_DIVIDE_MASK, SD_CLK_DIVIDE_128);
  371. }
  372. static inline void sd_disable_initial_mode(struct realtek_pci_sdmmc *host)
  373. {
  374. rtsx_pci_write_register(host->pcr, SD_CFG1,
  375. SD_CLK_DIVIDE_MASK, SD_CLK_DIVIDE_0);
  376. }
  377. static void sd_normal_rw(struct realtek_pci_sdmmc *host,
  378. struct mmc_request *mrq)
  379. {
  380. struct mmc_command *cmd = mrq->cmd;
  381. struct mmc_data *data = mrq->data;
  382. u8 _cmd[5], *buf;
  383. _cmd[0] = 0x40 | (u8)cmd->opcode;
  384. put_unaligned_be32(cmd->arg, (u32 *)(&_cmd[1]));
  385. buf = kzalloc(data->blksz, GFP_NOIO);
  386. if (!buf) {
  387. cmd->error = -ENOMEM;
  388. return;
  389. }
  390. if (data->flags & MMC_DATA_READ) {
  391. if (host->initial_mode)
  392. sd_disable_initial_mode(host);
  393. cmd->error = sd_read_data(host, _cmd, (u16)data->blksz, buf,
  394. data->blksz, 200);
  395. if (host->initial_mode)
  396. sd_enable_initial_mode(host);
  397. sg_copy_from_buffer(data->sg, data->sg_len, buf, data->blksz);
  398. } else {
  399. sg_copy_to_buffer(data->sg, data->sg_len, buf, data->blksz);
  400. cmd->error = sd_write_data(host, _cmd, (u16)data->blksz, buf,
  401. data->blksz, 200);
  402. }
  403. kfree(buf);
  404. }
  405. static int sd_change_phase(struct realtek_pci_sdmmc *host, u8 sample_point)
  406. {
  407. struct rtsx_pcr *pcr = host->pcr;
  408. int err;
  409. dev_dbg(sdmmc_dev(host), "%s: sample_point = %d\n",
  410. __func__, sample_point);
  411. rtsx_pci_init_cmd(pcr);
  412. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CHANGE_CLK, CHANGE_CLK);
  413. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_VPRX_CTL, 0x1F, sample_point);
  414. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_VPCLK0_CTL, PHASE_NOT_RESET, 0);
  415. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_VPCLK0_CTL,
  416. PHASE_NOT_RESET, PHASE_NOT_RESET);
  417. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CHANGE_CLK, 0);
  418. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1, SD_ASYNC_FIFO_NOT_RST, 0);
  419. err = rtsx_pci_send_cmd(pcr, 100);
  420. if (err < 0)
  421. return err;
  422. return 0;
  423. }
  424. static u8 sd_search_final_phase(struct realtek_pci_sdmmc *host, u32 phase_map)
  425. {
  426. struct timing_phase_path path[MAX_PHASE + 1];
  427. int i, j, cont_path_cnt;
  428. int new_block, max_len, final_path_idx;
  429. u8 final_phase = 0xFF;
  430. /* Parse phase_map, take it as a bit-ring */
  431. cont_path_cnt = 0;
  432. new_block = 1;
  433. j = 0;
  434. for (i = 0; i < MAX_PHASE + 1; i++) {
  435. if (phase_map & (1 << i)) {
  436. if (new_block) {
  437. new_block = 0;
  438. j = cont_path_cnt++;
  439. path[j].start = i;
  440. path[j].end = i;
  441. } else {
  442. path[j].end = i;
  443. }
  444. } else {
  445. new_block = 1;
  446. if (cont_path_cnt) {
  447. /* Calculate path length and middle point */
  448. int idx = cont_path_cnt - 1;
  449. path[idx].len =
  450. path[idx].end - path[idx].start + 1;
  451. path[idx].mid =
  452. path[idx].start + path[idx].len / 2;
  453. }
  454. }
  455. }
  456. if (cont_path_cnt == 0) {
  457. dev_dbg(sdmmc_dev(host), "No continuous phase path\n");
  458. goto finish;
  459. } else {
  460. /* Calculate last continuous path length and middle point */
  461. int idx = cont_path_cnt - 1;
  462. path[idx].len = path[idx].end - path[idx].start + 1;
  463. path[idx].mid = path[idx].start + path[idx].len / 2;
  464. }
  465. /* Connect the first and last continuous paths if they are adjacent */
  466. if (!path[0].start && (path[cont_path_cnt - 1].end == MAX_PHASE)) {
  467. /* Using negative index */
  468. path[0].start = path[cont_path_cnt - 1].start - MAX_PHASE - 1;
  469. path[0].len += path[cont_path_cnt - 1].len;
  470. path[0].mid = path[0].start + path[0].len / 2;
  471. /* Convert negative middle point index to positive one */
  472. if (path[0].mid < 0)
  473. path[0].mid += MAX_PHASE + 1;
  474. cont_path_cnt--;
  475. }
  476. /* Choose the longest continuous phase path */
  477. max_len = 0;
  478. final_phase = 0;
  479. final_path_idx = 0;
  480. for (i = 0; i < cont_path_cnt; i++) {
  481. if (path[i].len > max_len) {
  482. max_len = path[i].len;
  483. final_phase = (u8)path[i].mid;
  484. final_path_idx = i;
  485. }
  486. dev_dbg(sdmmc_dev(host), "path[%d].start = %d\n",
  487. i, path[i].start);
  488. dev_dbg(sdmmc_dev(host), "path[%d].end = %d\n",
  489. i, path[i].end);
  490. dev_dbg(sdmmc_dev(host), "path[%d].len = %d\n",
  491. i, path[i].len);
  492. dev_dbg(sdmmc_dev(host), "path[%d].mid = %d\n",
  493. i, path[i].mid);
  494. }
  495. finish:
  496. dev_dbg(sdmmc_dev(host), "Final chosen phase: %d\n", final_phase);
  497. return final_phase;
  498. }
  499. static void sd_wait_data_idle(struct realtek_pci_sdmmc *host)
  500. {
  501. int err, i;
  502. u8 val = 0;
  503. for (i = 0; i < 100; i++) {
  504. err = rtsx_pci_read_register(host->pcr, SD_DATA_STATE, &val);
  505. if (val & SD_DATA_IDLE)
  506. return;
  507. udelay(100);
  508. }
  509. }
  510. static int sd_tuning_rx_cmd(struct realtek_pci_sdmmc *host,
  511. u8 opcode, u8 sample_point)
  512. {
  513. int err;
  514. u8 cmd[5] = {0};
  515. err = sd_change_phase(host, sample_point);
  516. if (err < 0)
  517. return err;
  518. cmd[0] = 0x40 | opcode;
  519. err = sd_read_data(host, cmd, 0x40, NULL, 0, 100);
  520. if (err < 0) {
  521. /* Wait till SD DATA IDLE */
  522. sd_wait_data_idle(host);
  523. sd_clear_error(host);
  524. return err;
  525. }
  526. return 0;
  527. }
  528. static int sd_tuning_phase(struct realtek_pci_sdmmc *host,
  529. u8 opcode, u32 *phase_map)
  530. {
  531. int err, i;
  532. u32 raw_phase_map = 0;
  533. for (i = MAX_PHASE; i >= 0; i--) {
  534. err = sd_tuning_rx_cmd(host, opcode, (u8)i);
  535. if (err == 0)
  536. raw_phase_map |= 1 << i;
  537. }
  538. if (phase_map)
  539. *phase_map = raw_phase_map;
  540. return 0;
  541. }
  542. static int sd_tuning_rx(struct realtek_pci_sdmmc *host, u8 opcode)
  543. {
  544. int err, i;
  545. u32 raw_phase_map[RX_TUNING_CNT] = {0}, phase_map;
  546. u8 final_phase;
  547. for (i = 0; i < RX_TUNING_CNT; i++) {
  548. err = sd_tuning_phase(host, opcode, &(raw_phase_map[i]));
  549. if (err < 0)
  550. return err;
  551. if (raw_phase_map[i] == 0)
  552. break;
  553. }
  554. phase_map = 0xFFFFFFFF;
  555. for (i = 0; i < RX_TUNING_CNT; i++) {
  556. dev_dbg(sdmmc_dev(host), "RX raw_phase_map[%d] = 0x%08x\n",
  557. i, raw_phase_map[i]);
  558. phase_map &= raw_phase_map[i];
  559. }
  560. dev_dbg(sdmmc_dev(host), "RX phase_map = 0x%08x\n", phase_map);
  561. if (phase_map) {
  562. final_phase = sd_search_final_phase(host, phase_map);
  563. if (final_phase == 0xFF)
  564. return -EINVAL;
  565. err = sd_change_phase(host, final_phase);
  566. if (err < 0)
  567. return err;
  568. } else {
  569. return -EINVAL;
  570. }
  571. return 0;
  572. }
  573. static void sdmmc_request(struct mmc_host *mmc, struct mmc_request *mrq)
  574. {
  575. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  576. struct rtsx_pcr *pcr = host->pcr;
  577. struct mmc_command *cmd = mrq->cmd;
  578. struct mmc_data *data = mrq->data;
  579. unsigned int data_size = 0;
  580. int err;
  581. if (host->eject) {
  582. cmd->error = -ENOMEDIUM;
  583. goto finish;
  584. }
  585. err = rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD);
  586. if (err) {
  587. cmd->error = err;
  588. goto finish;
  589. }
  590. mutex_lock(&pcr->pcr_mutex);
  591. rtsx_pci_start_run(pcr);
  592. rtsx_pci_switch_clock(pcr, host->clock, host->ssc_depth,
  593. host->initial_mode, host->double_clk, host->vpclk);
  594. rtsx_pci_write_register(pcr, CARD_SELECT, 0x07, SD_MOD_SEL);
  595. rtsx_pci_write_register(pcr, CARD_SHARE_MODE,
  596. CARD_SHARE_MASK, CARD_SHARE_48_SD);
  597. mutex_lock(&host->host_mutex);
  598. host->mrq = mrq;
  599. mutex_unlock(&host->host_mutex);
  600. if (mrq->data)
  601. data_size = data->blocks * data->blksz;
  602. if (!data_size || mmc_op_multi(cmd->opcode) ||
  603. (cmd->opcode == MMC_READ_SINGLE_BLOCK) ||
  604. (cmd->opcode == MMC_WRITE_BLOCK)) {
  605. sd_send_cmd_get_rsp(host, cmd);
  606. if (!cmd->error && data_size) {
  607. sd_rw_multi(host, mrq);
  608. if (mmc_op_multi(cmd->opcode) && mrq->stop)
  609. sd_send_cmd_get_rsp(host, mrq->stop);
  610. }
  611. } else {
  612. sd_normal_rw(host, mrq);
  613. }
  614. if (mrq->data) {
  615. if (cmd->error || data->error)
  616. data->bytes_xfered = 0;
  617. else
  618. data->bytes_xfered = data->blocks * data->blksz;
  619. }
  620. mutex_unlock(&pcr->pcr_mutex);
  621. finish:
  622. if (cmd->error)
  623. dev_dbg(sdmmc_dev(host), "cmd->error = %d\n", cmd->error);
  624. mutex_lock(&host->host_mutex);
  625. host->mrq = NULL;
  626. mutex_unlock(&host->host_mutex);
  627. mmc_request_done(mmc, mrq);
  628. }
  629. static int sd_set_bus_width(struct realtek_pci_sdmmc *host,
  630. unsigned char bus_width)
  631. {
  632. int err = 0;
  633. u8 width[] = {
  634. [MMC_BUS_WIDTH_1] = SD_BUS_WIDTH_1BIT,
  635. [MMC_BUS_WIDTH_4] = SD_BUS_WIDTH_4BIT,
  636. [MMC_BUS_WIDTH_8] = SD_BUS_WIDTH_8BIT,
  637. };
  638. if (bus_width <= MMC_BUS_WIDTH_8)
  639. err = rtsx_pci_write_register(host->pcr, SD_CFG1,
  640. 0x03, width[bus_width]);
  641. return err;
  642. }
  643. static int sd_power_on(struct realtek_pci_sdmmc *host)
  644. {
  645. struct rtsx_pcr *pcr = host->pcr;
  646. int err;
  647. if (host->power_state == SDMMC_POWER_ON)
  648. return 0;
  649. rtsx_pci_init_cmd(pcr);
  650. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_SELECT, 0x07, SD_MOD_SEL);
  651. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_SHARE_MODE,
  652. CARD_SHARE_MASK, CARD_SHARE_48_SD);
  653. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_EN,
  654. SD_CLK_EN, SD_CLK_EN);
  655. err = rtsx_pci_send_cmd(pcr, 100);
  656. if (err < 0)
  657. return err;
  658. err = rtsx_pci_card_pull_ctl_enable(pcr, RTSX_SD_CARD);
  659. if (err < 0)
  660. return err;
  661. err = rtsx_pci_card_power_on(pcr, RTSX_SD_CARD);
  662. if (err < 0)
  663. return err;
  664. err = rtsx_pci_write_register(pcr, CARD_OE, SD_OUTPUT_EN, SD_OUTPUT_EN);
  665. if (err < 0)
  666. return err;
  667. host->power_state = SDMMC_POWER_ON;
  668. return 0;
  669. }
  670. static int sd_power_off(struct realtek_pci_sdmmc *host)
  671. {
  672. struct rtsx_pcr *pcr = host->pcr;
  673. int err;
  674. host->power_state = SDMMC_POWER_OFF;
  675. rtsx_pci_init_cmd(pcr);
  676. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_EN, SD_CLK_EN, 0);
  677. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_OE, SD_OUTPUT_EN, 0);
  678. err = rtsx_pci_send_cmd(pcr, 100);
  679. if (err < 0)
  680. return err;
  681. err = rtsx_pci_card_power_off(pcr, RTSX_SD_CARD);
  682. if (err < 0)
  683. return err;
  684. return rtsx_pci_card_pull_ctl_disable(pcr, RTSX_SD_CARD);
  685. }
  686. static int sd_set_power_mode(struct realtek_pci_sdmmc *host,
  687. unsigned char power_mode)
  688. {
  689. int err;
  690. if (power_mode == MMC_POWER_OFF)
  691. err = sd_power_off(host);
  692. else
  693. err = sd_power_on(host);
  694. return err;
  695. }
  696. static int sd_set_timing(struct realtek_pci_sdmmc *host,
  697. unsigned char timing, bool *ddr_mode)
  698. {
  699. struct rtsx_pcr *pcr = host->pcr;
  700. int err = 0;
  701. *ddr_mode = false;
  702. rtsx_pci_init_cmd(pcr);
  703. switch (timing) {
  704. case MMC_TIMING_UHS_SDR104:
  705. case MMC_TIMING_UHS_SDR50:
  706. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
  707. 0x0C | SD_ASYNC_FIFO_NOT_RST,
  708. SD_30_MODE | SD_ASYNC_FIFO_NOT_RST);
  709. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  710. CLK_LOW_FREQ, CLK_LOW_FREQ);
  711. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  712. CRC_VAR_CLK0 | SD30_FIX_CLK | SAMPLE_VAR_CLK1);
  713. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  714. break;
  715. case MMC_TIMING_UHS_DDR50:
  716. *ddr_mode = true;
  717. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
  718. 0x0C | SD_ASYNC_FIFO_NOT_RST,
  719. SD_DDR_MODE | SD_ASYNC_FIFO_NOT_RST);
  720. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  721. CLK_LOW_FREQ, CLK_LOW_FREQ);
  722. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  723. CRC_VAR_CLK0 | SD30_FIX_CLK | SAMPLE_VAR_CLK1);
  724. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  725. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_PUSH_POINT_CTL,
  726. DDR_VAR_TX_CMD_DAT, DDR_VAR_TX_CMD_DAT);
  727. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
  728. DDR_VAR_RX_DAT | DDR_VAR_RX_CMD,
  729. DDR_VAR_RX_DAT | DDR_VAR_RX_CMD);
  730. break;
  731. case MMC_TIMING_MMC_HS:
  732. case MMC_TIMING_SD_HS:
  733. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
  734. 0x0C, SD_20_MODE);
  735. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  736. CLK_LOW_FREQ, CLK_LOW_FREQ);
  737. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  738. CRC_FIX_CLK | SD30_VAR_CLK0 | SAMPLE_VAR_CLK1);
  739. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  740. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_PUSH_POINT_CTL,
  741. SD20_TX_SEL_MASK, SD20_TX_14_AHEAD);
  742. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
  743. SD20_RX_SEL_MASK, SD20_RX_14_DELAY);
  744. break;
  745. default:
  746. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  747. SD_CFG1, 0x0C, SD_20_MODE);
  748. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  749. CLK_LOW_FREQ, CLK_LOW_FREQ);
  750. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  751. CRC_FIX_CLK | SD30_VAR_CLK0 | SAMPLE_VAR_CLK1);
  752. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  753. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  754. SD_PUSH_POINT_CTL, 0xFF, 0);
  755. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
  756. SD20_RX_SEL_MASK, SD20_RX_POS_EDGE);
  757. break;
  758. }
  759. err = rtsx_pci_send_cmd(pcr, 100);
  760. return err;
  761. }
  762. static void sdmmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  763. {
  764. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  765. struct rtsx_pcr *pcr = host->pcr;
  766. if (host->eject)
  767. return;
  768. if (rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD))
  769. return;
  770. mutex_lock(&pcr->pcr_mutex);
  771. rtsx_pci_start_run(pcr);
  772. sd_set_bus_width(host, ios->bus_width);
  773. sd_set_power_mode(host, ios->power_mode);
  774. sd_set_timing(host, ios->timing, &host->ddr_mode);
  775. host->vpclk = false;
  776. host->double_clk = true;
  777. switch (ios->timing) {
  778. case MMC_TIMING_UHS_SDR104:
  779. case MMC_TIMING_UHS_SDR50:
  780. host->ssc_depth = RTSX_SSC_DEPTH_2M;
  781. host->vpclk = true;
  782. host->double_clk = false;
  783. break;
  784. case MMC_TIMING_UHS_DDR50:
  785. case MMC_TIMING_UHS_SDR25:
  786. host->ssc_depth = RTSX_SSC_DEPTH_1M;
  787. break;
  788. default:
  789. host->ssc_depth = RTSX_SSC_DEPTH_500K;
  790. break;
  791. }
  792. host->initial_mode = (ios->clock <= 1000000) ? true : false;
  793. host->clock = ios->clock;
  794. rtsx_pci_switch_clock(pcr, ios->clock, host->ssc_depth,
  795. host->initial_mode, host->double_clk, host->vpclk);
  796. mutex_unlock(&pcr->pcr_mutex);
  797. }
  798. static int sdmmc_get_ro(struct mmc_host *mmc)
  799. {
  800. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  801. struct rtsx_pcr *pcr = host->pcr;
  802. int ro = 0;
  803. u32 val;
  804. if (host->eject)
  805. return -ENOMEDIUM;
  806. mutex_lock(&pcr->pcr_mutex);
  807. rtsx_pci_start_run(pcr);
  808. /* Check SD mechanical write-protect switch */
  809. val = rtsx_pci_readl(pcr, RTSX_BIPR);
  810. dev_dbg(sdmmc_dev(host), "%s: RTSX_BIPR = 0x%08x\n", __func__, val);
  811. if (val & SD_WRITE_PROTECT)
  812. ro = 1;
  813. mutex_unlock(&pcr->pcr_mutex);
  814. return ro;
  815. }
  816. static int sdmmc_get_cd(struct mmc_host *mmc)
  817. {
  818. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  819. struct rtsx_pcr *pcr = host->pcr;
  820. int cd = 0;
  821. u32 val;
  822. if (host->eject)
  823. return -ENOMEDIUM;
  824. mutex_lock(&pcr->pcr_mutex);
  825. rtsx_pci_start_run(pcr);
  826. /* Check SD card detect */
  827. val = rtsx_pci_card_exist(pcr);
  828. dev_dbg(sdmmc_dev(host), "%s: RTSX_BIPR = 0x%08x\n", __func__, val);
  829. if (val & SD_EXIST)
  830. cd = 1;
  831. mutex_unlock(&pcr->pcr_mutex);
  832. return cd;
  833. }
  834. static int sd_wait_voltage_stable_1(struct realtek_pci_sdmmc *host)
  835. {
  836. struct rtsx_pcr *pcr = host->pcr;
  837. int err;
  838. u8 stat;
  839. /* Reference to Signal Voltage Switch Sequence in SD spec.
  840. * Wait for a period of time so that the card can drive SD_CMD and
  841. * SD_DAT[3:0] to low after sending back CMD11 response.
  842. */
  843. mdelay(1);
  844. /* SD_CMD, SD_DAT[3:0] should be driven to low by card;
  845. * If either one of SD_CMD,SD_DAT[3:0] is not low,
  846. * abort the voltage switch sequence;
  847. */
  848. err = rtsx_pci_read_register(pcr, SD_BUS_STAT, &stat);
  849. if (err < 0)
  850. return err;
  851. if (stat & (SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
  852. SD_DAT1_STATUS | SD_DAT0_STATUS))
  853. return -EINVAL;
  854. /* Stop toggle SD clock */
  855. err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
  856. 0xFF, SD_CLK_FORCE_STOP);
  857. if (err < 0)
  858. return err;
  859. return 0;
  860. }
  861. static int sd_wait_voltage_stable_2(struct realtek_pci_sdmmc *host)
  862. {
  863. struct rtsx_pcr *pcr = host->pcr;
  864. int err;
  865. u8 stat, mask, val;
  866. /* Wait 1.8V output of voltage regulator in card stable */
  867. msleep(50);
  868. /* Toggle SD clock again */
  869. err = rtsx_pci_write_register(pcr, SD_BUS_STAT, 0xFF, SD_CLK_TOGGLE_EN);
  870. if (err < 0)
  871. return err;
  872. /* Wait for a period of time so that the card can drive
  873. * SD_DAT[3:0] to high at 1.8V
  874. */
  875. msleep(20);
  876. /* SD_CMD, SD_DAT[3:0] should be pulled high by host */
  877. err = rtsx_pci_read_register(pcr, SD_BUS_STAT, &stat);
  878. if (err < 0)
  879. return err;
  880. mask = SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
  881. SD_DAT1_STATUS | SD_DAT0_STATUS;
  882. val = SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
  883. SD_DAT1_STATUS | SD_DAT0_STATUS;
  884. if ((stat & mask) != val) {
  885. dev_dbg(sdmmc_dev(host),
  886. "%s: SD_BUS_STAT = 0x%x\n", __func__, stat);
  887. rtsx_pci_write_register(pcr, SD_BUS_STAT,
  888. SD_CLK_TOGGLE_EN | SD_CLK_FORCE_STOP, 0);
  889. rtsx_pci_write_register(pcr, CARD_CLK_EN, 0xFF, 0);
  890. return -EINVAL;
  891. }
  892. return 0;
  893. }
  894. static int sdmmc_switch_voltage(struct mmc_host *mmc, struct mmc_ios *ios)
  895. {
  896. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  897. struct rtsx_pcr *pcr = host->pcr;
  898. int err = 0;
  899. u8 voltage;
  900. dev_dbg(sdmmc_dev(host), "%s: signal_voltage = %d\n",
  901. __func__, ios->signal_voltage);
  902. if (host->eject)
  903. return -ENOMEDIUM;
  904. err = rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD);
  905. if (err)
  906. return err;
  907. mutex_lock(&pcr->pcr_mutex);
  908. rtsx_pci_start_run(pcr);
  909. if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_330)
  910. voltage = OUTPUT_3V3;
  911. else
  912. voltage = OUTPUT_1V8;
  913. if (voltage == OUTPUT_1V8) {
  914. err = sd_wait_voltage_stable_1(host);
  915. if (err < 0)
  916. goto out;
  917. }
  918. err = rtsx_pci_switch_output_voltage(pcr, voltage);
  919. if (err < 0)
  920. goto out;
  921. if (voltage == OUTPUT_1V8) {
  922. err = sd_wait_voltage_stable_2(host);
  923. if (err < 0)
  924. goto out;
  925. }
  926. /* Stop toggle SD clock in idle */
  927. err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
  928. SD_CLK_TOGGLE_EN | SD_CLK_FORCE_STOP, 0);
  929. out:
  930. mutex_unlock(&pcr->pcr_mutex);
  931. return err;
  932. }
  933. static int sdmmc_execute_tuning(struct mmc_host *mmc, u32 opcode)
  934. {
  935. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  936. struct rtsx_pcr *pcr = host->pcr;
  937. int err = 0;
  938. if (host->eject)
  939. return -ENOMEDIUM;
  940. err = rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD);
  941. if (err)
  942. return err;
  943. mutex_lock(&pcr->pcr_mutex);
  944. rtsx_pci_start_run(pcr);
  945. if (!host->ddr_mode)
  946. err = sd_tuning_rx(host, MMC_SEND_TUNING_BLOCK);
  947. mutex_unlock(&pcr->pcr_mutex);
  948. return err;
  949. }
  950. static const struct mmc_host_ops realtek_pci_sdmmc_ops = {
  951. .request = sdmmc_request,
  952. .set_ios = sdmmc_set_ios,
  953. .get_ro = sdmmc_get_ro,
  954. .get_cd = sdmmc_get_cd,
  955. .start_signal_voltage_switch = sdmmc_switch_voltage,
  956. .execute_tuning = sdmmc_execute_tuning,
  957. };
  958. #ifdef CONFIG_PM
  959. static int rtsx_pci_sdmmc_suspend(struct platform_device *pdev,
  960. pm_message_t state)
  961. {
  962. struct realtek_pci_sdmmc *host = platform_get_drvdata(pdev);
  963. struct mmc_host *mmc = host->mmc;
  964. int err;
  965. dev_dbg(sdmmc_dev(host), "--> %s\n", __func__);
  966. err = mmc_suspend_host(mmc);
  967. if (err)
  968. return err;
  969. return 0;
  970. }
  971. static int rtsx_pci_sdmmc_resume(struct platform_device *pdev)
  972. {
  973. struct realtek_pci_sdmmc *host = platform_get_drvdata(pdev);
  974. struct mmc_host *mmc = host->mmc;
  975. dev_dbg(sdmmc_dev(host), "--> %s\n", __func__);
  976. return mmc_resume_host(mmc);
  977. }
  978. #else /* CONFIG_PM */
  979. #define rtsx_pci_sdmmc_suspend NULL
  980. #define rtsx_pci_sdmmc_resume NULL
  981. #endif /* CONFIG_PM */
  982. static void init_extra_caps(struct realtek_pci_sdmmc *host)
  983. {
  984. struct mmc_host *mmc = host->mmc;
  985. struct rtsx_pcr *pcr = host->pcr;
  986. dev_dbg(sdmmc_dev(host), "pcr->extra_caps = 0x%x\n", pcr->extra_caps);
  987. if (pcr->extra_caps & EXTRA_CAPS_SD_SDR50)
  988. mmc->caps |= MMC_CAP_UHS_SDR50;
  989. if (pcr->extra_caps & EXTRA_CAPS_SD_SDR104)
  990. mmc->caps |= MMC_CAP_UHS_SDR104;
  991. if (pcr->extra_caps & EXTRA_CAPS_SD_DDR50)
  992. mmc->caps |= MMC_CAP_UHS_DDR50;
  993. if (pcr->extra_caps & EXTRA_CAPS_MMC_HSDDR)
  994. mmc->caps |= MMC_CAP_1_8V_DDR;
  995. if (pcr->extra_caps & EXTRA_CAPS_MMC_8BIT)
  996. mmc->caps |= MMC_CAP_8_BIT_DATA;
  997. }
  998. static void realtek_init_host(struct realtek_pci_sdmmc *host)
  999. {
  1000. struct mmc_host *mmc = host->mmc;
  1001. mmc->f_min = 250000;
  1002. mmc->f_max = 208000000;
  1003. mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
  1004. mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_SD_HIGHSPEED |
  1005. MMC_CAP_MMC_HIGHSPEED | MMC_CAP_BUS_WIDTH_TEST |
  1006. MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;
  1007. mmc->max_current_330 = 400;
  1008. mmc->max_current_180 = 800;
  1009. mmc->ops = &realtek_pci_sdmmc_ops;
  1010. init_extra_caps(host);
  1011. mmc->max_segs = 256;
  1012. mmc->max_seg_size = 65536;
  1013. mmc->max_blk_size = 512;
  1014. mmc->max_blk_count = 65535;
  1015. mmc->max_req_size = 524288;
  1016. }
  1017. static void rtsx_pci_sdmmc_card_event(struct platform_device *pdev)
  1018. {
  1019. struct realtek_pci_sdmmc *host = platform_get_drvdata(pdev);
  1020. mmc_detect_change(host->mmc, 0);
  1021. }
  1022. static int rtsx_pci_sdmmc_drv_probe(struct platform_device *pdev)
  1023. {
  1024. struct mmc_host *mmc;
  1025. struct realtek_pci_sdmmc *host;
  1026. struct rtsx_pcr *pcr;
  1027. struct pcr_handle *handle = pdev->dev.platform_data;
  1028. if (!handle)
  1029. return -ENXIO;
  1030. pcr = handle->pcr;
  1031. if (!pcr)
  1032. return -ENXIO;
  1033. dev_dbg(&(pdev->dev), ": Realtek PCI-E SDMMC controller found\n");
  1034. mmc = mmc_alloc_host(sizeof(*host), &pdev->dev);
  1035. if (!mmc)
  1036. return -ENOMEM;
  1037. host = mmc_priv(mmc);
  1038. host->pcr = pcr;
  1039. host->mmc = mmc;
  1040. host->pdev = pdev;
  1041. host->power_state = SDMMC_POWER_OFF;
  1042. platform_set_drvdata(pdev, host);
  1043. pcr->slots[RTSX_SD_CARD].p_dev = pdev;
  1044. pcr->slots[RTSX_SD_CARD].card_event = rtsx_pci_sdmmc_card_event;
  1045. mutex_init(&host->host_mutex);
  1046. realtek_init_host(host);
  1047. mmc_add_host(mmc);
  1048. return 0;
  1049. }
  1050. static int rtsx_pci_sdmmc_drv_remove(struct platform_device *pdev)
  1051. {
  1052. struct realtek_pci_sdmmc *host = platform_get_drvdata(pdev);
  1053. struct rtsx_pcr *pcr;
  1054. struct mmc_host *mmc;
  1055. if (!host)
  1056. return 0;
  1057. pcr = host->pcr;
  1058. pcr->slots[RTSX_SD_CARD].p_dev = NULL;
  1059. pcr->slots[RTSX_SD_CARD].card_event = NULL;
  1060. mmc = host->mmc;
  1061. host->eject = true;
  1062. mutex_lock(&host->host_mutex);
  1063. if (host->mrq) {
  1064. dev_dbg(&(pdev->dev),
  1065. "%s: Controller removed during transfer\n",
  1066. mmc_hostname(mmc));
  1067. rtsx_pci_complete_unfinished_transfer(pcr);
  1068. host->mrq->cmd->error = -ENOMEDIUM;
  1069. if (host->mrq->stop)
  1070. host->mrq->stop->error = -ENOMEDIUM;
  1071. mmc_request_done(mmc, host->mrq);
  1072. }
  1073. mutex_unlock(&host->host_mutex);
  1074. mmc_remove_host(mmc);
  1075. mmc_free_host(mmc);
  1076. dev_dbg(&(pdev->dev),
  1077. ": Realtek PCI-E SDMMC controller has been removed\n");
  1078. return 0;
  1079. }
  1080. static struct platform_device_id rtsx_pci_sdmmc_ids[] = {
  1081. {
  1082. .name = DRV_NAME_RTSX_PCI_SDMMC,
  1083. }, {
  1084. /* sentinel */
  1085. }
  1086. };
  1087. MODULE_DEVICE_TABLE(platform, rtsx_pci_sdmmc_ids);
  1088. static struct platform_driver rtsx_pci_sdmmc_driver = {
  1089. .probe = rtsx_pci_sdmmc_drv_probe,
  1090. .remove = rtsx_pci_sdmmc_drv_remove,
  1091. .id_table = rtsx_pci_sdmmc_ids,
  1092. .suspend = rtsx_pci_sdmmc_suspend,
  1093. .resume = rtsx_pci_sdmmc_resume,
  1094. .driver = {
  1095. .owner = THIS_MODULE,
  1096. .name = DRV_NAME_RTSX_PCI_SDMMC,
  1097. },
  1098. };
  1099. module_platform_driver(rtsx_pci_sdmmc_driver);
  1100. MODULE_LICENSE("GPL");
  1101. MODULE_AUTHOR("Wei WANG <wei_wang@realsil.com.cn>");
  1102. MODULE_DESCRIPTION("Realtek PCI-E SD/MMC Card Host Driver");