mvebu-devbus.c 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340
  1. /*
  2. * Marvell EBU SoC Device Bus Controller
  3. * (memory controller for NOR/NAND/SRAM/FPGA devices)
  4. *
  5. * Copyright (C) 2013 Marvell
  6. *
  7. * This program is free software: you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  18. *
  19. */
  20. #include <linux/kernel.h>
  21. #include <linux/module.h>
  22. #include <linux/slab.h>
  23. #include <linux/err.h>
  24. #include <linux/io.h>
  25. #include <linux/clk.h>
  26. #include <linux/mbus.h>
  27. #include <linux/of_platform.h>
  28. #include <linux/of_address.h>
  29. #include <linux/platform_device.h>
  30. /* Register definitions */
  31. #define DEV_WIDTH_BIT 30
  32. #define BADR_SKEW_BIT 28
  33. #define RD_HOLD_BIT 23
  34. #define ACC_NEXT_BIT 17
  35. #define RD_SETUP_BIT 12
  36. #define ACC_FIRST_BIT 6
  37. #define SYNC_ENABLE_BIT 24
  38. #define WR_HIGH_BIT 16
  39. #define WR_LOW_BIT 8
  40. #define READ_PARAM_OFFSET 0x0
  41. #define WRITE_PARAM_OFFSET 0x4
  42. static const char * const devbus_wins[] = {
  43. "devbus-boot",
  44. "devbus-cs0",
  45. "devbus-cs1",
  46. "devbus-cs2",
  47. "devbus-cs3",
  48. };
  49. struct devbus_read_params {
  50. u32 bus_width;
  51. u32 badr_skew;
  52. u32 turn_off;
  53. u32 acc_first;
  54. u32 acc_next;
  55. u32 rd_setup;
  56. u32 rd_hold;
  57. };
  58. struct devbus_write_params {
  59. u32 sync_enable;
  60. u32 wr_high;
  61. u32 wr_low;
  62. u32 ale_wr;
  63. };
  64. struct devbus {
  65. struct device *dev;
  66. void __iomem *base;
  67. unsigned long tick_ps;
  68. };
  69. static int get_timing_param_ps(struct devbus *devbus,
  70. struct device_node *node,
  71. const char *name,
  72. u32 *ticks)
  73. {
  74. u32 time_ps;
  75. int err;
  76. err = of_property_read_u32(node, name, &time_ps);
  77. if (err < 0) {
  78. dev_err(devbus->dev, "%s has no '%s' property\n",
  79. name, node->full_name);
  80. return err;
  81. }
  82. *ticks = (time_ps + devbus->tick_ps - 1) / devbus->tick_ps;
  83. dev_dbg(devbus->dev, "%s: %u ps -> 0x%x\n",
  84. name, time_ps, *ticks);
  85. return 0;
  86. }
  87. static int devbus_set_timing_params(struct devbus *devbus,
  88. struct device_node *node)
  89. {
  90. struct devbus_read_params r;
  91. struct devbus_write_params w;
  92. u32 value;
  93. int err;
  94. dev_dbg(devbus->dev, "Setting timing parameter, tick is %lu ps\n",
  95. devbus->tick_ps);
  96. /* Get read timings */
  97. err = of_property_read_u32(node, "devbus,bus-width", &r.bus_width);
  98. if (err < 0) {
  99. dev_err(devbus->dev,
  100. "%s has no 'devbus,bus-width' property\n",
  101. node->full_name);
  102. return err;
  103. }
  104. /* Convert bit width to byte width */
  105. r.bus_width /= 8;
  106. err = get_timing_param_ps(devbus, node, "devbus,badr-skew-ps",
  107. &r.badr_skew);
  108. if (err < 0)
  109. return err;
  110. err = get_timing_param_ps(devbus, node, "devbus,turn-off-ps",
  111. &r.turn_off);
  112. if (err < 0)
  113. return err;
  114. err = get_timing_param_ps(devbus, node, "devbus,acc-first-ps",
  115. &r.acc_first);
  116. if (err < 0)
  117. return err;
  118. err = get_timing_param_ps(devbus, node, "devbus,acc-next-ps",
  119. &r.acc_next);
  120. if (err < 0)
  121. return err;
  122. err = get_timing_param_ps(devbus, node, "devbus,rd-setup-ps",
  123. &r.rd_setup);
  124. if (err < 0)
  125. return err;
  126. err = get_timing_param_ps(devbus, node, "devbus,rd-hold-ps",
  127. &r.rd_hold);
  128. if (err < 0)
  129. return err;
  130. /* Get write timings */
  131. err = of_property_read_u32(node, "devbus,sync-enable",
  132. &w.sync_enable);
  133. if (err < 0) {
  134. dev_err(devbus->dev,
  135. "%s has no 'devbus,sync-enable' property\n",
  136. node->full_name);
  137. return err;
  138. }
  139. err = get_timing_param_ps(devbus, node, "devbus,ale-wr-ps",
  140. &w.ale_wr);
  141. if (err < 0)
  142. return err;
  143. err = get_timing_param_ps(devbus, node, "devbus,wr-low-ps",
  144. &w.wr_low);
  145. if (err < 0)
  146. return err;
  147. err = get_timing_param_ps(devbus, node, "devbus,wr-high-ps",
  148. &w.wr_high);
  149. if (err < 0)
  150. return err;
  151. /* Set read timings */
  152. value = r.bus_width << DEV_WIDTH_BIT |
  153. r.badr_skew << BADR_SKEW_BIT |
  154. r.rd_hold << RD_HOLD_BIT |
  155. r.acc_next << ACC_NEXT_BIT |
  156. r.rd_setup << RD_SETUP_BIT |
  157. r.acc_first << ACC_FIRST_BIT |
  158. r.turn_off;
  159. dev_dbg(devbus->dev, "read parameters register 0x%p = 0x%x\n",
  160. devbus->base + READ_PARAM_OFFSET,
  161. value);
  162. writel(value, devbus->base + READ_PARAM_OFFSET);
  163. /* Set write timings */
  164. value = w.sync_enable << SYNC_ENABLE_BIT |
  165. w.wr_low << WR_LOW_BIT |
  166. w.wr_high << WR_HIGH_BIT |
  167. w.ale_wr;
  168. dev_dbg(devbus->dev, "write parameters register: 0x%p = 0x%x\n",
  169. devbus->base + WRITE_PARAM_OFFSET,
  170. value);
  171. writel(value, devbus->base + WRITE_PARAM_OFFSET);
  172. return 0;
  173. }
  174. static int mvebu_devbus_probe(struct platform_device *pdev)
  175. {
  176. struct device *dev = &pdev->dev;
  177. struct device_node *node = pdev->dev.of_node;
  178. struct device_node *parent;
  179. struct devbus *devbus;
  180. struct resource *res;
  181. struct clk *clk;
  182. unsigned long rate;
  183. const __be32 *ranges;
  184. int err, cs;
  185. int addr_cells, p_addr_cells, size_cells;
  186. int ranges_len, tuple_len;
  187. u32 base, size;
  188. devbus = devm_kzalloc(&pdev->dev, sizeof(struct devbus), GFP_KERNEL);
  189. if (!devbus)
  190. return -ENOMEM;
  191. devbus->dev = dev;
  192. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  193. devbus->base = devm_ioremap_resource(&pdev->dev, res);
  194. if (IS_ERR(devbus->base))
  195. return PTR_ERR(devbus->base);
  196. clk = devm_clk_get(&pdev->dev, NULL);
  197. if (IS_ERR(clk))
  198. return PTR_ERR(clk);
  199. clk_prepare_enable(clk);
  200. /*
  201. * Obtain clock period in picoseconds,
  202. * we need this in order to convert timing
  203. * parameters from cycles to picoseconds.
  204. */
  205. rate = clk_get_rate(clk) / 1000;
  206. devbus->tick_ps = 1000000000 / rate;
  207. /* Read the device tree node and set the new timing parameters */
  208. err = devbus_set_timing_params(devbus, node);
  209. if (err < 0)
  210. return err;
  211. /*
  212. * Allocate an address window for this device.
  213. * If the device probing fails, then we won't be able to
  214. * remove the allocated address decoding window.
  215. *
  216. * FIXME: This is only a temporary hack! We need to do this here
  217. * because we still don't have device tree bindings for mbus.
  218. * Once that support is added, we will declare these address windows
  219. * statically in the device tree, and remove the window configuration
  220. * from here.
  221. */
  222. /*
  223. * Get the CS to choose the window string.
  224. * This is a bit hacky, but it will be removed once the
  225. * address windows are declared in the device tree.
  226. */
  227. cs = (((unsigned long)devbus->base) % 0x400) / 8;
  228. /*
  229. * Parse 'ranges' property to obtain a (base,size) window tuple.
  230. * This will be removed once the address windows
  231. * are declared in the device tree.
  232. */
  233. parent = of_get_parent(node);
  234. if (!parent)
  235. return -EINVAL;
  236. p_addr_cells = of_n_addr_cells(parent);
  237. of_node_put(parent);
  238. addr_cells = of_n_addr_cells(node);
  239. size_cells = of_n_size_cells(node);
  240. tuple_len = (p_addr_cells + addr_cells + size_cells) * sizeof(__be32);
  241. ranges = of_get_property(node, "ranges", &ranges_len);
  242. if (ranges == NULL || ranges_len != tuple_len)
  243. return -EINVAL;
  244. base = of_translate_address(node, ranges + addr_cells);
  245. if (base == OF_BAD_ADDR)
  246. return -EINVAL;
  247. size = of_read_number(ranges + addr_cells + p_addr_cells, size_cells);
  248. /*
  249. * Create an mbus address windows.
  250. * FIXME: Remove this, together with the above code, once the
  251. * address windows are declared in the device tree.
  252. */
  253. err = mvebu_mbus_add_window(devbus_wins[cs], base, size);
  254. if (err < 0)
  255. return err;
  256. /*
  257. * We need to create a child device explicitly from here to
  258. * guarantee that the child will be probed after the timing
  259. * parameters for the bus are written.
  260. */
  261. err = of_platform_populate(node, NULL, NULL, dev);
  262. if (err < 0) {
  263. mvebu_mbus_del_window(base, size);
  264. return err;
  265. }
  266. return 0;
  267. }
  268. static const struct of_device_id mvebu_devbus_of_match[] = {
  269. { .compatible = "marvell,mvebu-devbus" },
  270. {},
  271. };
  272. MODULE_DEVICE_TABLE(of, mvebu_devbus_of_match);
  273. static struct platform_driver mvebu_devbus_driver = {
  274. .probe = mvebu_devbus_probe,
  275. .driver = {
  276. .name = "mvebu-devbus",
  277. .owner = THIS_MODULE,
  278. .of_match_table = mvebu_devbus_of_match,
  279. },
  280. };
  281. static int __init mvebu_devbus_init(void)
  282. {
  283. return platform_driver_register(&mvebu_devbus_driver);
  284. }
  285. module_init(mvebu_devbus_init);
  286. MODULE_LICENSE("GPL v2");
  287. MODULE_AUTHOR("Ezequiel Garcia <ezequiel.garcia@free-electrons.com>");
  288. MODULE_DESCRIPTION("Marvell EBU SoC Device Bus controller");