ocrdma_hw.c 72 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617
  1. /*******************************************************************
  2. * This file is part of the Emulex RoCE Device Driver for *
  3. * RoCE (RDMA over Converged Ethernet) CNA Adapters. *
  4. * Copyright (C) 2008-2012 Emulex. All rights reserved. *
  5. * EMULEX and SLI are trademarks of Emulex. *
  6. * www.emulex.com *
  7. * *
  8. * This program is free software; you can redistribute it and/or *
  9. * modify it under the terms of version 2 of the GNU General *
  10. * Public License as published by the Free Software Foundation. *
  11. * This program is distributed in the hope that it will be useful. *
  12. * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
  13. * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
  14. * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
  15. * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
  16. * TO BE LEGALLY INVALID. See the GNU General Public License for *
  17. * more details, a copy of which can be found in the file COPYING *
  18. * included with this package. *
  19. *
  20. * Contact Information:
  21. * linux-drivers@emulex.com
  22. *
  23. * Emulex
  24. * 3333 Susan Street
  25. * Costa Mesa, CA 92626
  26. *******************************************************************/
  27. #include <linux/sched.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/log2.h>
  30. #include <linux/dma-mapping.h>
  31. #include <rdma/ib_verbs.h>
  32. #include <rdma/ib_user_verbs.h>
  33. #include <rdma/ib_addr.h>
  34. #include "ocrdma.h"
  35. #include "ocrdma_hw.h"
  36. #include "ocrdma_verbs.h"
  37. #include "ocrdma_ah.h"
  38. enum mbx_status {
  39. OCRDMA_MBX_STATUS_FAILED = 1,
  40. OCRDMA_MBX_STATUS_ILLEGAL_FIELD = 3,
  41. OCRDMA_MBX_STATUS_OOR = 100,
  42. OCRDMA_MBX_STATUS_INVALID_PD = 101,
  43. OCRDMA_MBX_STATUS_PD_INUSE = 102,
  44. OCRDMA_MBX_STATUS_INVALID_CQ = 103,
  45. OCRDMA_MBX_STATUS_INVALID_QP = 104,
  46. OCRDMA_MBX_STATUS_INVALID_LKEY = 105,
  47. OCRDMA_MBX_STATUS_ORD_EXCEEDS = 106,
  48. OCRDMA_MBX_STATUS_IRD_EXCEEDS = 107,
  49. OCRDMA_MBX_STATUS_SENDQ_WQE_EXCEEDS = 108,
  50. OCRDMA_MBX_STATUS_RECVQ_RQE_EXCEEDS = 109,
  51. OCRDMA_MBX_STATUS_SGE_SEND_EXCEEDS = 110,
  52. OCRDMA_MBX_STATUS_SGE_WRITE_EXCEEDS = 111,
  53. OCRDMA_MBX_STATUS_SGE_RECV_EXCEEDS = 112,
  54. OCRDMA_MBX_STATUS_INVALID_STATE_CHANGE = 113,
  55. OCRDMA_MBX_STATUS_MW_BOUND = 114,
  56. OCRDMA_MBX_STATUS_INVALID_VA = 115,
  57. OCRDMA_MBX_STATUS_INVALID_LENGTH = 116,
  58. OCRDMA_MBX_STATUS_INVALID_FBO = 117,
  59. OCRDMA_MBX_STATUS_INVALID_ACC_RIGHTS = 118,
  60. OCRDMA_MBX_STATUS_INVALID_PBE_SIZE = 119,
  61. OCRDMA_MBX_STATUS_INVALID_PBL_ENTRY = 120,
  62. OCRDMA_MBX_STATUS_INVALID_PBL_SHIFT = 121,
  63. OCRDMA_MBX_STATUS_INVALID_SRQ_ID = 129,
  64. OCRDMA_MBX_STATUS_SRQ_ERROR = 133,
  65. OCRDMA_MBX_STATUS_RQE_EXCEEDS = 134,
  66. OCRDMA_MBX_STATUS_MTU_EXCEEDS = 135,
  67. OCRDMA_MBX_STATUS_MAX_QP_EXCEEDS = 136,
  68. OCRDMA_MBX_STATUS_SRQ_LIMIT_EXCEEDS = 137,
  69. OCRDMA_MBX_STATUS_SRQ_SIZE_UNDERUNS = 138,
  70. OCRDMA_MBX_STATUS_QP_BOUND = 130,
  71. OCRDMA_MBX_STATUS_INVALID_CHANGE = 139,
  72. OCRDMA_MBX_STATUS_ATOMIC_OPS_UNSUP = 140,
  73. OCRDMA_MBX_STATUS_INVALID_RNR_NAK_TIMER = 141,
  74. OCRDMA_MBX_STATUS_MW_STILL_BOUND = 142,
  75. OCRDMA_MBX_STATUS_PKEY_INDEX_INVALID = 143,
  76. OCRDMA_MBX_STATUS_PKEY_INDEX_EXCEEDS = 144
  77. };
  78. enum additional_status {
  79. OCRDMA_MBX_ADDI_STATUS_INSUFFICIENT_RESOURCES = 22
  80. };
  81. enum cqe_status {
  82. OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_PRIVILEDGES = 1,
  83. OCRDMA_MBX_CQE_STATUS_INVALID_PARAMETER = 2,
  84. OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_RESOURCES = 3,
  85. OCRDMA_MBX_CQE_STATUS_QUEUE_FLUSHING = 4,
  86. OCRDMA_MBX_CQE_STATUS_DMA_FAILED = 5
  87. };
  88. static inline void *ocrdma_get_eqe(struct ocrdma_eq *eq)
  89. {
  90. return (u8 *)eq->q.va + (eq->q.tail * sizeof(struct ocrdma_eqe));
  91. }
  92. static inline void ocrdma_eq_inc_tail(struct ocrdma_eq *eq)
  93. {
  94. eq->q.tail = (eq->q.tail + 1) & (OCRDMA_EQ_LEN - 1);
  95. }
  96. static inline void *ocrdma_get_mcqe(struct ocrdma_dev *dev)
  97. {
  98. struct ocrdma_mcqe *cqe = (struct ocrdma_mcqe *)
  99. ((u8 *) dev->mq.cq.va +
  100. (dev->mq.cq.tail * sizeof(struct ocrdma_mcqe)));
  101. if (!(le32_to_cpu(cqe->valid_ae_cmpl_cons) & OCRDMA_MCQE_VALID_MASK))
  102. return NULL;
  103. return cqe;
  104. }
  105. static inline void ocrdma_mcq_inc_tail(struct ocrdma_dev *dev)
  106. {
  107. dev->mq.cq.tail = (dev->mq.cq.tail + 1) & (OCRDMA_MQ_CQ_LEN - 1);
  108. }
  109. static inline struct ocrdma_mqe *ocrdma_get_mqe(struct ocrdma_dev *dev)
  110. {
  111. return (struct ocrdma_mqe *)((u8 *) dev->mq.sq.va +
  112. (dev->mq.sq.head *
  113. sizeof(struct ocrdma_mqe)));
  114. }
  115. static inline void ocrdma_mq_inc_head(struct ocrdma_dev *dev)
  116. {
  117. dev->mq.sq.head = (dev->mq.sq.head + 1) & (OCRDMA_MQ_LEN - 1);
  118. }
  119. static inline void *ocrdma_get_mqe_rsp(struct ocrdma_dev *dev)
  120. {
  121. return (void *)((u8 *) dev->mq.sq.va +
  122. (dev->mqe_ctx.tag * sizeof(struct ocrdma_mqe)));
  123. }
  124. enum ib_qp_state get_ibqp_state(enum ocrdma_qp_state qps)
  125. {
  126. switch (qps) {
  127. case OCRDMA_QPS_RST:
  128. return IB_QPS_RESET;
  129. case OCRDMA_QPS_INIT:
  130. return IB_QPS_INIT;
  131. case OCRDMA_QPS_RTR:
  132. return IB_QPS_RTR;
  133. case OCRDMA_QPS_RTS:
  134. return IB_QPS_RTS;
  135. case OCRDMA_QPS_SQD:
  136. case OCRDMA_QPS_SQ_DRAINING:
  137. return IB_QPS_SQD;
  138. case OCRDMA_QPS_SQE:
  139. return IB_QPS_SQE;
  140. case OCRDMA_QPS_ERR:
  141. return IB_QPS_ERR;
  142. };
  143. return IB_QPS_ERR;
  144. }
  145. static enum ocrdma_qp_state get_ocrdma_qp_state(enum ib_qp_state qps)
  146. {
  147. switch (qps) {
  148. case IB_QPS_RESET:
  149. return OCRDMA_QPS_RST;
  150. case IB_QPS_INIT:
  151. return OCRDMA_QPS_INIT;
  152. case IB_QPS_RTR:
  153. return OCRDMA_QPS_RTR;
  154. case IB_QPS_RTS:
  155. return OCRDMA_QPS_RTS;
  156. case IB_QPS_SQD:
  157. return OCRDMA_QPS_SQD;
  158. case IB_QPS_SQE:
  159. return OCRDMA_QPS_SQE;
  160. case IB_QPS_ERR:
  161. return OCRDMA_QPS_ERR;
  162. };
  163. return OCRDMA_QPS_ERR;
  164. }
  165. static int ocrdma_get_mbx_errno(u32 status)
  166. {
  167. int err_num = -EFAULT;
  168. u8 mbox_status = (status & OCRDMA_MBX_RSP_STATUS_MASK) >>
  169. OCRDMA_MBX_RSP_STATUS_SHIFT;
  170. u8 add_status = (status & OCRDMA_MBX_RSP_ASTATUS_MASK) >>
  171. OCRDMA_MBX_RSP_ASTATUS_SHIFT;
  172. switch (mbox_status) {
  173. case OCRDMA_MBX_STATUS_OOR:
  174. case OCRDMA_MBX_STATUS_MAX_QP_EXCEEDS:
  175. err_num = -EAGAIN;
  176. break;
  177. case OCRDMA_MBX_STATUS_INVALID_PD:
  178. case OCRDMA_MBX_STATUS_INVALID_CQ:
  179. case OCRDMA_MBX_STATUS_INVALID_SRQ_ID:
  180. case OCRDMA_MBX_STATUS_INVALID_QP:
  181. case OCRDMA_MBX_STATUS_INVALID_CHANGE:
  182. case OCRDMA_MBX_STATUS_MTU_EXCEEDS:
  183. case OCRDMA_MBX_STATUS_INVALID_RNR_NAK_TIMER:
  184. case OCRDMA_MBX_STATUS_PKEY_INDEX_INVALID:
  185. case OCRDMA_MBX_STATUS_PKEY_INDEX_EXCEEDS:
  186. case OCRDMA_MBX_STATUS_ILLEGAL_FIELD:
  187. case OCRDMA_MBX_STATUS_INVALID_PBL_ENTRY:
  188. case OCRDMA_MBX_STATUS_INVALID_LKEY:
  189. case OCRDMA_MBX_STATUS_INVALID_VA:
  190. case OCRDMA_MBX_STATUS_INVALID_LENGTH:
  191. case OCRDMA_MBX_STATUS_INVALID_FBO:
  192. case OCRDMA_MBX_STATUS_INVALID_ACC_RIGHTS:
  193. case OCRDMA_MBX_STATUS_INVALID_PBE_SIZE:
  194. case OCRDMA_MBX_STATUS_ATOMIC_OPS_UNSUP:
  195. case OCRDMA_MBX_STATUS_SRQ_ERROR:
  196. case OCRDMA_MBX_STATUS_SRQ_SIZE_UNDERUNS:
  197. err_num = -EINVAL;
  198. break;
  199. case OCRDMA_MBX_STATUS_PD_INUSE:
  200. case OCRDMA_MBX_STATUS_QP_BOUND:
  201. case OCRDMA_MBX_STATUS_MW_STILL_BOUND:
  202. case OCRDMA_MBX_STATUS_MW_BOUND:
  203. err_num = -EBUSY;
  204. break;
  205. case OCRDMA_MBX_STATUS_RECVQ_RQE_EXCEEDS:
  206. case OCRDMA_MBX_STATUS_SGE_RECV_EXCEEDS:
  207. case OCRDMA_MBX_STATUS_RQE_EXCEEDS:
  208. case OCRDMA_MBX_STATUS_SRQ_LIMIT_EXCEEDS:
  209. case OCRDMA_MBX_STATUS_ORD_EXCEEDS:
  210. case OCRDMA_MBX_STATUS_IRD_EXCEEDS:
  211. case OCRDMA_MBX_STATUS_SENDQ_WQE_EXCEEDS:
  212. case OCRDMA_MBX_STATUS_SGE_SEND_EXCEEDS:
  213. case OCRDMA_MBX_STATUS_SGE_WRITE_EXCEEDS:
  214. err_num = -ENOBUFS;
  215. break;
  216. case OCRDMA_MBX_STATUS_FAILED:
  217. switch (add_status) {
  218. case OCRDMA_MBX_ADDI_STATUS_INSUFFICIENT_RESOURCES:
  219. err_num = -EAGAIN;
  220. break;
  221. }
  222. default:
  223. err_num = -EFAULT;
  224. }
  225. return err_num;
  226. }
  227. static int ocrdma_get_mbx_cqe_errno(u16 cqe_status)
  228. {
  229. int err_num = -EINVAL;
  230. switch (cqe_status) {
  231. case OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_PRIVILEDGES:
  232. err_num = -EPERM;
  233. break;
  234. case OCRDMA_MBX_CQE_STATUS_INVALID_PARAMETER:
  235. err_num = -EINVAL;
  236. break;
  237. case OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_RESOURCES:
  238. case OCRDMA_MBX_CQE_STATUS_QUEUE_FLUSHING:
  239. err_num = -EAGAIN;
  240. break;
  241. case OCRDMA_MBX_CQE_STATUS_DMA_FAILED:
  242. err_num = -EIO;
  243. break;
  244. }
  245. return err_num;
  246. }
  247. void ocrdma_ring_cq_db(struct ocrdma_dev *dev, u16 cq_id, bool armed,
  248. bool solicited, u16 cqe_popped)
  249. {
  250. u32 val = cq_id & OCRDMA_DB_CQ_RING_ID_MASK;
  251. val |= ((cq_id & OCRDMA_DB_CQ_RING_ID_EXT_MASK) <<
  252. OCRDMA_DB_CQ_RING_ID_EXT_MASK_SHIFT);
  253. if (armed)
  254. val |= (1 << OCRDMA_DB_CQ_REARM_SHIFT);
  255. if (solicited)
  256. val |= (1 << OCRDMA_DB_CQ_SOLICIT_SHIFT);
  257. val |= (cqe_popped << OCRDMA_DB_CQ_NUM_POPPED_SHIFT);
  258. iowrite32(val, dev->nic_info.db + OCRDMA_DB_CQ_OFFSET);
  259. }
  260. static void ocrdma_ring_mq_db(struct ocrdma_dev *dev)
  261. {
  262. u32 val = 0;
  263. val |= dev->mq.sq.id & OCRDMA_MQ_ID_MASK;
  264. val |= 1 << OCRDMA_MQ_NUM_MQE_SHIFT;
  265. iowrite32(val, dev->nic_info.db + OCRDMA_DB_MQ_OFFSET);
  266. }
  267. static void ocrdma_ring_eq_db(struct ocrdma_dev *dev, u16 eq_id,
  268. bool arm, bool clear_int, u16 num_eqe)
  269. {
  270. u32 val = 0;
  271. val |= eq_id & OCRDMA_EQ_ID_MASK;
  272. val |= ((eq_id & OCRDMA_EQ_ID_EXT_MASK) << OCRDMA_EQ_ID_EXT_MASK_SHIFT);
  273. if (arm)
  274. val |= (1 << OCRDMA_REARM_SHIFT);
  275. if (clear_int)
  276. val |= (1 << OCRDMA_EQ_CLR_SHIFT);
  277. val |= (1 << OCRDMA_EQ_TYPE_SHIFT);
  278. val |= (num_eqe << OCRDMA_NUM_EQE_SHIFT);
  279. iowrite32(val, dev->nic_info.db + OCRDMA_DB_EQ_OFFSET);
  280. }
  281. static void ocrdma_init_mch(struct ocrdma_mbx_hdr *cmd_hdr,
  282. u8 opcode, u8 subsys, u32 cmd_len)
  283. {
  284. cmd_hdr->subsys_op = (opcode | (subsys << OCRDMA_MCH_SUBSYS_SHIFT));
  285. cmd_hdr->timeout = 20; /* seconds */
  286. cmd_hdr->cmd_len = cmd_len - sizeof(struct ocrdma_mbx_hdr);
  287. }
  288. static void *ocrdma_init_emb_mqe(u8 opcode, u32 cmd_len)
  289. {
  290. struct ocrdma_mqe *mqe;
  291. mqe = kzalloc(sizeof(struct ocrdma_mqe), GFP_KERNEL);
  292. if (!mqe)
  293. return NULL;
  294. mqe->hdr.spcl_sge_cnt_emb |=
  295. (OCRDMA_MQE_EMBEDDED << OCRDMA_MQE_HDR_EMB_SHIFT) &
  296. OCRDMA_MQE_HDR_EMB_MASK;
  297. mqe->hdr.pyld_len = cmd_len - sizeof(struct ocrdma_mqe_hdr);
  298. ocrdma_init_mch(&mqe->u.emb_req.mch, opcode, OCRDMA_SUBSYS_ROCE,
  299. mqe->hdr.pyld_len);
  300. return mqe;
  301. }
  302. static void ocrdma_free_q(struct ocrdma_dev *dev, struct ocrdma_queue_info *q)
  303. {
  304. dma_free_coherent(&dev->nic_info.pdev->dev, q->size, q->va, q->dma);
  305. }
  306. static int ocrdma_alloc_q(struct ocrdma_dev *dev,
  307. struct ocrdma_queue_info *q, u16 len, u16 entry_size)
  308. {
  309. memset(q, 0, sizeof(*q));
  310. q->len = len;
  311. q->entry_size = entry_size;
  312. q->size = len * entry_size;
  313. q->va = dma_alloc_coherent(&dev->nic_info.pdev->dev, q->size,
  314. &q->dma, GFP_KERNEL);
  315. if (!q->va)
  316. return -ENOMEM;
  317. memset(q->va, 0, q->size);
  318. return 0;
  319. }
  320. static void ocrdma_build_q_pages(struct ocrdma_pa *q_pa, int cnt,
  321. dma_addr_t host_pa, int hw_page_size)
  322. {
  323. int i;
  324. for (i = 0; i < cnt; i++) {
  325. q_pa[i].lo = (u32) (host_pa & 0xffffffff);
  326. q_pa[i].hi = (u32) upper_32_bits(host_pa);
  327. host_pa += hw_page_size;
  328. }
  329. }
  330. static void ocrdma_assign_eq_vect_gen2(struct ocrdma_dev *dev,
  331. struct ocrdma_eq *eq)
  332. {
  333. /* assign vector and update vector id for next EQ */
  334. eq->vector = dev->nic_info.msix.start_vector;
  335. dev->nic_info.msix.start_vector += 1;
  336. }
  337. static void ocrdma_free_eq_vect_gen2(struct ocrdma_dev *dev)
  338. {
  339. /* this assumes that EQs are freed in exactly reverse order
  340. * as its allocation.
  341. */
  342. dev->nic_info.msix.start_vector -= 1;
  343. }
  344. static int ocrdma_mbx_delete_q(struct ocrdma_dev *dev, struct ocrdma_queue_info *q,
  345. int queue_type)
  346. {
  347. u8 opcode = 0;
  348. int status;
  349. struct ocrdma_delete_q_req *cmd = dev->mbx_cmd;
  350. switch (queue_type) {
  351. case QTYPE_MCCQ:
  352. opcode = OCRDMA_CMD_DELETE_MQ;
  353. break;
  354. case QTYPE_CQ:
  355. opcode = OCRDMA_CMD_DELETE_CQ;
  356. break;
  357. case QTYPE_EQ:
  358. opcode = OCRDMA_CMD_DELETE_EQ;
  359. break;
  360. default:
  361. BUG();
  362. }
  363. memset(cmd, 0, sizeof(*cmd));
  364. ocrdma_init_mch(&cmd->req, opcode, OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  365. cmd->id = q->id;
  366. status = be_roce_mcc_cmd(dev->nic_info.netdev,
  367. cmd, sizeof(*cmd), NULL, NULL);
  368. if (!status)
  369. q->created = false;
  370. return status;
  371. }
  372. static int ocrdma_mbx_create_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  373. {
  374. int status;
  375. struct ocrdma_create_eq_req *cmd = dev->mbx_cmd;
  376. struct ocrdma_create_eq_rsp *rsp = dev->mbx_cmd;
  377. memset(cmd, 0, sizeof(*cmd));
  378. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_EQ, OCRDMA_SUBSYS_COMMON,
  379. sizeof(*cmd));
  380. if (dev->nic_info.dev_family == OCRDMA_GEN2_FAMILY)
  381. cmd->req.rsvd_version = 0;
  382. else
  383. cmd->req.rsvd_version = 2;
  384. cmd->num_pages = 4;
  385. cmd->valid = OCRDMA_CREATE_EQ_VALID;
  386. cmd->cnt = 4 << OCRDMA_CREATE_EQ_CNT_SHIFT;
  387. ocrdma_build_q_pages(&cmd->pa[0], cmd->num_pages, eq->q.dma,
  388. PAGE_SIZE_4K);
  389. status = be_roce_mcc_cmd(dev->nic_info.netdev, cmd, sizeof(*cmd), NULL,
  390. NULL);
  391. if (!status) {
  392. eq->q.id = rsp->vector_eqid & 0xffff;
  393. if (dev->nic_info.dev_family == OCRDMA_GEN2_FAMILY)
  394. ocrdma_assign_eq_vect_gen2(dev, eq);
  395. else {
  396. eq->vector = (rsp->vector_eqid >> 16) & 0xffff;
  397. dev->nic_info.msix.start_vector += 1;
  398. }
  399. eq->q.created = true;
  400. }
  401. return status;
  402. }
  403. static int ocrdma_create_eq(struct ocrdma_dev *dev,
  404. struct ocrdma_eq *eq, u16 q_len)
  405. {
  406. int status;
  407. status = ocrdma_alloc_q(dev, &eq->q, OCRDMA_EQ_LEN,
  408. sizeof(struct ocrdma_eqe));
  409. if (status)
  410. return status;
  411. status = ocrdma_mbx_create_eq(dev, eq);
  412. if (status)
  413. goto mbx_err;
  414. eq->dev = dev;
  415. ocrdma_ring_eq_db(dev, eq->q.id, true, true, 0);
  416. return 0;
  417. mbx_err:
  418. ocrdma_free_q(dev, &eq->q);
  419. return status;
  420. }
  421. static int ocrdma_get_irq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  422. {
  423. int irq;
  424. if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX)
  425. irq = dev->nic_info.pdev->irq;
  426. else
  427. irq = dev->nic_info.msix.vector_list[eq->vector];
  428. return irq;
  429. }
  430. static void _ocrdma_destroy_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  431. {
  432. if (eq->q.created) {
  433. ocrdma_mbx_delete_q(dev, &eq->q, QTYPE_EQ);
  434. if (dev->nic_info.dev_family == OCRDMA_GEN2_FAMILY)
  435. ocrdma_free_eq_vect_gen2(dev);
  436. ocrdma_free_q(dev, &eq->q);
  437. }
  438. }
  439. static void ocrdma_destroy_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  440. {
  441. int irq;
  442. /* disarm EQ so that interrupts are not generated
  443. * during freeing and EQ delete is in progress.
  444. */
  445. ocrdma_ring_eq_db(dev, eq->q.id, false, false, 0);
  446. irq = ocrdma_get_irq(dev, eq);
  447. free_irq(irq, eq);
  448. _ocrdma_destroy_eq(dev, eq);
  449. }
  450. static void ocrdma_destroy_qp_eqs(struct ocrdma_dev *dev)
  451. {
  452. int i;
  453. /* deallocate the data path eqs */
  454. for (i = 0; i < dev->eq_cnt; i++)
  455. ocrdma_destroy_eq(dev, &dev->qp_eq_tbl[i]);
  456. }
  457. static int ocrdma_mbx_mq_cq_create(struct ocrdma_dev *dev,
  458. struct ocrdma_queue_info *cq,
  459. struct ocrdma_queue_info *eq)
  460. {
  461. struct ocrdma_create_cq_cmd *cmd = dev->mbx_cmd;
  462. struct ocrdma_create_cq_cmd_rsp *rsp = dev->mbx_cmd;
  463. int status;
  464. memset(cmd, 0, sizeof(*cmd));
  465. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_CQ,
  466. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  467. cmd->pgsz_pgcnt = PAGES_4K_SPANNED(cq->va, cq->size);
  468. cmd->ev_cnt_flags = OCRDMA_CREATE_CQ_DEF_FLAGS;
  469. cmd->eqn = (eq->id << OCRDMA_CREATE_CQ_EQID_SHIFT);
  470. ocrdma_build_q_pages(&cmd->pa[0], cmd->pgsz_pgcnt,
  471. cq->dma, PAGE_SIZE_4K);
  472. status = be_roce_mcc_cmd(dev->nic_info.netdev,
  473. cmd, sizeof(*cmd), NULL, NULL);
  474. if (!status) {
  475. cq->id = (rsp->cq_id & OCRDMA_CREATE_CQ_RSP_CQ_ID_MASK);
  476. cq->created = true;
  477. }
  478. return status;
  479. }
  480. static u32 ocrdma_encoded_q_len(int q_len)
  481. {
  482. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  483. if (len_encoded == 16)
  484. len_encoded = 0;
  485. return len_encoded;
  486. }
  487. static int ocrdma_mbx_create_mq(struct ocrdma_dev *dev,
  488. struct ocrdma_queue_info *mq,
  489. struct ocrdma_queue_info *cq)
  490. {
  491. int num_pages, status;
  492. struct ocrdma_create_mq_req *cmd = dev->mbx_cmd;
  493. struct ocrdma_create_mq_rsp *rsp = dev->mbx_cmd;
  494. struct ocrdma_pa *pa;
  495. memset(cmd, 0, sizeof(*cmd));
  496. num_pages = PAGES_4K_SPANNED(mq->va, mq->size);
  497. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_MQ_EXT,
  498. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  499. cmd->req.rsvd_version = 1;
  500. cmd->cqid_pages = num_pages;
  501. cmd->cqid_pages |= (cq->id << OCRDMA_CREATE_MQ_CQ_ID_SHIFT);
  502. cmd->async_cqid_valid = OCRDMA_CREATE_MQ_ASYNC_CQ_VALID;
  503. cmd->async_event_bitmap = Bit(20);
  504. cmd->async_cqid_ringsize = cq->id;
  505. cmd->async_cqid_ringsize |= (ocrdma_encoded_q_len(mq->len) <<
  506. OCRDMA_CREATE_MQ_RING_SIZE_SHIFT);
  507. cmd->valid = OCRDMA_CREATE_MQ_VALID;
  508. pa = &cmd->pa[0];
  509. ocrdma_build_q_pages(pa, num_pages, mq->dma, PAGE_SIZE_4K);
  510. status = be_roce_mcc_cmd(dev->nic_info.netdev,
  511. cmd, sizeof(*cmd), NULL, NULL);
  512. if (!status) {
  513. mq->id = rsp->id;
  514. mq->created = true;
  515. }
  516. return status;
  517. }
  518. static int ocrdma_create_mq(struct ocrdma_dev *dev)
  519. {
  520. int status;
  521. /* Alloc completion queue for Mailbox queue */
  522. status = ocrdma_alloc_q(dev, &dev->mq.cq, OCRDMA_MQ_CQ_LEN,
  523. sizeof(struct ocrdma_mcqe));
  524. if (status)
  525. goto alloc_err;
  526. status = ocrdma_mbx_mq_cq_create(dev, &dev->mq.cq, &dev->meq.q);
  527. if (status)
  528. goto mbx_cq_free;
  529. memset(&dev->mqe_ctx, 0, sizeof(dev->mqe_ctx));
  530. init_waitqueue_head(&dev->mqe_ctx.cmd_wait);
  531. mutex_init(&dev->mqe_ctx.lock);
  532. /* Alloc Mailbox queue */
  533. status = ocrdma_alloc_q(dev, &dev->mq.sq, OCRDMA_MQ_LEN,
  534. sizeof(struct ocrdma_mqe));
  535. if (status)
  536. goto mbx_cq_destroy;
  537. status = ocrdma_mbx_create_mq(dev, &dev->mq.sq, &dev->mq.cq);
  538. if (status)
  539. goto mbx_q_free;
  540. ocrdma_ring_cq_db(dev, dev->mq.cq.id, true, false, 0);
  541. return 0;
  542. mbx_q_free:
  543. ocrdma_free_q(dev, &dev->mq.sq);
  544. mbx_cq_destroy:
  545. ocrdma_mbx_delete_q(dev, &dev->mq.cq, QTYPE_CQ);
  546. mbx_cq_free:
  547. ocrdma_free_q(dev, &dev->mq.cq);
  548. alloc_err:
  549. return status;
  550. }
  551. static void ocrdma_destroy_mq(struct ocrdma_dev *dev)
  552. {
  553. struct ocrdma_queue_info *mbxq, *cq;
  554. /* mqe_ctx lock synchronizes with any other pending cmds. */
  555. mutex_lock(&dev->mqe_ctx.lock);
  556. mbxq = &dev->mq.sq;
  557. if (mbxq->created) {
  558. ocrdma_mbx_delete_q(dev, mbxq, QTYPE_MCCQ);
  559. ocrdma_free_q(dev, mbxq);
  560. }
  561. mutex_unlock(&dev->mqe_ctx.lock);
  562. cq = &dev->mq.cq;
  563. if (cq->created) {
  564. ocrdma_mbx_delete_q(dev, cq, QTYPE_CQ);
  565. ocrdma_free_q(dev, cq);
  566. }
  567. }
  568. static void ocrdma_process_qpcat_error(struct ocrdma_dev *dev,
  569. struct ocrdma_qp *qp)
  570. {
  571. enum ib_qp_state new_ib_qps = IB_QPS_ERR;
  572. enum ib_qp_state old_ib_qps;
  573. if (qp == NULL)
  574. BUG();
  575. ocrdma_qp_state_machine(qp, new_ib_qps, &old_ib_qps);
  576. }
  577. static void ocrdma_dispatch_ibevent(struct ocrdma_dev *dev,
  578. struct ocrdma_ae_mcqe *cqe)
  579. {
  580. struct ocrdma_qp *qp = NULL;
  581. struct ocrdma_cq *cq = NULL;
  582. struct ib_event ib_evt;
  583. int cq_event = 0;
  584. int qp_event = 1;
  585. int srq_event = 0;
  586. int dev_event = 0;
  587. int type = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_TYPE_MASK) >>
  588. OCRDMA_AE_MCQE_EVENT_TYPE_SHIFT;
  589. if (cqe->qpvalid_qpid & OCRDMA_AE_MCQE_QPVALID)
  590. qp = dev->qp_tbl[cqe->qpvalid_qpid & OCRDMA_AE_MCQE_QPID_MASK];
  591. if (cqe->cqvalid_cqid & OCRDMA_AE_MCQE_CQVALID)
  592. cq = dev->cq_tbl[cqe->cqvalid_cqid & OCRDMA_AE_MCQE_CQID_MASK];
  593. ib_evt.device = &dev->ibdev;
  594. switch (type) {
  595. case OCRDMA_CQ_ERROR:
  596. ib_evt.element.cq = &cq->ibcq;
  597. ib_evt.event = IB_EVENT_CQ_ERR;
  598. cq_event = 1;
  599. qp_event = 0;
  600. break;
  601. case OCRDMA_CQ_OVERRUN_ERROR:
  602. ib_evt.element.cq = &cq->ibcq;
  603. ib_evt.event = IB_EVENT_CQ_ERR;
  604. break;
  605. case OCRDMA_CQ_QPCAT_ERROR:
  606. ib_evt.element.qp = &qp->ibqp;
  607. ib_evt.event = IB_EVENT_QP_FATAL;
  608. ocrdma_process_qpcat_error(dev, qp);
  609. break;
  610. case OCRDMA_QP_ACCESS_ERROR:
  611. ib_evt.element.qp = &qp->ibqp;
  612. ib_evt.event = IB_EVENT_QP_ACCESS_ERR;
  613. break;
  614. case OCRDMA_QP_COMM_EST_EVENT:
  615. ib_evt.element.qp = &qp->ibqp;
  616. ib_evt.event = IB_EVENT_COMM_EST;
  617. break;
  618. case OCRDMA_SQ_DRAINED_EVENT:
  619. ib_evt.element.qp = &qp->ibqp;
  620. ib_evt.event = IB_EVENT_SQ_DRAINED;
  621. break;
  622. case OCRDMA_DEVICE_FATAL_EVENT:
  623. ib_evt.element.port_num = 1;
  624. ib_evt.event = IB_EVENT_DEVICE_FATAL;
  625. qp_event = 0;
  626. dev_event = 1;
  627. break;
  628. case OCRDMA_SRQCAT_ERROR:
  629. ib_evt.element.srq = &qp->srq->ibsrq;
  630. ib_evt.event = IB_EVENT_SRQ_ERR;
  631. srq_event = 1;
  632. qp_event = 0;
  633. break;
  634. case OCRDMA_SRQ_LIMIT_EVENT:
  635. ib_evt.element.srq = &qp->srq->ibsrq;
  636. ib_evt.event = IB_EVENT_SRQ_LIMIT_REACHED;
  637. srq_event = 1;
  638. qp_event = 0;
  639. break;
  640. case OCRDMA_QP_LAST_WQE_EVENT:
  641. ib_evt.element.qp = &qp->ibqp;
  642. ib_evt.event = IB_EVENT_QP_LAST_WQE_REACHED;
  643. break;
  644. default:
  645. cq_event = 0;
  646. qp_event = 0;
  647. srq_event = 0;
  648. dev_event = 0;
  649. pr_err("%s() unknown type=0x%x\n", __func__, type);
  650. break;
  651. }
  652. if (qp_event) {
  653. if (qp->ibqp.event_handler)
  654. qp->ibqp.event_handler(&ib_evt, qp->ibqp.qp_context);
  655. } else if (cq_event) {
  656. if (cq->ibcq.event_handler)
  657. cq->ibcq.event_handler(&ib_evt, cq->ibcq.cq_context);
  658. } else if (srq_event) {
  659. if (qp->srq->ibsrq.event_handler)
  660. qp->srq->ibsrq.event_handler(&ib_evt,
  661. qp->srq->ibsrq.
  662. srq_context);
  663. } else if (dev_event)
  664. ib_dispatch_event(&ib_evt);
  665. }
  666. static void ocrdma_process_acqe(struct ocrdma_dev *dev, void *ae_cqe)
  667. {
  668. /* async CQE processing */
  669. struct ocrdma_ae_mcqe *cqe = ae_cqe;
  670. u32 evt_code = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_CODE_MASK) >>
  671. OCRDMA_AE_MCQE_EVENT_CODE_SHIFT;
  672. if (evt_code == OCRDMA_ASYNC_EVE_CODE)
  673. ocrdma_dispatch_ibevent(dev, cqe);
  674. else
  675. pr_err("%s(%d) invalid evt code=0x%x\n", __func__,
  676. dev->id, evt_code);
  677. }
  678. static void ocrdma_process_mcqe(struct ocrdma_dev *dev, struct ocrdma_mcqe *cqe)
  679. {
  680. if (dev->mqe_ctx.tag == cqe->tag_lo && dev->mqe_ctx.cmd_done == false) {
  681. dev->mqe_ctx.cqe_status = (cqe->status &
  682. OCRDMA_MCQE_STATUS_MASK) >> OCRDMA_MCQE_STATUS_SHIFT;
  683. dev->mqe_ctx.ext_status =
  684. (cqe->status & OCRDMA_MCQE_ESTATUS_MASK)
  685. >> OCRDMA_MCQE_ESTATUS_SHIFT;
  686. dev->mqe_ctx.cmd_done = true;
  687. wake_up(&dev->mqe_ctx.cmd_wait);
  688. } else
  689. pr_err("%s() cqe for invalid tag0x%x.expected=0x%x\n",
  690. __func__, cqe->tag_lo, dev->mqe_ctx.tag);
  691. }
  692. static int ocrdma_mq_cq_handler(struct ocrdma_dev *dev, u16 cq_id)
  693. {
  694. u16 cqe_popped = 0;
  695. struct ocrdma_mcqe *cqe;
  696. while (1) {
  697. cqe = ocrdma_get_mcqe(dev);
  698. if (cqe == NULL)
  699. break;
  700. ocrdma_le32_to_cpu(cqe, sizeof(*cqe));
  701. cqe_popped += 1;
  702. if (cqe->valid_ae_cmpl_cons & OCRDMA_MCQE_AE_MASK)
  703. ocrdma_process_acqe(dev, cqe);
  704. else if (cqe->valid_ae_cmpl_cons & OCRDMA_MCQE_CMPL_MASK)
  705. ocrdma_process_mcqe(dev, cqe);
  706. else
  707. pr_err("%s() cqe->compl is not set.\n", __func__);
  708. memset(cqe, 0, sizeof(struct ocrdma_mcqe));
  709. ocrdma_mcq_inc_tail(dev);
  710. }
  711. ocrdma_ring_cq_db(dev, dev->mq.cq.id, true, false, cqe_popped);
  712. return 0;
  713. }
  714. static void ocrdma_qp_buddy_cq_handler(struct ocrdma_dev *dev,
  715. struct ocrdma_cq *cq)
  716. {
  717. unsigned long flags;
  718. struct ocrdma_qp *qp;
  719. bool buddy_cq_found = false;
  720. /* Go through list of QPs in error state which are using this CQ
  721. * and invoke its callback handler to trigger CQE processing for
  722. * error/flushed CQE. It is rare to find more than few entries in
  723. * this list as most consumers stops after getting error CQE.
  724. * List is traversed only once when a matching buddy cq found for a QP.
  725. */
  726. spin_lock_irqsave(&dev->flush_q_lock, flags);
  727. list_for_each_entry(qp, &cq->sq_head, sq_entry) {
  728. if (qp->srq)
  729. continue;
  730. /* if wq and rq share the same cq, than comp_handler
  731. * is already invoked.
  732. */
  733. if (qp->sq_cq == qp->rq_cq)
  734. continue;
  735. /* if completion came on sq, rq's cq is buddy cq.
  736. * if completion came on rq, sq's cq is buddy cq.
  737. */
  738. if (qp->sq_cq == cq)
  739. cq = qp->rq_cq;
  740. else
  741. cq = qp->sq_cq;
  742. buddy_cq_found = true;
  743. break;
  744. }
  745. spin_unlock_irqrestore(&dev->flush_q_lock, flags);
  746. if (buddy_cq_found == false)
  747. return;
  748. if (cq->ibcq.comp_handler) {
  749. spin_lock_irqsave(&cq->comp_handler_lock, flags);
  750. (*cq->ibcq.comp_handler) (&cq->ibcq, cq->ibcq.cq_context);
  751. spin_unlock_irqrestore(&cq->comp_handler_lock, flags);
  752. }
  753. }
  754. static void ocrdma_qp_cq_handler(struct ocrdma_dev *dev, u16 cq_idx)
  755. {
  756. unsigned long flags;
  757. struct ocrdma_cq *cq;
  758. if (cq_idx >= OCRDMA_MAX_CQ)
  759. BUG();
  760. cq = dev->cq_tbl[cq_idx];
  761. if (cq == NULL) {
  762. pr_err("%s%d invalid id=0x%x\n", __func__, dev->id, cq_idx);
  763. return;
  764. }
  765. spin_lock_irqsave(&cq->cq_lock, flags);
  766. cq->armed = false;
  767. cq->solicited = false;
  768. spin_unlock_irqrestore(&cq->cq_lock, flags);
  769. ocrdma_ring_cq_db(dev, cq->id, false, false, 0);
  770. if (cq->ibcq.comp_handler) {
  771. spin_lock_irqsave(&cq->comp_handler_lock, flags);
  772. (*cq->ibcq.comp_handler) (&cq->ibcq, cq->ibcq.cq_context);
  773. spin_unlock_irqrestore(&cq->comp_handler_lock, flags);
  774. }
  775. ocrdma_qp_buddy_cq_handler(dev, cq);
  776. }
  777. static void ocrdma_cq_handler(struct ocrdma_dev *dev, u16 cq_id)
  778. {
  779. /* process the MQ-CQE. */
  780. if (cq_id == dev->mq.cq.id)
  781. ocrdma_mq_cq_handler(dev, cq_id);
  782. else
  783. ocrdma_qp_cq_handler(dev, cq_id);
  784. }
  785. static irqreturn_t ocrdma_irq_handler(int irq, void *handle)
  786. {
  787. struct ocrdma_eq *eq = handle;
  788. struct ocrdma_dev *dev = eq->dev;
  789. struct ocrdma_eqe eqe;
  790. struct ocrdma_eqe *ptr;
  791. u16 eqe_popped = 0;
  792. u16 cq_id;
  793. while (1) {
  794. ptr = ocrdma_get_eqe(eq);
  795. eqe = *ptr;
  796. ocrdma_le32_to_cpu(&eqe, sizeof(eqe));
  797. if ((eqe.id_valid & OCRDMA_EQE_VALID_MASK) == 0)
  798. break;
  799. eqe_popped += 1;
  800. ptr->id_valid = 0;
  801. /* check whether its CQE or not. */
  802. if ((eqe.id_valid & OCRDMA_EQE_FOR_CQE_MASK) == 0) {
  803. cq_id = eqe.id_valid >> OCRDMA_EQE_RESOURCE_ID_SHIFT;
  804. ocrdma_cq_handler(dev, cq_id);
  805. }
  806. ocrdma_eq_inc_tail(eq);
  807. }
  808. ocrdma_ring_eq_db(dev, eq->q.id, true, true, eqe_popped);
  809. /* Ring EQ doorbell with num_popped to 0 to enable interrupts again. */
  810. if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX)
  811. ocrdma_ring_eq_db(dev, eq->q.id, true, true, 0);
  812. return IRQ_HANDLED;
  813. }
  814. static void ocrdma_post_mqe(struct ocrdma_dev *dev, struct ocrdma_mqe *cmd)
  815. {
  816. struct ocrdma_mqe *mqe;
  817. dev->mqe_ctx.tag = dev->mq.sq.head;
  818. dev->mqe_ctx.cmd_done = false;
  819. mqe = ocrdma_get_mqe(dev);
  820. cmd->hdr.tag_lo = dev->mq.sq.head;
  821. ocrdma_copy_cpu_to_le32(mqe, cmd, sizeof(*mqe));
  822. /* make sure descriptor is written before ringing doorbell */
  823. wmb();
  824. ocrdma_mq_inc_head(dev);
  825. ocrdma_ring_mq_db(dev);
  826. }
  827. static int ocrdma_wait_mqe_cmpl(struct ocrdma_dev *dev)
  828. {
  829. long status;
  830. /* 30 sec timeout */
  831. status = wait_event_timeout(dev->mqe_ctx.cmd_wait,
  832. (dev->mqe_ctx.cmd_done != false),
  833. msecs_to_jiffies(30000));
  834. if (status)
  835. return 0;
  836. else
  837. return -1;
  838. }
  839. /* issue a mailbox command on the MQ */
  840. static int ocrdma_mbx_cmd(struct ocrdma_dev *dev, struct ocrdma_mqe *mqe)
  841. {
  842. int status = 0;
  843. u16 cqe_status, ext_status;
  844. struct ocrdma_mqe *rsp;
  845. mutex_lock(&dev->mqe_ctx.lock);
  846. ocrdma_post_mqe(dev, mqe);
  847. status = ocrdma_wait_mqe_cmpl(dev);
  848. if (status)
  849. goto mbx_err;
  850. cqe_status = dev->mqe_ctx.cqe_status;
  851. ext_status = dev->mqe_ctx.ext_status;
  852. rsp = ocrdma_get_mqe_rsp(dev);
  853. ocrdma_copy_le32_to_cpu(mqe, rsp, (sizeof(*mqe)));
  854. if (cqe_status || ext_status) {
  855. pr_err
  856. ("%s() opcode=0x%x, cqe_status=0x%x, ext_status=0x%x\n",
  857. __func__,
  858. (rsp->u.rsp.subsys_op & OCRDMA_MBX_RSP_OPCODE_MASK) >>
  859. OCRDMA_MBX_RSP_OPCODE_SHIFT, cqe_status, ext_status);
  860. status = ocrdma_get_mbx_cqe_errno(cqe_status);
  861. goto mbx_err;
  862. }
  863. if (mqe->u.rsp.status & OCRDMA_MBX_RSP_STATUS_MASK)
  864. status = ocrdma_get_mbx_errno(mqe->u.rsp.status);
  865. mbx_err:
  866. mutex_unlock(&dev->mqe_ctx.lock);
  867. return status;
  868. }
  869. static void ocrdma_get_attr(struct ocrdma_dev *dev,
  870. struct ocrdma_dev_attr *attr,
  871. struct ocrdma_mbx_query_config *rsp)
  872. {
  873. attr->max_pd =
  874. (rsp->max_pd_ca_ack_delay & OCRDMA_MBX_QUERY_CFG_MAX_PD_MASK) >>
  875. OCRDMA_MBX_QUERY_CFG_MAX_PD_SHIFT;
  876. attr->max_qp =
  877. (rsp->qp_srq_cq_ird_ord & OCRDMA_MBX_QUERY_CFG_MAX_QP_MASK) >>
  878. OCRDMA_MBX_QUERY_CFG_MAX_QP_SHIFT;
  879. attr->max_send_sge = ((rsp->max_write_send_sge &
  880. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_MASK) >>
  881. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_SHIFT);
  882. attr->max_recv_sge = (rsp->max_write_send_sge &
  883. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_MASK) >>
  884. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_SHIFT;
  885. attr->max_srq_sge = (rsp->max_srq_rqe_sge &
  886. OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_MASK) >>
  887. OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_OFFSET;
  888. attr->max_ord_per_qp = (rsp->max_ird_ord_per_qp &
  889. OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_MASK) >>
  890. OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_SHIFT;
  891. attr->max_ird_per_qp = (rsp->max_ird_ord_per_qp &
  892. OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_MASK) >>
  893. OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_SHIFT;
  894. attr->cq_overflow_detect = (rsp->qp_srq_cq_ird_ord &
  895. OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_MASK) >>
  896. OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_SHIFT;
  897. attr->srq_supported = (rsp->qp_srq_cq_ird_ord &
  898. OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_MASK) >>
  899. OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_SHIFT;
  900. attr->local_ca_ack_delay = (rsp->max_pd_ca_ack_delay &
  901. OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_MASK) >>
  902. OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_SHIFT;
  903. attr->max_mr = rsp->max_mr;
  904. attr->max_mr_size = ~0ull;
  905. attr->max_fmr = 0;
  906. attr->max_pages_per_frmr = rsp->max_pages_per_frmr;
  907. attr->max_num_mr_pbl = rsp->max_num_mr_pbl;
  908. attr->max_cqe = rsp->max_cq_cqes_per_cq &
  909. OCRDMA_MBX_QUERY_CFG_MAX_CQES_PER_CQ_MASK;
  910. attr->wqe_size = ((rsp->wqe_rqe_stride_max_dpp_cqs &
  911. OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_MASK) >>
  912. OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_OFFSET) *
  913. OCRDMA_WQE_STRIDE;
  914. attr->rqe_size = ((rsp->wqe_rqe_stride_max_dpp_cqs &
  915. OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_MASK) >>
  916. OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_OFFSET) *
  917. OCRDMA_WQE_STRIDE;
  918. attr->max_inline_data =
  919. attr->wqe_size - (sizeof(struct ocrdma_hdr_wqe) +
  920. sizeof(struct ocrdma_sge));
  921. if (dev->nic_info.dev_family == OCRDMA_GEN2_FAMILY) {
  922. attr->ird = 1;
  923. attr->ird_page_size = OCRDMA_MIN_Q_PAGE_SIZE;
  924. attr->num_ird_pages = MAX_OCRDMA_IRD_PAGES;
  925. }
  926. dev->attr.max_wqe = rsp->max_wqes_rqes_per_q >>
  927. OCRDMA_MBX_QUERY_CFG_MAX_WQES_PER_WQ_OFFSET;
  928. dev->attr.max_rqe = rsp->max_wqes_rqes_per_q &
  929. OCRDMA_MBX_QUERY_CFG_MAX_RQES_PER_RQ_MASK;
  930. }
  931. static int ocrdma_check_fw_config(struct ocrdma_dev *dev,
  932. struct ocrdma_fw_conf_rsp *conf)
  933. {
  934. u32 fn_mode;
  935. fn_mode = conf->fn_mode & OCRDMA_FN_MODE_RDMA;
  936. if (fn_mode != OCRDMA_FN_MODE_RDMA)
  937. return -EINVAL;
  938. dev->base_eqid = conf->base_eqid;
  939. dev->max_eq = conf->max_eq;
  940. dev->attr.max_cq = OCRDMA_MAX_CQ - 1;
  941. return 0;
  942. }
  943. /* can be issued only during init time. */
  944. static int ocrdma_mbx_query_fw_ver(struct ocrdma_dev *dev)
  945. {
  946. int status = -ENOMEM;
  947. struct ocrdma_mqe *cmd;
  948. struct ocrdma_fw_ver_rsp *rsp;
  949. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_GET_FW_VER, sizeof(*cmd));
  950. if (!cmd)
  951. return -ENOMEM;
  952. ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
  953. OCRDMA_CMD_GET_FW_VER,
  954. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  955. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  956. if (status)
  957. goto mbx_err;
  958. rsp = (struct ocrdma_fw_ver_rsp *)cmd;
  959. memset(&dev->attr.fw_ver[0], 0, sizeof(dev->attr.fw_ver));
  960. memcpy(&dev->attr.fw_ver[0], &rsp->running_ver[0],
  961. sizeof(rsp->running_ver));
  962. ocrdma_le32_to_cpu(dev->attr.fw_ver, sizeof(rsp->running_ver));
  963. mbx_err:
  964. kfree(cmd);
  965. return status;
  966. }
  967. /* can be issued only during init time. */
  968. static int ocrdma_mbx_query_fw_config(struct ocrdma_dev *dev)
  969. {
  970. int status = -ENOMEM;
  971. struct ocrdma_mqe *cmd;
  972. struct ocrdma_fw_conf_rsp *rsp;
  973. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_GET_FW_CONFIG, sizeof(*cmd));
  974. if (!cmd)
  975. return -ENOMEM;
  976. ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
  977. OCRDMA_CMD_GET_FW_CONFIG,
  978. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  979. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  980. if (status)
  981. goto mbx_err;
  982. rsp = (struct ocrdma_fw_conf_rsp *)cmd;
  983. status = ocrdma_check_fw_config(dev, rsp);
  984. mbx_err:
  985. kfree(cmd);
  986. return status;
  987. }
  988. static int ocrdma_mbx_query_dev(struct ocrdma_dev *dev)
  989. {
  990. int status = -ENOMEM;
  991. struct ocrdma_mbx_query_config *rsp;
  992. struct ocrdma_mqe *cmd;
  993. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_CONFIG, sizeof(*cmd));
  994. if (!cmd)
  995. return status;
  996. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  997. if (status)
  998. goto mbx_err;
  999. rsp = (struct ocrdma_mbx_query_config *)cmd;
  1000. ocrdma_get_attr(dev, &dev->attr, rsp);
  1001. mbx_err:
  1002. kfree(cmd);
  1003. return status;
  1004. }
  1005. int ocrdma_mbx_alloc_pd(struct ocrdma_dev *dev, struct ocrdma_pd *pd)
  1006. {
  1007. int status = -ENOMEM;
  1008. struct ocrdma_alloc_pd *cmd;
  1009. struct ocrdma_alloc_pd_rsp *rsp;
  1010. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_PD, sizeof(*cmd));
  1011. if (!cmd)
  1012. return status;
  1013. if (pd->dpp_enabled)
  1014. cmd->enable_dpp_rsvd |= OCRDMA_ALLOC_PD_ENABLE_DPP;
  1015. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1016. if (status)
  1017. goto mbx_err;
  1018. rsp = (struct ocrdma_alloc_pd_rsp *)cmd;
  1019. pd->id = rsp->dpp_page_pdid & OCRDMA_ALLOC_PD_RSP_PDID_MASK;
  1020. if (rsp->dpp_page_pdid & OCRDMA_ALLOC_PD_RSP_DPP) {
  1021. pd->dpp_enabled = true;
  1022. pd->dpp_page = rsp->dpp_page_pdid >>
  1023. OCRDMA_ALLOC_PD_RSP_DPP_PAGE_SHIFT;
  1024. } else {
  1025. pd->dpp_enabled = false;
  1026. pd->num_dpp_qp = 0;
  1027. }
  1028. mbx_err:
  1029. kfree(cmd);
  1030. return status;
  1031. }
  1032. int ocrdma_mbx_dealloc_pd(struct ocrdma_dev *dev, struct ocrdma_pd *pd)
  1033. {
  1034. int status = -ENOMEM;
  1035. struct ocrdma_dealloc_pd *cmd;
  1036. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_PD, sizeof(*cmd));
  1037. if (!cmd)
  1038. return status;
  1039. cmd->id = pd->id;
  1040. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1041. kfree(cmd);
  1042. return status;
  1043. }
  1044. static int ocrdma_build_q_conf(u32 *num_entries, int entry_size,
  1045. int *num_pages, int *page_size)
  1046. {
  1047. int i;
  1048. int mem_size;
  1049. *num_entries = roundup_pow_of_two(*num_entries);
  1050. mem_size = *num_entries * entry_size;
  1051. /* find the possible lowest possible multiplier */
  1052. for (i = 0; i < OCRDMA_MAX_Q_PAGE_SIZE_CNT; i++) {
  1053. if (mem_size <= (OCRDMA_Q_PAGE_BASE_SIZE << i))
  1054. break;
  1055. }
  1056. if (i >= OCRDMA_MAX_Q_PAGE_SIZE_CNT)
  1057. return -EINVAL;
  1058. mem_size = roundup(mem_size,
  1059. ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES));
  1060. *num_pages =
  1061. mem_size / ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES);
  1062. *page_size = ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES);
  1063. *num_entries = mem_size / entry_size;
  1064. return 0;
  1065. }
  1066. static int ocrdma_mbx_create_ah_tbl(struct ocrdma_dev *dev)
  1067. {
  1068. int i ;
  1069. int status = 0;
  1070. int max_ah;
  1071. struct ocrdma_create_ah_tbl *cmd;
  1072. struct ocrdma_create_ah_tbl_rsp *rsp;
  1073. struct pci_dev *pdev = dev->nic_info.pdev;
  1074. dma_addr_t pa;
  1075. struct ocrdma_pbe *pbes;
  1076. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_AH_TBL, sizeof(*cmd));
  1077. if (!cmd)
  1078. return status;
  1079. max_ah = OCRDMA_MAX_AH;
  1080. dev->av_tbl.size = sizeof(struct ocrdma_av) * max_ah;
  1081. /* number of PBEs in PBL */
  1082. cmd->ah_conf = (OCRDMA_AH_TBL_PAGES <<
  1083. OCRDMA_CREATE_AH_NUM_PAGES_SHIFT) &
  1084. OCRDMA_CREATE_AH_NUM_PAGES_MASK;
  1085. /* page size */
  1086. for (i = 0; i < OCRDMA_MAX_Q_PAGE_SIZE_CNT; i++) {
  1087. if (PAGE_SIZE == (OCRDMA_MIN_Q_PAGE_SIZE << i))
  1088. break;
  1089. }
  1090. cmd->ah_conf |= (i << OCRDMA_CREATE_AH_PAGE_SIZE_SHIFT) &
  1091. OCRDMA_CREATE_AH_PAGE_SIZE_MASK;
  1092. /* ah_entry size */
  1093. cmd->ah_conf |= (sizeof(struct ocrdma_av) <<
  1094. OCRDMA_CREATE_AH_ENTRY_SIZE_SHIFT) &
  1095. OCRDMA_CREATE_AH_ENTRY_SIZE_MASK;
  1096. dev->av_tbl.pbl.va = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
  1097. &dev->av_tbl.pbl.pa,
  1098. GFP_KERNEL);
  1099. if (dev->av_tbl.pbl.va == NULL)
  1100. goto mem_err;
  1101. dev->av_tbl.va = dma_alloc_coherent(&pdev->dev, dev->av_tbl.size,
  1102. &pa, GFP_KERNEL);
  1103. if (dev->av_tbl.va == NULL)
  1104. goto mem_err_ah;
  1105. dev->av_tbl.pa = pa;
  1106. dev->av_tbl.num_ah = max_ah;
  1107. memset(dev->av_tbl.va, 0, dev->av_tbl.size);
  1108. pbes = (struct ocrdma_pbe *)dev->av_tbl.pbl.va;
  1109. for (i = 0; i < dev->av_tbl.size / OCRDMA_MIN_Q_PAGE_SIZE; i++) {
  1110. pbes[i].pa_lo = (u32) (pa & 0xffffffff);
  1111. pbes[i].pa_hi = (u32) upper_32_bits(pa);
  1112. pa += PAGE_SIZE;
  1113. }
  1114. cmd->tbl_addr[0].lo = (u32)(dev->av_tbl.pbl.pa & 0xFFFFFFFF);
  1115. cmd->tbl_addr[0].hi = (u32)upper_32_bits(dev->av_tbl.pbl.pa);
  1116. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1117. if (status)
  1118. goto mbx_err;
  1119. rsp = (struct ocrdma_create_ah_tbl_rsp *)cmd;
  1120. dev->av_tbl.ahid = rsp->ahid & 0xFFFF;
  1121. kfree(cmd);
  1122. return 0;
  1123. mbx_err:
  1124. dma_free_coherent(&pdev->dev, dev->av_tbl.size, dev->av_tbl.va,
  1125. dev->av_tbl.pa);
  1126. dev->av_tbl.va = NULL;
  1127. mem_err_ah:
  1128. dma_free_coherent(&pdev->dev, PAGE_SIZE, dev->av_tbl.pbl.va,
  1129. dev->av_tbl.pbl.pa);
  1130. dev->av_tbl.pbl.va = NULL;
  1131. dev->av_tbl.size = 0;
  1132. mem_err:
  1133. kfree(cmd);
  1134. return status;
  1135. }
  1136. static void ocrdma_mbx_delete_ah_tbl(struct ocrdma_dev *dev)
  1137. {
  1138. struct ocrdma_delete_ah_tbl *cmd;
  1139. struct pci_dev *pdev = dev->nic_info.pdev;
  1140. if (dev->av_tbl.va == NULL)
  1141. return;
  1142. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_AH_TBL, sizeof(*cmd));
  1143. if (!cmd)
  1144. return;
  1145. cmd->ahid = dev->av_tbl.ahid;
  1146. ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1147. dma_free_coherent(&pdev->dev, dev->av_tbl.size, dev->av_tbl.va,
  1148. dev->av_tbl.pa);
  1149. dma_free_coherent(&pdev->dev, PAGE_SIZE, dev->av_tbl.pbl.va,
  1150. dev->av_tbl.pbl.pa);
  1151. kfree(cmd);
  1152. }
  1153. /* Multiple CQs uses the EQ. This routine returns least used
  1154. * EQ to associate with CQ. This will distributes the interrupt
  1155. * processing and CPU load to associated EQ, vector and so to that CPU.
  1156. */
  1157. static u16 ocrdma_bind_eq(struct ocrdma_dev *dev)
  1158. {
  1159. int i, selected_eq = 0, cq_cnt = 0;
  1160. u16 eq_id;
  1161. mutex_lock(&dev->dev_lock);
  1162. cq_cnt = dev->qp_eq_tbl[0].cq_cnt;
  1163. eq_id = dev->qp_eq_tbl[0].q.id;
  1164. /* find the EQ which is has the least number of
  1165. * CQs associated with it.
  1166. */
  1167. for (i = 0; i < dev->eq_cnt; i++) {
  1168. if (dev->qp_eq_tbl[i].cq_cnt < cq_cnt) {
  1169. cq_cnt = dev->qp_eq_tbl[i].cq_cnt;
  1170. eq_id = dev->qp_eq_tbl[i].q.id;
  1171. selected_eq = i;
  1172. }
  1173. }
  1174. dev->qp_eq_tbl[selected_eq].cq_cnt += 1;
  1175. mutex_unlock(&dev->dev_lock);
  1176. return eq_id;
  1177. }
  1178. static void ocrdma_unbind_eq(struct ocrdma_dev *dev, u16 eq_id)
  1179. {
  1180. int i;
  1181. mutex_lock(&dev->dev_lock);
  1182. for (i = 0; i < dev->eq_cnt; i++) {
  1183. if (dev->qp_eq_tbl[i].q.id != eq_id)
  1184. continue;
  1185. dev->qp_eq_tbl[i].cq_cnt -= 1;
  1186. break;
  1187. }
  1188. mutex_unlock(&dev->dev_lock);
  1189. }
  1190. int ocrdma_mbx_create_cq(struct ocrdma_dev *dev, struct ocrdma_cq *cq,
  1191. int entries, int dpp_cq)
  1192. {
  1193. int status = -ENOMEM; int max_hw_cqe;
  1194. struct pci_dev *pdev = dev->nic_info.pdev;
  1195. struct ocrdma_create_cq *cmd;
  1196. struct ocrdma_create_cq_rsp *rsp;
  1197. u32 hw_pages, cqe_size, page_size, cqe_count;
  1198. if (dpp_cq)
  1199. return -EINVAL;
  1200. if (entries > dev->attr.max_cqe) {
  1201. pr_err("%s(%d) max_cqe=0x%x, requester_cqe=0x%x\n",
  1202. __func__, dev->id, dev->attr.max_cqe, entries);
  1203. return -EINVAL;
  1204. }
  1205. if (dpp_cq && (dev->nic_info.dev_family != OCRDMA_GEN2_FAMILY))
  1206. return -EINVAL;
  1207. if (dpp_cq) {
  1208. cq->max_hw_cqe = 1;
  1209. max_hw_cqe = 1;
  1210. cqe_size = OCRDMA_DPP_CQE_SIZE;
  1211. hw_pages = 1;
  1212. } else {
  1213. cq->max_hw_cqe = dev->attr.max_cqe;
  1214. max_hw_cqe = dev->attr.max_cqe;
  1215. cqe_size = sizeof(struct ocrdma_cqe);
  1216. hw_pages = OCRDMA_CREATE_CQ_MAX_PAGES;
  1217. }
  1218. cq->len = roundup(max_hw_cqe * cqe_size, OCRDMA_MIN_Q_PAGE_SIZE);
  1219. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_CQ, sizeof(*cmd));
  1220. if (!cmd)
  1221. return -ENOMEM;
  1222. ocrdma_init_mch(&cmd->cmd.req, OCRDMA_CMD_CREATE_CQ,
  1223. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1224. cq->va = dma_alloc_coherent(&pdev->dev, cq->len, &cq->pa, GFP_KERNEL);
  1225. if (!cq->va) {
  1226. status = -ENOMEM;
  1227. goto mem_err;
  1228. }
  1229. memset(cq->va, 0, cq->len);
  1230. page_size = cq->len / hw_pages;
  1231. cmd->cmd.pgsz_pgcnt = (page_size / OCRDMA_MIN_Q_PAGE_SIZE) <<
  1232. OCRDMA_CREATE_CQ_PAGE_SIZE_SHIFT;
  1233. cmd->cmd.pgsz_pgcnt |= hw_pages;
  1234. cmd->cmd.ev_cnt_flags = OCRDMA_CREATE_CQ_DEF_FLAGS;
  1235. if (dev->eq_cnt < 0)
  1236. goto eq_err;
  1237. cq->eqn = ocrdma_bind_eq(dev);
  1238. cmd->cmd.req.rsvd_version = OCRDMA_CREATE_CQ_VER2;
  1239. cqe_count = cq->len / cqe_size;
  1240. if (cqe_count > 1024)
  1241. /* Set cnt to 3 to indicate more than 1024 cq entries */
  1242. cmd->cmd.ev_cnt_flags |= (0x3 << OCRDMA_CREATE_CQ_CNT_SHIFT);
  1243. else {
  1244. u8 count = 0;
  1245. switch (cqe_count) {
  1246. case 256:
  1247. count = 0;
  1248. break;
  1249. case 512:
  1250. count = 1;
  1251. break;
  1252. case 1024:
  1253. count = 2;
  1254. break;
  1255. default:
  1256. goto mbx_err;
  1257. }
  1258. cmd->cmd.ev_cnt_flags |= (count << OCRDMA_CREATE_CQ_CNT_SHIFT);
  1259. }
  1260. /* shared eq between all the consumer cqs. */
  1261. cmd->cmd.eqn = cq->eqn;
  1262. if (dev->nic_info.dev_family == OCRDMA_GEN2_FAMILY) {
  1263. if (dpp_cq)
  1264. cmd->cmd.pgsz_pgcnt |= OCRDMA_CREATE_CQ_DPP <<
  1265. OCRDMA_CREATE_CQ_TYPE_SHIFT;
  1266. cq->phase_change = false;
  1267. cmd->cmd.cqe_count = (cq->len / cqe_size);
  1268. } else {
  1269. cmd->cmd.cqe_count = (cq->len / cqe_size) - 1;
  1270. cmd->cmd.ev_cnt_flags |= OCRDMA_CREATE_CQ_FLAGS_AUTO_VALID;
  1271. cq->phase_change = true;
  1272. }
  1273. ocrdma_build_q_pages(&cmd->cmd.pa[0], hw_pages, cq->pa, page_size);
  1274. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1275. if (status)
  1276. goto mbx_err;
  1277. rsp = (struct ocrdma_create_cq_rsp *)cmd;
  1278. cq->id = (u16) (rsp->rsp.cq_id & OCRDMA_CREATE_CQ_RSP_CQ_ID_MASK);
  1279. kfree(cmd);
  1280. return 0;
  1281. mbx_err:
  1282. ocrdma_unbind_eq(dev, cq->eqn);
  1283. eq_err:
  1284. dma_free_coherent(&pdev->dev, cq->len, cq->va, cq->pa);
  1285. mem_err:
  1286. kfree(cmd);
  1287. return status;
  1288. }
  1289. int ocrdma_mbx_destroy_cq(struct ocrdma_dev *dev, struct ocrdma_cq *cq)
  1290. {
  1291. int status = -ENOMEM;
  1292. struct ocrdma_destroy_cq *cmd;
  1293. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_CQ, sizeof(*cmd));
  1294. if (!cmd)
  1295. return status;
  1296. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_DELETE_CQ,
  1297. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1298. cmd->bypass_flush_qid |=
  1299. (cq->id << OCRDMA_DESTROY_CQ_QID_SHIFT) &
  1300. OCRDMA_DESTROY_CQ_QID_MASK;
  1301. ocrdma_unbind_eq(dev, cq->eqn);
  1302. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1303. if (status)
  1304. goto mbx_err;
  1305. dma_free_coherent(&dev->nic_info.pdev->dev, cq->len, cq->va, cq->pa);
  1306. mbx_err:
  1307. kfree(cmd);
  1308. return status;
  1309. }
  1310. int ocrdma_mbx_alloc_lkey(struct ocrdma_dev *dev, struct ocrdma_hw_mr *hwmr,
  1311. u32 pdid, int addr_check)
  1312. {
  1313. int status = -ENOMEM;
  1314. struct ocrdma_alloc_lkey *cmd;
  1315. struct ocrdma_alloc_lkey_rsp *rsp;
  1316. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_LKEY, sizeof(*cmd));
  1317. if (!cmd)
  1318. return status;
  1319. cmd->pdid = pdid;
  1320. cmd->pbl_sz_flags |= addr_check;
  1321. cmd->pbl_sz_flags |= (hwmr->fr_mr << OCRDMA_ALLOC_LKEY_FMR_SHIFT);
  1322. cmd->pbl_sz_flags |=
  1323. (hwmr->remote_wr << OCRDMA_ALLOC_LKEY_REMOTE_WR_SHIFT);
  1324. cmd->pbl_sz_flags |=
  1325. (hwmr->remote_rd << OCRDMA_ALLOC_LKEY_REMOTE_RD_SHIFT);
  1326. cmd->pbl_sz_flags |=
  1327. (hwmr->local_wr << OCRDMA_ALLOC_LKEY_LOCAL_WR_SHIFT);
  1328. cmd->pbl_sz_flags |=
  1329. (hwmr->remote_atomic << OCRDMA_ALLOC_LKEY_REMOTE_ATOMIC_SHIFT);
  1330. cmd->pbl_sz_flags |=
  1331. (hwmr->num_pbls << OCRDMA_ALLOC_LKEY_PBL_SIZE_SHIFT);
  1332. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1333. if (status)
  1334. goto mbx_err;
  1335. rsp = (struct ocrdma_alloc_lkey_rsp *)cmd;
  1336. hwmr->lkey = rsp->lrkey;
  1337. mbx_err:
  1338. kfree(cmd);
  1339. return status;
  1340. }
  1341. int ocrdma_mbx_dealloc_lkey(struct ocrdma_dev *dev, int fr_mr, u32 lkey)
  1342. {
  1343. int status = -ENOMEM;
  1344. struct ocrdma_dealloc_lkey *cmd;
  1345. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_LKEY, sizeof(*cmd));
  1346. if (!cmd)
  1347. return -ENOMEM;
  1348. cmd->lkey = lkey;
  1349. cmd->rsvd_frmr = fr_mr ? 1 : 0;
  1350. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1351. if (status)
  1352. goto mbx_err;
  1353. mbx_err:
  1354. kfree(cmd);
  1355. return status;
  1356. }
  1357. static int ocrdma_mbx_reg_mr(struct ocrdma_dev *dev, struct ocrdma_hw_mr *hwmr,
  1358. u32 pdid, u32 pbl_cnt, u32 pbe_size, u32 last)
  1359. {
  1360. int status = -ENOMEM;
  1361. int i;
  1362. struct ocrdma_reg_nsmr *cmd;
  1363. struct ocrdma_reg_nsmr_rsp *rsp;
  1364. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_REGISTER_NSMR, sizeof(*cmd));
  1365. if (!cmd)
  1366. return -ENOMEM;
  1367. cmd->num_pbl_pdid =
  1368. pdid | (hwmr->num_pbls << OCRDMA_REG_NSMR_NUM_PBL_SHIFT);
  1369. cmd->flags_hpage_pbe_sz |= (hwmr->remote_wr <<
  1370. OCRDMA_REG_NSMR_REMOTE_WR_SHIFT);
  1371. cmd->flags_hpage_pbe_sz |= (hwmr->remote_rd <<
  1372. OCRDMA_REG_NSMR_REMOTE_RD_SHIFT);
  1373. cmd->flags_hpage_pbe_sz |= (hwmr->local_wr <<
  1374. OCRDMA_REG_NSMR_LOCAL_WR_SHIFT);
  1375. cmd->flags_hpage_pbe_sz |= (hwmr->remote_atomic <<
  1376. OCRDMA_REG_NSMR_REMOTE_ATOMIC_SHIFT);
  1377. cmd->flags_hpage_pbe_sz |= (hwmr->mw_bind <<
  1378. OCRDMA_REG_NSMR_BIND_MEMWIN_SHIFT);
  1379. cmd->flags_hpage_pbe_sz |= (last << OCRDMA_REG_NSMR_LAST_SHIFT);
  1380. cmd->flags_hpage_pbe_sz |= (hwmr->pbe_size / OCRDMA_MIN_HPAGE_SIZE);
  1381. cmd->flags_hpage_pbe_sz |= (hwmr->pbl_size / OCRDMA_MIN_HPAGE_SIZE) <<
  1382. OCRDMA_REG_NSMR_HPAGE_SIZE_SHIFT;
  1383. cmd->totlen_low = hwmr->len;
  1384. cmd->totlen_high = upper_32_bits(hwmr->len);
  1385. cmd->fbo_low = (u32) (hwmr->fbo & 0xffffffff);
  1386. cmd->fbo_high = (u32) upper_32_bits(hwmr->fbo);
  1387. cmd->va_loaddr = (u32) hwmr->va;
  1388. cmd->va_hiaddr = (u32) upper_32_bits(hwmr->va);
  1389. for (i = 0; i < pbl_cnt; i++) {
  1390. cmd->pbl[i].lo = (u32) (hwmr->pbl_table[i].pa & 0xffffffff);
  1391. cmd->pbl[i].hi = upper_32_bits(hwmr->pbl_table[i].pa);
  1392. }
  1393. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1394. if (status)
  1395. goto mbx_err;
  1396. rsp = (struct ocrdma_reg_nsmr_rsp *)cmd;
  1397. hwmr->lkey = rsp->lrkey;
  1398. mbx_err:
  1399. kfree(cmd);
  1400. return status;
  1401. }
  1402. static int ocrdma_mbx_reg_mr_cont(struct ocrdma_dev *dev,
  1403. struct ocrdma_hw_mr *hwmr, u32 pbl_cnt,
  1404. u32 pbl_offset, u32 last)
  1405. {
  1406. int status = -ENOMEM;
  1407. int i;
  1408. struct ocrdma_reg_nsmr_cont *cmd;
  1409. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_REGISTER_NSMR_CONT, sizeof(*cmd));
  1410. if (!cmd)
  1411. return -ENOMEM;
  1412. cmd->lrkey = hwmr->lkey;
  1413. cmd->num_pbl_offset = (pbl_cnt << OCRDMA_REG_NSMR_CONT_NUM_PBL_SHIFT) |
  1414. (pbl_offset & OCRDMA_REG_NSMR_CONT_PBL_SHIFT_MASK);
  1415. cmd->last = last << OCRDMA_REG_NSMR_CONT_LAST_SHIFT;
  1416. for (i = 0; i < pbl_cnt; i++) {
  1417. cmd->pbl[i].lo =
  1418. (u32) (hwmr->pbl_table[i + pbl_offset].pa & 0xffffffff);
  1419. cmd->pbl[i].hi =
  1420. upper_32_bits(hwmr->pbl_table[i + pbl_offset].pa);
  1421. }
  1422. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1423. if (status)
  1424. goto mbx_err;
  1425. mbx_err:
  1426. kfree(cmd);
  1427. return status;
  1428. }
  1429. int ocrdma_reg_mr(struct ocrdma_dev *dev,
  1430. struct ocrdma_hw_mr *hwmr, u32 pdid, int acc)
  1431. {
  1432. int status;
  1433. u32 last = 0;
  1434. u32 cur_pbl_cnt, pbl_offset;
  1435. u32 pending_pbl_cnt = hwmr->num_pbls;
  1436. pbl_offset = 0;
  1437. cur_pbl_cnt = min(pending_pbl_cnt, MAX_OCRDMA_NSMR_PBL);
  1438. if (cur_pbl_cnt == pending_pbl_cnt)
  1439. last = 1;
  1440. status = ocrdma_mbx_reg_mr(dev, hwmr, pdid,
  1441. cur_pbl_cnt, hwmr->pbe_size, last);
  1442. if (status) {
  1443. pr_err("%s() status=%d\n", __func__, status);
  1444. return status;
  1445. }
  1446. /* if there is no more pbls to register then exit. */
  1447. if (last)
  1448. return 0;
  1449. while (!last) {
  1450. pbl_offset += cur_pbl_cnt;
  1451. pending_pbl_cnt -= cur_pbl_cnt;
  1452. cur_pbl_cnt = min(pending_pbl_cnt, MAX_OCRDMA_NSMR_PBL);
  1453. /* if we reach the end of the pbls, then need to set the last
  1454. * bit, indicating no more pbls to register for this memory key.
  1455. */
  1456. if (cur_pbl_cnt == pending_pbl_cnt)
  1457. last = 1;
  1458. status = ocrdma_mbx_reg_mr_cont(dev, hwmr, cur_pbl_cnt,
  1459. pbl_offset, last);
  1460. if (status)
  1461. break;
  1462. }
  1463. if (status)
  1464. pr_err("%s() err. status=%d\n", __func__, status);
  1465. return status;
  1466. }
  1467. bool ocrdma_is_qp_in_sq_flushlist(struct ocrdma_cq *cq, struct ocrdma_qp *qp)
  1468. {
  1469. struct ocrdma_qp *tmp;
  1470. bool found = false;
  1471. list_for_each_entry(tmp, &cq->sq_head, sq_entry) {
  1472. if (qp == tmp) {
  1473. found = true;
  1474. break;
  1475. }
  1476. }
  1477. return found;
  1478. }
  1479. bool ocrdma_is_qp_in_rq_flushlist(struct ocrdma_cq *cq, struct ocrdma_qp *qp)
  1480. {
  1481. struct ocrdma_qp *tmp;
  1482. bool found = false;
  1483. list_for_each_entry(tmp, &cq->rq_head, rq_entry) {
  1484. if (qp == tmp) {
  1485. found = true;
  1486. break;
  1487. }
  1488. }
  1489. return found;
  1490. }
  1491. void ocrdma_flush_qp(struct ocrdma_qp *qp)
  1492. {
  1493. bool found;
  1494. unsigned long flags;
  1495. spin_lock_irqsave(&qp->dev->flush_q_lock, flags);
  1496. found = ocrdma_is_qp_in_sq_flushlist(qp->sq_cq, qp);
  1497. if (!found)
  1498. list_add_tail(&qp->sq_entry, &qp->sq_cq->sq_head);
  1499. if (!qp->srq) {
  1500. found = ocrdma_is_qp_in_rq_flushlist(qp->rq_cq, qp);
  1501. if (!found)
  1502. list_add_tail(&qp->rq_entry, &qp->rq_cq->rq_head);
  1503. }
  1504. spin_unlock_irqrestore(&qp->dev->flush_q_lock, flags);
  1505. }
  1506. int ocrdma_qp_state_machine(struct ocrdma_qp *qp, enum ib_qp_state new_ib_state,
  1507. enum ib_qp_state *old_ib_state)
  1508. {
  1509. unsigned long flags;
  1510. int status = 0;
  1511. enum ocrdma_qp_state new_state;
  1512. new_state = get_ocrdma_qp_state(new_ib_state);
  1513. /* sync with wqe and rqe posting */
  1514. spin_lock_irqsave(&qp->q_lock, flags);
  1515. if (old_ib_state)
  1516. *old_ib_state = get_ibqp_state(qp->state);
  1517. if (new_state == qp->state) {
  1518. spin_unlock_irqrestore(&qp->q_lock, flags);
  1519. return 1;
  1520. }
  1521. switch (qp->state) {
  1522. case OCRDMA_QPS_RST:
  1523. switch (new_state) {
  1524. case OCRDMA_QPS_RST:
  1525. case OCRDMA_QPS_INIT:
  1526. break;
  1527. default:
  1528. status = -EINVAL;
  1529. break;
  1530. };
  1531. break;
  1532. case OCRDMA_QPS_INIT:
  1533. /* qps: INIT->XXX */
  1534. switch (new_state) {
  1535. case OCRDMA_QPS_INIT:
  1536. case OCRDMA_QPS_RTR:
  1537. break;
  1538. case OCRDMA_QPS_ERR:
  1539. ocrdma_flush_qp(qp);
  1540. break;
  1541. default:
  1542. status = -EINVAL;
  1543. break;
  1544. };
  1545. break;
  1546. case OCRDMA_QPS_RTR:
  1547. /* qps: RTS->XXX */
  1548. switch (new_state) {
  1549. case OCRDMA_QPS_RTS:
  1550. break;
  1551. case OCRDMA_QPS_ERR:
  1552. ocrdma_flush_qp(qp);
  1553. break;
  1554. default:
  1555. status = -EINVAL;
  1556. break;
  1557. };
  1558. break;
  1559. case OCRDMA_QPS_RTS:
  1560. /* qps: RTS->XXX */
  1561. switch (new_state) {
  1562. case OCRDMA_QPS_SQD:
  1563. case OCRDMA_QPS_SQE:
  1564. break;
  1565. case OCRDMA_QPS_ERR:
  1566. ocrdma_flush_qp(qp);
  1567. break;
  1568. default:
  1569. status = -EINVAL;
  1570. break;
  1571. };
  1572. break;
  1573. case OCRDMA_QPS_SQD:
  1574. /* qps: SQD->XXX */
  1575. switch (new_state) {
  1576. case OCRDMA_QPS_RTS:
  1577. case OCRDMA_QPS_SQE:
  1578. case OCRDMA_QPS_ERR:
  1579. break;
  1580. default:
  1581. status = -EINVAL;
  1582. break;
  1583. };
  1584. break;
  1585. case OCRDMA_QPS_SQE:
  1586. switch (new_state) {
  1587. case OCRDMA_QPS_RTS:
  1588. case OCRDMA_QPS_ERR:
  1589. break;
  1590. default:
  1591. status = -EINVAL;
  1592. break;
  1593. };
  1594. break;
  1595. case OCRDMA_QPS_ERR:
  1596. /* qps: ERR->XXX */
  1597. switch (new_state) {
  1598. case OCRDMA_QPS_RST:
  1599. break;
  1600. default:
  1601. status = -EINVAL;
  1602. break;
  1603. };
  1604. break;
  1605. default:
  1606. status = -EINVAL;
  1607. break;
  1608. };
  1609. if (!status)
  1610. qp->state = new_state;
  1611. spin_unlock_irqrestore(&qp->q_lock, flags);
  1612. return status;
  1613. }
  1614. static u32 ocrdma_set_create_qp_mbx_access_flags(struct ocrdma_qp *qp)
  1615. {
  1616. u32 flags = 0;
  1617. if (qp->cap_flags & OCRDMA_QP_INB_RD)
  1618. flags |= OCRDMA_CREATE_QP_REQ_INB_RDEN_MASK;
  1619. if (qp->cap_flags & OCRDMA_QP_INB_WR)
  1620. flags |= OCRDMA_CREATE_QP_REQ_INB_WREN_MASK;
  1621. if (qp->cap_flags & OCRDMA_QP_MW_BIND)
  1622. flags |= OCRDMA_CREATE_QP_REQ_BIND_MEMWIN_MASK;
  1623. if (qp->cap_flags & OCRDMA_QP_LKEY0)
  1624. flags |= OCRDMA_CREATE_QP_REQ_ZERO_LKEYEN_MASK;
  1625. if (qp->cap_flags & OCRDMA_QP_FAST_REG)
  1626. flags |= OCRDMA_CREATE_QP_REQ_FMR_EN_MASK;
  1627. return flags;
  1628. }
  1629. static int ocrdma_set_create_qp_sq_cmd(struct ocrdma_create_qp_req *cmd,
  1630. struct ib_qp_init_attr *attrs,
  1631. struct ocrdma_qp *qp)
  1632. {
  1633. int status;
  1634. u32 len, hw_pages, hw_page_size;
  1635. dma_addr_t pa;
  1636. struct ocrdma_dev *dev = qp->dev;
  1637. struct pci_dev *pdev = dev->nic_info.pdev;
  1638. u32 max_wqe_allocated;
  1639. u32 max_sges = attrs->cap.max_send_sge;
  1640. max_wqe_allocated = attrs->cap.max_send_wr;
  1641. /* need to allocate one extra to for GEN1 family */
  1642. if (dev->nic_info.dev_family != OCRDMA_GEN2_FAMILY)
  1643. max_wqe_allocated += 1;
  1644. status = ocrdma_build_q_conf(&max_wqe_allocated,
  1645. dev->attr.wqe_size, &hw_pages, &hw_page_size);
  1646. if (status) {
  1647. pr_err("%s() req. max_send_wr=0x%x\n", __func__,
  1648. max_wqe_allocated);
  1649. return -EINVAL;
  1650. }
  1651. qp->sq.max_cnt = max_wqe_allocated;
  1652. len = (hw_pages * hw_page_size);
  1653. qp->sq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
  1654. if (!qp->sq.va)
  1655. return -EINVAL;
  1656. memset(qp->sq.va, 0, len);
  1657. qp->sq.len = len;
  1658. qp->sq.pa = pa;
  1659. qp->sq.entry_size = dev->attr.wqe_size;
  1660. ocrdma_build_q_pages(&cmd->wq_addr[0], hw_pages, pa, hw_page_size);
  1661. cmd->type_pgsz_pdn |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE)
  1662. << OCRDMA_CREATE_QP_REQ_SQ_PAGE_SIZE_SHIFT);
  1663. cmd->num_wq_rq_pages |= (hw_pages <<
  1664. OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_SHIFT) &
  1665. OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_MASK;
  1666. cmd->max_sge_send_write |= (max_sges <<
  1667. OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_SHIFT) &
  1668. OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_MASK;
  1669. cmd->max_sge_send_write |= (max_sges <<
  1670. OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_SHIFT) &
  1671. OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_MASK;
  1672. cmd->max_wqe_rqe |= (ilog2(qp->sq.max_cnt) <<
  1673. OCRDMA_CREATE_QP_REQ_MAX_WQE_SHIFT) &
  1674. OCRDMA_CREATE_QP_REQ_MAX_WQE_MASK;
  1675. cmd->wqe_rqe_size |= (dev->attr.wqe_size <<
  1676. OCRDMA_CREATE_QP_REQ_WQE_SIZE_SHIFT) &
  1677. OCRDMA_CREATE_QP_REQ_WQE_SIZE_MASK;
  1678. return 0;
  1679. }
  1680. static int ocrdma_set_create_qp_rq_cmd(struct ocrdma_create_qp_req *cmd,
  1681. struct ib_qp_init_attr *attrs,
  1682. struct ocrdma_qp *qp)
  1683. {
  1684. int status;
  1685. u32 len, hw_pages, hw_page_size;
  1686. dma_addr_t pa = 0;
  1687. struct ocrdma_dev *dev = qp->dev;
  1688. struct pci_dev *pdev = dev->nic_info.pdev;
  1689. u32 max_rqe_allocated = attrs->cap.max_recv_wr + 1;
  1690. status = ocrdma_build_q_conf(&max_rqe_allocated, dev->attr.rqe_size,
  1691. &hw_pages, &hw_page_size);
  1692. if (status) {
  1693. pr_err("%s() req. max_recv_wr=0x%x\n", __func__,
  1694. attrs->cap.max_recv_wr + 1);
  1695. return status;
  1696. }
  1697. qp->rq.max_cnt = max_rqe_allocated;
  1698. len = (hw_pages * hw_page_size);
  1699. qp->rq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
  1700. if (!qp->rq.va)
  1701. return -ENOMEM;
  1702. memset(qp->rq.va, 0, len);
  1703. qp->rq.pa = pa;
  1704. qp->rq.len = len;
  1705. qp->rq.entry_size = dev->attr.rqe_size;
  1706. ocrdma_build_q_pages(&cmd->rq_addr[0], hw_pages, pa, hw_page_size);
  1707. cmd->type_pgsz_pdn |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE) <<
  1708. OCRDMA_CREATE_QP_REQ_RQ_PAGE_SIZE_SHIFT);
  1709. cmd->num_wq_rq_pages |=
  1710. (hw_pages << OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_SHIFT) &
  1711. OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_MASK;
  1712. cmd->max_sge_recv_flags |= (attrs->cap.max_recv_sge <<
  1713. OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_SHIFT) &
  1714. OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_MASK;
  1715. cmd->max_wqe_rqe |= (ilog2(qp->rq.max_cnt) <<
  1716. OCRDMA_CREATE_QP_REQ_MAX_RQE_SHIFT) &
  1717. OCRDMA_CREATE_QP_REQ_MAX_RQE_MASK;
  1718. cmd->wqe_rqe_size |= (dev->attr.rqe_size <<
  1719. OCRDMA_CREATE_QP_REQ_RQE_SIZE_SHIFT) &
  1720. OCRDMA_CREATE_QP_REQ_RQE_SIZE_MASK;
  1721. return 0;
  1722. }
  1723. static void ocrdma_set_create_qp_dpp_cmd(struct ocrdma_create_qp_req *cmd,
  1724. struct ocrdma_pd *pd,
  1725. struct ocrdma_qp *qp,
  1726. u8 enable_dpp_cq, u16 dpp_cq_id)
  1727. {
  1728. pd->num_dpp_qp--;
  1729. qp->dpp_enabled = true;
  1730. cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_ENABLE_DPP_MASK;
  1731. if (!enable_dpp_cq)
  1732. return;
  1733. cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_ENABLE_DPP_MASK;
  1734. cmd->dpp_credits_cqid = dpp_cq_id;
  1735. cmd->dpp_credits_cqid |= OCRDMA_CREATE_QP_REQ_DPP_CREDIT_LIMIT <<
  1736. OCRDMA_CREATE_QP_REQ_DPP_CREDIT_SHIFT;
  1737. }
  1738. static int ocrdma_set_create_qp_ird_cmd(struct ocrdma_create_qp_req *cmd,
  1739. struct ocrdma_qp *qp)
  1740. {
  1741. struct ocrdma_dev *dev = qp->dev;
  1742. struct pci_dev *pdev = dev->nic_info.pdev;
  1743. dma_addr_t pa = 0;
  1744. int ird_page_size = dev->attr.ird_page_size;
  1745. int ird_q_len = dev->attr.num_ird_pages * ird_page_size;
  1746. if (dev->attr.ird == 0)
  1747. return 0;
  1748. qp->ird_q_va = dma_alloc_coherent(&pdev->dev, ird_q_len,
  1749. &pa, GFP_KERNEL);
  1750. if (!qp->ird_q_va)
  1751. return -ENOMEM;
  1752. memset(qp->ird_q_va, 0, ird_q_len);
  1753. ocrdma_build_q_pages(&cmd->ird_addr[0], dev->attr.num_ird_pages,
  1754. pa, ird_page_size);
  1755. return 0;
  1756. }
  1757. static void ocrdma_get_create_qp_rsp(struct ocrdma_create_qp_rsp *rsp,
  1758. struct ocrdma_qp *qp,
  1759. struct ib_qp_init_attr *attrs,
  1760. u16 *dpp_offset, u16 *dpp_credit_lmt)
  1761. {
  1762. u32 max_wqe_allocated, max_rqe_allocated;
  1763. qp->id = rsp->qp_id & OCRDMA_CREATE_QP_RSP_QP_ID_MASK;
  1764. qp->rq.dbid = rsp->sq_rq_id & OCRDMA_CREATE_QP_RSP_RQ_ID_MASK;
  1765. qp->sq.dbid = rsp->sq_rq_id >> OCRDMA_CREATE_QP_RSP_SQ_ID_SHIFT;
  1766. qp->max_ird = rsp->max_ord_ird & OCRDMA_CREATE_QP_RSP_MAX_IRD_MASK;
  1767. qp->max_ord = (rsp->max_ord_ird >> OCRDMA_CREATE_QP_RSP_MAX_ORD_SHIFT);
  1768. qp->dpp_enabled = false;
  1769. if (rsp->dpp_response & OCRDMA_CREATE_QP_RSP_DPP_ENABLED_MASK) {
  1770. qp->dpp_enabled = true;
  1771. *dpp_credit_lmt = (rsp->dpp_response &
  1772. OCRDMA_CREATE_QP_RSP_DPP_CREDITS_MASK) >>
  1773. OCRDMA_CREATE_QP_RSP_DPP_CREDITS_SHIFT;
  1774. *dpp_offset = (rsp->dpp_response &
  1775. OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_MASK) >>
  1776. OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_SHIFT;
  1777. }
  1778. max_wqe_allocated =
  1779. rsp->max_wqe_rqe >> OCRDMA_CREATE_QP_RSP_MAX_WQE_SHIFT;
  1780. max_wqe_allocated = 1 << max_wqe_allocated;
  1781. max_rqe_allocated = 1 << ((u16)rsp->max_wqe_rqe);
  1782. qp->sq.max_cnt = max_wqe_allocated;
  1783. qp->sq.max_wqe_idx = max_wqe_allocated - 1;
  1784. if (!attrs->srq) {
  1785. qp->rq.max_cnt = max_rqe_allocated;
  1786. qp->rq.max_wqe_idx = max_rqe_allocated - 1;
  1787. }
  1788. }
  1789. int ocrdma_mbx_create_qp(struct ocrdma_qp *qp, struct ib_qp_init_attr *attrs,
  1790. u8 enable_dpp_cq, u16 dpp_cq_id, u16 *dpp_offset,
  1791. u16 *dpp_credit_lmt)
  1792. {
  1793. int status = -ENOMEM;
  1794. u32 flags = 0;
  1795. struct ocrdma_dev *dev = qp->dev;
  1796. struct ocrdma_pd *pd = qp->pd;
  1797. struct pci_dev *pdev = dev->nic_info.pdev;
  1798. struct ocrdma_cq *cq;
  1799. struct ocrdma_create_qp_req *cmd;
  1800. struct ocrdma_create_qp_rsp *rsp;
  1801. int qptype;
  1802. switch (attrs->qp_type) {
  1803. case IB_QPT_GSI:
  1804. qptype = OCRDMA_QPT_GSI;
  1805. break;
  1806. case IB_QPT_RC:
  1807. qptype = OCRDMA_QPT_RC;
  1808. break;
  1809. case IB_QPT_UD:
  1810. qptype = OCRDMA_QPT_UD;
  1811. break;
  1812. default:
  1813. return -EINVAL;
  1814. };
  1815. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_QP, sizeof(*cmd));
  1816. if (!cmd)
  1817. return status;
  1818. cmd->type_pgsz_pdn |= (qptype << OCRDMA_CREATE_QP_REQ_QPT_SHIFT) &
  1819. OCRDMA_CREATE_QP_REQ_QPT_MASK;
  1820. status = ocrdma_set_create_qp_sq_cmd(cmd, attrs, qp);
  1821. if (status)
  1822. goto sq_err;
  1823. if (attrs->srq) {
  1824. struct ocrdma_srq *srq = get_ocrdma_srq(attrs->srq);
  1825. cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_USE_SRQ_MASK;
  1826. cmd->rq_addr[0].lo = srq->id;
  1827. qp->srq = srq;
  1828. } else {
  1829. status = ocrdma_set_create_qp_rq_cmd(cmd, attrs, qp);
  1830. if (status)
  1831. goto rq_err;
  1832. }
  1833. status = ocrdma_set_create_qp_ird_cmd(cmd, qp);
  1834. if (status)
  1835. goto mbx_err;
  1836. cmd->type_pgsz_pdn |= (pd->id << OCRDMA_CREATE_QP_REQ_PD_ID_SHIFT) &
  1837. OCRDMA_CREATE_QP_REQ_PD_ID_MASK;
  1838. flags = ocrdma_set_create_qp_mbx_access_flags(qp);
  1839. cmd->max_sge_recv_flags |= flags;
  1840. cmd->max_ord_ird |= (dev->attr.max_ord_per_qp <<
  1841. OCRDMA_CREATE_QP_REQ_MAX_ORD_SHIFT) &
  1842. OCRDMA_CREATE_QP_REQ_MAX_ORD_MASK;
  1843. cmd->max_ord_ird |= (dev->attr.max_ird_per_qp <<
  1844. OCRDMA_CREATE_QP_REQ_MAX_IRD_SHIFT) &
  1845. OCRDMA_CREATE_QP_REQ_MAX_IRD_MASK;
  1846. cq = get_ocrdma_cq(attrs->send_cq);
  1847. cmd->wq_rq_cqid |= (cq->id << OCRDMA_CREATE_QP_REQ_WQ_CQID_SHIFT) &
  1848. OCRDMA_CREATE_QP_REQ_WQ_CQID_MASK;
  1849. qp->sq_cq = cq;
  1850. cq = get_ocrdma_cq(attrs->recv_cq);
  1851. cmd->wq_rq_cqid |= (cq->id << OCRDMA_CREATE_QP_REQ_RQ_CQID_SHIFT) &
  1852. OCRDMA_CREATE_QP_REQ_RQ_CQID_MASK;
  1853. qp->rq_cq = cq;
  1854. if (pd->dpp_enabled && attrs->cap.max_inline_data && pd->num_dpp_qp &&
  1855. (attrs->cap.max_inline_data <= dev->attr.max_inline_data))
  1856. ocrdma_set_create_qp_dpp_cmd(cmd, pd, qp, enable_dpp_cq,
  1857. dpp_cq_id);
  1858. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1859. if (status)
  1860. goto mbx_err;
  1861. rsp = (struct ocrdma_create_qp_rsp *)cmd;
  1862. ocrdma_get_create_qp_rsp(rsp, qp, attrs, dpp_offset, dpp_credit_lmt);
  1863. qp->state = OCRDMA_QPS_RST;
  1864. kfree(cmd);
  1865. return 0;
  1866. mbx_err:
  1867. if (qp->rq.va)
  1868. dma_free_coherent(&pdev->dev, qp->rq.len, qp->rq.va, qp->rq.pa);
  1869. rq_err:
  1870. pr_err("%s(%d) rq_err\n", __func__, dev->id);
  1871. dma_free_coherent(&pdev->dev, qp->sq.len, qp->sq.va, qp->sq.pa);
  1872. sq_err:
  1873. pr_err("%s(%d) sq_err\n", __func__, dev->id);
  1874. kfree(cmd);
  1875. return status;
  1876. }
  1877. int ocrdma_mbx_query_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp,
  1878. struct ocrdma_qp_params *param)
  1879. {
  1880. int status = -ENOMEM;
  1881. struct ocrdma_query_qp *cmd;
  1882. struct ocrdma_query_qp_rsp *rsp;
  1883. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_QP, sizeof(*cmd));
  1884. if (!cmd)
  1885. return status;
  1886. cmd->qp_id = qp->id;
  1887. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1888. if (status)
  1889. goto mbx_err;
  1890. rsp = (struct ocrdma_query_qp_rsp *)cmd;
  1891. memcpy(param, &rsp->params, sizeof(struct ocrdma_qp_params));
  1892. mbx_err:
  1893. kfree(cmd);
  1894. return status;
  1895. }
  1896. int ocrdma_resolve_dgid(struct ocrdma_dev *dev, union ib_gid *dgid,
  1897. u8 *mac_addr)
  1898. {
  1899. struct in6_addr in6;
  1900. memcpy(&in6, dgid, sizeof in6);
  1901. if (rdma_is_multicast_addr(&in6))
  1902. rdma_get_mcast_mac(&in6, mac_addr);
  1903. else if (rdma_link_local_addr(&in6))
  1904. rdma_get_ll_mac(&in6, mac_addr);
  1905. else {
  1906. pr_err("%s() fail to resolve mac_addr.\n", __func__);
  1907. return -EINVAL;
  1908. }
  1909. return 0;
  1910. }
  1911. static void ocrdma_set_av_params(struct ocrdma_qp *qp,
  1912. struct ocrdma_modify_qp *cmd,
  1913. struct ib_qp_attr *attrs)
  1914. {
  1915. struct ib_ah_attr *ah_attr = &attrs->ah_attr;
  1916. union ib_gid sgid;
  1917. u32 vlan_id;
  1918. u8 mac_addr[6];
  1919. if ((ah_attr->ah_flags & IB_AH_GRH) == 0)
  1920. return;
  1921. cmd->params.tclass_sq_psn |=
  1922. (ah_attr->grh.traffic_class << OCRDMA_QP_PARAMS_TCLASS_SHIFT);
  1923. cmd->params.rnt_rc_sl_fl |=
  1924. (ah_attr->grh.flow_label & OCRDMA_QP_PARAMS_FLOW_LABEL_MASK);
  1925. cmd->params.hop_lmt_rq_psn |=
  1926. (ah_attr->grh.hop_limit << OCRDMA_QP_PARAMS_HOP_LMT_SHIFT);
  1927. cmd->flags |= OCRDMA_QP_PARA_FLOW_LBL_VALID;
  1928. memcpy(&cmd->params.dgid[0], &ah_attr->grh.dgid.raw[0],
  1929. sizeof(cmd->params.dgid));
  1930. ocrdma_query_gid(&qp->dev->ibdev, 1,
  1931. ah_attr->grh.sgid_index, &sgid);
  1932. qp->sgid_idx = ah_attr->grh.sgid_index;
  1933. memcpy(&cmd->params.sgid[0], &sgid.raw[0], sizeof(cmd->params.sgid));
  1934. ocrdma_resolve_dgid(qp->dev, &ah_attr->grh.dgid, &mac_addr[0]);
  1935. cmd->params.dmac_b0_to_b3 = mac_addr[0] | (mac_addr[1] << 8) |
  1936. (mac_addr[2] << 16) | (mac_addr[3] << 24);
  1937. /* convert them to LE format. */
  1938. ocrdma_cpu_to_le32(&cmd->params.dgid[0], sizeof(cmd->params.dgid));
  1939. ocrdma_cpu_to_le32(&cmd->params.sgid[0], sizeof(cmd->params.sgid));
  1940. cmd->params.vlan_dmac_b4_to_b5 = mac_addr[4] | (mac_addr[5] << 8);
  1941. vlan_id = rdma_get_vlan_id(&sgid);
  1942. if (vlan_id && (vlan_id < 0x1000)) {
  1943. cmd->params.vlan_dmac_b4_to_b5 |=
  1944. vlan_id << OCRDMA_QP_PARAMS_VLAN_SHIFT;
  1945. cmd->flags |= OCRDMA_QP_PARA_VLAN_EN_VALID;
  1946. }
  1947. }
  1948. static int ocrdma_set_qp_params(struct ocrdma_qp *qp,
  1949. struct ocrdma_modify_qp *cmd,
  1950. struct ib_qp_attr *attrs, int attr_mask,
  1951. enum ib_qp_state old_qps)
  1952. {
  1953. int status = 0;
  1954. struct net_device *netdev = qp->dev->nic_info.netdev;
  1955. int eth_mtu = iboe_get_mtu(netdev->mtu);
  1956. if (attr_mask & IB_QP_PKEY_INDEX) {
  1957. cmd->params.path_mtu_pkey_indx |= (attrs->pkey_index &
  1958. OCRDMA_QP_PARAMS_PKEY_INDEX_MASK);
  1959. cmd->flags |= OCRDMA_QP_PARA_PKEY_VALID;
  1960. }
  1961. if (attr_mask & IB_QP_QKEY) {
  1962. qp->qkey = attrs->qkey;
  1963. cmd->params.qkey = attrs->qkey;
  1964. cmd->flags |= OCRDMA_QP_PARA_QKEY_VALID;
  1965. }
  1966. if (attr_mask & IB_QP_AV)
  1967. ocrdma_set_av_params(qp, cmd, attrs);
  1968. else if (qp->qp_type == IB_QPT_GSI || qp->qp_type == IB_QPT_UD) {
  1969. /* set the default mac address for UD, GSI QPs */
  1970. cmd->params.dmac_b0_to_b3 = qp->dev->nic_info.mac_addr[0] |
  1971. (qp->dev->nic_info.mac_addr[1] << 8) |
  1972. (qp->dev->nic_info.mac_addr[2] << 16) |
  1973. (qp->dev->nic_info.mac_addr[3] << 24);
  1974. cmd->params.vlan_dmac_b4_to_b5 = qp->dev->nic_info.mac_addr[4] |
  1975. (qp->dev->nic_info.mac_addr[5] << 8);
  1976. }
  1977. if ((attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY) &&
  1978. attrs->en_sqd_async_notify) {
  1979. cmd->params.max_sge_recv_flags |=
  1980. OCRDMA_QP_PARAMS_FLAGS_SQD_ASYNC;
  1981. cmd->flags |= OCRDMA_QP_PARA_DST_QPN_VALID;
  1982. }
  1983. if (attr_mask & IB_QP_DEST_QPN) {
  1984. cmd->params.ack_to_rnr_rtc_dest_qpn |= (attrs->dest_qp_num &
  1985. OCRDMA_QP_PARAMS_DEST_QPN_MASK);
  1986. cmd->flags |= OCRDMA_QP_PARA_DST_QPN_VALID;
  1987. }
  1988. if (attr_mask & IB_QP_PATH_MTU) {
  1989. if (ib_mtu_enum_to_int(eth_mtu) <
  1990. ib_mtu_enum_to_int(attrs->path_mtu)) {
  1991. status = -EINVAL;
  1992. goto pmtu_err;
  1993. }
  1994. cmd->params.path_mtu_pkey_indx |=
  1995. (ib_mtu_enum_to_int(attrs->path_mtu) <<
  1996. OCRDMA_QP_PARAMS_PATH_MTU_SHIFT) &
  1997. OCRDMA_QP_PARAMS_PATH_MTU_MASK;
  1998. cmd->flags |= OCRDMA_QP_PARA_PMTU_VALID;
  1999. }
  2000. if (attr_mask & IB_QP_TIMEOUT) {
  2001. cmd->params.ack_to_rnr_rtc_dest_qpn |= attrs->timeout <<
  2002. OCRDMA_QP_PARAMS_ACK_TIMEOUT_SHIFT;
  2003. cmd->flags |= OCRDMA_QP_PARA_ACK_TO_VALID;
  2004. }
  2005. if (attr_mask & IB_QP_RETRY_CNT) {
  2006. cmd->params.rnt_rc_sl_fl |= (attrs->retry_cnt <<
  2007. OCRDMA_QP_PARAMS_RETRY_CNT_SHIFT) &
  2008. OCRDMA_QP_PARAMS_RETRY_CNT_MASK;
  2009. cmd->flags |= OCRDMA_QP_PARA_RETRY_CNT_VALID;
  2010. }
  2011. if (attr_mask & IB_QP_MIN_RNR_TIMER) {
  2012. cmd->params.rnt_rc_sl_fl |= (attrs->min_rnr_timer <<
  2013. OCRDMA_QP_PARAMS_RNR_NAK_TIMER_SHIFT) &
  2014. OCRDMA_QP_PARAMS_RNR_NAK_TIMER_MASK;
  2015. cmd->flags |= OCRDMA_QP_PARA_RNT_VALID;
  2016. }
  2017. if (attr_mask & IB_QP_RNR_RETRY) {
  2018. cmd->params.ack_to_rnr_rtc_dest_qpn |= (attrs->rnr_retry <<
  2019. OCRDMA_QP_PARAMS_RNR_RETRY_CNT_SHIFT)
  2020. & OCRDMA_QP_PARAMS_RNR_RETRY_CNT_MASK;
  2021. cmd->flags |= OCRDMA_QP_PARA_RRC_VALID;
  2022. }
  2023. if (attr_mask & IB_QP_SQ_PSN) {
  2024. cmd->params.tclass_sq_psn |= (attrs->sq_psn & 0x00ffffff);
  2025. cmd->flags |= OCRDMA_QP_PARA_SQPSN_VALID;
  2026. }
  2027. if (attr_mask & IB_QP_RQ_PSN) {
  2028. cmd->params.hop_lmt_rq_psn |= (attrs->rq_psn & 0x00ffffff);
  2029. cmd->flags |= OCRDMA_QP_PARA_RQPSN_VALID;
  2030. }
  2031. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  2032. if (attrs->max_rd_atomic > qp->dev->attr.max_ord_per_qp) {
  2033. status = -EINVAL;
  2034. goto pmtu_err;
  2035. }
  2036. qp->max_ord = attrs->max_rd_atomic;
  2037. cmd->flags |= OCRDMA_QP_PARA_MAX_ORD_VALID;
  2038. }
  2039. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  2040. if (attrs->max_dest_rd_atomic > qp->dev->attr.max_ird_per_qp) {
  2041. status = -EINVAL;
  2042. goto pmtu_err;
  2043. }
  2044. qp->max_ird = attrs->max_dest_rd_atomic;
  2045. cmd->flags |= OCRDMA_QP_PARA_MAX_IRD_VALID;
  2046. }
  2047. cmd->params.max_ord_ird = (qp->max_ord <<
  2048. OCRDMA_QP_PARAMS_MAX_ORD_SHIFT) |
  2049. (qp->max_ird & OCRDMA_QP_PARAMS_MAX_IRD_MASK);
  2050. pmtu_err:
  2051. return status;
  2052. }
  2053. int ocrdma_mbx_modify_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp,
  2054. struct ib_qp_attr *attrs, int attr_mask,
  2055. enum ib_qp_state old_qps)
  2056. {
  2057. int status = -ENOMEM;
  2058. struct ocrdma_modify_qp *cmd;
  2059. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_MODIFY_QP, sizeof(*cmd));
  2060. if (!cmd)
  2061. return status;
  2062. cmd->params.id = qp->id;
  2063. cmd->flags = 0;
  2064. if (attr_mask & IB_QP_STATE) {
  2065. cmd->params.max_sge_recv_flags |=
  2066. (get_ocrdma_qp_state(attrs->qp_state) <<
  2067. OCRDMA_QP_PARAMS_STATE_SHIFT) &
  2068. OCRDMA_QP_PARAMS_STATE_MASK;
  2069. cmd->flags |= OCRDMA_QP_PARA_QPS_VALID;
  2070. } else
  2071. cmd->params.max_sge_recv_flags |=
  2072. (qp->state << OCRDMA_QP_PARAMS_STATE_SHIFT) &
  2073. OCRDMA_QP_PARAMS_STATE_MASK;
  2074. status = ocrdma_set_qp_params(qp, cmd, attrs, attr_mask, old_qps);
  2075. if (status)
  2076. goto mbx_err;
  2077. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2078. if (status)
  2079. goto mbx_err;
  2080. mbx_err:
  2081. kfree(cmd);
  2082. return status;
  2083. }
  2084. int ocrdma_mbx_destroy_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp)
  2085. {
  2086. int status = -ENOMEM;
  2087. struct ocrdma_destroy_qp *cmd;
  2088. struct pci_dev *pdev = dev->nic_info.pdev;
  2089. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_QP, sizeof(*cmd));
  2090. if (!cmd)
  2091. return status;
  2092. cmd->qp_id = qp->id;
  2093. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2094. if (status)
  2095. goto mbx_err;
  2096. mbx_err:
  2097. kfree(cmd);
  2098. if (qp->sq.va)
  2099. dma_free_coherent(&pdev->dev, qp->sq.len, qp->sq.va, qp->sq.pa);
  2100. if (!qp->srq && qp->rq.va)
  2101. dma_free_coherent(&pdev->dev, qp->rq.len, qp->rq.va, qp->rq.pa);
  2102. if (qp->dpp_enabled)
  2103. qp->pd->num_dpp_qp++;
  2104. return status;
  2105. }
  2106. int ocrdma_mbx_create_srq(struct ocrdma_srq *srq,
  2107. struct ib_srq_init_attr *srq_attr,
  2108. struct ocrdma_pd *pd)
  2109. {
  2110. int status = -ENOMEM;
  2111. int hw_pages, hw_page_size;
  2112. int len;
  2113. struct ocrdma_create_srq_rsp *rsp;
  2114. struct ocrdma_create_srq *cmd;
  2115. dma_addr_t pa;
  2116. struct ocrdma_dev *dev = srq->dev;
  2117. struct pci_dev *pdev = dev->nic_info.pdev;
  2118. u32 max_rqe_allocated;
  2119. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_SRQ, sizeof(*cmd));
  2120. if (!cmd)
  2121. return status;
  2122. cmd->pgsz_pdid = pd->id & OCRDMA_CREATE_SRQ_PD_ID_MASK;
  2123. max_rqe_allocated = srq_attr->attr.max_wr + 1;
  2124. status = ocrdma_build_q_conf(&max_rqe_allocated,
  2125. dev->attr.rqe_size,
  2126. &hw_pages, &hw_page_size);
  2127. if (status) {
  2128. pr_err("%s() req. max_wr=0x%x\n", __func__,
  2129. srq_attr->attr.max_wr);
  2130. status = -EINVAL;
  2131. goto ret;
  2132. }
  2133. len = hw_pages * hw_page_size;
  2134. srq->rq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
  2135. if (!srq->rq.va) {
  2136. status = -ENOMEM;
  2137. goto ret;
  2138. }
  2139. ocrdma_build_q_pages(&cmd->rq_addr[0], hw_pages, pa, hw_page_size);
  2140. srq->rq.entry_size = dev->attr.rqe_size;
  2141. srq->rq.pa = pa;
  2142. srq->rq.len = len;
  2143. srq->rq.max_cnt = max_rqe_allocated;
  2144. cmd->max_sge_rqe = ilog2(max_rqe_allocated);
  2145. cmd->max_sge_rqe |= srq_attr->attr.max_sge <<
  2146. OCRDMA_CREATE_SRQ_MAX_SGE_RECV_SHIFT;
  2147. cmd->pgsz_pdid |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE)
  2148. << OCRDMA_CREATE_SRQ_PG_SZ_SHIFT);
  2149. cmd->pages_rqe_sz |= (dev->attr.rqe_size
  2150. << OCRDMA_CREATE_SRQ_RQE_SIZE_SHIFT)
  2151. & OCRDMA_CREATE_SRQ_RQE_SIZE_MASK;
  2152. cmd->pages_rqe_sz |= hw_pages << OCRDMA_CREATE_SRQ_NUM_RQ_PAGES_SHIFT;
  2153. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2154. if (status)
  2155. goto mbx_err;
  2156. rsp = (struct ocrdma_create_srq_rsp *)cmd;
  2157. srq->id = rsp->id;
  2158. srq->rq.dbid = rsp->id;
  2159. max_rqe_allocated = ((rsp->max_sge_rqe_allocated &
  2160. OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_MASK) >>
  2161. OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_SHIFT);
  2162. max_rqe_allocated = (1 << max_rqe_allocated);
  2163. srq->rq.max_cnt = max_rqe_allocated;
  2164. srq->rq.max_wqe_idx = max_rqe_allocated - 1;
  2165. srq->rq.max_sges = (rsp->max_sge_rqe_allocated &
  2166. OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_MASK) >>
  2167. OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_SHIFT;
  2168. goto ret;
  2169. mbx_err:
  2170. dma_free_coherent(&pdev->dev, srq->rq.len, srq->rq.va, pa);
  2171. ret:
  2172. kfree(cmd);
  2173. return status;
  2174. }
  2175. int ocrdma_mbx_modify_srq(struct ocrdma_srq *srq, struct ib_srq_attr *srq_attr)
  2176. {
  2177. int status = -ENOMEM;
  2178. struct ocrdma_modify_srq *cmd;
  2179. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_SRQ, sizeof(*cmd));
  2180. if (!cmd)
  2181. return status;
  2182. cmd->id = srq->id;
  2183. cmd->limit_max_rqe |= srq_attr->srq_limit <<
  2184. OCRDMA_MODIFY_SRQ_LIMIT_SHIFT;
  2185. status = ocrdma_mbx_cmd(srq->dev, (struct ocrdma_mqe *)cmd);
  2186. kfree(cmd);
  2187. return status;
  2188. }
  2189. int ocrdma_mbx_query_srq(struct ocrdma_srq *srq, struct ib_srq_attr *srq_attr)
  2190. {
  2191. int status = -ENOMEM;
  2192. struct ocrdma_query_srq *cmd;
  2193. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_SRQ, sizeof(*cmd));
  2194. if (!cmd)
  2195. return status;
  2196. cmd->id = srq->rq.dbid;
  2197. status = ocrdma_mbx_cmd(srq->dev, (struct ocrdma_mqe *)cmd);
  2198. if (status == 0) {
  2199. struct ocrdma_query_srq_rsp *rsp =
  2200. (struct ocrdma_query_srq_rsp *)cmd;
  2201. srq_attr->max_sge =
  2202. rsp->srq_lmt_max_sge &
  2203. OCRDMA_QUERY_SRQ_RSP_MAX_SGE_RECV_MASK;
  2204. srq_attr->max_wr =
  2205. rsp->max_rqe_pdid >> OCRDMA_QUERY_SRQ_RSP_MAX_RQE_SHIFT;
  2206. srq_attr->srq_limit = rsp->srq_lmt_max_sge >>
  2207. OCRDMA_QUERY_SRQ_RSP_SRQ_LIMIT_SHIFT;
  2208. }
  2209. kfree(cmd);
  2210. return status;
  2211. }
  2212. int ocrdma_mbx_destroy_srq(struct ocrdma_dev *dev, struct ocrdma_srq *srq)
  2213. {
  2214. int status = -ENOMEM;
  2215. struct ocrdma_destroy_srq *cmd;
  2216. struct pci_dev *pdev = dev->nic_info.pdev;
  2217. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_SRQ, sizeof(*cmd));
  2218. if (!cmd)
  2219. return status;
  2220. cmd->id = srq->id;
  2221. status = ocrdma_mbx_cmd(srq->dev, (struct ocrdma_mqe *)cmd);
  2222. if (srq->rq.va)
  2223. dma_free_coherent(&pdev->dev, srq->rq.len,
  2224. srq->rq.va, srq->rq.pa);
  2225. kfree(cmd);
  2226. return status;
  2227. }
  2228. int ocrdma_alloc_av(struct ocrdma_dev *dev, struct ocrdma_ah *ah)
  2229. {
  2230. int i;
  2231. int status = -EINVAL;
  2232. struct ocrdma_av *av;
  2233. unsigned long flags;
  2234. av = dev->av_tbl.va;
  2235. spin_lock_irqsave(&dev->av_tbl.lock, flags);
  2236. for (i = 0; i < dev->av_tbl.num_ah; i++) {
  2237. if (av->valid == 0) {
  2238. av->valid = OCRDMA_AV_VALID;
  2239. ah->av = av;
  2240. ah->id = i;
  2241. status = 0;
  2242. break;
  2243. }
  2244. av++;
  2245. }
  2246. if (i == dev->av_tbl.num_ah)
  2247. status = -EAGAIN;
  2248. spin_unlock_irqrestore(&dev->av_tbl.lock, flags);
  2249. return status;
  2250. }
  2251. int ocrdma_free_av(struct ocrdma_dev *dev, struct ocrdma_ah *ah)
  2252. {
  2253. unsigned long flags;
  2254. spin_lock_irqsave(&dev->av_tbl.lock, flags);
  2255. ah->av->valid = 0;
  2256. spin_unlock_irqrestore(&dev->av_tbl.lock, flags);
  2257. return 0;
  2258. }
  2259. static int ocrdma_create_mq_eq(struct ocrdma_dev *dev)
  2260. {
  2261. int status;
  2262. int irq;
  2263. unsigned long flags = 0;
  2264. int num_eq = 0;
  2265. if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX)
  2266. flags = IRQF_SHARED;
  2267. else {
  2268. num_eq = dev->nic_info.msix.num_vectors -
  2269. dev->nic_info.msix.start_vector;
  2270. /* minimum two vectors/eq are required for rdma to work.
  2271. * one for control path and one for data path.
  2272. */
  2273. if (num_eq < 2)
  2274. return -EBUSY;
  2275. }
  2276. status = ocrdma_create_eq(dev, &dev->meq, OCRDMA_EQ_LEN);
  2277. if (status)
  2278. return status;
  2279. sprintf(dev->meq.irq_name, "ocrdma_mq%d", dev->id);
  2280. irq = ocrdma_get_irq(dev, &dev->meq);
  2281. status = request_irq(irq, ocrdma_irq_handler, flags, dev->meq.irq_name,
  2282. &dev->meq);
  2283. if (status)
  2284. _ocrdma_destroy_eq(dev, &dev->meq);
  2285. return status;
  2286. }
  2287. static int ocrdma_create_qp_eqs(struct ocrdma_dev *dev)
  2288. {
  2289. int num_eq, i, status = 0;
  2290. int irq;
  2291. unsigned long flags = 0;
  2292. num_eq = dev->nic_info.msix.num_vectors -
  2293. dev->nic_info.msix.start_vector;
  2294. if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX) {
  2295. num_eq = 1;
  2296. flags = IRQF_SHARED;
  2297. } else
  2298. num_eq = min_t(u32, num_eq, num_online_cpus());
  2299. dev->qp_eq_tbl = kzalloc(sizeof(struct ocrdma_eq) * num_eq, GFP_KERNEL);
  2300. if (!dev->qp_eq_tbl)
  2301. return -ENOMEM;
  2302. for (i = 0; i < num_eq; i++) {
  2303. status = ocrdma_create_eq(dev, &dev->qp_eq_tbl[i],
  2304. OCRDMA_EQ_LEN);
  2305. if (status) {
  2306. status = -EINVAL;
  2307. break;
  2308. }
  2309. sprintf(dev->qp_eq_tbl[i].irq_name, "ocrdma_qp%d-%d",
  2310. dev->id, i);
  2311. irq = ocrdma_get_irq(dev, &dev->qp_eq_tbl[i]);
  2312. status = request_irq(irq, ocrdma_irq_handler, flags,
  2313. dev->qp_eq_tbl[i].irq_name,
  2314. &dev->qp_eq_tbl[i]);
  2315. if (status) {
  2316. _ocrdma_destroy_eq(dev, &dev->qp_eq_tbl[i]);
  2317. status = -EINVAL;
  2318. break;
  2319. }
  2320. dev->eq_cnt += 1;
  2321. }
  2322. /* one eq is sufficient for data path to work */
  2323. if (dev->eq_cnt >= 1)
  2324. return 0;
  2325. if (status)
  2326. ocrdma_destroy_qp_eqs(dev);
  2327. return status;
  2328. }
  2329. int ocrdma_init_hw(struct ocrdma_dev *dev)
  2330. {
  2331. int status;
  2332. /* set up control path eq */
  2333. status = ocrdma_create_mq_eq(dev);
  2334. if (status)
  2335. return status;
  2336. /* set up data path eq */
  2337. status = ocrdma_create_qp_eqs(dev);
  2338. if (status)
  2339. goto qpeq_err;
  2340. status = ocrdma_create_mq(dev);
  2341. if (status)
  2342. goto mq_err;
  2343. status = ocrdma_mbx_query_fw_config(dev);
  2344. if (status)
  2345. goto conf_err;
  2346. status = ocrdma_mbx_query_dev(dev);
  2347. if (status)
  2348. goto conf_err;
  2349. status = ocrdma_mbx_query_fw_ver(dev);
  2350. if (status)
  2351. goto conf_err;
  2352. status = ocrdma_mbx_create_ah_tbl(dev);
  2353. if (status)
  2354. goto conf_err;
  2355. return 0;
  2356. conf_err:
  2357. ocrdma_destroy_mq(dev);
  2358. mq_err:
  2359. ocrdma_destroy_qp_eqs(dev);
  2360. qpeq_err:
  2361. ocrdma_destroy_eq(dev, &dev->meq);
  2362. pr_err("%s() status=%d\n", __func__, status);
  2363. return status;
  2364. }
  2365. void ocrdma_cleanup_hw(struct ocrdma_dev *dev)
  2366. {
  2367. ocrdma_mbx_delete_ah_tbl(dev);
  2368. /* cleanup the data path eqs */
  2369. ocrdma_destroy_qp_eqs(dev);
  2370. /* cleanup the control path */
  2371. ocrdma_destroy_mq(dev);
  2372. ocrdma_destroy_eq(dev, &dev->meq);
  2373. }