ni_dpm.c 130 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365
  1. /*
  2. * Copyright 2012 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "radeon.h"
  25. #include "nid.h"
  26. #include "r600_dpm.h"
  27. #include "ni_dpm.h"
  28. #include "atom.h"
  29. #include <linux/math64.h>
  30. #include <linux/seq_file.h>
  31. #define MC_CG_ARB_FREQ_F0 0x0a
  32. #define MC_CG_ARB_FREQ_F1 0x0b
  33. #define MC_CG_ARB_FREQ_F2 0x0c
  34. #define MC_CG_ARB_FREQ_F3 0x0d
  35. #define SMC_RAM_END 0xC000
  36. static const struct ni_cac_weights cac_weights_cayman_xt =
  37. {
  38. 0x15,
  39. 0x2,
  40. 0x19,
  41. 0x2,
  42. 0x8,
  43. 0x14,
  44. 0x2,
  45. 0x16,
  46. 0xE,
  47. 0x17,
  48. 0x13,
  49. 0x2B,
  50. 0x10,
  51. 0x7,
  52. 0x5,
  53. 0x5,
  54. 0x5,
  55. 0x2,
  56. 0x3,
  57. 0x9,
  58. 0x10,
  59. 0x10,
  60. 0x2B,
  61. 0xA,
  62. 0x9,
  63. 0x4,
  64. 0xD,
  65. 0xD,
  66. 0x3E,
  67. 0x18,
  68. 0x14,
  69. 0,
  70. 0x3,
  71. 0x3,
  72. 0x5,
  73. 0,
  74. 0x2,
  75. 0,
  76. 0,
  77. 0,
  78. 0,
  79. 0,
  80. 0,
  81. 0,
  82. 0,
  83. 0,
  84. 0x1CC,
  85. 0,
  86. 0x164,
  87. 1,
  88. 1,
  89. 1,
  90. 1,
  91. 12,
  92. 12,
  93. 12,
  94. 0x12,
  95. 0x1F,
  96. 132,
  97. 5,
  98. 7,
  99. 0,
  100. { 0, 0, 0, 0, 0, 0, 0, 0 },
  101. { 0, 0, 0, 0 },
  102. true
  103. };
  104. static const struct ni_cac_weights cac_weights_cayman_pro =
  105. {
  106. 0x16,
  107. 0x4,
  108. 0x10,
  109. 0x2,
  110. 0xA,
  111. 0x16,
  112. 0x2,
  113. 0x18,
  114. 0x10,
  115. 0x1A,
  116. 0x16,
  117. 0x2D,
  118. 0x12,
  119. 0xA,
  120. 0x6,
  121. 0x6,
  122. 0x6,
  123. 0x2,
  124. 0x4,
  125. 0xB,
  126. 0x11,
  127. 0x11,
  128. 0x2D,
  129. 0xC,
  130. 0xC,
  131. 0x7,
  132. 0x10,
  133. 0x10,
  134. 0x3F,
  135. 0x1A,
  136. 0x16,
  137. 0,
  138. 0x7,
  139. 0x4,
  140. 0x6,
  141. 1,
  142. 0x2,
  143. 0x1,
  144. 0,
  145. 0,
  146. 0,
  147. 0,
  148. 0,
  149. 0,
  150. 0x30,
  151. 0,
  152. 0x1CF,
  153. 0,
  154. 0x166,
  155. 1,
  156. 1,
  157. 1,
  158. 1,
  159. 12,
  160. 12,
  161. 12,
  162. 0x15,
  163. 0x1F,
  164. 132,
  165. 6,
  166. 6,
  167. 0,
  168. { 0, 0, 0, 0, 0, 0, 0, 0 },
  169. { 0, 0, 0, 0 },
  170. true
  171. };
  172. static const struct ni_cac_weights cac_weights_cayman_le =
  173. {
  174. 0x7,
  175. 0xE,
  176. 0x1,
  177. 0xA,
  178. 0x1,
  179. 0x3F,
  180. 0x2,
  181. 0x18,
  182. 0x10,
  183. 0x1A,
  184. 0x1,
  185. 0x3F,
  186. 0x1,
  187. 0xE,
  188. 0x6,
  189. 0x6,
  190. 0x6,
  191. 0x2,
  192. 0x4,
  193. 0x9,
  194. 0x1A,
  195. 0x1A,
  196. 0x2C,
  197. 0xA,
  198. 0x11,
  199. 0x8,
  200. 0x19,
  201. 0x19,
  202. 0x1,
  203. 0x1,
  204. 0x1A,
  205. 0,
  206. 0x8,
  207. 0x5,
  208. 0x8,
  209. 0x1,
  210. 0x3,
  211. 0x1,
  212. 0,
  213. 0,
  214. 0,
  215. 0,
  216. 0,
  217. 0,
  218. 0x38,
  219. 0x38,
  220. 0x239,
  221. 0x3,
  222. 0x18A,
  223. 1,
  224. 1,
  225. 1,
  226. 1,
  227. 12,
  228. 12,
  229. 12,
  230. 0x15,
  231. 0x22,
  232. 132,
  233. 6,
  234. 6,
  235. 0,
  236. { 0, 0, 0, 0, 0, 0, 0, 0 },
  237. { 0, 0, 0, 0 },
  238. true
  239. };
  240. #define NISLANDS_MGCG_SEQUENCE 300
  241. static const u32 cayman_cgcg_cgls_default[] =
  242. {
  243. 0x000008f8, 0x00000010, 0xffffffff,
  244. 0x000008fc, 0x00000000, 0xffffffff,
  245. 0x000008f8, 0x00000011, 0xffffffff,
  246. 0x000008fc, 0x00000000, 0xffffffff,
  247. 0x000008f8, 0x00000012, 0xffffffff,
  248. 0x000008fc, 0x00000000, 0xffffffff,
  249. 0x000008f8, 0x00000013, 0xffffffff,
  250. 0x000008fc, 0x00000000, 0xffffffff,
  251. 0x000008f8, 0x00000014, 0xffffffff,
  252. 0x000008fc, 0x00000000, 0xffffffff,
  253. 0x000008f8, 0x00000015, 0xffffffff,
  254. 0x000008fc, 0x00000000, 0xffffffff,
  255. 0x000008f8, 0x00000016, 0xffffffff,
  256. 0x000008fc, 0x00000000, 0xffffffff,
  257. 0x000008f8, 0x00000017, 0xffffffff,
  258. 0x000008fc, 0x00000000, 0xffffffff,
  259. 0x000008f8, 0x00000018, 0xffffffff,
  260. 0x000008fc, 0x00000000, 0xffffffff,
  261. 0x000008f8, 0x00000019, 0xffffffff,
  262. 0x000008fc, 0x00000000, 0xffffffff,
  263. 0x000008f8, 0x0000001a, 0xffffffff,
  264. 0x000008fc, 0x00000000, 0xffffffff,
  265. 0x000008f8, 0x0000001b, 0xffffffff,
  266. 0x000008fc, 0x00000000, 0xffffffff,
  267. 0x000008f8, 0x00000020, 0xffffffff,
  268. 0x000008fc, 0x00000000, 0xffffffff,
  269. 0x000008f8, 0x00000021, 0xffffffff,
  270. 0x000008fc, 0x00000000, 0xffffffff,
  271. 0x000008f8, 0x00000022, 0xffffffff,
  272. 0x000008fc, 0x00000000, 0xffffffff,
  273. 0x000008f8, 0x00000023, 0xffffffff,
  274. 0x000008fc, 0x00000000, 0xffffffff,
  275. 0x000008f8, 0x00000024, 0xffffffff,
  276. 0x000008fc, 0x00000000, 0xffffffff,
  277. 0x000008f8, 0x00000025, 0xffffffff,
  278. 0x000008fc, 0x00000000, 0xffffffff,
  279. 0x000008f8, 0x00000026, 0xffffffff,
  280. 0x000008fc, 0x00000000, 0xffffffff,
  281. 0x000008f8, 0x00000027, 0xffffffff,
  282. 0x000008fc, 0x00000000, 0xffffffff,
  283. 0x000008f8, 0x00000028, 0xffffffff,
  284. 0x000008fc, 0x00000000, 0xffffffff,
  285. 0x000008f8, 0x00000029, 0xffffffff,
  286. 0x000008fc, 0x00000000, 0xffffffff,
  287. 0x000008f8, 0x0000002a, 0xffffffff,
  288. 0x000008fc, 0x00000000, 0xffffffff,
  289. 0x000008f8, 0x0000002b, 0xffffffff,
  290. 0x000008fc, 0x00000000, 0xffffffff
  291. };
  292. #define CAYMAN_CGCG_CGLS_DEFAULT_LENGTH sizeof(cayman_cgcg_cgls_default) / (3 * sizeof(u32))
  293. static const u32 cayman_cgcg_cgls_disable[] =
  294. {
  295. 0x000008f8, 0x00000010, 0xffffffff,
  296. 0x000008fc, 0xffffffff, 0xffffffff,
  297. 0x000008f8, 0x00000011, 0xffffffff,
  298. 0x000008fc, 0xffffffff, 0xffffffff,
  299. 0x000008f8, 0x00000012, 0xffffffff,
  300. 0x000008fc, 0xffffffff, 0xffffffff,
  301. 0x000008f8, 0x00000013, 0xffffffff,
  302. 0x000008fc, 0xffffffff, 0xffffffff,
  303. 0x000008f8, 0x00000014, 0xffffffff,
  304. 0x000008fc, 0xffffffff, 0xffffffff,
  305. 0x000008f8, 0x00000015, 0xffffffff,
  306. 0x000008fc, 0xffffffff, 0xffffffff,
  307. 0x000008f8, 0x00000016, 0xffffffff,
  308. 0x000008fc, 0xffffffff, 0xffffffff,
  309. 0x000008f8, 0x00000017, 0xffffffff,
  310. 0x000008fc, 0xffffffff, 0xffffffff,
  311. 0x000008f8, 0x00000018, 0xffffffff,
  312. 0x000008fc, 0xffffffff, 0xffffffff,
  313. 0x000008f8, 0x00000019, 0xffffffff,
  314. 0x000008fc, 0xffffffff, 0xffffffff,
  315. 0x000008f8, 0x0000001a, 0xffffffff,
  316. 0x000008fc, 0xffffffff, 0xffffffff,
  317. 0x000008f8, 0x0000001b, 0xffffffff,
  318. 0x000008fc, 0xffffffff, 0xffffffff,
  319. 0x000008f8, 0x00000020, 0xffffffff,
  320. 0x000008fc, 0x00000000, 0xffffffff,
  321. 0x000008f8, 0x00000021, 0xffffffff,
  322. 0x000008fc, 0x00000000, 0xffffffff,
  323. 0x000008f8, 0x00000022, 0xffffffff,
  324. 0x000008fc, 0x00000000, 0xffffffff,
  325. 0x000008f8, 0x00000023, 0xffffffff,
  326. 0x000008fc, 0x00000000, 0xffffffff,
  327. 0x000008f8, 0x00000024, 0xffffffff,
  328. 0x000008fc, 0x00000000, 0xffffffff,
  329. 0x000008f8, 0x00000025, 0xffffffff,
  330. 0x000008fc, 0x00000000, 0xffffffff,
  331. 0x000008f8, 0x00000026, 0xffffffff,
  332. 0x000008fc, 0x00000000, 0xffffffff,
  333. 0x000008f8, 0x00000027, 0xffffffff,
  334. 0x000008fc, 0x00000000, 0xffffffff,
  335. 0x000008f8, 0x00000028, 0xffffffff,
  336. 0x000008fc, 0x00000000, 0xffffffff,
  337. 0x000008f8, 0x00000029, 0xffffffff,
  338. 0x000008fc, 0x00000000, 0xffffffff,
  339. 0x000008f8, 0x0000002a, 0xffffffff,
  340. 0x000008fc, 0x00000000, 0xffffffff,
  341. 0x000008f8, 0x0000002b, 0xffffffff,
  342. 0x000008fc, 0x00000000, 0xffffffff,
  343. 0x00000644, 0x000f7902, 0x001f4180,
  344. 0x00000644, 0x000f3802, 0x001f4180
  345. };
  346. #define CAYMAN_CGCG_CGLS_DISABLE_LENGTH sizeof(cayman_cgcg_cgls_disable) / (3 * sizeof(u32))
  347. static const u32 cayman_cgcg_cgls_enable[] =
  348. {
  349. 0x00000644, 0x000f7882, 0x001f4080,
  350. 0x000008f8, 0x00000010, 0xffffffff,
  351. 0x000008fc, 0x00000000, 0xffffffff,
  352. 0x000008f8, 0x00000011, 0xffffffff,
  353. 0x000008fc, 0x00000000, 0xffffffff,
  354. 0x000008f8, 0x00000012, 0xffffffff,
  355. 0x000008fc, 0x00000000, 0xffffffff,
  356. 0x000008f8, 0x00000013, 0xffffffff,
  357. 0x000008fc, 0x00000000, 0xffffffff,
  358. 0x000008f8, 0x00000014, 0xffffffff,
  359. 0x000008fc, 0x00000000, 0xffffffff,
  360. 0x000008f8, 0x00000015, 0xffffffff,
  361. 0x000008fc, 0x00000000, 0xffffffff,
  362. 0x000008f8, 0x00000016, 0xffffffff,
  363. 0x000008fc, 0x00000000, 0xffffffff,
  364. 0x000008f8, 0x00000017, 0xffffffff,
  365. 0x000008fc, 0x00000000, 0xffffffff,
  366. 0x000008f8, 0x00000018, 0xffffffff,
  367. 0x000008fc, 0x00000000, 0xffffffff,
  368. 0x000008f8, 0x00000019, 0xffffffff,
  369. 0x000008fc, 0x00000000, 0xffffffff,
  370. 0x000008f8, 0x0000001a, 0xffffffff,
  371. 0x000008fc, 0x00000000, 0xffffffff,
  372. 0x000008f8, 0x0000001b, 0xffffffff,
  373. 0x000008fc, 0x00000000, 0xffffffff,
  374. 0x000008f8, 0x00000020, 0xffffffff,
  375. 0x000008fc, 0xffffffff, 0xffffffff,
  376. 0x000008f8, 0x00000021, 0xffffffff,
  377. 0x000008fc, 0xffffffff, 0xffffffff,
  378. 0x000008f8, 0x00000022, 0xffffffff,
  379. 0x000008fc, 0xffffffff, 0xffffffff,
  380. 0x000008f8, 0x00000023, 0xffffffff,
  381. 0x000008fc, 0xffffffff, 0xffffffff,
  382. 0x000008f8, 0x00000024, 0xffffffff,
  383. 0x000008fc, 0xffffffff, 0xffffffff,
  384. 0x000008f8, 0x00000025, 0xffffffff,
  385. 0x000008fc, 0xffffffff, 0xffffffff,
  386. 0x000008f8, 0x00000026, 0xffffffff,
  387. 0x000008fc, 0xffffffff, 0xffffffff,
  388. 0x000008f8, 0x00000027, 0xffffffff,
  389. 0x000008fc, 0xffffffff, 0xffffffff,
  390. 0x000008f8, 0x00000028, 0xffffffff,
  391. 0x000008fc, 0xffffffff, 0xffffffff,
  392. 0x000008f8, 0x00000029, 0xffffffff,
  393. 0x000008fc, 0xffffffff, 0xffffffff,
  394. 0x000008f8, 0x0000002a, 0xffffffff,
  395. 0x000008fc, 0xffffffff, 0xffffffff,
  396. 0x000008f8, 0x0000002b, 0xffffffff,
  397. 0x000008fc, 0xffffffff, 0xffffffff
  398. };
  399. #define CAYMAN_CGCG_CGLS_ENABLE_LENGTH sizeof(cayman_cgcg_cgls_enable) / (3 * sizeof(u32))
  400. static const u32 cayman_mgcg_default[] =
  401. {
  402. 0x0000802c, 0xc0000000, 0xffffffff,
  403. 0x00003fc4, 0xc0000000, 0xffffffff,
  404. 0x00005448, 0x00000100, 0xffffffff,
  405. 0x000055e4, 0x00000100, 0xffffffff,
  406. 0x0000160c, 0x00000100, 0xffffffff,
  407. 0x00008984, 0x06000100, 0xffffffff,
  408. 0x0000c164, 0x00000100, 0xffffffff,
  409. 0x00008a18, 0x00000100, 0xffffffff,
  410. 0x0000897c, 0x06000100, 0xffffffff,
  411. 0x00008b28, 0x00000100, 0xffffffff,
  412. 0x00009144, 0x00800200, 0xffffffff,
  413. 0x00009a60, 0x00000100, 0xffffffff,
  414. 0x00009868, 0x00000100, 0xffffffff,
  415. 0x00008d58, 0x00000100, 0xffffffff,
  416. 0x00009510, 0x00000100, 0xffffffff,
  417. 0x0000949c, 0x00000100, 0xffffffff,
  418. 0x00009654, 0x00000100, 0xffffffff,
  419. 0x00009030, 0x00000100, 0xffffffff,
  420. 0x00009034, 0x00000100, 0xffffffff,
  421. 0x00009038, 0x00000100, 0xffffffff,
  422. 0x0000903c, 0x00000100, 0xffffffff,
  423. 0x00009040, 0x00000100, 0xffffffff,
  424. 0x0000a200, 0x00000100, 0xffffffff,
  425. 0x0000a204, 0x00000100, 0xffffffff,
  426. 0x0000a208, 0x00000100, 0xffffffff,
  427. 0x0000a20c, 0x00000100, 0xffffffff,
  428. 0x00009744, 0x00000100, 0xffffffff,
  429. 0x00003f80, 0x00000100, 0xffffffff,
  430. 0x0000a210, 0x00000100, 0xffffffff,
  431. 0x0000a214, 0x00000100, 0xffffffff,
  432. 0x000004d8, 0x00000100, 0xffffffff,
  433. 0x00009664, 0x00000100, 0xffffffff,
  434. 0x00009698, 0x00000100, 0xffffffff,
  435. 0x000004d4, 0x00000200, 0xffffffff,
  436. 0x000004d0, 0x00000000, 0xffffffff,
  437. 0x000030cc, 0x00000104, 0xffffffff,
  438. 0x0000d0c0, 0x00000100, 0xffffffff,
  439. 0x0000d8c0, 0x00000100, 0xffffffff,
  440. 0x0000802c, 0x40000000, 0xffffffff,
  441. 0x00003fc4, 0x40000000, 0xffffffff,
  442. 0x0000915c, 0x00010000, 0xffffffff,
  443. 0x00009160, 0x00030002, 0xffffffff,
  444. 0x00009164, 0x00050004, 0xffffffff,
  445. 0x00009168, 0x00070006, 0xffffffff,
  446. 0x00009178, 0x00070000, 0xffffffff,
  447. 0x0000917c, 0x00030002, 0xffffffff,
  448. 0x00009180, 0x00050004, 0xffffffff,
  449. 0x0000918c, 0x00010006, 0xffffffff,
  450. 0x00009190, 0x00090008, 0xffffffff,
  451. 0x00009194, 0x00070000, 0xffffffff,
  452. 0x00009198, 0x00030002, 0xffffffff,
  453. 0x0000919c, 0x00050004, 0xffffffff,
  454. 0x000091a8, 0x00010006, 0xffffffff,
  455. 0x000091ac, 0x00090008, 0xffffffff,
  456. 0x000091b0, 0x00070000, 0xffffffff,
  457. 0x000091b4, 0x00030002, 0xffffffff,
  458. 0x000091b8, 0x00050004, 0xffffffff,
  459. 0x000091c4, 0x00010006, 0xffffffff,
  460. 0x000091c8, 0x00090008, 0xffffffff,
  461. 0x000091cc, 0x00070000, 0xffffffff,
  462. 0x000091d0, 0x00030002, 0xffffffff,
  463. 0x000091d4, 0x00050004, 0xffffffff,
  464. 0x000091e0, 0x00010006, 0xffffffff,
  465. 0x000091e4, 0x00090008, 0xffffffff,
  466. 0x000091e8, 0x00000000, 0xffffffff,
  467. 0x000091ec, 0x00070000, 0xffffffff,
  468. 0x000091f0, 0x00030002, 0xffffffff,
  469. 0x000091f4, 0x00050004, 0xffffffff,
  470. 0x00009200, 0x00010006, 0xffffffff,
  471. 0x00009204, 0x00090008, 0xffffffff,
  472. 0x00009208, 0x00070000, 0xffffffff,
  473. 0x0000920c, 0x00030002, 0xffffffff,
  474. 0x00009210, 0x00050004, 0xffffffff,
  475. 0x0000921c, 0x00010006, 0xffffffff,
  476. 0x00009220, 0x00090008, 0xffffffff,
  477. 0x00009224, 0x00070000, 0xffffffff,
  478. 0x00009228, 0x00030002, 0xffffffff,
  479. 0x0000922c, 0x00050004, 0xffffffff,
  480. 0x00009238, 0x00010006, 0xffffffff,
  481. 0x0000923c, 0x00090008, 0xffffffff,
  482. 0x00009240, 0x00070000, 0xffffffff,
  483. 0x00009244, 0x00030002, 0xffffffff,
  484. 0x00009248, 0x00050004, 0xffffffff,
  485. 0x00009254, 0x00010006, 0xffffffff,
  486. 0x00009258, 0x00090008, 0xffffffff,
  487. 0x0000925c, 0x00070000, 0xffffffff,
  488. 0x00009260, 0x00030002, 0xffffffff,
  489. 0x00009264, 0x00050004, 0xffffffff,
  490. 0x00009270, 0x00010006, 0xffffffff,
  491. 0x00009274, 0x00090008, 0xffffffff,
  492. 0x00009278, 0x00070000, 0xffffffff,
  493. 0x0000927c, 0x00030002, 0xffffffff,
  494. 0x00009280, 0x00050004, 0xffffffff,
  495. 0x0000928c, 0x00010006, 0xffffffff,
  496. 0x00009290, 0x00090008, 0xffffffff,
  497. 0x000092a8, 0x00070000, 0xffffffff,
  498. 0x000092ac, 0x00030002, 0xffffffff,
  499. 0x000092b0, 0x00050004, 0xffffffff,
  500. 0x000092bc, 0x00010006, 0xffffffff,
  501. 0x000092c0, 0x00090008, 0xffffffff,
  502. 0x000092c4, 0x00070000, 0xffffffff,
  503. 0x000092c8, 0x00030002, 0xffffffff,
  504. 0x000092cc, 0x00050004, 0xffffffff,
  505. 0x000092d8, 0x00010006, 0xffffffff,
  506. 0x000092dc, 0x00090008, 0xffffffff,
  507. 0x00009294, 0x00000000, 0xffffffff,
  508. 0x0000802c, 0x40010000, 0xffffffff,
  509. 0x00003fc4, 0x40010000, 0xffffffff,
  510. 0x0000915c, 0x00010000, 0xffffffff,
  511. 0x00009160, 0x00030002, 0xffffffff,
  512. 0x00009164, 0x00050004, 0xffffffff,
  513. 0x00009168, 0x00070006, 0xffffffff,
  514. 0x00009178, 0x00070000, 0xffffffff,
  515. 0x0000917c, 0x00030002, 0xffffffff,
  516. 0x00009180, 0x00050004, 0xffffffff,
  517. 0x0000918c, 0x00010006, 0xffffffff,
  518. 0x00009190, 0x00090008, 0xffffffff,
  519. 0x00009194, 0x00070000, 0xffffffff,
  520. 0x00009198, 0x00030002, 0xffffffff,
  521. 0x0000919c, 0x00050004, 0xffffffff,
  522. 0x000091a8, 0x00010006, 0xffffffff,
  523. 0x000091ac, 0x00090008, 0xffffffff,
  524. 0x000091b0, 0x00070000, 0xffffffff,
  525. 0x000091b4, 0x00030002, 0xffffffff,
  526. 0x000091b8, 0x00050004, 0xffffffff,
  527. 0x000091c4, 0x00010006, 0xffffffff,
  528. 0x000091c8, 0x00090008, 0xffffffff,
  529. 0x000091cc, 0x00070000, 0xffffffff,
  530. 0x000091d0, 0x00030002, 0xffffffff,
  531. 0x000091d4, 0x00050004, 0xffffffff,
  532. 0x000091e0, 0x00010006, 0xffffffff,
  533. 0x000091e4, 0x00090008, 0xffffffff,
  534. 0x000091e8, 0x00000000, 0xffffffff,
  535. 0x000091ec, 0x00070000, 0xffffffff,
  536. 0x000091f0, 0x00030002, 0xffffffff,
  537. 0x000091f4, 0x00050004, 0xffffffff,
  538. 0x00009200, 0x00010006, 0xffffffff,
  539. 0x00009204, 0x00090008, 0xffffffff,
  540. 0x00009208, 0x00070000, 0xffffffff,
  541. 0x0000920c, 0x00030002, 0xffffffff,
  542. 0x00009210, 0x00050004, 0xffffffff,
  543. 0x0000921c, 0x00010006, 0xffffffff,
  544. 0x00009220, 0x00090008, 0xffffffff,
  545. 0x00009224, 0x00070000, 0xffffffff,
  546. 0x00009228, 0x00030002, 0xffffffff,
  547. 0x0000922c, 0x00050004, 0xffffffff,
  548. 0x00009238, 0x00010006, 0xffffffff,
  549. 0x0000923c, 0x00090008, 0xffffffff,
  550. 0x00009240, 0x00070000, 0xffffffff,
  551. 0x00009244, 0x00030002, 0xffffffff,
  552. 0x00009248, 0x00050004, 0xffffffff,
  553. 0x00009254, 0x00010006, 0xffffffff,
  554. 0x00009258, 0x00090008, 0xffffffff,
  555. 0x0000925c, 0x00070000, 0xffffffff,
  556. 0x00009260, 0x00030002, 0xffffffff,
  557. 0x00009264, 0x00050004, 0xffffffff,
  558. 0x00009270, 0x00010006, 0xffffffff,
  559. 0x00009274, 0x00090008, 0xffffffff,
  560. 0x00009278, 0x00070000, 0xffffffff,
  561. 0x0000927c, 0x00030002, 0xffffffff,
  562. 0x00009280, 0x00050004, 0xffffffff,
  563. 0x0000928c, 0x00010006, 0xffffffff,
  564. 0x00009290, 0x00090008, 0xffffffff,
  565. 0x000092a8, 0x00070000, 0xffffffff,
  566. 0x000092ac, 0x00030002, 0xffffffff,
  567. 0x000092b0, 0x00050004, 0xffffffff,
  568. 0x000092bc, 0x00010006, 0xffffffff,
  569. 0x000092c0, 0x00090008, 0xffffffff,
  570. 0x000092c4, 0x00070000, 0xffffffff,
  571. 0x000092c8, 0x00030002, 0xffffffff,
  572. 0x000092cc, 0x00050004, 0xffffffff,
  573. 0x000092d8, 0x00010006, 0xffffffff,
  574. 0x000092dc, 0x00090008, 0xffffffff,
  575. 0x00009294, 0x00000000, 0xffffffff,
  576. 0x0000802c, 0xc0000000, 0xffffffff,
  577. 0x00003fc4, 0xc0000000, 0xffffffff,
  578. 0x000008f8, 0x00000010, 0xffffffff,
  579. 0x000008fc, 0x00000000, 0xffffffff,
  580. 0x000008f8, 0x00000011, 0xffffffff,
  581. 0x000008fc, 0x00000000, 0xffffffff,
  582. 0x000008f8, 0x00000012, 0xffffffff,
  583. 0x000008fc, 0x00000000, 0xffffffff,
  584. 0x000008f8, 0x00000013, 0xffffffff,
  585. 0x000008fc, 0x00000000, 0xffffffff,
  586. 0x000008f8, 0x00000014, 0xffffffff,
  587. 0x000008fc, 0x00000000, 0xffffffff,
  588. 0x000008f8, 0x00000015, 0xffffffff,
  589. 0x000008fc, 0x00000000, 0xffffffff,
  590. 0x000008f8, 0x00000016, 0xffffffff,
  591. 0x000008fc, 0x00000000, 0xffffffff,
  592. 0x000008f8, 0x00000017, 0xffffffff,
  593. 0x000008fc, 0x00000000, 0xffffffff,
  594. 0x000008f8, 0x00000018, 0xffffffff,
  595. 0x000008fc, 0x00000000, 0xffffffff,
  596. 0x000008f8, 0x00000019, 0xffffffff,
  597. 0x000008fc, 0x00000000, 0xffffffff,
  598. 0x000008f8, 0x0000001a, 0xffffffff,
  599. 0x000008fc, 0x00000000, 0xffffffff,
  600. 0x000008f8, 0x0000001b, 0xffffffff,
  601. 0x000008fc, 0x00000000, 0xffffffff
  602. };
  603. #define CAYMAN_MGCG_DEFAULT_LENGTH sizeof(cayman_mgcg_default) / (3 * sizeof(u32))
  604. static const u32 cayman_mgcg_disable[] =
  605. {
  606. 0x0000802c, 0xc0000000, 0xffffffff,
  607. 0x000008f8, 0x00000000, 0xffffffff,
  608. 0x000008fc, 0xffffffff, 0xffffffff,
  609. 0x000008f8, 0x00000001, 0xffffffff,
  610. 0x000008fc, 0xffffffff, 0xffffffff,
  611. 0x000008f8, 0x00000002, 0xffffffff,
  612. 0x000008fc, 0xffffffff, 0xffffffff,
  613. 0x000008f8, 0x00000003, 0xffffffff,
  614. 0x000008fc, 0xffffffff, 0xffffffff,
  615. 0x00009150, 0x00600000, 0xffffffff
  616. };
  617. #define CAYMAN_MGCG_DISABLE_LENGTH sizeof(cayman_mgcg_disable) / (3 * sizeof(u32))
  618. static const u32 cayman_mgcg_enable[] =
  619. {
  620. 0x0000802c, 0xc0000000, 0xffffffff,
  621. 0x000008f8, 0x00000000, 0xffffffff,
  622. 0x000008fc, 0x00000000, 0xffffffff,
  623. 0x000008f8, 0x00000001, 0xffffffff,
  624. 0x000008fc, 0x00000000, 0xffffffff,
  625. 0x000008f8, 0x00000002, 0xffffffff,
  626. 0x000008fc, 0x00600000, 0xffffffff,
  627. 0x000008f8, 0x00000003, 0xffffffff,
  628. 0x000008fc, 0x00000000, 0xffffffff,
  629. 0x00009150, 0x96944200, 0xffffffff
  630. };
  631. #define CAYMAN_MGCG_ENABLE_LENGTH sizeof(cayman_mgcg_enable) / (3 * sizeof(u32))
  632. #define NISLANDS_SYSLS_SEQUENCE 100
  633. static const u32 cayman_sysls_default[] =
  634. {
  635. /* Register, Value, Mask bits */
  636. 0x000055e8, 0x00000000, 0xffffffff,
  637. 0x0000d0bc, 0x00000000, 0xffffffff,
  638. 0x0000d8bc, 0x00000000, 0xffffffff,
  639. 0x000015c0, 0x000c1401, 0xffffffff,
  640. 0x0000264c, 0x000c0400, 0xffffffff,
  641. 0x00002648, 0x000c0400, 0xffffffff,
  642. 0x00002650, 0x000c0400, 0xffffffff,
  643. 0x000020b8, 0x000c0400, 0xffffffff,
  644. 0x000020bc, 0x000c0400, 0xffffffff,
  645. 0x000020c0, 0x000c0c80, 0xffffffff,
  646. 0x0000f4a0, 0x000000c0, 0xffffffff,
  647. 0x0000f4a4, 0x00680fff, 0xffffffff,
  648. 0x00002f50, 0x00000404, 0xffffffff,
  649. 0x000004c8, 0x00000001, 0xffffffff,
  650. 0x000064ec, 0x00000000, 0xffffffff,
  651. 0x00000c7c, 0x00000000, 0xffffffff,
  652. 0x00008dfc, 0x00000000, 0xffffffff
  653. };
  654. #define CAYMAN_SYSLS_DEFAULT_LENGTH sizeof(cayman_sysls_default) / (3 * sizeof(u32))
  655. static const u32 cayman_sysls_disable[] =
  656. {
  657. /* Register, Value, Mask bits */
  658. 0x0000d0c0, 0x00000000, 0xffffffff,
  659. 0x0000d8c0, 0x00000000, 0xffffffff,
  660. 0x000055e8, 0x00000000, 0xffffffff,
  661. 0x0000d0bc, 0x00000000, 0xffffffff,
  662. 0x0000d8bc, 0x00000000, 0xffffffff,
  663. 0x000015c0, 0x00041401, 0xffffffff,
  664. 0x0000264c, 0x00040400, 0xffffffff,
  665. 0x00002648, 0x00040400, 0xffffffff,
  666. 0x00002650, 0x00040400, 0xffffffff,
  667. 0x000020b8, 0x00040400, 0xffffffff,
  668. 0x000020bc, 0x00040400, 0xffffffff,
  669. 0x000020c0, 0x00040c80, 0xffffffff,
  670. 0x0000f4a0, 0x000000c0, 0xffffffff,
  671. 0x0000f4a4, 0x00680000, 0xffffffff,
  672. 0x00002f50, 0x00000404, 0xffffffff,
  673. 0x000004c8, 0x00000001, 0xffffffff,
  674. 0x000064ec, 0x00007ffd, 0xffffffff,
  675. 0x00000c7c, 0x0000ff00, 0xffffffff,
  676. 0x00008dfc, 0x0000007f, 0xffffffff
  677. };
  678. #define CAYMAN_SYSLS_DISABLE_LENGTH sizeof(cayman_sysls_disable) / (3 * sizeof(u32))
  679. static const u32 cayman_sysls_enable[] =
  680. {
  681. /* Register, Value, Mask bits */
  682. 0x000055e8, 0x00000001, 0xffffffff,
  683. 0x0000d0bc, 0x00000100, 0xffffffff,
  684. 0x0000d8bc, 0x00000100, 0xffffffff,
  685. 0x000015c0, 0x000c1401, 0xffffffff,
  686. 0x0000264c, 0x000c0400, 0xffffffff,
  687. 0x00002648, 0x000c0400, 0xffffffff,
  688. 0x00002650, 0x000c0400, 0xffffffff,
  689. 0x000020b8, 0x000c0400, 0xffffffff,
  690. 0x000020bc, 0x000c0400, 0xffffffff,
  691. 0x000020c0, 0x000c0c80, 0xffffffff,
  692. 0x0000f4a0, 0x000000c0, 0xffffffff,
  693. 0x0000f4a4, 0x00680fff, 0xffffffff,
  694. 0x00002f50, 0x00000903, 0xffffffff,
  695. 0x000004c8, 0x00000000, 0xffffffff,
  696. 0x000064ec, 0x00000000, 0xffffffff,
  697. 0x00000c7c, 0x00000000, 0xffffffff,
  698. 0x00008dfc, 0x00000000, 0xffffffff
  699. };
  700. #define CAYMAN_SYSLS_ENABLE_LENGTH sizeof(cayman_sysls_enable) / (3 * sizeof(u32))
  701. struct rv7xx_power_info *rv770_get_pi(struct radeon_device *rdev);
  702. struct evergreen_power_info *evergreen_get_pi(struct radeon_device *rdev);
  703. struct ni_power_info *ni_get_pi(struct radeon_device *rdev)
  704. {
  705. struct ni_power_info *pi = rdev->pm.dpm.priv;
  706. return pi;
  707. }
  708. struct ni_ps *ni_get_ps(struct radeon_ps *rps)
  709. {
  710. struct ni_ps *ps = rps->ps_priv;
  711. return ps;
  712. }
  713. static void ni_calculate_leakage_for_v_and_t_formula(const struct ni_leakage_coeffients *coeff,
  714. u16 v, s32 t,
  715. u32 ileakage,
  716. u32 *leakage)
  717. {
  718. s64 kt, kv, leakage_w, i_leakage, vddc, temperature;
  719. i_leakage = div64_s64(drm_int2fixp(ileakage), 1000);
  720. vddc = div64_s64(drm_int2fixp(v), 1000);
  721. temperature = div64_s64(drm_int2fixp(t), 1000);
  722. kt = drm_fixp_mul(div64_s64(drm_int2fixp(coeff->at), 1000),
  723. drm_fixp_exp(drm_fixp_mul(div64_s64(drm_int2fixp(coeff->bt), 1000), temperature)));
  724. kv = drm_fixp_mul(div64_s64(drm_int2fixp(coeff->av), 1000),
  725. drm_fixp_exp(drm_fixp_mul(div64_s64(drm_int2fixp(coeff->bv), 1000), vddc)));
  726. leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc);
  727. *leakage = drm_fixp2int(leakage_w * 1000);
  728. }
  729. static void ni_calculate_leakage_for_v_and_t(struct radeon_device *rdev,
  730. const struct ni_leakage_coeffients *coeff,
  731. u16 v,
  732. s32 t,
  733. u32 i_leakage,
  734. u32 *leakage)
  735. {
  736. ni_calculate_leakage_for_v_and_t_formula(coeff, v, t, i_leakage, leakage);
  737. }
  738. bool ni_dpm_vblank_too_short(struct radeon_device *rdev)
  739. {
  740. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  741. u32 vblank_time = r600_dpm_get_vblank_time(rdev);
  742. u32 switch_limit = pi->mem_gddr5 ? 450 : 300;
  743. if (vblank_time < switch_limit)
  744. return true;
  745. else
  746. return false;
  747. }
  748. static void ni_apply_state_adjust_rules(struct radeon_device *rdev,
  749. struct radeon_ps *rps)
  750. {
  751. struct ni_ps *ps = ni_get_ps(rps);
  752. struct radeon_clock_and_voltage_limits *max_limits;
  753. bool disable_mclk_switching;
  754. u32 mclk, sclk;
  755. u16 vddc, vddci;
  756. int i;
  757. if ((rdev->pm.dpm.new_active_crtc_count > 1) ||
  758. ni_dpm_vblank_too_short(rdev))
  759. disable_mclk_switching = true;
  760. else
  761. disable_mclk_switching = false;
  762. if (rdev->pm.dpm.ac_power)
  763. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  764. else
  765. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  766. if (rdev->pm.dpm.ac_power == false) {
  767. for (i = 0; i < ps->performance_level_count; i++) {
  768. if (ps->performance_levels[i].mclk > max_limits->mclk)
  769. ps->performance_levels[i].mclk = max_limits->mclk;
  770. if (ps->performance_levels[i].sclk > max_limits->sclk)
  771. ps->performance_levels[i].sclk = max_limits->sclk;
  772. if (ps->performance_levels[i].vddc > max_limits->vddc)
  773. ps->performance_levels[i].vddc = max_limits->vddc;
  774. if (ps->performance_levels[i].vddci > max_limits->vddci)
  775. ps->performance_levels[i].vddci = max_limits->vddci;
  776. }
  777. }
  778. /* XXX validate the min clocks required for display */
  779. if (disable_mclk_switching) {
  780. mclk = ps->performance_levels[ps->performance_level_count - 1].mclk;
  781. sclk = ps->performance_levels[0].sclk;
  782. vddc = ps->performance_levels[0].vddc;
  783. vddci = ps->performance_levels[ps->performance_level_count - 1].vddci;
  784. } else {
  785. sclk = ps->performance_levels[0].sclk;
  786. mclk = ps->performance_levels[0].mclk;
  787. vddc = ps->performance_levels[0].vddc;
  788. vddci = ps->performance_levels[0].vddci;
  789. }
  790. /* adjusted low state */
  791. ps->performance_levels[0].sclk = sclk;
  792. ps->performance_levels[0].mclk = mclk;
  793. ps->performance_levels[0].vddc = vddc;
  794. ps->performance_levels[0].vddci = vddci;
  795. btc_skip_blacklist_clocks(rdev, max_limits->sclk, max_limits->mclk,
  796. &ps->performance_levels[0].sclk,
  797. &ps->performance_levels[0].mclk);
  798. for (i = 1; i < ps->performance_level_count; i++) {
  799. if (ps->performance_levels[i].sclk < ps->performance_levels[i - 1].sclk)
  800. ps->performance_levels[i].sclk = ps->performance_levels[i - 1].sclk;
  801. if (ps->performance_levels[i].vddc < ps->performance_levels[i - 1].vddc)
  802. ps->performance_levels[i].vddc = ps->performance_levels[i - 1].vddc;
  803. }
  804. if (disable_mclk_switching) {
  805. mclk = ps->performance_levels[0].mclk;
  806. for (i = 1; i < ps->performance_level_count; i++) {
  807. if (mclk < ps->performance_levels[i].mclk)
  808. mclk = ps->performance_levels[i].mclk;
  809. }
  810. for (i = 0; i < ps->performance_level_count; i++) {
  811. ps->performance_levels[i].mclk = mclk;
  812. ps->performance_levels[i].vddci = vddci;
  813. }
  814. } else {
  815. for (i = 1; i < ps->performance_level_count; i++) {
  816. if (ps->performance_levels[i].mclk < ps->performance_levels[i - 1].mclk)
  817. ps->performance_levels[i].mclk = ps->performance_levels[i - 1].mclk;
  818. if (ps->performance_levels[i].vddci < ps->performance_levels[i - 1].vddci)
  819. ps->performance_levels[i].vddci = ps->performance_levels[i - 1].vddci;
  820. }
  821. }
  822. for (i = 1; i < ps->performance_level_count; i++)
  823. btc_skip_blacklist_clocks(rdev, max_limits->sclk, max_limits->mclk,
  824. &ps->performance_levels[i].sclk,
  825. &ps->performance_levels[i].mclk);
  826. for (i = 0; i < ps->performance_level_count; i++)
  827. btc_adjust_clock_combinations(rdev, max_limits,
  828. &ps->performance_levels[i]);
  829. for (i = 0; i < ps->performance_level_count; i++) {
  830. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  831. ps->performance_levels[i].sclk,
  832. max_limits->vddc, &ps->performance_levels[i].vddc);
  833. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  834. ps->performance_levels[i].mclk,
  835. max_limits->vddci, &ps->performance_levels[i].vddci);
  836. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  837. ps->performance_levels[i].mclk,
  838. max_limits->vddc, &ps->performance_levels[i].vddc);
  839. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk,
  840. rdev->clock.current_dispclk,
  841. max_limits->vddc, &ps->performance_levels[i].vddc);
  842. }
  843. for (i = 0; i < ps->performance_level_count; i++) {
  844. btc_apply_voltage_delta_rules(rdev,
  845. max_limits->vddc, max_limits->vddci,
  846. &ps->performance_levels[i].vddc,
  847. &ps->performance_levels[i].vddci);
  848. }
  849. ps->dc_compatible = true;
  850. for (i = 0; i < ps->performance_level_count; i++) {
  851. if (ps->performance_levels[i].vddc > rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddc)
  852. ps->dc_compatible = false;
  853. if (ps->performance_levels[i].vddc < rdev->pm.dpm.dyn_state.min_vddc_for_pcie_gen2)
  854. ps->performance_levels[i].flags &= ~ATOM_PPLIB_R600_FLAGS_PCIEGEN2;
  855. }
  856. }
  857. static void ni_cg_clockgating_default(struct radeon_device *rdev)
  858. {
  859. u32 count;
  860. const u32 *ps = NULL;
  861. ps = (const u32 *)&cayman_cgcg_cgls_default;
  862. count = CAYMAN_CGCG_CGLS_DEFAULT_LENGTH;
  863. btc_program_mgcg_hw_sequence(rdev, ps, count);
  864. }
  865. static void ni_gfx_clockgating_enable(struct radeon_device *rdev,
  866. bool enable)
  867. {
  868. u32 count;
  869. const u32 *ps = NULL;
  870. if (enable) {
  871. ps = (const u32 *)&cayman_cgcg_cgls_enable;
  872. count = CAYMAN_CGCG_CGLS_ENABLE_LENGTH;
  873. } else {
  874. ps = (const u32 *)&cayman_cgcg_cgls_disable;
  875. count = CAYMAN_CGCG_CGLS_DISABLE_LENGTH;
  876. }
  877. btc_program_mgcg_hw_sequence(rdev, ps, count);
  878. }
  879. static void ni_mg_clockgating_default(struct radeon_device *rdev)
  880. {
  881. u32 count;
  882. const u32 *ps = NULL;
  883. ps = (const u32 *)&cayman_mgcg_default;
  884. count = CAYMAN_MGCG_DEFAULT_LENGTH;
  885. btc_program_mgcg_hw_sequence(rdev, ps, count);
  886. }
  887. static void ni_mg_clockgating_enable(struct radeon_device *rdev,
  888. bool enable)
  889. {
  890. u32 count;
  891. const u32 *ps = NULL;
  892. if (enable) {
  893. ps = (const u32 *)&cayman_mgcg_enable;
  894. count = CAYMAN_MGCG_ENABLE_LENGTH;
  895. } else {
  896. ps = (const u32 *)&cayman_mgcg_disable;
  897. count = CAYMAN_MGCG_DISABLE_LENGTH;
  898. }
  899. btc_program_mgcg_hw_sequence(rdev, ps, count);
  900. }
  901. static void ni_ls_clockgating_default(struct radeon_device *rdev)
  902. {
  903. u32 count;
  904. const u32 *ps = NULL;
  905. ps = (const u32 *)&cayman_sysls_default;
  906. count = CAYMAN_SYSLS_DEFAULT_LENGTH;
  907. btc_program_mgcg_hw_sequence(rdev, ps, count);
  908. }
  909. static void ni_ls_clockgating_enable(struct radeon_device *rdev,
  910. bool enable)
  911. {
  912. u32 count;
  913. const u32 *ps = NULL;
  914. if (enable) {
  915. ps = (const u32 *)&cayman_sysls_enable;
  916. count = CAYMAN_SYSLS_ENABLE_LENGTH;
  917. } else {
  918. ps = (const u32 *)&cayman_sysls_disable;
  919. count = CAYMAN_SYSLS_DISABLE_LENGTH;
  920. }
  921. btc_program_mgcg_hw_sequence(rdev, ps, count);
  922. }
  923. static int ni_patch_single_dependency_table_based_on_leakage(struct radeon_device *rdev,
  924. struct radeon_clock_voltage_dependency_table *table)
  925. {
  926. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  927. u32 i;
  928. if (table) {
  929. for (i = 0; i < table->count; i++) {
  930. if (0xff01 == table->entries[i].v) {
  931. if (pi->max_vddc == 0)
  932. return -EINVAL;
  933. table->entries[i].v = pi->max_vddc;
  934. }
  935. }
  936. }
  937. return 0;
  938. }
  939. static int ni_patch_dependency_tables_based_on_leakage(struct radeon_device *rdev)
  940. {
  941. int ret = 0;
  942. ret = ni_patch_single_dependency_table_based_on_leakage(rdev,
  943. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
  944. ret = ni_patch_single_dependency_table_based_on_leakage(rdev,
  945. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
  946. return ret;
  947. }
  948. static void ni_stop_dpm(struct radeon_device *rdev)
  949. {
  950. WREG32_P(GENERAL_PWRMGT, 0, ~GLOBAL_PWRMGT_EN);
  951. }
  952. #if 0
  953. static int ni_notify_hw_of_power_source(struct radeon_device *rdev,
  954. bool ac_power)
  955. {
  956. if (ac_power)
  957. return (rv770_send_msg_to_smc(rdev, PPSMC_MSG_RunningOnAC) == PPSMC_Result_OK) ?
  958. 0 : -EINVAL;
  959. return 0;
  960. }
  961. #endif
  962. static PPSMC_Result ni_send_msg_to_smc_with_parameter(struct radeon_device *rdev,
  963. PPSMC_Msg msg, u32 parameter)
  964. {
  965. WREG32(SMC_SCRATCH0, parameter);
  966. return rv770_send_msg_to_smc(rdev, msg);
  967. }
  968. static int ni_restrict_performance_levels_before_switch(struct radeon_device *rdev)
  969. {
  970. if (rv770_send_msg_to_smc(rdev, PPSMC_MSG_NoForcedLevel) != PPSMC_Result_OK)
  971. return -EINVAL;
  972. return (ni_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, 1) == PPSMC_Result_OK) ?
  973. 0 : -EINVAL;
  974. }
  975. int ni_dpm_force_performance_level(struct radeon_device *rdev,
  976. enum radeon_dpm_forced_level level)
  977. {
  978. if (level == RADEON_DPM_FORCED_LEVEL_HIGH) {
  979. if (ni_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, 0) != PPSMC_Result_OK)
  980. return -EINVAL;
  981. if (ni_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetForcedLevels, 1) != PPSMC_Result_OK)
  982. return -EINVAL;
  983. } else if (level == RADEON_DPM_FORCED_LEVEL_LOW) {
  984. if (ni_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
  985. return -EINVAL;
  986. if (ni_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, 1) != PPSMC_Result_OK)
  987. return -EINVAL;
  988. } else if (level == RADEON_DPM_FORCED_LEVEL_AUTO) {
  989. if (ni_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
  990. return -EINVAL;
  991. if (ni_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, 0) != PPSMC_Result_OK)
  992. return -EINVAL;
  993. }
  994. rdev->pm.dpm.forced_level = level;
  995. return 0;
  996. }
  997. static void ni_stop_smc(struct radeon_device *rdev)
  998. {
  999. u32 tmp;
  1000. int i;
  1001. for (i = 0; i < rdev->usec_timeout; i++) {
  1002. tmp = RREG32(LB_SYNC_RESET_SEL) & LB_SYNC_RESET_SEL_MASK;
  1003. if (tmp != 1)
  1004. break;
  1005. udelay(1);
  1006. }
  1007. udelay(100);
  1008. r7xx_stop_smc(rdev);
  1009. }
  1010. static int ni_process_firmware_header(struct radeon_device *rdev)
  1011. {
  1012. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1013. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1014. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1015. u32 tmp;
  1016. int ret;
  1017. ret = rv770_read_smc_sram_dword(rdev,
  1018. NISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  1019. NISLANDS_SMC_FIRMWARE_HEADER_stateTable,
  1020. &tmp, pi->sram_end);
  1021. if (ret)
  1022. return ret;
  1023. pi->state_table_start = (u16)tmp;
  1024. ret = rv770_read_smc_sram_dword(rdev,
  1025. NISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  1026. NISLANDS_SMC_FIRMWARE_HEADER_softRegisters,
  1027. &tmp, pi->sram_end);
  1028. if (ret)
  1029. return ret;
  1030. pi->soft_regs_start = (u16)tmp;
  1031. ret = rv770_read_smc_sram_dword(rdev,
  1032. NISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  1033. NISLANDS_SMC_FIRMWARE_HEADER_mcRegisterTable,
  1034. &tmp, pi->sram_end);
  1035. if (ret)
  1036. return ret;
  1037. eg_pi->mc_reg_table_start = (u16)tmp;
  1038. ret = rv770_read_smc_sram_dword(rdev,
  1039. NISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  1040. NISLANDS_SMC_FIRMWARE_HEADER_fanTable,
  1041. &tmp, pi->sram_end);
  1042. if (ret)
  1043. return ret;
  1044. ni_pi->fan_table_start = (u16)tmp;
  1045. ret = rv770_read_smc_sram_dword(rdev,
  1046. NISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  1047. NISLANDS_SMC_FIRMWARE_HEADER_mcArbDramAutoRefreshTable,
  1048. &tmp, pi->sram_end);
  1049. if (ret)
  1050. return ret;
  1051. ni_pi->arb_table_start = (u16)tmp;
  1052. ret = rv770_read_smc_sram_dword(rdev,
  1053. NISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  1054. NISLANDS_SMC_FIRMWARE_HEADER_cacTable,
  1055. &tmp, pi->sram_end);
  1056. if (ret)
  1057. return ret;
  1058. ni_pi->cac_table_start = (u16)tmp;
  1059. ret = rv770_read_smc_sram_dword(rdev,
  1060. NISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  1061. NISLANDS_SMC_FIRMWARE_HEADER_spllTable,
  1062. &tmp, pi->sram_end);
  1063. if (ret)
  1064. return ret;
  1065. ni_pi->spll_table_start = (u16)tmp;
  1066. return ret;
  1067. }
  1068. static void ni_read_clock_registers(struct radeon_device *rdev)
  1069. {
  1070. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1071. ni_pi->clock_registers.cg_spll_func_cntl = RREG32(CG_SPLL_FUNC_CNTL);
  1072. ni_pi->clock_registers.cg_spll_func_cntl_2 = RREG32(CG_SPLL_FUNC_CNTL_2);
  1073. ni_pi->clock_registers.cg_spll_func_cntl_3 = RREG32(CG_SPLL_FUNC_CNTL_3);
  1074. ni_pi->clock_registers.cg_spll_func_cntl_4 = RREG32(CG_SPLL_FUNC_CNTL_4);
  1075. ni_pi->clock_registers.cg_spll_spread_spectrum = RREG32(CG_SPLL_SPREAD_SPECTRUM);
  1076. ni_pi->clock_registers.cg_spll_spread_spectrum_2 = RREG32(CG_SPLL_SPREAD_SPECTRUM_2);
  1077. ni_pi->clock_registers.mpll_ad_func_cntl = RREG32(MPLL_AD_FUNC_CNTL);
  1078. ni_pi->clock_registers.mpll_ad_func_cntl_2 = RREG32(MPLL_AD_FUNC_CNTL_2);
  1079. ni_pi->clock_registers.mpll_dq_func_cntl = RREG32(MPLL_DQ_FUNC_CNTL);
  1080. ni_pi->clock_registers.mpll_dq_func_cntl_2 = RREG32(MPLL_DQ_FUNC_CNTL_2);
  1081. ni_pi->clock_registers.mclk_pwrmgt_cntl = RREG32(MCLK_PWRMGT_CNTL);
  1082. ni_pi->clock_registers.dll_cntl = RREG32(DLL_CNTL);
  1083. ni_pi->clock_registers.mpll_ss1 = RREG32(MPLL_SS1);
  1084. ni_pi->clock_registers.mpll_ss2 = RREG32(MPLL_SS2);
  1085. }
  1086. #if 0
  1087. static int ni_enter_ulp_state(struct radeon_device *rdev)
  1088. {
  1089. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1090. if (pi->gfx_clock_gating) {
  1091. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_GFX_CLK_OFF_EN);
  1092. WREG32_P(SCLK_PWRMGT_CNTL, GFX_CLK_FORCE_ON, ~GFX_CLK_FORCE_ON);
  1093. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~GFX_CLK_FORCE_ON);
  1094. RREG32(GB_ADDR_CONFIG);
  1095. }
  1096. WREG32_P(SMC_MSG, HOST_SMC_MSG(PPSMC_MSG_SwitchToMinimumPower),
  1097. ~HOST_SMC_MSG_MASK);
  1098. udelay(25000);
  1099. return 0;
  1100. }
  1101. #endif
  1102. static void ni_program_response_times(struct radeon_device *rdev)
  1103. {
  1104. u32 voltage_response_time, backbias_response_time, acpi_delay_time, vbi_time_out;
  1105. u32 vddc_dly, bb_dly, acpi_dly, vbi_dly, mclk_switch_limit;
  1106. u32 reference_clock;
  1107. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_mvdd_chg_time, 1);
  1108. voltage_response_time = (u32)rdev->pm.dpm.voltage_response_time;
  1109. backbias_response_time = (u32)rdev->pm.dpm.backbias_response_time;
  1110. if (voltage_response_time == 0)
  1111. voltage_response_time = 1000;
  1112. if (backbias_response_time == 0)
  1113. backbias_response_time = 1000;
  1114. acpi_delay_time = 15000;
  1115. vbi_time_out = 100000;
  1116. reference_clock = radeon_get_xclk(rdev);
  1117. vddc_dly = (voltage_response_time * reference_clock) / 1600;
  1118. bb_dly = (backbias_response_time * reference_clock) / 1600;
  1119. acpi_dly = (acpi_delay_time * reference_clock) / 1600;
  1120. vbi_dly = (vbi_time_out * reference_clock) / 1600;
  1121. mclk_switch_limit = (460 * reference_clock) / 100;
  1122. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_delay_vreg, vddc_dly);
  1123. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_delay_bbias, bb_dly);
  1124. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_delay_acpi, acpi_dly);
  1125. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_mclk_chg_timeout, vbi_dly);
  1126. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_mc_block_delay, 0xAA);
  1127. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_mclk_switch_lim, mclk_switch_limit);
  1128. }
  1129. static void ni_populate_smc_voltage_table(struct radeon_device *rdev,
  1130. struct atom_voltage_table *voltage_table,
  1131. NISLANDS_SMC_STATETABLE *table)
  1132. {
  1133. unsigned int i;
  1134. for (i = 0; i < voltage_table->count; i++) {
  1135. table->highSMIO[i] = 0;
  1136. table->lowSMIO[i] |= cpu_to_be32(voltage_table->entries[i].smio_low);
  1137. }
  1138. }
  1139. static void ni_populate_smc_voltage_tables(struct radeon_device *rdev,
  1140. NISLANDS_SMC_STATETABLE *table)
  1141. {
  1142. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1143. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1144. unsigned char i;
  1145. if (eg_pi->vddc_voltage_table.count) {
  1146. ni_populate_smc_voltage_table(rdev, &eg_pi->vddc_voltage_table, table);
  1147. table->voltageMaskTable.highMask[NISLANDS_SMC_VOLTAGEMASK_VDDC] = 0;
  1148. table->voltageMaskTable.lowMask[NISLANDS_SMC_VOLTAGEMASK_VDDC] =
  1149. cpu_to_be32(eg_pi->vddc_voltage_table.mask_low);
  1150. for (i = 0; i < eg_pi->vddc_voltage_table.count; i++) {
  1151. if (pi->max_vddc_in_table <= eg_pi->vddc_voltage_table.entries[i].value) {
  1152. table->maxVDDCIndexInPPTable = i;
  1153. break;
  1154. }
  1155. }
  1156. }
  1157. if (eg_pi->vddci_voltage_table.count) {
  1158. ni_populate_smc_voltage_table(rdev, &eg_pi->vddci_voltage_table, table);
  1159. table->voltageMaskTable.highMask[NISLANDS_SMC_VOLTAGEMASK_VDDCI] = 0;
  1160. table->voltageMaskTable.lowMask[NISLANDS_SMC_VOLTAGEMASK_VDDCI] =
  1161. cpu_to_be32(eg_pi->vddc_voltage_table.mask_low);
  1162. }
  1163. }
  1164. static int ni_populate_voltage_value(struct radeon_device *rdev,
  1165. struct atom_voltage_table *table,
  1166. u16 value,
  1167. NISLANDS_SMC_VOLTAGE_VALUE *voltage)
  1168. {
  1169. unsigned int i;
  1170. for (i = 0; i < table->count; i++) {
  1171. if (value <= table->entries[i].value) {
  1172. voltage->index = (u8)i;
  1173. voltage->value = cpu_to_be16(table->entries[i].value);
  1174. break;
  1175. }
  1176. }
  1177. if (i >= table->count)
  1178. return -EINVAL;
  1179. return 0;
  1180. }
  1181. static void ni_populate_mvdd_value(struct radeon_device *rdev,
  1182. u32 mclk,
  1183. NISLANDS_SMC_VOLTAGE_VALUE *voltage)
  1184. {
  1185. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1186. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1187. if (!pi->mvdd_control) {
  1188. voltage->index = eg_pi->mvdd_high_index;
  1189. voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
  1190. return;
  1191. }
  1192. if (mclk <= pi->mvdd_split_frequency) {
  1193. voltage->index = eg_pi->mvdd_low_index;
  1194. voltage->value = cpu_to_be16(MVDD_LOW_VALUE);
  1195. } else {
  1196. voltage->index = eg_pi->mvdd_high_index;
  1197. voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
  1198. }
  1199. }
  1200. static int ni_get_std_voltage_value(struct radeon_device *rdev,
  1201. NISLANDS_SMC_VOLTAGE_VALUE *voltage,
  1202. u16 *std_voltage)
  1203. {
  1204. if (rdev->pm.dpm.dyn_state.cac_leakage_table.entries &&
  1205. ((u32)voltage->index < rdev->pm.dpm.dyn_state.cac_leakage_table.count))
  1206. *std_voltage = rdev->pm.dpm.dyn_state.cac_leakage_table.entries[voltage->index].vddc;
  1207. else
  1208. *std_voltage = be16_to_cpu(voltage->value);
  1209. return 0;
  1210. }
  1211. static void ni_populate_std_voltage_value(struct radeon_device *rdev,
  1212. u16 value, u8 index,
  1213. NISLANDS_SMC_VOLTAGE_VALUE *voltage)
  1214. {
  1215. voltage->index = index;
  1216. voltage->value = cpu_to_be16(value);
  1217. }
  1218. static u32 ni_get_smc_power_scaling_factor(struct radeon_device *rdev)
  1219. {
  1220. u32 xclk_period;
  1221. u32 xclk = radeon_get_xclk(rdev);
  1222. u32 tmp = RREG32(CG_CAC_CTRL) & TID_CNT_MASK;
  1223. xclk_period = (1000000000UL / xclk);
  1224. xclk_period /= 10000UL;
  1225. return tmp * xclk_period;
  1226. }
  1227. static u32 ni_scale_power_for_smc(u32 power_in_watts, u32 scaling_factor)
  1228. {
  1229. return (power_in_watts * scaling_factor) << 2;
  1230. }
  1231. static u32 ni_calculate_power_boost_limit(struct radeon_device *rdev,
  1232. struct radeon_ps *radeon_state,
  1233. u32 near_tdp_limit)
  1234. {
  1235. struct ni_ps *state = ni_get_ps(radeon_state);
  1236. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1237. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1238. u32 power_boost_limit = 0;
  1239. int ret;
  1240. if (ni_pi->enable_power_containment &&
  1241. ni_pi->use_power_boost_limit) {
  1242. NISLANDS_SMC_VOLTAGE_VALUE vddc;
  1243. u16 std_vddc_med;
  1244. u16 std_vddc_high;
  1245. u64 tmp, n, d;
  1246. if (state->performance_level_count < 3)
  1247. return 0;
  1248. ret = ni_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
  1249. state->performance_levels[state->performance_level_count - 2].vddc,
  1250. &vddc);
  1251. if (ret)
  1252. return 0;
  1253. ret = ni_get_std_voltage_value(rdev, &vddc, &std_vddc_med);
  1254. if (ret)
  1255. return 0;
  1256. ret = ni_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
  1257. state->performance_levels[state->performance_level_count - 1].vddc,
  1258. &vddc);
  1259. if (ret)
  1260. return 0;
  1261. ret = ni_get_std_voltage_value(rdev, &vddc, &std_vddc_high);
  1262. if (ret)
  1263. return 0;
  1264. n = ((u64)near_tdp_limit * ((u64)std_vddc_med * (u64)std_vddc_med) * 90);
  1265. d = ((u64)std_vddc_high * (u64)std_vddc_high * 100);
  1266. tmp = div64_u64(n, d);
  1267. if (tmp >> 32)
  1268. return 0;
  1269. power_boost_limit = (u32)tmp;
  1270. }
  1271. return power_boost_limit;
  1272. }
  1273. static int ni_calculate_adjusted_tdp_limits(struct radeon_device *rdev,
  1274. bool adjust_polarity,
  1275. u32 tdp_adjustment,
  1276. u32 *tdp_limit,
  1277. u32 *near_tdp_limit)
  1278. {
  1279. if (tdp_adjustment > (u32)rdev->pm.dpm.tdp_od_limit)
  1280. return -EINVAL;
  1281. if (adjust_polarity) {
  1282. *tdp_limit = ((100 + tdp_adjustment) * rdev->pm.dpm.tdp_limit) / 100;
  1283. *near_tdp_limit = rdev->pm.dpm.near_tdp_limit + (*tdp_limit - rdev->pm.dpm.tdp_limit);
  1284. } else {
  1285. *tdp_limit = ((100 - tdp_adjustment) * rdev->pm.dpm.tdp_limit) / 100;
  1286. *near_tdp_limit = rdev->pm.dpm.near_tdp_limit - (rdev->pm.dpm.tdp_limit - *tdp_limit);
  1287. }
  1288. return 0;
  1289. }
  1290. static int ni_populate_smc_tdp_limits(struct radeon_device *rdev,
  1291. struct radeon_ps *radeon_state)
  1292. {
  1293. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1294. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1295. if (ni_pi->enable_power_containment) {
  1296. NISLANDS_SMC_STATETABLE *smc_table = &ni_pi->smc_statetable;
  1297. u32 scaling_factor = ni_get_smc_power_scaling_factor(rdev);
  1298. u32 tdp_limit;
  1299. u32 near_tdp_limit;
  1300. u32 power_boost_limit;
  1301. int ret;
  1302. if (scaling_factor == 0)
  1303. return -EINVAL;
  1304. memset(smc_table, 0, sizeof(NISLANDS_SMC_STATETABLE));
  1305. ret = ni_calculate_adjusted_tdp_limits(rdev,
  1306. false, /* ??? */
  1307. rdev->pm.dpm.tdp_adjustment,
  1308. &tdp_limit,
  1309. &near_tdp_limit);
  1310. if (ret)
  1311. return ret;
  1312. power_boost_limit = ni_calculate_power_boost_limit(rdev, radeon_state,
  1313. near_tdp_limit);
  1314. smc_table->dpm2Params.TDPLimit =
  1315. cpu_to_be32(ni_scale_power_for_smc(tdp_limit, scaling_factor));
  1316. smc_table->dpm2Params.NearTDPLimit =
  1317. cpu_to_be32(ni_scale_power_for_smc(near_tdp_limit, scaling_factor));
  1318. smc_table->dpm2Params.SafePowerLimit =
  1319. cpu_to_be32(ni_scale_power_for_smc((near_tdp_limit * NISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100,
  1320. scaling_factor));
  1321. smc_table->dpm2Params.PowerBoostLimit =
  1322. cpu_to_be32(ni_scale_power_for_smc(power_boost_limit, scaling_factor));
  1323. ret = rv770_copy_bytes_to_smc(rdev,
  1324. (u16)(pi->state_table_start + offsetof(NISLANDS_SMC_STATETABLE, dpm2Params) +
  1325. offsetof(PP_NIslands_DPM2Parameters, TDPLimit)),
  1326. (u8 *)(&smc_table->dpm2Params.TDPLimit),
  1327. sizeof(u32) * 4, pi->sram_end);
  1328. if (ret)
  1329. return ret;
  1330. }
  1331. return 0;
  1332. }
  1333. int ni_copy_and_switch_arb_sets(struct radeon_device *rdev,
  1334. u32 arb_freq_src, u32 arb_freq_dest)
  1335. {
  1336. u32 mc_arb_dram_timing;
  1337. u32 mc_arb_dram_timing2;
  1338. u32 burst_time;
  1339. u32 mc_cg_config;
  1340. switch (arb_freq_src) {
  1341. case MC_CG_ARB_FREQ_F0:
  1342. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING);
  1343. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
  1344. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE0_MASK) >> STATE0_SHIFT;
  1345. break;
  1346. case MC_CG_ARB_FREQ_F1:
  1347. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_1);
  1348. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_1);
  1349. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE1_MASK) >> STATE1_SHIFT;
  1350. break;
  1351. case MC_CG_ARB_FREQ_F2:
  1352. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_2);
  1353. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_2);
  1354. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE2_MASK) >> STATE2_SHIFT;
  1355. break;
  1356. case MC_CG_ARB_FREQ_F3:
  1357. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_3);
  1358. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_3);
  1359. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE3_MASK) >> STATE3_SHIFT;
  1360. break;
  1361. default:
  1362. return -EINVAL;
  1363. }
  1364. switch (arb_freq_dest) {
  1365. case MC_CG_ARB_FREQ_F0:
  1366. WREG32(MC_ARB_DRAM_TIMING, mc_arb_dram_timing);
  1367. WREG32(MC_ARB_DRAM_TIMING2, mc_arb_dram_timing2);
  1368. WREG32_P(MC_ARB_BURST_TIME, STATE0(burst_time), ~STATE0_MASK);
  1369. break;
  1370. case MC_CG_ARB_FREQ_F1:
  1371. WREG32(MC_ARB_DRAM_TIMING_1, mc_arb_dram_timing);
  1372. WREG32(MC_ARB_DRAM_TIMING2_1, mc_arb_dram_timing2);
  1373. WREG32_P(MC_ARB_BURST_TIME, STATE1(burst_time), ~STATE1_MASK);
  1374. break;
  1375. case MC_CG_ARB_FREQ_F2:
  1376. WREG32(MC_ARB_DRAM_TIMING_2, mc_arb_dram_timing);
  1377. WREG32(MC_ARB_DRAM_TIMING2_2, mc_arb_dram_timing2);
  1378. WREG32_P(MC_ARB_BURST_TIME, STATE2(burst_time), ~STATE2_MASK);
  1379. break;
  1380. case MC_CG_ARB_FREQ_F3:
  1381. WREG32(MC_ARB_DRAM_TIMING_3, mc_arb_dram_timing);
  1382. WREG32(MC_ARB_DRAM_TIMING2_3, mc_arb_dram_timing2);
  1383. WREG32_P(MC_ARB_BURST_TIME, STATE3(burst_time), ~STATE3_MASK);
  1384. break;
  1385. default:
  1386. return -EINVAL;
  1387. }
  1388. mc_cg_config = RREG32(MC_CG_CONFIG) | 0x0000000F;
  1389. WREG32(MC_CG_CONFIG, mc_cg_config);
  1390. WREG32_P(MC_ARB_CG, CG_ARB_REQ(arb_freq_dest), ~CG_ARB_REQ_MASK);
  1391. return 0;
  1392. }
  1393. static int ni_init_arb_table_index(struct radeon_device *rdev)
  1394. {
  1395. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1396. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1397. u32 tmp;
  1398. int ret;
  1399. ret = rv770_read_smc_sram_dword(rdev, ni_pi->arb_table_start,
  1400. &tmp, pi->sram_end);
  1401. if (ret)
  1402. return ret;
  1403. tmp &= 0x00FFFFFF;
  1404. tmp |= ((u32)MC_CG_ARB_FREQ_F1) << 24;
  1405. return rv770_write_smc_sram_dword(rdev, ni_pi->arb_table_start,
  1406. tmp, pi->sram_end);
  1407. }
  1408. static int ni_initial_switch_from_arb_f0_to_f1(struct radeon_device *rdev)
  1409. {
  1410. return ni_copy_and_switch_arb_sets(rdev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
  1411. }
  1412. static int ni_force_switch_to_arb_f0(struct radeon_device *rdev)
  1413. {
  1414. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1415. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1416. u32 tmp;
  1417. int ret;
  1418. ret = rv770_read_smc_sram_dword(rdev, ni_pi->arb_table_start,
  1419. &tmp, pi->sram_end);
  1420. if (ret)
  1421. return ret;
  1422. tmp = (tmp >> 24) & 0xff;
  1423. if (tmp == MC_CG_ARB_FREQ_F0)
  1424. return 0;
  1425. return ni_copy_and_switch_arb_sets(rdev, tmp, MC_CG_ARB_FREQ_F0);
  1426. }
  1427. static int ni_populate_memory_timing_parameters(struct radeon_device *rdev,
  1428. struct rv7xx_pl *pl,
  1429. SMC_NIslands_MCArbDramTimingRegisterSet *arb_regs)
  1430. {
  1431. u32 dram_timing;
  1432. u32 dram_timing2;
  1433. arb_regs->mc_arb_rfsh_rate =
  1434. (u8)rv770_calculate_memory_refresh_rate(rdev, pl->sclk);
  1435. radeon_atom_set_engine_dram_timings(rdev,
  1436. pl->sclk,
  1437. pl->mclk);
  1438. dram_timing = RREG32(MC_ARB_DRAM_TIMING);
  1439. dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
  1440. arb_regs->mc_arb_dram_timing = cpu_to_be32(dram_timing);
  1441. arb_regs->mc_arb_dram_timing2 = cpu_to_be32(dram_timing2);
  1442. return 0;
  1443. }
  1444. static int ni_do_program_memory_timing_parameters(struct radeon_device *rdev,
  1445. struct radeon_ps *radeon_state,
  1446. unsigned int first_arb_set)
  1447. {
  1448. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1449. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1450. struct ni_ps *state = ni_get_ps(radeon_state);
  1451. SMC_NIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
  1452. int i, ret = 0;
  1453. for (i = 0; i < state->performance_level_count; i++) {
  1454. ret = ni_populate_memory_timing_parameters(rdev, &state->performance_levels[i], &arb_regs);
  1455. if (ret)
  1456. break;
  1457. ret = rv770_copy_bytes_to_smc(rdev,
  1458. (u16)(ni_pi->arb_table_start +
  1459. offsetof(SMC_NIslands_MCArbDramTimingRegisters, data) +
  1460. sizeof(SMC_NIslands_MCArbDramTimingRegisterSet) * (first_arb_set + i)),
  1461. (u8 *)&arb_regs,
  1462. (u16)sizeof(SMC_NIslands_MCArbDramTimingRegisterSet),
  1463. pi->sram_end);
  1464. if (ret)
  1465. break;
  1466. }
  1467. return ret;
  1468. }
  1469. static int ni_program_memory_timing_parameters(struct radeon_device *rdev,
  1470. struct radeon_ps *radeon_new_state)
  1471. {
  1472. return ni_do_program_memory_timing_parameters(rdev, radeon_new_state,
  1473. NISLANDS_DRIVER_STATE_ARB_INDEX);
  1474. }
  1475. static void ni_populate_initial_mvdd_value(struct radeon_device *rdev,
  1476. struct NISLANDS_SMC_VOLTAGE_VALUE *voltage)
  1477. {
  1478. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1479. voltage->index = eg_pi->mvdd_high_index;
  1480. voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
  1481. }
  1482. static int ni_populate_smc_initial_state(struct radeon_device *rdev,
  1483. struct radeon_ps *radeon_initial_state,
  1484. NISLANDS_SMC_STATETABLE *table)
  1485. {
  1486. struct ni_ps *initial_state = ni_get_ps(radeon_initial_state);
  1487. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1488. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1489. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1490. u32 reg;
  1491. int ret;
  1492. table->initialState.levels[0].mclk.vMPLL_AD_FUNC_CNTL =
  1493. cpu_to_be32(ni_pi->clock_registers.mpll_ad_func_cntl);
  1494. table->initialState.levels[0].mclk.vMPLL_AD_FUNC_CNTL_2 =
  1495. cpu_to_be32(ni_pi->clock_registers.mpll_ad_func_cntl_2);
  1496. table->initialState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL =
  1497. cpu_to_be32(ni_pi->clock_registers.mpll_dq_func_cntl);
  1498. table->initialState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL_2 =
  1499. cpu_to_be32(ni_pi->clock_registers.mpll_dq_func_cntl_2);
  1500. table->initialState.levels[0].mclk.vMCLK_PWRMGT_CNTL =
  1501. cpu_to_be32(ni_pi->clock_registers.mclk_pwrmgt_cntl);
  1502. table->initialState.levels[0].mclk.vDLL_CNTL =
  1503. cpu_to_be32(ni_pi->clock_registers.dll_cntl);
  1504. table->initialState.levels[0].mclk.vMPLL_SS =
  1505. cpu_to_be32(ni_pi->clock_registers.mpll_ss1);
  1506. table->initialState.levels[0].mclk.vMPLL_SS2 =
  1507. cpu_to_be32(ni_pi->clock_registers.mpll_ss2);
  1508. table->initialState.levels[0].mclk.mclk_value =
  1509. cpu_to_be32(initial_state->performance_levels[0].mclk);
  1510. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
  1511. cpu_to_be32(ni_pi->clock_registers.cg_spll_func_cntl);
  1512. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
  1513. cpu_to_be32(ni_pi->clock_registers.cg_spll_func_cntl_2);
  1514. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
  1515. cpu_to_be32(ni_pi->clock_registers.cg_spll_func_cntl_3);
  1516. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 =
  1517. cpu_to_be32(ni_pi->clock_registers.cg_spll_func_cntl_4);
  1518. table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM =
  1519. cpu_to_be32(ni_pi->clock_registers.cg_spll_spread_spectrum);
  1520. table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM_2 =
  1521. cpu_to_be32(ni_pi->clock_registers.cg_spll_spread_spectrum_2);
  1522. table->initialState.levels[0].sclk.sclk_value =
  1523. cpu_to_be32(initial_state->performance_levels[0].sclk);
  1524. table->initialState.levels[0].arbRefreshState =
  1525. NISLANDS_INITIAL_STATE_ARB_INDEX;
  1526. table->initialState.levels[0].ACIndex = 0;
  1527. ret = ni_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
  1528. initial_state->performance_levels[0].vddc,
  1529. &table->initialState.levels[0].vddc);
  1530. if (!ret) {
  1531. u16 std_vddc;
  1532. ret = ni_get_std_voltage_value(rdev,
  1533. &table->initialState.levels[0].vddc,
  1534. &std_vddc);
  1535. if (!ret)
  1536. ni_populate_std_voltage_value(rdev, std_vddc,
  1537. table->initialState.levels[0].vddc.index,
  1538. &table->initialState.levels[0].std_vddc);
  1539. }
  1540. if (eg_pi->vddci_control)
  1541. ni_populate_voltage_value(rdev,
  1542. &eg_pi->vddci_voltage_table,
  1543. initial_state->performance_levels[0].vddci,
  1544. &table->initialState.levels[0].vddci);
  1545. ni_populate_initial_mvdd_value(rdev, &table->initialState.levels[0].mvdd);
  1546. reg = CG_R(0xffff) | CG_L(0);
  1547. table->initialState.levels[0].aT = cpu_to_be32(reg);
  1548. table->initialState.levels[0].bSP = cpu_to_be32(pi->dsp);
  1549. if (pi->boot_in_gen2)
  1550. table->initialState.levels[0].gen2PCIE = 1;
  1551. else
  1552. table->initialState.levels[0].gen2PCIE = 0;
  1553. if (pi->mem_gddr5) {
  1554. table->initialState.levels[0].strobeMode =
  1555. cypress_get_strobe_mode_settings(rdev,
  1556. initial_state->performance_levels[0].mclk);
  1557. if (initial_state->performance_levels[0].mclk > pi->mclk_edc_enable_threshold)
  1558. table->initialState.levels[0].mcFlags = NISLANDS_SMC_MC_EDC_RD_FLAG | NISLANDS_SMC_MC_EDC_WR_FLAG;
  1559. else
  1560. table->initialState.levels[0].mcFlags = 0;
  1561. }
  1562. table->initialState.levelCount = 1;
  1563. table->initialState.flags |= PPSMC_SWSTATE_FLAG_DC;
  1564. table->initialState.levels[0].dpm2.MaxPS = 0;
  1565. table->initialState.levels[0].dpm2.NearTDPDec = 0;
  1566. table->initialState.levels[0].dpm2.AboveSafeInc = 0;
  1567. table->initialState.levels[0].dpm2.BelowSafeInc = 0;
  1568. reg = MIN_POWER_MASK | MAX_POWER_MASK;
  1569. table->initialState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
  1570. reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
  1571. table->initialState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
  1572. return 0;
  1573. }
  1574. static int ni_populate_smc_acpi_state(struct radeon_device *rdev,
  1575. NISLANDS_SMC_STATETABLE *table)
  1576. {
  1577. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1578. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1579. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1580. u32 mpll_ad_func_cntl = ni_pi->clock_registers.mpll_ad_func_cntl;
  1581. u32 mpll_ad_func_cntl_2 = ni_pi->clock_registers.mpll_ad_func_cntl_2;
  1582. u32 mpll_dq_func_cntl = ni_pi->clock_registers.mpll_dq_func_cntl;
  1583. u32 mpll_dq_func_cntl_2 = ni_pi->clock_registers.mpll_dq_func_cntl_2;
  1584. u32 spll_func_cntl = ni_pi->clock_registers.cg_spll_func_cntl;
  1585. u32 spll_func_cntl_2 = ni_pi->clock_registers.cg_spll_func_cntl_2;
  1586. u32 spll_func_cntl_3 = ni_pi->clock_registers.cg_spll_func_cntl_3;
  1587. u32 spll_func_cntl_4 = ni_pi->clock_registers.cg_spll_func_cntl_4;
  1588. u32 mclk_pwrmgt_cntl = ni_pi->clock_registers.mclk_pwrmgt_cntl;
  1589. u32 dll_cntl = ni_pi->clock_registers.dll_cntl;
  1590. u32 reg;
  1591. int ret;
  1592. table->ACPIState = table->initialState;
  1593. table->ACPIState.flags &= ~PPSMC_SWSTATE_FLAG_DC;
  1594. if (pi->acpi_vddc) {
  1595. ret = ni_populate_voltage_value(rdev,
  1596. &eg_pi->vddc_voltage_table,
  1597. pi->acpi_vddc, &table->ACPIState.levels[0].vddc);
  1598. if (!ret) {
  1599. u16 std_vddc;
  1600. ret = ni_get_std_voltage_value(rdev,
  1601. &table->ACPIState.levels[0].vddc, &std_vddc);
  1602. if (!ret)
  1603. ni_populate_std_voltage_value(rdev, std_vddc,
  1604. table->ACPIState.levels[0].vddc.index,
  1605. &table->ACPIState.levels[0].std_vddc);
  1606. }
  1607. if (pi->pcie_gen2) {
  1608. if (pi->acpi_pcie_gen2)
  1609. table->ACPIState.levels[0].gen2PCIE = 1;
  1610. else
  1611. table->ACPIState.levels[0].gen2PCIE = 0;
  1612. } else {
  1613. table->ACPIState.levels[0].gen2PCIE = 0;
  1614. }
  1615. } else {
  1616. ret = ni_populate_voltage_value(rdev,
  1617. &eg_pi->vddc_voltage_table,
  1618. pi->min_vddc_in_table,
  1619. &table->ACPIState.levels[0].vddc);
  1620. if (!ret) {
  1621. u16 std_vddc;
  1622. ret = ni_get_std_voltage_value(rdev,
  1623. &table->ACPIState.levels[0].vddc,
  1624. &std_vddc);
  1625. if (!ret)
  1626. ni_populate_std_voltage_value(rdev, std_vddc,
  1627. table->ACPIState.levels[0].vddc.index,
  1628. &table->ACPIState.levels[0].std_vddc);
  1629. }
  1630. table->ACPIState.levels[0].gen2PCIE = 0;
  1631. }
  1632. if (eg_pi->acpi_vddci) {
  1633. if (eg_pi->vddci_control)
  1634. ni_populate_voltage_value(rdev,
  1635. &eg_pi->vddci_voltage_table,
  1636. eg_pi->acpi_vddci,
  1637. &table->ACPIState.levels[0].vddci);
  1638. }
  1639. mpll_ad_func_cntl &= ~PDNB;
  1640. mpll_ad_func_cntl_2 |= BIAS_GEN_PDNB | RESET_EN;
  1641. if (pi->mem_gddr5)
  1642. mpll_dq_func_cntl &= ~PDNB;
  1643. mpll_dq_func_cntl_2 |= BIAS_GEN_PDNB | RESET_EN | BYPASS;
  1644. mclk_pwrmgt_cntl |= (MRDCKA0_RESET |
  1645. MRDCKA1_RESET |
  1646. MRDCKB0_RESET |
  1647. MRDCKB1_RESET |
  1648. MRDCKC0_RESET |
  1649. MRDCKC1_RESET |
  1650. MRDCKD0_RESET |
  1651. MRDCKD1_RESET);
  1652. mclk_pwrmgt_cntl &= ~(MRDCKA0_PDNB |
  1653. MRDCKA1_PDNB |
  1654. MRDCKB0_PDNB |
  1655. MRDCKB1_PDNB |
  1656. MRDCKC0_PDNB |
  1657. MRDCKC1_PDNB |
  1658. MRDCKD0_PDNB |
  1659. MRDCKD1_PDNB);
  1660. dll_cntl |= (MRDCKA0_BYPASS |
  1661. MRDCKA1_BYPASS |
  1662. MRDCKB0_BYPASS |
  1663. MRDCKB1_BYPASS |
  1664. MRDCKC0_BYPASS |
  1665. MRDCKC1_BYPASS |
  1666. MRDCKD0_BYPASS |
  1667. MRDCKD1_BYPASS);
  1668. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  1669. spll_func_cntl_2 |= SCLK_MUX_SEL(4);
  1670. table->ACPIState.levels[0].mclk.vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
  1671. table->ACPIState.levels[0].mclk.vMPLL_AD_FUNC_CNTL_2 = cpu_to_be32(mpll_ad_func_cntl_2);
  1672. table->ACPIState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
  1673. table->ACPIState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL_2 = cpu_to_be32(mpll_dq_func_cntl_2);
  1674. table->ACPIState.levels[0].mclk.vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
  1675. table->ACPIState.levels[0].mclk.vDLL_CNTL = cpu_to_be32(dll_cntl);
  1676. table->ACPIState.levels[0].mclk.mclk_value = 0;
  1677. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL = cpu_to_be32(spll_func_cntl);
  1678. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(spll_func_cntl_2);
  1679. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(spll_func_cntl_3);
  1680. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 = cpu_to_be32(spll_func_cntl_4);
  1681. table->ACPIState.levels[0].sclk.sclk_value = 0;
  1682. ni_populate_mvdd_value(rdev, 0, &table->ACPIState.levels[0].mvdd);
  1683. if (eg_pi->dynamic_ac_timing)
  1684. table->ACPIState.levels[0].ACIndex = 1;
  1685. table->ACPIState.levels[0].dpm2.MaxPS = 0;
  1686. table->ACPIState.levels[0].dpm2.NearTDPDec = 0;
  1687. table->ACPIState.levels[0].dpm2.AboveSafeInc = 0;
  1688. table->ACPIState.levels[0].dpm2.BelowSafeInc = 0;
  1689. reg = MIN_POWER_MASK | MAX_POWER_MASK;
  1690. table->ACPIState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
  1691. reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
  1692. table->ACPIState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
  1693. return 0;
  1694. }
  1695. static int ni_init_smc_table(struct radeon_device *rdev)
  1696. {
  1697. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1698. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1699. int ret;
  1700. struct radeon_ps *radeon_boot_state = rdev->pm.dpm.boot_ps;
  1701. NISLANDS_SMC_STATETABLE *table = &ni_pi->smc_statetable;
  1702. memset(table, 0, sizeof(NISLANDS_SMC_STATETABLE));
  1703. ni_populate_smc_voltage_tables(rdev, table);
  1704. switch (rdev->pm.int_thermal_type) {
  1705. case THERMAL_TYPE_NI:
  1706. case THERMAL_TYPE_EMC2103_WITH_INTERNAL:
  1707. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_INTERNAL;
  1708. break;
  1709. case THERMAL_TYPE_NONE:
  1710. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_NONE;
  1711. break;
  1712. default:
  1713. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_EXTERNAL;
  1714. break;
  1715. }
  1716. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
  1717. table->systemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
  1718. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT)
  1719. table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT;
  1720. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
  1721. table->systemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
  1722. if (pi->mem_gddr5)
  1723. table->systemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
  1724. ret = ni_populate_smc_initial_state(rdev, radeon_boot_state, table);
  1725. if (ret)
  1726. return ret;
  1727. ret = ni_populate_smc_acpi_state(rdev, table);
  1728. if (ret)
  1729. return ret;
  1730. table->driverState = table->initialState;
  1731. table->ULVState = table->initialState;
  1732. ret = ni_do_program_memory_timing_parameters(rdev, radeon_boot_state,
  1733. NISLANDS_INITIAL_STATE_ARB_INDEX);
  1734. if (ret)
  1735. return ret;
  1736. return rv770_copy_bytes_to_smc(rdev, pi->state_table_start, (u8 *)table,
  1737. sizeof(NISLANDS_SMC_STATETABLE), pi->sram_end);
  1738. }
  1739. static int ni_calculate_sclk_params(struct radeon_device *rdev,
  1740. u32 engine_clock,
  1741. NISLANDS_SMC_SCLK_VALUE *sclk)
  1742. {
  1743. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1744. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1745. struct atom_clock_dividers dividers;
  1746. u32 spll_func_cntl = ni_pi->clock_registers.cg_spll_func_cntl;
  1747. u32 spll_func_cntl_2 = ni_pi->clock_registers.cg_spll_func_cntl_2;
  1748. u32 spll_func_cntl_3 = ni_pi->clock_registers.cg_spll_func_cntl_3;
  1749. u32 spll_func_cntl_4 = ni_pi->clock_registers.cg_spll_func_cntl_4;
  1750. u32 cg_spll_spread_spectrum = ni_pi->clock_registers.cg_spll_spread_spectrum;
  1751. u32 cg_spll_spread_spectrum_2 = ni_pi->clock_registers.cg_spll_spread_spectrum_2;
  1752. u64 tmp;
  1753. u32 reference_clock = rdev->clock.spll.reference_freq;
  1754. u32 reference_divider;
  1755. u32 fbdiv;
  1756. int ret;
  1757. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  1758. engine_clock, false, &dividers);
  1759. if (ret)
  1760. return ret;
  1761. reference_divider = 1 + dividers.ref_div;
  1762. tmp = (u64) engine_clock * reference_divider * dividers.post_div * 16834;
  1763. do_div(tmp, reference_clock);
  1764. fbdiv = (u32) tmp;
  1765. spll_func_cntl &= ~(SPLL_PDIV_A_MASK | SPLL_REF_DIV_MASK);
  1766. spll_func_cntl |= SPLL_REF_DIV(dividers.ref_div);
  1767. spll_func_cntl |= SPLL_PDIV_A(dividers.post_div);
  1768. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  1769. spll_func_cntl_2 |= SCLK_MUX_SEL(2);
  1770. spll_func_cntl_3 &= ~SPLL_FB_DIV_MASK;
  1771. spll_func_cntl_3 |= SPLL_FB_DIV(fbdiv);
  1772. spll_func_cntl_3 |= SPLL_DITHEN;
  1773. if (pi->sclk_ss) {
  1774. struct radeon_atom_ss ss;
  1775. u32 vco_freq = engine_clock * dividers.post_div;
  1776. if (radeon_atombios_get_asic_ss_info(rdev, &ss,
  1777. ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
  1778. u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
  1779. u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
  1780. cg_spll_spread_spectrum &= ~CLK_S_MASK;
  1781. cg_spll_spread_spectrum |= CLK_S(clk_s);
  1782. cg_spll_spread_spectrum |= SSEN;
  1783. cg_spll_spread_spectrum_2 &= ~CLK_V_MASK;
  1784. cg_spll_spread_spectrum_2 |= CLK_V(clk_v);
  1785. }
  1786. }
  1787. sclk->sclk_value = engine_clock;
  1788. sclk->vCG_SPLL_FUNC_CNTL = spll_func_cntl;
  1789. sclk->vCG_SPLL_FUNC_CNTL_2 = spll_func_cntl_2;
  1790. sclk->vCG_SPLL_FUNC_CNTL_3 = spll_func_cntl_3;
  1791. sclk->vCG_SPLL_FUNC_CNTL_4 = spll_func_cntl_4;
  1792. sclk->vCG_SPLL_SPREAD_SPECTRUM = cg_spll_spread_spectrum;
  1793. sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cg_spll_spread_spectrum_2;
  1794. return 0;
  1795. }
  1796. static int ni_populate_sclk_value(struct radeon_device *rdev,
  1797. u32 engine_clock,
  1798. NISLANDS_SMC_SCLK_VALUE *sclk)
  1799. {
  1800. NISLANDS_SMC_SCLK_VALUE sclk_tmp;
  1801. int ret;
  1802. ret = ni_calculate_sclk_params(rdev, engine_clock, &sclk_tmp);
  1803. if (!ret) {
  1804. sclk->sclk_value = cpu_to_be32(sclk_tmp.sclk_value);
  1805. sclk->vCG_SPLL_FUNC_CNTL = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL);
  1806. sclk->vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_2);
  1807. sclk->vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_3);
  1808. sclk->vCG_SPLL_FUNC_CNTL_4 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_4);
  1809. sclk->vCG_SPLL_SPREAD_SPECTRUM = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM);
  1810. sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM_2);
  1811. }
  1812. return ret;
  1813. }
  1814. static int ni_init_smc_spll_table(struct radeon_device *rdev)
  1815. {
  1816. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1817. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1818. SMC_NISLANDS_SPLL_DIV_TABLE *spll_table;
  1819. NISLANDS_SMC_SCLK_VALUE sclk_params;
  1820. u32 fb_div;
  1821. u32 p_div;
  1822. u32 clk_s;
  1823. u32 clk_v;
  1824. u32 sclk = 0;
  1825. int i, ret;
  1826. u32 tmp;
  1827. if (ni_pi->spll_table_start == 0)
  1828. return -EINVAL;
  1829. spll_table = kzalloc(sizeof(SMC_NISLANDS_SPLL_DIV_TABLE), GFP_KERNEL);
  1830. if (spll_table == NULL)
  1831. return -ENOMEM;
  1832. for (i = 0; i < 256; i++) {
  1833. ret = ni_calculate_sclk_params(rdev, sclk, &sclk_params);
  1834. if (ret)
  1835. break;
  1836. p_div = (sclk_params.vCG_SPLL_FUNC_CNTL & SPLL_PDIV_A_MASK) >> SPLL_PDIV_A_SHIFT;
  1837. fb_div = (sclk_params.vCG_SPLL_FUNC_CNTL_3 & SPLL_FB_DIV_MASK) >> SPLL_FB_DIV_SHIFT;
  1838. clk_s = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM & CLK_S_MASK) >> CLK_S_SHIFT;
  1839. clk_v = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM_2 & CLK_V_MASK) >> CLK_V_SHIFT;
  1840. fb_div &= ~0x00001FFF;
  1841. fb_div >>= 1;
  1842. clk_v >>= 6;
  1843. if (p_div & ~(SMC_NISLANDS_SPLL_DIV_TABLE_PDIV_MASK >> SMC_NISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT))
  1844. ret = -EINVAL;
  1845. if (clk_s & ~(SMC_NISLANDS_SPLL_DIV_TABLE_CLKS_MASK >> SMC_NISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT))
  1846. ret = -EINVAL;
  1847. if (clk_s & ~(SMC_NISLANDS_SPLL_DIV_TABLE_CLKS_MASK >> SMC_NISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT))
  1848. ret = -EINVAL;
  1849. if (clk_v & ~(SMC_NISLANDS_SPLL_DIV_TABLE_CLKV_MASK >> SMC_NISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT))
  1850. ret = -EINVAL;
  1851. if (ret)
  1852. break;
  1853. tmp = ((fb_div << SMC_NISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT) & SMC_NISLANDS_SPLL_DIV_TABLE_FBDIV_MASK) |
  1854. ((p_div << SMC_NISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT) & SMC_NISLANDS_SPLL_DIV_TABLE_PDIV_MASK);
  1855. spll_table->freq[i] = cpu_to_be32(tmp);
  1856. tmp = ((clk_v << SMC_NISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT) & SMC_NISLANDS_SPLL_DIV_TABLE_CLKV_MASK) |
  1857. ((clk_s << SMC_NISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT) & SMC_NISLANDS_SPLL_DIV_TABLE_CLKS_MASK);
  1858. spll_table->ss[i] = cpu_to_be32(tmp);
  1859. sclk += 512;
  1860. }
  1861. if (!ret)
  1862. ret = rv770_copy_bytes_to_smc(rdev, ni_pi->spll_table_start, (u8 *)spll_table,
  1863. sizeof(SMC_NISLANDS_SPLL_DIV_TABLE), pi->sram_end);
  1864. kfree(spll_table);
  1865. return ret;
  1866. }
  1867. static int ni_populate_mclk_value(struct radeon_device *rdev,
  1868. u32 engine_clock,
  1869. u32 memory_clock,
  1870. NISLANDS_SMC_MCLK_VALUE *mclk,
  1871. bool strobe_mode,
  1872. bool dll_state_on)
  1873. {
  1874. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1875. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1876. u32 mpll_ad_func_cntl = ni_pi->clock_registers.mpll_ad_func_cntl;
  1877. u32 mpll_ad_func_cntl_2 = ni_pi->clock_registers.mpll_ad_func_cntl_2;
  1878. u32 mpll_dq_func_cntl = ni_pi->clock_registers.mpll_dq_func_cntl;
  1879. u32 mpll_dq_func_cntl_2 = ni_pi->clock_registers.mpll_dq_func_cntl_2;
  1880. u32 mclk_pwrmgt_cntl = ni_pi->clock_registers.mclk_pwrmgt_cntl;
  1881. u32 dll_cntl = ni_pi->clock_registers.dll_cntl;
  1882. u32 mpll_ss1 = ni_pi->clock_registers.mpll_ss1;
  1883. u32 mpll_ss2 = ni_pi->clock_registers.mpll_ss2;
  1884. struct atom_clock_dividers dividers;
  1885. u32 ibias;
  1886. u32 dll_speed;
  1887. int ret;
  1888. u32 mc_seq_misc7;
  1889. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_MEMORY_PLL_PARAM,
  1890. memory_clock, strobe_mode, &dividers);
  1891. if (ret)
  1892. return ret;
  1893. if (!strobe_mode) {
  1894. mc_seq_misc7 = RREG32(MC_SEQ_MISC7);
  1895. if (mc_seq_misc7 & 0x8000000)
  1896. dividers.post_div = 1;
  1897. }
  1898. ibias = cypress_map_clkf_to_ibias(rdev, dividers.whole_fb_div);
  1899. mpll_ad_func_cntl &= ~(CLKR_MASK |
  1900. YCLK_POST_DIV_MASK |
  1901. CLKF_MASK |
  1902. CLKFRAC_MASK |
  1903. IBIAS_MASK);
  1904. mpll_ad_func_cntl |= CLKR(dividers.ref_div);
  1905. mpll_ad_func_cntl |= YCLK_POST_DIV(dividers.post_div);
  1906. mpll_ad_func_cntl |= CLKF(dividers.whole_fb_div);
  1907. mpll_ad_func_cntl |= CLKFRAC(dividers.frac_fb_div);
  1908. mpll_ad_func_cntl |= IBIAS(ibias);
  1909. if (dividers.vco_mode)
  1910. mpll_ad_func_cntl_2 |= VCO_MODE;
  1911. else
  1912. mpll_ad_func_cntl_2 &= ~VCO_MODE;
  1913. if (pi->mem_gddr5) {
  1914. mpll_dq_func_cntl &= ~(CLKR_MASK |
  1915. YCLK_POST_DIV_MASK |
  1916. CLKF_MASK |
  1917. CLKFRAC_MASK |
  1918. IBIAS_MASK);
  1919. mpll_dq_func_cntl |= CLKR(dividers.ref_div);
  1920. mpll_dq_func_cntl |= YCLK_POST_DIV(dividers.post_div);
  1921. mpll_dq_func_cntl |= CLKF(dividers.whole_fb_div);
  1922. mpll_dq_func_cntl |= CLKFRAC(dividers.frac_fb_div);
  1923. mpll_dq_func_cntl |= IBIAS(ibias);
  1924. if (strobe_mode)
  1925. mpll_dq_func_cntl &= ~PDNB;
  1926. else
  1927. mpll_dq_func_cntl |= PDNB;
  1928. if (dividers.vco_mode)
  1929. mpll_dq_func_cntl_2 |= VCO_MODE;
  1930. else
  1931. mpll_dq_func_cntl_2 &= ~VCO_MODE;
  1932. }
  1933. if (pi->mclk_ss) {
  1934. struct radeon_atom_ss ss;
  1935. u32 vco_freq = memory_clock * dividers.post_div;
  1936. if (radeon_atombios_get_asic_ss_info(rdev, &ss,
  1937. ASIC_INTERNAL_MEMORY_SS, vco_freq)) {
  1938. u32 reference_clock = rdev->clock.mpll.reference_freq;
  1939. u32 decoded_ref = rv740_get_decoded_reference_divider(dividers.ref_div);
  1940. u32 clk_s = reference_clock * 5 / (decoded_ref * ss.rate);
  1941. u32 clk_v = ss.percentage *
  1942. (0x4000 * dividers.whole_fb_div + 0x800 * dividers.frac_fb_div) / (clk_s * 625);
  1943. mpll_ss1 &= ~CLKV_MASK;
  1944. mpll_ss1 |= CLKV(clk_v);
  1945. mpll_ss2 &= ~CLKS_MASK;
  1946. mpll_ss2 |= CLKS(clk_s);
  1947. }
  1948. }
  1949. dll_speed = rv740_get_dll_speed(pi->mem_gddr5,
  1950. memory_clock);
  1951. mclk_pwrmgt_cntl &= ~DLL_SPEED_MASK;
  1952. mclk_pwrmgt_cntl |= DLL_SPEED(dll_speed);
  1953. if (dll_state_on)
  1954. mclk_pwrmgt_cntl |= (MRDCKA0_PDNB |
  1955. MRDCKA1_PDNB |
  1956. MRDCKB0_PDNB |
  1957. MRDCKB1_PDNB |
  1958. MRDCKC0_PDNB |
  1959. MRDCKC1_PDNB |
  1960. MRDCKD0_PDNB |
  1961. MRDCKD1_PDNB);
  1962. else
  1963. mclk_pwrmgt_cntl &= ~(MRDCKA0_PDNB |
  1964. MRDCKA1_PDNB |
  1965. MRDCKB0_PDNB |
  1966. MRDCKB1_PDNB |
  1967. MRDCKC0_PDNB |
  1968. MRDCKC1_PDNB |
  1969. MRDCKD0_PDNB |
  1970. MRDCKD1_PDNB);
  1971. mclk->mclk_value = cpu_to_be32(memory_clock);
  1972. mclk->vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
  1973. mclk->vMPLL_AD_FUNC_CNTL_2 = cpu_to_be32(mpll_ad_func_cntl_2);
  1974. mclk->vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
  1975. mclk->vMPLL_DQ_FUNC_CNTL_2 = cpu_to_be32(mpll_dq_func_cntl_2);
  1976. mclk->vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
  1977. mclk->vDLL_CNTL = cpu_to_be32(dll_cntl);
  1978. mclk->vMPLL_SS = cpu_to_be32(mpll_ss1);
  1979. mclk->vMPLL_SS2 = cpu_to_be32(mpll_ss2);
  1980. return 0;
  1981. }
  1982. static void ni_populate_smc_sp(struct radeon_device *rdev,
  1983. struct radeon_ps *radeon_state,
  1984. NISLANDS_SMC_SWSTATE *smc_state)
  1985. {
  1986. struct ni_ps *ps = ni_get_ps(radeon_state);
  1987. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1988. int i;
  1989. for (i = 0; i < ps->performance_level_count - 1; i++)
  1990. smc_state->levels[i].bSP = cpu_to_be32(pi->dsp);
  1991. smc_state->levels[ps->performance_level_count - 1].bSP =
  1992. cpu_to_be32(pi->psp);
  1993. }
  1994. static int ni_convert_power_level_to_smc(struct radeon_device *rdev,
  1995. struct rv7xx_pl *pl,
  1996. NISLANDS_SMC_HW_PERFORMANCE_LEVEL *level)
  1997. {
  1998. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1999. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2000. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2001. int ret;
  2002. bool dll_state_on;
  2003. u16 std_vddc;
  2004. u32 tmp = RREG32(DC_STUTTER_CNTL);
  2005. level->gen2PCIE = pi->pcie_gen2 ?
  2006. ((pl->flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) ? 1 : 0) : 0;
  2007. ret = ni_populate_sclk_value(rdev, pl->sclk, &level->sclk);
  2008. if (ret)
  2009. return ret;
  2010. level->mcFlags = 0;
  2011. if (pi->mclk_stutter_mode_threshold &&
  2012. (pl->mclk <= pi->mclk_stutter_mode_threshold) &&
  2013. !eg_pi->uvd_enabled &&
  2014. (tmp & DC_STUTTER_ENABLE_A) &&
  2015. (tmp & DC_STUTTER_ENABLE_B))
  2016. level->mcFlags |= NISLANDS_SMC_MC_STUTTER_EN;
  2017. if (pi->mem_gddr5) {
  2018. if (pl->mclk > pi->mclk_edc_enable_threshold)
  2019. level->mcFlags |= NISLANDS_SMC_MC_EDC_RD_FLAG;
  2020. if (pl->mclk > eg_pi->mclk_edc_wr_enable_threshold)
  2021. level->mcFlags |= NISLANDS_SMC_MC_EDC_WR_FLAG;
  2022. level->strobeMode = cypress_get_strobe_mode_settings(rdev, pl->mclk);
  2023. if (level->strobeMode & NISLANDS_SMC_STROBE_ENABLE) {
  2024. if (cypress_get_mclk_frequency_ratio(rdev, pl->mclk, true) >=
  2025. ((RREG32(MC_SEQ_MISC7) >> 16) & 0xf))
  2026. dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  2027. else
  2028. dll_state_on = ((RREG32(MC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
  2029. } else {
  2030. dll_state_on = false;
  2031. if (pl->mclk > ni_pi->mclk_rtt_mode_threshold)
  2032. level->mcFlags |= NISLANDS_SMC_MC_RTT_ENABLE;
  2033. }
  2034. ret = ni_populate_mclk_value(rdev, pl->sclk, pl->mclk,
  2035. &level->mclk,
  2036. (level->strobeMode & NISLANDS_SMC_STROBE_ENABLE) != 0,
  2037. dll_state_on);
  2038. } else
  2039. ret = ni_populate_mclk_value(rdev, pl->sclk, pl->mclk, &level->mclk, 1, 1);
  2040. if (ret)
  2041. return ret;
  2042. ret = ni_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
  2043. pl->vddc, &level->vddc);
  2044. if (ret)
  2045. return ret;
  2046. ret = ni_get_std_voltage_value(rdev, &level->vddc, &std_vddc);
  2047. if (ret)
  2048. return ret;
  2049. ni_populate_std_voltage_value(rdev, std_vddc,
  2050. level->vddc.index, &level->std_vddc);
  2051. if (eg_pi->vddci_control) {
  2052. ret = ni_populate_voltage_value(rdev, &eg_pi->vddci_voltage_table,
  2053. pl->vddci, &level->vddci);
  2054. if (ret)
  2055. return ret;
  2056. }
  2057. ni_populate_mvdd_value(rdev, pl->mclk, &level->mvdd);
  2058. return ret;
  2059. }
  2060. static int ni_populate_smc_t(struct radeon_device *rdev,
  2061. struct radeon_ps *radeon_state,
  2062. NISLANDS_SMC_SWSTATE *smc_state)
  2063. {
  2064. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2065. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2066. struct ni_ps *state = ni_get_ps(radeon_state);
  2067. u32 a_t;
  2068. u32 t_l, t_h;
  2069. u32 high_bsp;
  2070. int i, ret;
  2071. if (state->performance_level_count >= 9)
  2072. return -EINVAL;
  2073. if (state->performance_level_count < 2) {
  2074. a_t = CG_R(0xffff) | CG_L(0);
  2075. smc_state->levels[0].aT = cpu_to_be32(a_t);
  2076. return 0;
  2077. }
  2078. smc_state->levels[0].aT = cpu_to_be32(0);
  2079. for (i = 0; i <= state->performance_level_count - 2; i++) {
  2080. if (eg_pi->uvd_enabled)
  2081. ret = r600_calculate_at(
  2082. 1000 * (i * (eg_pi->smu_uvd_hs ? 2 : 8) + 2),
  2083. 100 * R600_AH_DFLT,
  2084. state->performance_levels[i + 1].sclk,
  2085. state->performance_levels[i].sclk,
  2086. &t_l,
  2087. &t_h);
  2088. else
  2089. ret = r600_calculate_at(
  2090. 1000 * (i + 1),
  2091. 100 * R600_AH_DFLT,
  2092. state->performance_levels[i + 1].sclk,
  2093. state->performance_levels[i].sclk,
  2094. &t_l,
  2095. &t_h);
  2096. if (ret) {
  2097. t_h = (i + 1) * 1000 - 50 * R600_AH_DFLT;
  2098. t_l = (i + 1) * 1000 + 50 * R600_AH_DFLT;
  2099. }
  2100. a_t = be32_to_cpu(smc_state->levels[i].aT) & ~CG_R_MASK;
  2101. a_t |= CG_R(t_l * pi->bsp / 20000);
  2102. smc_state->levels[i].aT = cpu_to_be32(a_t);
  2103. high_bsp = (i == state->performance_level_count - 2) ?
  2104. pi->pbsp : pi->bsp;
  2105. a_t = CG_R(0xffff) | CG_L(t_h * high_bsp / 20000);
  2106. smc_state->levels[i + 1].aT = cpu_to_be32(a_t);
  2107. }
  2108. return 0;
  2109. }
  2110. static int ni_populate_power_containment_values(struct radeon_device *rdev,
  2111. struct radeon_ps *radeon_state,
  2112. NISLANDS_SMC_SWSTATE *smc_state)
  2113. {
  2114. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2115. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2116. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2117. struct ni_ps *state = ni_get_ps(radeon_state);
  2118. u32 prev_sclk;
  2119. u32 max_sclk;
  2120. u32 min_sclk;
  2121. int i, ret;
  2122. u32 tdp_limit;
  2123. u32 near_tdp_limit;
  2124. u32 power_boost_limit;
  2125. u8 max_ps_percent;
  2126. if (ni_pi->enable_power_containment == false)
  2127. return 0;
  2128. if (state->performance_level_count == 0)
  2129. return -EINVAL;
  2130. if (smc_state->levelCount != state->performance_level_count)
  2131. return -EINVAL;
  2132. ret = ni_calculate_adjusted_tdp_limits(rdev,
  2133. false, /* ??? */
  2134. rdev->pm.dpm.tdp_adjustment,
  2135. &tdp_limit,
  2136. &near_tdp_limit);
  2137. if (ret)
  2138. return ret;
  2139. power_boost_limit = ni_calculate_power_boost_limit(rdev, radeon_state, near_tdp_limit);
  2140. ret = rv770_write_smc_sram_dword(rdev,
  2141. pi->state_table_start +
  2142. offsetof(NISLANDS_SMC_STATETABLE, dpm2Params) +
  2143. offsetof(PP_NIslands_DPM2Parameters, PowerBoostLimit),
  2144. ni_scale_power_for_smc(power_boost_limit, ni_get_smc_power_scaling_factor(rdev)),
  2145. pi->sram_end);
  2146. if (ret)
  2147. power_boost_limit = 0;
  2148. smc_state->levels[0].dpm2.MaxPS = 0;
  2149. smc_state->levels[0].dpm2.NearTDPDec = 0;
  2150. smc_state->levels[0].dpm2.AboveSafeInc = 0;
  2151. smc_state->levels[0].dpm2.BelowSafeInc = 0;
  2152. smc_state->levels[0].stateFlags |= power_boost_limit ? PPSMC_STATEFLAG_POWERBOOST : 0;
  2153. for (i = 1; i < state->performance_level_count; i++) {
  2154. prev_sclk = state->performance_levels[i-1].sclk;
  2155. max_sclk = state->performance_levels[i].sclk;
  2156. max_ps_percent = (i != (state->performance_level_count - 1)) ?
  2157. NISLANDS_DPM2_MAXPS_PERCENT_M : NISLANDS_DPM2_MAXPS_PERCENT_H;
  2158. if (max_sclk < prev_sclk)
  2159. return -EINVAL;
  2160. if ((max_ps_percent == 0) || (prev_sclk == max_sclk) || eg_pi->uvd_enabled)
  2161. min_sclk = max_sclk;
  2162. else if (1 == i)
  2163. min_sclk = prev_sclk;
  2164. else
  2165. min_sclk = (prev_sclk * (u32)max_ps_percent) / 100;
  2166. if (min_sclk < state->performance_levels[0].sclk)
  2167. min_sclk = state->performance_levels[0].sclk;
  2168. if (min_sclk == 0)
  2169. return -EINVAL;
  2170. smc_state->levels[i].dpm2.MaxPS =
  2171. (u8)((NISLANDS_DPM2_MAX_PULSE_SKIP * (max_sclk - min_sclk)) / max_sclk);
  2172. smc_state->levels[i].dpm2.NearTDPDec = NISLANDS_DPM2_NEAR_TDP_DEC;
  2173. smc_state->levels[i].dpm2.AboveSafeInc = NISLANDS_DPM2_ABOVE_SAFE_INC;
  2174. smc_state->levels[i].dpm2.BelowSafeInc = NISLANDS_DPM2_BELOW_SAFE_INC;
  2175. smc_state->levels[i].stateFlags |=
  2176. ((i != (state->performance_level_count - 1)) && power_boost_limit) ?
  2177. PPSMC_STATEFLAG_POWERBOOST : 0;
  2178. }
  2179. return 0;
  2180. }
  2181. static int ni_populate_sq_ramping_values(struct radeon_device *rdev,
  2182. struct radeon_ps *radeon_state,
  2183. NISLANDS_SMC_SWSTATE *smc_state)
  2184. {
  2185. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2186. struct ni_ps *state = ni_get_ps(radeon_state);
  2187. u32 sq_power_throttle;
  2188. u32 sq_power_throttle2;
  2189. bool enable_sq_ramping = ni_pi->enable_sq_ramping;
  2190. int i;
  2191. if (state->performance_level_count == 0)
  2192. return -EINVAL;
  2193. if (smc_state->levelCount != state->performance_level_count)
  2194. return -EINVAL;
  2195. if (rdev->pm.dpm.sq_ramping_threshold == 0)
  2196. return -EINVAL;
  2197. if (NISLANDS_DPM2_SQ_RAMP_MAX_POWER > (MAX_POWER_MASK >> MAX_POWER_SHIFT))
  2198. enable_sq_ramping = false;
  2199. if (NISLANDS_DPM2_SQ_RAMP_MIN_POWER > (MIN_POWER_MASK >> MIN_POWER_SHIFT))
  2200. enable_sq_ramping = false;
  2201. if (NISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA > (MAX_POWER_DELTA_MASK >> MAX_POWER_DELTA_SHIFT))
  2202. enable_sq_ramping = false;
  2203. if (NISLANDS_DPM2_SQ_RAMP_STI_SIZE > (STI_SIZE_MASK >> STI_SIZE_SHIFT))
  2204. enable_sq_ramping = false;
  2205. if (NISLANDS_DPM2_SQ_RAMP_LTI_RATIO <= (LTI_RATIO_MASK >> LTI_RATIO_SHIFT))
  2206. enable_sq_ramping = false;
  2207. for (i = 0; i < state->performance_level_count; i++) {
  2208. sq_power_throttle = 0;
  2209. sq_power_throttle2 = 0;
  2210. if ((state->performance_levels[i].sclk >= rdev->pm.dpm.sq_ramping_threshold) &&
  2211. enable_sq_ramping) {
  2212. sq_power_throttle |= MAX_POWER(NISLANDS_DPM2_SQ_RAMP_MAX_POWER);
  2213. sq_power_throttle |= MIN_POWER(NISLANDS_DPM2_SQ_RAMP_MIN_POWER);
  2214. sq_power_throttle2 |= MAX_POWER_DELTA(NISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA);
  2215. sq_power_throttle2 |= STI_SIZE(NISLANDS_DPM2_SQ_RAMP_STI_SIZE);
  2216. sq_power_throttle2 |= LTI_RATIO(NISLANDS_DPM2_SQ_RAMP_LTI_RATIO);
  2217. } else {
  2218. sq_power_throttle |= MAX_POWER_MASK | MIN_POWER_MASK;
  2219. sq_power_throttle2 |= MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
  2220. }
  2221. smc_state->levels[i].SQPowerThrottle = cpu_to_be32(sq_power_throttle);
  2222. smc_state->levels[i].SQPowerThrottle_2 = cpu_to_be32(sq_power_throttle2);
  2223. }
  2224. return 0;
  2225. }
  2226. static int ni_enable_power_containment(struct radeon_device *rdev,
  2227. struct radeon_ps *radeon_new_state,
  2228. bool enable)
  2229. {
  2230. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2231. PPSMC_Result smc_result;
  2232. int ret = 0;
  2233. if (ni_pi->enable_power_containment) {
  2234. if (enable) {
  2235. if (!r600_is_uvd_state(radeon_new_state->class, radeon_new_state->class2)) {
  2236. smc_result = rv770_send_msg_to_smc(rdev, PPSMC_TDPClampingActive);
  2237. if (smc_result != PPSMC_Result_OK) {
  2238. ret = -EINVAL;
  2239. ni_pi->pc_enabled = false;
  2240. } else {
  2241. ni_pi->pc_enabled = true;
  2242. }
  2243. }
  2244. } else {
  2245. smc_result = rv770_send_msg_to_smc(rdev, PPSMC_TDPClampingInactive);
  2246. if (smc_result != PPSMC_Result_OK)
  2247. ret = -EINVAL;
  2248. ni_pi->pc_enabled = false;
  2249. }
  2250. }
  2251. return ret;
  2252. }
  2253. static int ni_convert_power_state_to_smc(struct radeon_device *rdev,
  2254. struct radeon_ps *radeon_state,
  2255. NISLANDS_SMC_SWSTATE *smc_state)
  2256. {
  2257. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2258. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2259. struct ni_ps *state = ni_get_ps(radeon_state);
  2260. int i, ret;
  2261. u32 threshold = state->performance_levels[state->performance_level_count - 1].sclk * 100 / 100;
  2262. if (!(radeon_state->caps & ATOM_PPLIB_DISALLOW_ON_DC))
  2263. smc_state->flags |= PPSMC_SWSTATE_FLAG_DC;
  2264. smc_state->levelCount = 0;
  2265. if (state->performance_level_count > NISLANDS_MAX_SMC_PERFORMANCE_LEVELS_PER_SWSTATE)
  2266. return -EINVAL;
  2267. for (i = 0; i < state->performance_level_count; i++) {
  2268. ret = ni_convert_power_level_to_smc(rdev, &state->performance_levels[i],
  2269. &smc_state->levels[i]);
  2270. smc_state->levels[i].arbRefreshState =
  2271. (u8)(NISLANDS_DRIVER_STATE_ARB_INDEX + i);
  2272. if (ret)
  2273. return ret;
  2274. if (ni_pi->enable_power_containment)
  2275. smc_state->levels[i].displayWatermark =
  2276. (state->performance_levels[i].sclk < threshold) ?
  2277. PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
  2278. else
  2279. smc_state->levels[i].displayWatermark = (i < 2) ?
  2280. PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
  2281. if (eg_pi->dynamic_ac_timing)
  2282. smc_state->levels[i].ACIndex = NISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i;
  2283. else
  2284. smc_state->levels[i].ACIndex = 0;
  2285. smc_state->levelCount++;
  2286. }
  2287. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_watermark_threshold,
  2288. cpu_to_be32(threshold / 512));
  2289. ni_populate_smc_sp(rdev, radeon_state, smc_state);
  2290. ret = ni_populate_power_containment_values(rdev, radeon_state, smc_state);
  2291. if (ret)
  2292. ni_pi->enable_power_containment = false;
  2293. ret = ni_populate_sq_ramping_values(rdev, radeon_state, smc_state);
  2294. if (ret)
  2295. ni_pi->enable_sq_ramping = false;
  2296. return ni_populate_smc_t(rdev, radeon_state, smc_state);
  2297. }
  2298. static int ni_upload_sw_state(struct radeon_device *rdev,
  2299. struct radeon_ps *radeon_new_state)
  2300. {
  2301. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2302. u16 address = pi->state_table_start +
  2303. offsetof(NISLANDS_SMC_STATETABLE, driverState);
  2304. u16 state_size = sizeof(NISLANDS_SMC_SWSTATE) +
  2305. ((NISLANDS_MAX_SMC_PERFORMANCE_LEVELS_PER_SWSTATE - 1) * sizeof(NISLANDS_SMC_HW_PERFORMANCE_LEVEL));
  2306. int ret;
  2307. NISLANDS_SMC_SWSTATE *smc_state = kzalloc(state_size, GFP_KERNEL);
  2308. if (smc_state == NULL)
  2309. return -ENOMEM;
  2310. ret = ni_convert_power_state_to_smc(rdev, radeon_new_state, smc_state);
  2311. if (ret)
  2312. goto done;
  2313. ret = rv770_copy_bytes_to_smc(rdev, address, (u8 *)smc_state, state_size, pi->sram_end);
  2314. done:
  2315. kfree(smc_state);
  2316. return ret;
  2317. }
  2318. static int ni_set_mc_special_registers(struct radeon_device *rdev,
  2319. struct ni_mc_reg_table *table)
  2320. {
  2321. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2322. u8 i, j, k;
  2323. u32 temp_reg;
  2324. for (i = 0, j = table->last; i < table->last; i++) {
  2325. switch (table->mc_reg_address[i].s1) {
  2326. case MC_SEQ_MISC1 >> 2:
  2327. if (j >= SMC_NISLANDS_MC_REGISTER_ARRAY_SIZE)
  2328. return -EINVAL;
  2329. temp_reg = RREG32(MC_PMG_CMD_EMRS);
  2330. table->mc_reg_address[j].s1 = MC_PMG_CMD_EMRS >> 2;
  2331. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
  2332. for (k = 0; k < table->num_entries; k++)
  2333. table->mc_reg_table_entry[k].mc_data[j] =
  2334. ((temp_reg & 0xffff0000)) |
  2335. ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
  2336. j++;
  2337. if (j >= SMC_NISLANDS_MC_REGISTER_ARRAY_SIZE)
  2338. return -EINVAL;
  2339. temp_reg = RREG32(MC_PMG_CMD_MRS);
  2340. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS >> 2;
  2341. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS_LP >> 2;
  2342. for(k = 0; k < table->num_entries; k++) {
  2343. table->mc_reg_table_entry[k].mc_data[j] =
  2344. (temp_reg & 0xffff0000) |
  2345. (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  2346. if (!pi->mem_gddr5)
  2347. table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
  2348. }
  2349. j++;
  2350. if (j > SMC_NISLANDS_MC_REGISTER_ARRAY_SIZE)
  2351. return -EINVAL;
  2352. break;
  2353. case MC_SEQ_RESERVE_M >> 2:
  2354. temp_reg = RREG32(MC_PMG_CMD_MRS1);
  2355. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS1 >> 2;
  2356. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
  2357. for (k = 0; k < table->num_entries; k++)
  2358. table->mc_reg_table_entry[k].mc_data[j] =
  2359. (temp_reg & 0xffff0000) |
  2360. (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  2361. j++;
  2362. if (j > SMC_NISLANDS_MC_REGISTER_ARRAY_SIZE)
  2363. return -EINVAL;
  2364. break;
  2365. default:
  2366. break;
  2367. }
  2368. }
  2369. table->last = j;
  2370. return 0;
  2371. }
  2372. static bool ni_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
  2373. {
  2374. bool result = true;
  2375. switch (in_reg) {
  2376. case MC_SEQ_RAS_TIMING >> 2:
  2377. *out_reg = MC_SEQ_RAS_TIMING_LP >> 2;
  2378. break;
  2379. case MC_SEQ_CAS_TIMING >> 2:
  2380. *out_reg = MC_SEQ_CAS_TIMING_LP >> 2;
  2381. break;
  2382. case MC_SEQ_MISC_TIMING >> 2:
  2383. *out_reg = MC_SEQ_MISC_TIMING_LP >> 2;
  2384. break;
  2385. case MC_SEQ_MISC_TIMING2 >> 2:
  2386. *out_reg = MC_SEQ_MISC_TIMING2_LP >> 2;
  2387. break;
  2388. case MC_SEQ_RD_CTL_D0 >> 2:
  2389. *out_reg = MC_SEQ_RD_CTL_D0_LP >> 2;
  2390. break;
  2391. case MC_SEQ_RD_CTL_D1 >> 2:
  2392. *out_reg = MC_SEQ_RD_CTL_D1_LP >> 2;
  2393. break;
  2394. case MC_SEQ_WR_CTL_D0 >> 2:
  2395. *out_reg = MC_SEQ_WR_CTL_D0_LP >> 2;
  2396. break;
  2397. case MC_SEQ_WR_CTL_D1 >> 2:
  2398. *out_reg = MC_SEQ_WR_CTL_D1_LP >> 2;
  2399. break;
  2400. case MC_PMG_CMD_EMRS >> 2:
  2401. *out_reg = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
  2402. break;
  2403. case MC_PMG_CMD_MRS >> 2:
  2404. *out_reg = MC_SEQ_PMG_CMD_MRS_LP >> 2;
  2405. break;
  2406. case MC_PMG_CMD_MRS1 >> 2:
  2407. *out_reg = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
  2408. break;
  2409. case MC_SEQ_PMG_TIMING >> 2:
  2410. *out_reg = MC_SEQ_PMG_TIMING_LP >> 2;
  2411. break;
  2412. case MC_PMG_CMD_MRS2 >> 2:
  2413. *out_reg = MC_SEQ_PMG_CMD_MRS2_LP >> 2;
  2414. break;
  2415. default:
  2416. result = false;
  2417. break;
  2418. }
  2419. return result;
  2420. }
  2421. static void ni_set_valid_flag(struct ni_mc_reg_table *table)
  2422. {
  2423. u8 i, j;
  2424. for (i = 0; i < table->last; i++) {
  2425. for (j = 1; j < table->num_entries; j++) {
  2426. if (table->mc_reg_table_entry[j-1].mc_data[i] != table->mc_reg_table_entry[j].mc_data[i]) {
  2427. table->valid_flag |= 1 << i;
  2428. break;
  2429. }
  2430. }
  2431. }
  2432. }
  2433. static void ni_set_s0_mc_reg_index(struct ni_mc_reg_table *table)
  2434. {
  2435. u32 i;
  2436. u16 address;
  2437. for (i = 0; i < table->last; i++)
  2438. table->mc_reg_address[i].s0 =
  2439. ni_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
  2440. address : table->mc_reg_address[i].s1;
  2441. }
  2442. static int ni_copy_vbios_mc_reg_table(struct atom_mc_reg_table *table,
  2443. struct ni_mc_reg_table *ni_table)
  2444. {
  2445. u8 i, j;
  2446. if (table->last > SMC_NISLANDS_MC_REGISTER_ARRAY_SIZE)
  2447. return -EINVAL;
  2448. if (table->num_entries > MAX_AC_TIMING_ENTRIES)
  2449. return -EINVAL;
  2450. for (i = 0; i < table->last; i++)
  2451. ni_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
  2452. ni_table->last = table->last;
  2453. for (i = 0; i < table->num_entries; i++) {
  2454. ni_table->mc_reg_table_entry[i].mclk_max =
  2455. table->mc_reg_table_entry[i].mclk_max;
  2456. for (j = 0; j < table->last; j++)
  2457. ni_table->mc_reg_table_entry[i].mc_data[j] =
  2458. table->mc_reg_table_entry[i].mc_data[j];
  2459. }
  2460. ni_table->num_entries = table->num_entries;
  2461. return 0;
  2462. }
  2463. static int ni_initialize_mc_reg_table(struct radeon_device *rdev)
  2464. {
  2465. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2466. int ret;
  2467. struct atom_mc_reg_table *table;
  2468. struct ni_mc_reg_table *ni_table = &ni_pi->mc_reg_table;
  2469. u8 module_index = rv770_get_memory_module_index(rdev);
  2470. table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
  2471. if (!table)
  2472. return -ENOMEM;
  2473. WREG32(MC_SEQ_RAS_TIMING_LP, RREG32(MC_SEQ_RAS_TIMING));
  2474. WREG32(MC_SEQ_CAS_TIMING_LP, RREG32(MC_SEQ_CAS_TIMING));
  2475. WREG32(MC_SEQ_MISC_TIMING_LP, RREG32(MC_SEQ_MISC_TIMING));
  2476. WREG32(MC_SEQ_MISC_TIMING2_LP, RREG32(MC_SEQ_MISC_TIMING2));
  2477. WREG32(MC_SEQ_PMG_CMD_EMRS_LP, RREG32(MC_PMG_CMD_EMRS));
  2478. WREG32(MC_SEQ_PMG_CMD_MRS_LP, RREG32(MC_PMG_CMD_MRS));
  2479. WREG32(MC_SEQ_PMG_CMD_MRS1_LP, RREG32(MC_PMG_CMD_MRS1));
  2480. WREG32(MC_SEQ_WR_CTL_D0_LP, RREG32(MC_SEQ_WR_CTL_D0));
  2481. WREG32(MC_SEQ_WR_CTL_D1_LP, RREG32(MC_SEQ_WR_CTL_D1));
  2482. WREG32(MC_SEQ_RD_CTL_D0_LP, RREG32(MC_SEQ_RD_CTL_D0));
  2483. WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1));
  2484. WREG32(MC_SEQ_PMG_TIMING_LP, RREG32(MC_SEQ_PMG_TIMING));
  2485. WREG32(MC_SEQ_PMG_CMD_MRS2_LP, RREG32(MC_PMG_CMD_MRS2));
  2486. ret = radeon_atom_init_mc_reg_table(rdev, module_index, table);
  2487. if (ret)
  2488. goto init_mc_done;
  2489. ret = ni_copy_vbios_mc_reg_table(table, ni_table);
  2490. if (ret)
  2491. goto init_mc_done;
  2492. ni_set_s0_mc_reg_index(ni_table);
  2493. ret = ni_set_mc_special_registers(rdev, ni_table);
  2494. if (ret)
  2495. goto init_mc_done;
  2496. ni_set_valid_flag(ni_table);
  2497. init_mc_done:
  2498. kfree(table);
  2499. return ret;
  2500. }
  2501. static void ni_populate_mc_reg_addresses(struct radeon_device *rdev,
  2502. SMC_NIslands_MCRegisters *mc_reg_table)
  2503. {
  2504. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2505. u32 i, j;
  2506. for (i = 0, j = 0; j < ni_pi->mc_reg_table.last; j++) {
  2507. if (ni_pi->mc_reg_table.valid_flag & (1 << j)) {
  2508. if (i >= SMC_NISLANDS_MC_REGISTER_ARRAY_SIZE)
  2509. break;
  2510. mc_reg_table->address[i].s0 =
  2511. cpu_to_be16(ni_pi->mc_reg_table.mc_reg_address[j].s0);
  2512. mc_reg_table->address[i].s1 =
  2513. cpu_to_be16(ni_pi->mc_reg_table.mc_reg_address[j].s1);
  2514. i++;
  2515. }
  2516. }
  2517. mc_reg_table->last = (u8)i;
  2518. }
  2519. static void ni_convert_mc_registers(struct ni_mc_reg_entry *entry,
  2520. SMC_NIslands_MCRegisterSet *data,
  2521. u32 num_entries, u32 valid_flag)
  2522. {
  2523. u32 i, j;
  2524. for (i = 0, j = 0; j < num_entries; j++) {
  2525. if (valid_flag & (1 << j)) {
  2526. data->value[i] = cpu_to_be32(entry->mc_data[j]);
  2527. i++;
  2528. }
  2529. }
  2530. }
  2531. static void ni_convert_mc_reg_table_entry_to_smc(struct radeon_device *rdev,
  2532. struct rv7xx_pl *pl,
  2533. SMC_NIslands_MCRegisterSet *mc_reg_table_data)
  2534. {
  2535. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2536. u32 i = 0;
  2537. for (i = 0; i < ni_pi->mc_reg_table.num_entries; i++) {
  2538. if (pl->mclk <= ni_pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
  2539. break;
  2540. }
  2541. if ((i == ni_pi->mc_reg_table.num_entries) && (i > 0))
  2542. --i;
  2543. ni_convert_mc_registers(&ni_pi->mc_reg_table.mc_reg_table_entry[i],
  2544. mc_reg_table_data,
  2545. ni_pi->mc_reg_table.last,
  2546. ni_pi->mc_reg_table.valid_flag);
  2547. }
  2548. static void ni_convert_mc_reg_table_to_smc(struct radeon_device *rdev,
  2549. struct radeon_ps *radeon_state,
  2550. SMC_NIslands_MCRegisters *mc_reg_table)
  2551. {
  2552. struct ni_ps *state = ni_get_ps(radeon_state);
  2553. int i;
  2554. for (i = 0; i < state->performance_level_count; i++) {
  2555. ni_convert_mc_reg_table_entry_to_smc(rdev,
  2556. &state->performance_levels[i],
  2557. &mc_reg_table->data[NISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i]);
  2558. }
  2559. }
  2560. static int ni_populate_mc_reg_table(struct radeon_device *rdev,
  2561. struct radeon_ps *radeon_boot_state)
  2562. {
  2563. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2564. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2565. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2566. struct ni_ps *boot_state = ni_get_ps(radeon_boot_state);
  2567. SMC_NIslands_MCRegisters *mc_reg_table = &ni_pi->smc_mc_reg_table;
  2568. memset(mc_reg_table, 0, sizeof(SMC_NIslands_MCRegisters));
  2569. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_seq_index, 1);
  2570. ni_populate_mc_reg_addresses(rdev, mc_reg_table);
  2571. ni_convert_mc_reg_table_entry_to_smc(rdev, &boot_state->performance_levels[0],
  2572. &mc_reg_table->data[0]);
  2573. ni_convert_mc_registers(&ni_pi->mc_reg_table.mc_reg_table_entry[0],
  2574. &mc_reg_table->data[1],
  2575. ni_pi->mc_reg_table.last,
  2576. ni_pi->mc_reg_table.valid_flag);
  2577. ni_convert_mc_reg_table_to_smc(rdev, radeon_boot_state, mc_reg_table);
  2578. return rv770_copy_bytes_to_smc(rdev, eg_pi->mc_reg_table_start,
  2579. (u8 *)mc_reg_table,
  2580. sizeof(SMC_NIslands_MCRegisters),
  2581. pi->sram_end);
  2582. }
  2583. static int ni_upload_mc_reg_table(struct radeon_device *rdev,
  2584. struct radeon_ps *radeon_new_state)
  2585. {
  2586. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2587. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2588. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2589. struct ni_ps *ni_new_state = ni_get_ps(radeon_new_state);
  2590. SMC_NIslands_MCRegisters *mc_reg_table = &ni_pi->smc_mc_reg_table;
  2591. u16 address;
  2592. memset(mc_reg_table, 0, sizeof(SMC_NIslands_MCRegisters));
  2593. ni_convert_mc_reg_table_to_smc(rdev, radeon_new_state, mc_reg_table);
  2594. address = eg_pi->mc_reg_table_start +
  2595. (u16)offsetof(SMC_NIslands_MCRegisters, data[NISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT]);
  2596. return rv770_copy_bytes_to_smc(rdev, address,
  2597. (u8 *)&mc_reg_table->data[NISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT],
  2598. sizeof(SMC_NIslands_MCRegisterSet) * ni_new_state->performance_level_count,
  2599. pi->sram_end);
  2600. }
  2601. static int ni_init_driver_calculated_leakage_table(struct radeon_device *rdev,
  2602. PP_NIslands_CACTABLES *cac_tables)
  2603. {
  2604. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2605. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2606. u32 leakage = 0;
  2607. unsigned int i, j, table_size;
  2608. s32 t;
  2609. u32 smc_leakage, max_leakage = 0;
  2610. u32 scaling_factor;
  2611. table_size = eg_pi->vddc_voltage_table.count;
  2612. if (SMC_NISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES < table_size)
  2613. table_size = SMC_NISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES;
  2614. scaling_factor = ni_get_smc_power_scaling_factor(rdev);
  2615. for (i = 0; i < SMC_NISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES; i++) {
  2616. for (j = 0; j < table_size; j++) {
  2617. t = (1000 * ((i + 1) * 8));
  2618. if (t < ni_pi->cac_data.leakage_minimum_temperature)
  2619. t = ni_pi->cac_data.leakage_minimum_temperature;
  2620. ni_calculate_leakage_for_v_and_t(rdev,
  2621. &ni_pi->cac_data.leakage_coefficients,
  2622. eg_pi->vddc_voltage_table.entries[j].value,
  2623. t,
  2624. ni_pi->cac_data.i_leakage,
  2625. &leakage);
  2626. smc_leakage = ni_scale_power_for_smc(leakage, scaling_factor) / 1000;
  2627. if (smc_leakage > max_leakage)
  2628. max_leakage = smc_leakage;
  2629. cac_tables->cac_lkge_lut[i][j] = cpu_to_be32(smc_leakage);
  2630. }
  2631. }
  2632. for (j = table_size; j < SMC_NISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
  2633. for (i = 0; i < SMC_NISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES; i++)
  2634. cac_tables->cac_lkge_lut[i][j] = cpu_to_be32(max_leakage);
  2635. }
  2636. return 0;
  2637. }
  2638. static int ni_init_simplified_leakage_table(struct radeon_device *rdev,
  2639. PP_NIslands_CACTABLES *cac_tables)
  2640. {
  2641. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2642. struct radeon_cac_leakage_table *leakage_table =
  2643. &rdev->pm.dpm.dyn_state.cac_leakage_table;
  2644. u32 i, j, table_size;
  2645. u32 smc_leakage, max_leakage = 0;
  2646. u32 scaling_factor;
  2647. if (!leakage_table)
  2648. return -EINVAL;
  2649. table_size = leakage_table->count;
  2650. if (eg_pi->vddc_voltage_table.count != table_size)
  2651. table_size = (eg_pi->vddc_voltage_table.count < leakage_table->count) ?
  2652. eg_pi->vddc_voltage_table.count : leakage_table->count;
  2653. if (SMC_NISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES < table_size)
  2654. table_size = SMC_NISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES;
  2655. if (table_size == 0)
  2656. return -EINVAL;
  2657. scaling_factor = ni_get_smc_power_scaling_factor(rdev);
  2658. for (j = 0; j < table_size; j++) {
  2659. smc_leakage = leakage_table->entries[j].leakage;
  2660. if (smc_leakage > max_leakage)
  2661. max_leakage = smc_leakage;
  2662. for (i = 0; i < SMC_NISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES; i++)
  2663. cac_tables->cac_lkge_lut[i][j] =
  2664. cpu_to_be32(ni_scale_power_for_smc(smc_leakage, scaling_factor));
  2665. }
  2666. for (j = table_size; j < SMC_NISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
  2667. for (i = 0; i < SMC_NISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES; i++)
  2668. cac_tables->cac_lkge_lut[i][j] =
  2669. cpu_to_be32(ni_scale_power_for_smc(max_leakage, scaling_factor));
  2670. }
  2671. return 0;
  2672. }
  2673. static int ni_initialize_smc_cac_tables(struct radeon_device *rdev)
  2674. {
  2675. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2676. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2677. PP_NIslands_CACTABLES *cac_tables = NULL;
  2678. int i, ret;
  2679. u32 reg;
  2680. if (ni_pi->enable_cac == false)
  2681. return 0;
  2682. cac_tables = kzalloc(sizeof(PP_NIslands_CACTABLES), GFP_KERNEL);
  2683. if (!cac_tables)
  2684. return -ENOMEM;
  2685. reg = RREG32(CG_CAC_CTRL) & ~(TID_CNT_MASK | TID_UNIT_MASK);
  2686. reg |= (TID_CNT(ni_pi->cac_weights->tid_cnt) |
  2687. TID_UNIT(ni_pi->cac_weights->tid_unit));
  2688. WREG32(CG_CAC_CTRL, reg);
  2689. for (i = 0; i < NISLANDS_DCCAC_MAX_LEVELS; i++)
  2690. ni_pi->dc_cac_table[i] = ni_pi->cac_weights->dc_cac[i];
  2691. for (i = 0; i < SMC_NISLANDS_BIF_LUT_NUM_OF_ENTRIES; i++)
  2692. cac_tables->cac_bif_lut[i] = ni_pi->cac_weights->pcie_cac[i];
  2693. ni_pi->cac_data.i_leakage = rdev->pm.dpm.cac_leakage;
  2694. ni_pi->cac_data.pwr_const = 0;
  2695. ni_pi->cac_data.dc_cac_value = ni_pi->dc_cac_table[NISLANDS_DCCAC_LEVEL_0];
  2696. ni_pi->cac_data.bif_cac_value = 0;
  2697. ni_pi->cac_data.mc_wr_weight = ni_pi->cac_weights->mc_write_weight;
  2698. ni_pi->cac_data.mc_rd_weight = ni_pi->cac_weights->mc_read_weight;
  2699. ni_pi->cac_data.allow_ovrflw = 0;
  2700. ni_pi->cac_data.l2num_win_tdp = ni_pi->lta_window_size;
  2701. ni_pi->cac_data.num_win_tdp = 0;
  2702. ni_pi->cac_data.lts_truncate_n = ni_pi->lts_truncate;
  2703. if (ni_pi->driver_calculate_cac_leakage)
  2704. ret = ni_init_driver_calculated_leakage_table(rdev, cac_tables);
  2705. else
  2706. ret = ni_init_simplified_leakage_table(rdev, cac_tables);
  2707. if (ret)
  2708. goto done_free;
  2709. cac_tables->pwr_const = cpu_to_be32(ni_pi->cac_data.pwr_const);
  2710. cac_tables->dc_cacValue = cpu_to_be32(ni_pi->cac_data.dc_cac_value);
  2711. cac_tables->bif_cacValue = cpu_to_be32(ni_pi->cac_data.bif_cac_value);
  2712. cac_tables->AllowOvrflw = ni_pi->cac_data.allow_ovrflw;
  2713. cac_tables->MCWrWeight = ni_pi->cac_data.mc_wr_weight;
  2714. cac_tables->MCRdWeight = ni_pi->cac_data.mc_rd_weight;
  2715. cac_tables->numWin_TDP = ni_pi->cac_data.num_win_tdp;
  2716. cac_tables->l2numWin_TDP = ni_pi->cac_data.l2num_win_tdp;
  2717. cac_tables->lts_truncate_n = ni_pi->cac_data.lts_truncate_n;
  2718. ret = rv770_copy_bytes_to_smc(rdev, ni_pi->cac_table_start, (u8 *)cac_tables,
  2719. sizeof(PP_NIslands_CACTABLES), pi->sram_end);
  2720. done_free:
  2721. if (ret) {
  2722. ni_pi->enable_cac = false;
  2723. ni_pi->enable_power_containment = false;
  2724. }
  2725. kfree(cac_tables);
  2726. return 0;
  2727. }
  2728. static int ni_initialize_hardware_cac_manager(struct radeon_device *rdev)
  2729. {
  2730. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2731. u32 reg;
  2732. if (!ni_pi->enable_cac ||
  2733. !ni_pi->cac_configuration_required)
  2734. return 0;
  2735. if (ni_pi->cac_weights == NULL)
  2736. return -EINVAL;
  2737. reg = RREG32_CG(CG_CAC_REGION_1_WEIGHT_0) & ~(WEIGHT_TCP_SIG0_MASK |
  2738. WEIGHT_TCP_SIG1_MASK |
  2739. WEIGHT_TA_SIG_MASK);
  2740. reg |= (WEIGHT_TCP_SIG0(ni_pi->cac_weights->weight_tcp_sig0) |
  2741. WEIGHT_TCP_SIG1(ni_pi->cac_weights->weight_tcp_sig1) |
  2742. WEIGHT_TA_SIG(ni_pi->cac_weights->weight_ta_sig));
  2743. WREG32_CG(CG_CAC_REGION_1_WEIGHT_0, reg);
  2744. reg = RREG32_CG(CG_CAC_REGION_1_WEIGHT_1) & ~(WEIGHT_TCC_EN0_MASK |
  2745. WEIGHT_TCC_EN1_MASK |
  2746. WEIGHT_TCC_EN2_MASK);
  2747. reg |= (WEIGHT_TCC_EN0(ni_pi->cac_weights->weight_tcc_en0) |
  2748. WEIGHT_TCC_EN1(ni_pi->cac_weights->weight_tcc_en1) |
  2749. WEIGHT_TCC_EN2(ni_pi->cac_weights->weight_tcc_en2));
  2750. WREG32_CG(CG_CAC_REGION_1_WEIGHT_1, reg);
  2751. reg = RREG32_CG(CG_CAC_REGION_2_WEIGHT_0) & ~(WEIGHT_CB_EN0_MASK |
  2752. WEIGHT_CB_EN1_MASK |
  2753. WEIGHT_CB_EN2_MASK |
  2754. WEIGHT_CB_EN3_MASK);
  2755. reg |= (WEIGHT_CB_EN0(ni_pi->cac_weights->weight_cb_en0) |
  2756. WEIGHT_CB_EN1(ni_pi->cac_weights->weight_cb_en1) |
  2757. WEIGHT_CB_EN2(ni_pi->cac_weights->weight_cb_en2) |
  2758. WEIGHT_CB_EN3(ni_pi->cac_weights->weight_cb_en3));
  2759. WREG32_CG(CG_CAC_REGION_2_WEIGHT_0, reg);
  2760. reg = RREG32_CG(CG_CAC_REGION_2_WEIGHT_1) & ~(WEIGHT_DB_SIG0_MASK |
  2761. WEIGHT_DB_SIG1_MASK |
  2762. WEIGHT_DB_SIG2_MASK |
  2763. WEIGHT_DB_SIG3_MASK);
  2764. reg |= (WEIGHT_DB_SIG0(ni_pi->cac_weights->weight_db_sig0) |
  2765. WEIGHT_DB_SIG1(ni_pi->cac_weights->weight_db_sig1) |
  2766. WEIGHT_DB_SIG2(ni_pi->cac_weights->weight_db_sig2) |
  2767. WEIGHT_DB_SIG3(ni_pi->cac_weights->weight_db_sig3));
  2768. WREG32_CG(CG_CAC_REGION_2_WEIGHT_1, reg);
  2769. reg = RREG32_CG(CG_CAC_REGION_2_WEIGHT_2) & ~(WEIGHT_SXM_SIG0_MASK |
  2770. WEIGHT_SXM_SIG1_MASK |
  2771. WEIGHT_SXM_SIG2_MASK |
  2772. WEIGHT_SXS_SIG0_MASK |
  2773. WEIGHT_SXS_SIG1_MASK);
  2774. reg |= (WEIGHT_SXM_SIG0(ni_pi->cac_weights->weight_sxm_sig0) |
  2775. WEIGHT_SXM_SIG1(ni_pi->cac_weights->weight_sxm_sig1) |
  2776. WEIGHT_SXM_SIG2(ni_pi->cac_weights->weight_sxm_sig2) |
  2777. WEIGHT_SXS_SIG0(ni_pi->cac_weights->weight_sxs_sig0) |
  2778. WEIGHT_SXS_SIG1(ni_pi->cac_weights->weight_sxs_sig1));
  2779. WREG32_CG(CG_CAC_REGION_2_WEIGHT_2, reg);
  2780. reg = RREG32_CG(CG_CAC_REGION_3_WEIGHT_0) & ~(WEIGHT_XBR_0_MASK |
  2781. WEIGHT_XBR_1_MASK |
  2782. WEIGHT_XBR_2_MASK |
  2783. WEIGHT_SPI_SIG0_MASK);
  2784. reg |= (WEIGHT_XBR_0(ni_pi->cac_weights->weight_xbr_0) |
  2785. WEIGHT_XBR_1(ni_pi->cac_weights->weight_xbr_1) |
  2786. WEIGHT_XBR_2(ni_pi->cac_weights->weight_xbr_2) |
  2787. WEIGHT_SPI_SIG0(ni_pi->cac_weights->weight_spi_sig0));
  2788. WREG32_CG(CG_CAC_REGION_3_WEIGHT_0, reg);
  2789. reg = RREG32_CG(CG_CAC_REGION_3_WEIGHT_1) & ~(WEIGHT_SPI_SIG1_MASK |
  2790. WEIGHT_SPI_SIG2_MASK |
  2791. WEIGHT_SPI_SIG3_MASK |
  2792. WEIGHT_SPI_SIG4_MASK |
  2793. WEIGHT_SPI_SIG5_MASK);
  2794. reg |= (WEIGHT_SPI_SIG1(ni_pi->cac_weights->weight_spi_sig1) |
  2795. WEIGHT_SPI_SIG2(ni_pi->cac_weights->weight_spi_sig2) |
  2796. WEIGHT_SPI_SIG3(ni_pi->cac_weights->weight_spi_sig3) |
  2797. WEIGHT_SPI_SIG4(ni_pi->cac_weights->weight_spi_sig4) |
  2798. WEIGHT_SPI_SIG5(ni_pi->cac_weights->weight_spi_sig5));
  2799. WREG32_CG(CG_CAC_REGION_3_WEIGHT_1, reg);
  2800. reg = RREG32_CG(CG_CAC_REGION_4_WEIGHT_0) & ~(WEIGHT_LDS_SIG0_MASK |
  2801. WEIGHT_LDS_SIG1_MASK |
  2802. WEIGHT_SC_MASK);
  2803. reg |= (WEIGHT_LDS_SIG0(ni_pi->cac_weights->weight_lds_sig0) |
  2804. WEIGHT_LDS_SIG1(ni_pi->cac_weights->weight_lds_sig1) |
  2805. WEIGHT_SC(ni_pi->cac_weights->weight_sc));
  2806. WREG32_CG(CG_CAC_REGION_4_WEIGHT_0, reg);
  2807. reg = RREG32_CG(CG_CAC_REGION_4_WEIGHT_1) & ~(WEIGHT_BIF_MASK |
  2808. WEIGHT_CP_MASK |
  2809. WEIGHT_PA_SIG0_MASK |
  2810. WEIGHT_PA_SIG1_MASK |
  2811. WEIGHT_VGT_SIG0_MASK);
  2812. reg |= (WEIGHT_BIF(ni_pi->cac_weights->weight_bif) |
  2813. WEIGHT_CP(ni_pi->cac_weights->weight_cp) |
  2814. WEIGHT_PA_SIG0(ni_pi->cac_weights->weight_pa_sig0) |
  2815. WEIGHT_PA_SIG1(ni_pi->cac_weights->weight_pa_sig1) |
  2816. WEIGHT_VGT_SIG0(ni_pi->cac_weights->weight_vgt_sig0));
  2817. WREG32_CG(CG_CAC_REGION_4_WEIGHT_1, reg);
  2818. reg = RREG32_CG(CG_CAC_REGION_4_WEIGHT_2) & ~(WEIGHT_VGT_SIG1_MASK |
  2819. WEIGHT_VGT_SIG2_MASK |
  2820. WEIGHT_DC_SIG0_MASK |
  2821. WEIGHT_DC_SIG1_MASK |
  2822. WEIGHT_DC_SIG2_MASK);
  2823. reg |= (WEIGHT_VGT_SIG1(ni_pi->cac_weights->weight_vgt_sig1) |
  2824. WEIGHT_VGT_SIG2(ni_pi->cac_weights->weight_vgt_sig2) |
  2825. WEIGHT_DC_SIG0(ni_pi->cac_weights->weight_dc_sig0) |
  2826. WEIGHT_DC_SIG1(ni_pi->cac_weights->weight_dc_sig1) |
  2827. WEIGHT_DC_SIG2(ni_pi->cac_weights->weight_dc_sig2));
  2828. WREG32_CG(CG_CAC_REGION_4_WEIGHT_2, reg);
  2829. reg = RREG32_CG(CG_CAC_REGION_4_WEIGHT_3) & ~(WEIGHT_DC_SIG3_MASK |
  2830. WEIGHT_UVD_SIG0_MASK |
  2831. WEIGHT_UVD_SIG1_MASK |
  2832. WEIGHT_SPARE0_MASK |
  2833. WEIGHT_SPARE1_MASK);
  2834. reg |= (WEIGHT_DC_SIG3(ni_pi->cac_weights->weight_dc_sig3) |
  2835. WEIGHT_UVD_SIG0(ni_pi->cac_weights->weight_uvd_sig0) |
  2836. WEIGHT_UVD_SIG1(ni_pi->cac_weights->weight_uvd_sig1) |
  2837. WEIGHT_SPARE0(ni_pi->cac_weights->weight_spare0) |
  2838. WEIGHT_SPARE1(ni_pi->cac_weights->weight_spare1));
  2839. WREG32_CG(CG_CAC_REGION_4_WEIGHT_3, reg);
  2840. reg = RREG32_CG(CG_CAC_REGION_5_WEIGHT_0) & ~(WEIGHT_SQ_VSP_MASK |
  2841. WEIGHT_SQ_VSP0_MASK);
  2842. reg |= (WEIGHT_SQ_VSP(ni_pi->cac_weights->weight_sq_vsp) |
  2843. WEIGHT_SQ_VSP0(ni_pi->cac_weights->weight_sq_vsp0));
  2844. WREG32_CG(CG_CAC_REGION_5_WEIGHT_0, reg);
  2845. reg = RREG32_CG(CG_CAC_REGION_5_WEIGHT_1) & ~(WEIGHT_SQ_GPR_MASK);
  2846. reg |= WEIGHT_SQ_GPR(ni_pi->cac_weights->weight_sq_gpr);
  2847. WREG32_CG(CG_CAC_REGION_5_WEIGHT_1, reg);
  2848. reg = RREG32_CG(CG_CAC_REGION_4_OVERRIDE_4) & ~(OVR_MODE_SPARE_0_MASK |
  2849. OVR_VAL_SPARE_0_MASK |
  2850. OVR_MODE_SPARE_1_MASK |
  2851. OVR_VAL_SPARE_1_MASK);
  2852. reg |= (OVR_MODE_SPARE_0(ni_pi->cac_weights->ovr_mode_spare_0) |
  2853. OVR_VAL_SPARE_0(ni_pi->cac_weights->ovr_val_spare_0) |
  2854. OVR_MODE_SPARE_1(ni_pi->cac_weights->ovr_mode_spare_1) |
  2855. OVR_VAL_SPARE_1(ni_pi->cac_weights->ovr_val_spare_1));
  2856. WREG32_CG(CG_CAC_REGION_4_OVERRIDE_4, reg);
  2857. reg = RREG32(SQ_CAC_THRESHOLD) & ~(VSP_MASK |
  2858. VSP0_MASK |
  2859. GPR_MASK);
  2860. reg |= (VSP(ni_pi->cac_weights->vsp) |
  2861. VSP0(ni_pi->cac_weights->vsp0) |
  2862. GPR(ni_pi->cac_weights->gpr));
  2863. WREG32(SQ_CAC_THRESHOLD, reg);
  2864. reg = (MCDW_WR_ENABLE |
  2865. MCDX_WR_ENABLE |
  2866. MCDY_WR_ENABLE |
  2867. MCDZ_WR_ENABLE |
  2868. INDEX(0x09D4));
  2869. WREG32(MC_CG_CONFIG, reg);
  2870. reg = (READ_WEIGHT(ni_pi->cac_weights->mc_read_weight) |
  2871. WRITE_WEIGHT(ni_pi->cac_weights->mc_write_weight) |
  2872. ALLOW_OVERFLOW);
  2873. WREG32(MC_CG_DATAPORT, reg);
  2874. return 0;
  2875. }
  2876. static int ni_enable_smc_cac(struct radeon_device *rdev,
  2877. struct radeon_ps *radeon_new_state,
  2878. bool enable)
  2879. {
  2880. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2881. int ret = 0;
  2882. PPSMC_Result smc_result;
  2883. if (ni_pi->enable_cac) {
  2884. if (enable) {
  2885. if (!r600_is_uvd_state(radeon_new_state->class, radeon_new_state->class2)) {
  2886. smc_result = rv770_send_msg_to_smc(rdev, PPSMC_MSG_CollectCAC_PowerCorreln);
  2887. if (ni_pi->support_cac_long_term_average) {
  2888. smc_result = rv770_send_msg_to_smc(rdev, PPSMC_CACLongTermAvgEnable);
  2889. if (PPSMC_Result_OK != smc_result)
  2890. ni_pi->support_cac_long_term_average = false;
  2891. }
  2892. smc_result = rv770_send_msg_to_smc(rdev, PPSMC_MSG_EnableCac);
  2893. if (PPSMC_Result_OK != smc_result)
  2894. ret = -EINVAL;
  2895. ni_pi->cac_enabled = (PPSMC_Result_OK == smc_result) ? true : false;
  2896. }
  2897. } else if (ni_pi->cac_enabled) {
  2898. smc_result = rv770_send_msg_to_smc(rdev, PPSMC_MSG_DisableCac);
  2899. ni_pi->cac_enabled = false;
  2900. if (ni_pi->support_cac_long_term_average) {
  2901. smc_result = rv770_send_msg_to_smc(rdev, PPSMC_CACLongTermAvgDisable);
  2902. if (PPSMC_Result_OK != smc_result)
  2903. ni_pi->support_cac_long_term_average = false;
  2904. }
  2905. }
  2906. }
  2907. return ret;
  2908. }
  2909. static int ni_pcie_performance_request(struct radeon_device *rdev,
  2910. u8 perf_req, bool advertise)
  2911. {
  2912. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2913. #if defined(CONFIG_ACPI)
  2914. if ((perf_req == PCIE_PERF_REQ_PECI_GEN1) ||
  2915. (perf_req == PCIE_PERF_REQ_PECI_GEN2)) {
  2916. if (eg_pi->pcie_performance_request_registered == false)
  2917. radeon_acpi_pcie_notify_device_ready(rdev);
  2918. eg_pi->pcie_performance_request_registered = true;
  2919. return radeon_acpi_pcie_performance_request(rdev, perf_req, advertise);
  2920. } else if ((perf_req == PCIE_PERF_REQ_REMOVE_REGISTRY) &&
  2921. eg_pi->pcie_performance_request_registered) {
  2922. eg_pi->pcie_performance_request_registered = false;
  2923. return radeon_acpi_pcie_performance_request(rdev, perf_req, advertise);
  2924. }
  2925. #endif
  2926. return 0;
  2927. }
  2928. static int ni_advertise_gen2_capability(struct radeon_device *rdev)
  2929. {
  2930. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2931. u32 tmp;
  2932. tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  2933. if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  2934. (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2))
  2935. pi->pcie_gen2 = true;
  2936. else
  2937. pi->pcie_gen2 = false;
  2938. if (!pi->pcie_gen2)
  2939. ni_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN2, true);
  2940. return 0;
  2941. }
  2942. static void ni_enable_bif_dynamic_pcie_gen2(struct radeon_device *rdev,
  2943. bool enable)
  2944. {
  2945. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2946. u32 tmp, bif;
  2947. tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  2948. if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  2949. (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  2950. if (enable) {
  2951. if (!pi->boot_in_gen2) {
  2952. bif = RREG32(CG_BIF_REQ_AND_RSP) & ~CG_CLIENT_REQ_MASK;
  2953. bif |= CG_CLIENT_REQ(0xd);
  2954. WREG32(CG_BIF_REQ_AND_RSP, bif);
  2955. }
  2956. tmp &= ~LC_HW_VOLTAGE_IF_CONTROL_MASK;
  2957. tmp |= LC_HW_VOLTAGE_IF_CONTROL(1);
  2958. tmp |= LC_GEN2_EN_STRAP;
  2959. tmp |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  2960. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  2961. udelay(10);
  2962. tmp &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  2963. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  2964. } else {
  2965. if (!pi->boot_in_gen2) {
  2966. bif = RREG32(CG_BIF_REQ_AND_RSP) & ~CG_CLIENT_REQ_MASK;
  2967. bif |= CG_CLIENT_REQ(0xd);
  2968. WREG32(CG_BIF_REQ_AND_RSP, bif);
  2969. tmp &= ~LC_HW_VOLTAGE_IF_CONTROL_MASK;
  2970. tmp &= ~LC_GEN2_EN_STRAP;
  2971. }
  2972. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  2973. }
  2974. }
  2975. }
  2976. static void ni_enable_dynamic_pcie_gen2(struct radeon_device *rdev,
  2977. bool enable)
  2978. {
  2979. ni_enable_bif_dynamic_pcie_gen2(rdev, enable);
  2980. if (enable)
  2981. WREG32_P(GENERAL_PWRMGT, ENABLE_GEN2PCIE, ~ENABLE_GEN2PCIE);
  2982. else
  2983. WREG32_P(GENERAL_PWRMGT, 0, ~ENABLE_GEN2PCIE);
  2984. }
  2985. void ni_set_uvd_clock_before_set_eng_clock(struct radeon_device *rdev,
  2986. struct radeon_ps *new_ps,
  2987. struct radeon_ps *old_ps)
  2988. {
  2989. struct ni_ps *new_state = ni_get_ps(new_ps);
  2990. struct ni_ps *current_state = ni_get_ps(old_ps);
  2991. if ((new_ps->vclk == old_ps->vclk) &&
  2992. (new_ps->dclk == old_ps->dclk))
  2993. return;
  2994. if (new_state->performance_levels[new_state->performance_level_count - 1].sclk >=
  2995. current_state->performance_levels[current_state->performance_level_count - 1].sclk)
  2996. return;
  2997. radeon_set_uvd_clocks(rdev, new_ps->vclk, new_ps->dclk);
  2998. }
  2999. void ni_set_uvd_clock_after_set_eng_clock(struct radeon_device *rdev,
  3000. struct radeon_ps *new_ps,
  3001. struct radeon_ps *old_ps)
  3002. {
  3003. struct ni_ps *new_state = ni_get_ps(new_ps);
  3004. struct ni_ps *current_state = ni_get_ps(old_ps);
  3005. if ((new_ps->vclk == old_ps->vclk) &&
  3006. (new_ps->dclk == old_ps->dclk))
  3007. return;
  3008. if (new_state->performance_levels[new_state->performance_level_count - 1].sclk <
  3009. current_state->performance_levels[current_state->performance_level_count - 1].sclk)
  3010. return;
  3011. radeon_set_uvd_clocks(rdev, new_ps->vclk, new_ps->dclk);
  3012. }
  3013. void ni_dpm_setup_asic(struct radeon_device *rdev)
  3014. {
  3015. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3016. ni_read_clock_registers(rdev);
  3017. btc_read_arb_registers(rdev);
  3018. rv770_get_memory_type(rdev);
  3019. if (eg_pi->pcie_performance_request)
  3020. ni_advertise_gen2_capability(rdev);
  3021. rv770_get_pcie_gen2_status(rdev);
  3022. rv770_enable_acpi_pm(rdev);
  3023. }
  3024. void ni_update_current_ps(struct radeon_device *rdev,
  3025. struct radeon_ps *rps)
  3026. {
  3027. struct ni_ps *new_ps = ni_get_ps(rps);
  3028. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3029. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  3030. eg_pi->current_rps = *rps;
  3031. ni_pi->current_ps = *new_ps;
  3032. eg_pi->current_rps.ps_priv = &ni_pi->current_ps;
  3033. }
  3034. void ni_update_requested_ps(struct radeon_device *rdev,
  3035. struct radeon_ps *rps)
  3036. {
  3037. struct ni_ps *new_ps = ni_get_ps(rps);
  3038. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3039. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  3040. eg_pi->requested_rps = *rps;
  3041. ni_pi->requested_ps = *new_ps;
  3042. eg_pi->requested_rps.ps_priv = &ni_pi->requested_ps;
  3043. }
  3044. int ni_dpm_enable(struct radeon_device *rdev)
  3045. {
  3046. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  3047. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3048. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  3049. int ret;
  3050. if (pi->gfx_clock_gating)
  3051. ni_cg_clockgating_default(rdev);
  3052. if (btc_dpm_enabled(rdev))
  3053. return -EINVAL;
  3054. if (pi->mg_clock_gating)
  3055. ni_mg_clockgating_default(rdev);
  3056. if (eg_pi->ls_clock_gating)
  3057. ni_ls_clockgating_default(rdev);
  3058. if (pi->voltage_control) {
  3059. rv770_enable_voltage_control(rdev, true);
  3060. ret = cypress_construct_voltage_tables(rdev);
  3061. if (ret) {
  3062. DRM_ERROR("cypress_construct_voltage_tables failed\n");
  3063. return ret;
  3064. }
  3065. }
  3066. if (eg_pi->dynamic_ac_timing) {
  3067. ret = ni_initialize_mc_reg_table(rdev);
  3068. if (ret)
  3069. eg_pi->dynamic_ac_timing = false;
  3070. }
  3071. if (pi->dynamic_ss)
  3072. cypress_enable_spread_spectrum(rdev, true);
  3073. if (pi->thermal_protection)
  3074. rv770_enable_thermal_protection(rdev, true);
  3075. rv770_setup_bsp(rdev);
  3076. rv770_program_git(rdev);
  3077. rv770_program_tp(rdev);
  3078. rv770_program_tpp(rdev);
  3079. rv770_program_sstp(rdev);
  3080. cypress_enable_display_gap(rdev);
  3081. rv770_program_vc(rdev);
  3082. if (pi->dynamic_pcie_gen2)
  3083. ni_enable_dynamic_pcie_gen2(rdev, true);
  3084. ret = rv770_upload_firmware(rdev);
  3085. if (ret) {
  3086. DRM_ERROR("rv770_upload_firmware failed\n");
  3087. return ret;
  3088. }
  3089. ret = ni_process_firmware_header(rdev);
  3090. if (ret) {
  3091. DRM_ERROR("ni_process_firmware_header failed\n");
  3092. return ret;
  3093. }
  3094. ret = ni_initial_switch_from_arb_f0_to_f1(rdev);
  3095. if (ret) {
  3096. DRM_ERROR("ni_initial_switch_from_arb_f0_to_f1 failed\n");
  3097. return ret;
  3098. }
  3099. ret = ni_init_smc_table(rdev);
  3100. if (ret) {
  3101. DRM_ERROR("ni_init_smc_table failed\n");
  3102. return ret;
  3103. }
  3104. ret = ni_init_smc_spll_table(rdev);
  3105. if (ret) {
  3106. DRM_ERROR("ni_init_smc_spll_table failed\n");
  3107. return ret;
  3108. }
  3109. ret = ni_init_arb_table_index(rdev);
  3110. if (ret) {
  3111. DRM_ERROR("ni_init_arb_table_index failed\n");
  3112. return ret;
  3113. }
  3114. if (eg_pi->dynamic_ac_timing) {
  3115. ret = ni_populate_mc_reg_table(rdev, boot_ps);
  3116. if (ret) {
  3117. DRM_ERROR("ni_populate_mc_reg_table failed\n");
  3118. return ret;
  3119. }
  3120. }
  3121. ret = ni_initialize_smc_cac_tables(rdev);
  3122. if (ret) {
  3123. DRM_ERROR("ni_initialize_smc_cac_tables failed\n");
  3124. return ret;
  3125. }
  3126. ret = ni_initialize_hardware_cac_manager(rdev);
  3127. if (ret) {
  3128. DRM_ERROR("ni_initialize_hardware_cac_manager failed\n");
  3129. return ret;
  3130. }
  3131. ret = ni_populate_smc_tdp_limits(rdev, boot_ps);
  3132. if (ret) {
  3133. DRM_ERROR("ni_populate_smc_tdp_limits failed\n");
  3134. return ret;
  3135. }
  3136. ni_program_response_times(rdev);
  3137. r7xx_start_smc(rdev);
  3138. ret = cypress_notify_smc_display_change(rdev, false);
  3139. if (ret) {
  3140. DRM_ERROR("cypress_notify_smc_display_change failed\n");
  3141. return ret;
  3142. }
  3143. cypress_enable_sclk_control(rdev, true);
  3144. if (eg_pi->memory_transition)
  3145. cypress_enable_mclk_control(rdev, true);
  3146. cypress_start_dpm(rdev);
  3147. if (pi->gfx_clock_gating)
  3148. ni_gfx_clockgating_enable(rdev, true);
  3149. if (pi->mg_clock_gating)
  3150. ni_mg_clockgating_enable(rdev, true);
  3151. if (eg_pi->ls_clock_gating)
  3152. ni_ls_clockgating_enable(rdev, true);
  3153. if (rdev->irq.installed &&
  3154. r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
  3155. PPSMC_Result result;
  3156. ret = rv770_set_thermal_temperature_range(rdev, R600_TEMP_RANGE_MIN, 0xff * 1000);
  3157. if (ret)
  3158. return ret;
  3159. rdev->irq.dpm_thermal = true;
  3160. radeon_irq_set(rdev);
  3161. result = rv770_send_msg_to_smc(rdev, PPSMC_MSG_EnableThermalInterrupt);
  3162. if (result != PPSMC_Result_OK)
  3163. DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
  3164. }
  3165. rv770_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
  3166. ni_update_current_ps(rdev, boot_ps);
  3167. return 0;
  3168. }
  3169. void ni_dpm_disable(struct radeon_device *rdev)
  3170. {
  3171. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  3172. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3173. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  3174. if (!btc_dpm_enabled(rdev))
  3175. return;
  3176. rv770_clear_vc(rdev);
  3177. if (pi->thermal_protection)
  3178. rv770_enable_thermal_protection(rdev, false);
  3179. ni_enable_power_containment(rdev, boot_ps, false);
  3180. ni_enable_smc_cac(rdev, boot_ps, false);
  3181. cypress_enable_spread_spectrum(rdev, false);
  3182. rv770_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
  3183. if (pi->dynamic_pcie_gen2)
  3184. ni_enable_dynamic_pcie_gen2(rdev, false);
  3185. if (rdev->irq.installed &&
  3186. r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
  3187. rdev->irq.dpm_thermal = false;
  3188. radeon_irq_set(rdev);
  3189. }
  3190. if (pi->gfx_clock_gating)
  3191. ni_gfx_clockgating_enable(rdev, false);
  3192. if (pi->mg_clock_gating)
  3193. ni_mg_clockgating_enable(rdev, false);
  3194. if (eg_pi->ls_clock_gating)
  3195. ni_ls_clockgating_enable(rdev, false);
  3196. ni_stop_dpm(rdev);
  3197. btc_reset_to_default(rdev);
  3198. ni_stop_smc(rdev);
  3199. ni_force_switch_to_arb_f0(rdev);
  3200. ni_update_current_ps(rdev, boot_ps);
  3201. }
  3202. static int ni_power_control_set_level(struct radeon_device *rdev)
  3203. {
  3204. struct radeon_ps *new_ps = rdev->pm.dpm.requested_ps;
  3205. int ret;
  3206. ret = ni_restrict_performance_levels_before_switch(rdev);
  3207. if (ret)
  3208. return ret;
  3209. ret = rv770_halt_smc(rdev);
  3210. if (ret)
  3211. return ret;
  3212. ret = ni_populate_smc_tdp_limits(rdev, new_ps);
  3213. if (ret)
  3214. return ret;
  3215. ret = rv770_resume_smc(rdev);
  3216. if (ret)
  3217. return ret;
  3218. ret = rv770_set_sw_state(rdev);
  3219. if (ret)
  3220. return ret;
  3221. return 0;
  3222. }
  3223. int ni_dpm_pre_set_power_state(struct radeon_device *rdev)
  3224. {
  3225. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3226. struct radeon_ps requested_ps = *rdev->pm.dpm.requested_ps;
  3227. struct radeon_ps *new_ps = &requested_ps;
  3228. ni_update_requested_ps(rdev, new_ps);
  3229. ni_apply_state_adjust_rules(rdev, &eg_pi->requested_rps);
  3230. return 0;
  3231. }
  3232. int ni_dpm_set_power_state(struct radeon_device *rdev)
  3233. {
  3234. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3235. struct radeon_ps *new_ps = &eg_pi->requested_rps;
  3236. struct radeon_ps *old_ps = &eg_pi->current_rps;
  3237. int ret;
  3238. ret = ni_restrict_performance_levels_before_switch(rdev);
  3239. if (ret) {
  3240. DRM_ERROR("ni_restrict_performance_levels_before_switch failed\n");
  3241. return ret;
  3242. }
  3243. ni_set_uvd_clock_before_set_eng_clock(rdev, new_ps, old_ps);
  3244. ret = ni_enable_power_containment(rdev, new_ps, false);
  3245. if (ret) {
  3246. DRM_ERROR("ni_enable_power_containment failed\n");
  3247. return ret;
  3248. }
  3249. ret = ni_enable_smc_cac(rdev, new_ps, false);
  3250. if (ret) {
  3251. DRM_ERROR("ni_enable_smc_cac failed\n");
  3252. return ret;
  3253. }
  3254. ret = rv770_halt_smc(rdev);
  3255. if (ret) {
  3256. DRM_ERROR("rv770_halt_smc failed\n");
  3257. return ret;
  3258. }
  3259. if (eg_pi->smu_uvd_hs)
  3260. btc_notify_uvd_to_smc(rdev, new_ps);
  3261. ret = ni_upload_sw_state(rdev, new_ps);
  3262. if (ret) {
  3263. DRM_ERROR("ni_upload_sw_state failed\n");
  3264. return ret;
  3265. }
  3266. if (eg_pi->dynamic_ac_timing) {
  3267. ret = ni_upload_mc_reg_table(rdev, new_ps);
  3268. if (ret) {
  3269. DRM_ERROR("ni_upload_mc_reg_table failed\n");
  3270. return ret;
  3271. }
  3272. }
  3273. ret = ni_program_memory_timing_parameters(rdev, new_ps);
  3274. if (ret) {
  3275. DRM_ERROR("ni_program_memory_timing_parameters failed\n");
  3276. return ret;
  3277. }
  3278. ret = rv770_resume_smc(rdev);
  3279. if (ret) {
  3280. DRM_ERROR("rv770_resume_smc failed\n");
  3281. return ret;
  3282. }
  3283. ret = rv770_set_sw_state(rdev);
  3284. if (ret) {
  3285. DRM_ERROR("rv770_set_sw_state failed\n");
  3286. return ret;
  3287. }
  3288. ni_set_uvd_clock_after_set_eng_clock(rdev, new_ps, old_ps);
  3289. ret = ni_enable_smc_cac(rdev, new_ps, true);
  3290. if (ret) {
  3291. DRM_ERROR("ni_enable_smc_cac failed\n");
  3292. return ret;
  3293. }
  3294. ret = ni_enable_power_containment(rdev, new_ps, true);
  3295. if (ret) {
  3296. DRM_ERROR("ni_enable_power_containment failed\n");
  3297. return ret;
  3298. }
  3299. /* update tdp */
  3300. ret = ni_power_control_set_level(rdev);
  3301. if (ret) {
  3302. DRM_ERROR("ni_power_control_set_level failed\n");
  3303. return ret;
  3304. }
  3305. ret = ni_dpm_force_performance_level(rdev, RADEON_DPM_FORCED_LEVEL_AUTO);
  3306. if (ret) {
  3307. DRM_ERROR("ni_dpm_force_performance_level failed\n");
  3308. return ret;
  3309. }
  3310. return 0;
  3311. }
  3312. void ni_dpm_post_set_power_state(struct radeon_device *rdev)
  3313. {
  3314. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3315. struct radeon_ps *new_ps = &eg_pi->requested_rps;
  3316. ni_update_current_ps(rdev, new_ps);
  3317. }
  3318. void ni_dpm_reset_asic(struct radeon_device *rdev)
  3319. {
  3320. ni_restrict_performance_levels_before_switch(rdev);
  3321. rv770_set_boot_state(rdev);
  3322. }
  3323. union power_info {
  3324. struct _ATOM_POWERPLAY_INFO info;
  3325. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  3326. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  3327. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  3328. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  3329. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  3330. };
  3331. union pplib_clock_info {
  3332. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  3333. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  3334. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  3335. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  3336. };
  3337. union pplib_power_state {
  3338. struct _ATOM_PPLIB_STATE v1;
  3339. struct _ATOM_PPLIB_STATE_V2 v2;
  3340. };
  3341. static void ni_parse_pplib_non_clock_info(struct radeon_device *rdev,
  3342. struct radeon_ps *rps,
  3343. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  3344. u8 table_rev)
  3345. {
  3346. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  3347. rps->class = le16_to_cpu(non_clock_info->usClassification);
  3348. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  3349. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  3350. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  3351. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  3352. } else if (r600_is_uvd_state(rps->class, rps->class2)) {
  3353. rps->vclk = RV770_DEFAULT_VCLK_FREQ;
  3354. rps->dclk = RV770_DEFAULT_DCLK_FREQ;
  3355. } else {
  3356. rps->vclk = 0;
  3357. rps->dclk = 0;
  3358. }
  3359. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  3360. rdev->pm.dpm.boot_ps = rps;
  3361. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  3362. rdev->pm.dpm.uvd_ps = rps;
  3363. }
  3364. static void ni_parse_pplib_clock_info(struct radeon_device *rdev,
  3365. struct radeon_ps *rps, int index,
  3366. union pplib_clock_info *clock_info)
  3367. {
  3368. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  3369. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3370. struct ni_ps *ps = ni_get_ps(rps);
  3371. u16 vddc;
  3372. struct rv7xx_pl *pl = &ps->performance_levels[index];
  3373. ps->performance_level_count = index + 1;
  3374. pl->sclk = le16_to_cpu(clock_info->evergreen.usEngineClockLow);
  3375. pl->sclk |= clock_info->evergreen.ucEngineClockHigh << 16;
  3376. pl->mclk = le16_to_cpu(clock_info->evergreen.usMemoryClockLow);
  3377. pl->mclk |= clock_info->evergreen.ucMemoryClockHigh << 16;
  3378. pl->vddc = le16_to_cpu(clock_info->evergreen.usVDDC);
  3379. pl->vddci = le16_to_cpu(clock_info->evergreen.usVDDCI);
  3380. pl->flags = le32_to_cpu(clock_info->evergreen.ulFlags);
  3381. /* patch up vddc if necessary */
  3382. if (pl->vddc == 0xff01) {
  3383. if (radeon_atom_get_max_vddc(rdev, 0, 0, &vddc) == 0)
  3384. pl->vddc = vddc;
  3385. }
  3386. if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
  3387. pi->acpi_vddc = pl->vddc;
  3388. eg_pi->acpi_vddci = pl->vddci;
  3389. if (ps->performance_levels[0].flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2)
  3390. pi->acpi_pcie_gen2 = true;
  3391. else
  3392. pi->acpi_pcie_gen2 = false;
  3393. }
  3394. if (rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) {
  3395. eg_pi->ulv.supported = true;
  3396. eg_pi->ulv.pl = pl;
  3397. }
  3398. if (pi->min_vddc_in_table > pl->vddc)
  3399. pi->min_vddc_in_table = pl->vddc;
  3400. if (pi->max_vddc_in_table < pl->vddc)
  3401. pi->max_vddc_in_table = pl->vddc;
  3402. /* patch up boot state */
  3403. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  3404. u16 vddc, vddci, mvdd;
  3405. radeon_atombios_get_default_voltages(rdev, &vddc, &vddci, &mvdd);
  3406. pl->mclk = rdev->clock.default_mclk;
  3407. pl->sclk = rdev->clock.default_sclk;
  3408. pl->vddc = vddc;
  3409. pl->vddci = vddci;
  3410. }
  3411. if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) ==
  3412. ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
  3413. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk = pl->sclk;
  3414. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk = pl->mclk;
  3415. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc = pl->vddc;
  3416. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci = pl->vddci;
  3417. }
  3418. }
  3419. static int ni_parse_power_table(struct radeon_device *rdev)
  3420. {
  3421. struct radeon_mode_info *mode_info = &rdev->mode_info;
  3422. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  3423. union pplib_power_state *power_state;
  3424. int i, j;
  3425. union pplib_clock_info *clock_info;
  3426. union power_info *power_info;
  3427. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  3428. u16 data_offset;
  3429. u8 frev, crev;
  3430. struct ni_ps *ps;
  3431. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  3432. &frev, &crev, &data_offset))
  3433. return -EINVAL;
  3434. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  3435. rdev->pm.dpm.ps = kzalloc(sizeof(struct radeon_ps) *
  3436. power_info->pplib.ucNumStates, GFP_KERNEL);
  3437. if (!rdev->pm.dpm.ps)
  3438. return -ENOMEM;
  3439. rdev->pm.dpm.platform_caps = le32_to_cpu(power_info->pplib.ulPlatformCaps);
  3440. rdev->pm.dpm.backbias_response_time = le16_to_cpu(power_info->pplib.usBackbiasTime);
  3441. rdev->pm.dpm.voltage_response_time = le16_to_cpu(power_info->pplib.usVoltageTime);
  3442. for (i = 0; i < power_info->pplib.ucNumStates; i++) {
  3443. power_state = (union pplib_power_state *)
  3444. (mode_info->atom_context->bios + data_offset +
  3445. le16_to_cpu(power_info->pplib.usStateArrayOffset) +
  3446. i * power_info->pplib.ucStateEntrySize);
  3447. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  3448. (mode_info->atom_context->bios + data_offset +
  3449. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset) +
  3450. (power_state->v1.ucNonClockStateIndex *
  3451. power_info->pplib.ucNonClockSize));
  3452. if (power_info->pplib.ucStateEntrySize - 1) {
  3453. ps = kzalloc(sizeof(struct ni_ps), GFP_KERNEL);
  3454. if (ps == NULL) {
  3455. kfree(rdev->pm.dpm.ps);
  3456. return -ENOMEM;
  3457. }
  3458. rdev->pm.dpm.ps[i].ps_priv = ps;
  3459. ni_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
  3460. non_clock_info,
  3461. power_info->pplib.ucNonClockSize);
  3462. for (j = 0; j < (power_info->pplib.ucStateEntrySize - 1); j++) {
  3463. clock_info = (union pplib_clock_info *)
  3464. (mode_info->atom_context->bios + data_offset +
  3465. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset) +
  3466. (power_state->v1.ucClockStateIndices[j] *
  3467. power_info->pplib.ucClockInfoSize));
  3468. ni_parse_pplib_clock_info(rdev,
  3469. &rdev->pm.dpm.ps[i], j,
  3470. clock_info);
  3471. }
  3472. }
  3473. }
  3474. rdev->pm.dpm.num_ps = power_info->pplib.ucNumStates;
  3475. return 0;
  3476. }
  3477. int ni_dpm_init(struct radeon_device *rdev)
  3478. {
  3479. struct rv7xx_power_info *pi;
  3480. struct evergreen_power_info *eg_pi;
  3481. struct ni_power_info *ni_pi;
  3482. int index = GetIndexIntoMasterTable(DATA, ASIC_InternalSS_Info);
  3483. u16 data_offset, size;
  3484. u8 frev, crev;
  3485. struct atom_clock_dividers dividers;
  3486. int ret;
  3487. ni_pi = kzalloc(sizeof(struct ni_power_info), GFP_KERNEL);
  3488. if (ni_pi == NULL)
  3489. return -ENOMEM;
  3490. rdev->pm.dpm.priv = ni_pi;
  3491. eg_pi = &ni_pi->eg;
  3492. pi = &eg_pi->rv7xx;
  3493. rv770_get_max_vddc(rdev);
  3494. eg_pi->ulv.supported = false;
  3495. pi->acpi_vddc = 0;
  3496. eg_pi->acpi_vddci = 0;
  3497. pi->min_vddc_in_table = 0;
  3498. pi->max_vddc_in_table = 0;
  3499. ret = ni_parse_power_table(rdev);
  3500. if (ret)
  3501. return ret;
  3502. ret = r600_parse_extended_power_table(rdev);
  3503. if (ret)
  3504. return ret;
  3505. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
  3506. kzalloc(4 * sizeof(struct radeon_clock_voltage_dependency_entry), GFP_KERNEL);
  3507. if (!rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
  3508. r600_free_extended_power_table(rdev);
  3509. return -ENOMEM;
  3510. }
  3511. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
  3512. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
  3513. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
  3514. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
  3515. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 720;
  3516. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
  3517. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 810;
  3518. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
  3519. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 900;
  3520. ni_patch_dependency_tables_based_on_leakage(rdev);
  3521. if (rdev->pm.dpm.voltage_response_time == 0)
  3522. rdev->pm.dpm.voltage_response_time = R600_VOLTAGERESPONSETIME_DFLT;
  3523. if (rdev->pm.dpm.backbias_response_time == 0)
  3524. rdev->pm.dpm.backbias_response_time = R600_BACKBIASRESPONSETIME_DFLT;
  3525. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  3526. 0, false, &dividers);
  3527. if (ret)
  3528. pi->ref_div = dividers.ref_div + 1;
  3529. else
  3530. pi->ref_div = R600_REFERENCEDIVIDER_DFLT;
  3531. pi->rlp = RV770_RLP_DFLT;
  3532. pi->rmp = RV770_RMP_DFLT;
  3533. pi->lhp = RV770_LHP_DFLT;
  3534. pi->lmp = RV770_LMP_DFLT;
  3535. eg_pi->ats[0].rlp = RV770_RLP_DFLT;
  3536. eg_pi->ats[0].rmp = RV770_RMP_DFLT;
  3537. eg_pi->ats[0].lhp = RV770_LHP_DFLT;
  3538. eg_pi->ats[0].lmp = RV770_LMP_DFLT;
  3539. eg_pi->ats[1].rlp = BTC_RLP_UVD_DFLT;
  3540. eg_pi->ats[1].rmp = BTC_RMP_UVD_DFLT;
  3541. eg_pi->ats[1].lhp = BTC_LHP_UVD_DFLT;
  3542. eg_pi->ats[1].lmp = BTC_LMP_UVD_DFLT;
  3543. eg_pi->smu_uvd_hs = true;
  3544. if (rdev->pdev->device == 0x6707) {
  3545. pi->mclk_strobe_mode_threshold = 55000;
  3546. pi->mclk_edc_enable_threshold = 55000;
  3547. eg_pi->mclk_edc_wr_enable_threshold = 55000;
  3548. } else {
  3549. pi->mclk_strobe_mode_threshold = 40000;
  3550. pi->mclk_edc_enable_threshold = 40000;
  3551. eg_pi->mclk_edc_wr_enable_threshold = 40000;
  3552. }
  3553. ni_pi->mclk_rtt_mode_threshold = eg_pi->mclk_edc_wr_enable_threshold;
  3554. pi->voltage_control =
  3555. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC, 0);
  3556. pi->mvdd_control =
  3557. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_MVDDC, 0);
  3558. eg_pi->vddci_control =
  3559. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDCI, 0);
  3560. if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
  3561. &frev, &crev, &data_offset)) {
  3562. pi->sclk_ss = true;
  3563. pi->mclk_ss = true;
  3564. pi->dynamic_ss = true;
  3565. } else {
  3566. pi->sclk_ss = false;
  3567. pi->mclk_ss = false;
  3568. pi->dynamic_ss = true;
  3569. }
  3570. pi->asi = RV770_ASI_DFLT;
  3571. pi->pasi = CYPRESS_HASI_DFLT;
  3572. pi->vrc = CYPRESS_VRC_DFLT;
  3573. pi->power_gating = false;
  3574. pi->gfx_clock_gating = true;
  3575. pi->mg_clock_gating = true;
  3576. pi->mgcgtssm = true;
  3577. eg_pi->ls_clock_gating = false;
  3578. eg_pi->sclk_deep_sleep = false;
  3579. pi->dynamic_pcie_gen2 = true;
  3580. if (pi->gfx_clock_gating &&
  3581. (rdev->pm.int_thermal_type != THERMAL_TYPE_NONE))
  3582. pi->thermal_protection = true;
  3583. else
  3584. pi->thermal_protection = false;
  3585. pi->display_gap = true;
  3586. pi->dcodt = true;
  3587. pi->ulps = true;
  3588. eg_pi->dynamic_ac_timing = true;
  3589. eg_pi->abm = true;
  3590. eg_pi->mcls = true;
  3591. eg_pi->light_sleep = true;
  3592. eg_pi->memory_transition = true;
  3593. #if defined(CONFIG_ACPI)
  3594. eg_pi->pcie_performance_request =
  3595. radeon_acpi_is_pcie_performance_request_supported(rdev);
  3596. #else
  3597. eg_pi->pcie_performance_request = false;
  3598. #endif
  3599. eg_pi->dll_default_on = false;
  3600. eg_pi->sclk_deep_sleep = false;
  3601. pi->mclk_stutter_mode_threshold = 0;
  3602. pi->sram_end = SMC_RAM_END;
  3603. rdev->pm.dpm.dyn_state.mclk_sclk_ratio = 3;
  3604. rdev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
  3605. rdev->pm.dpm.dyn_state.min_vddc_for_pcie_gen2 = 900;
  3606. rdev->pm.dpm.dyn_state.valid_sclk_values.count = ARRAY_SIZE(btc_valid_sclk);
  3607. rdev->pm.dpm.dyn_state.valid_sclk_values.values = btc_valid_sclk;
  3608. rdev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
  3609. rdev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
  3610. rdev->pm.dpm.dyn_state.sclk_mclk_delta = 12500;
  3611. ni_pi->cac_data.leakage_coefficients.at = 516;
  3612. ni_pi->cac_data.leakage_coefficients.bt = 18;
  3613. ni_pi->cac_data.leakage_coefficients.av = 51;
  3614. ni_pi->cac_data.leakage_coefficients.bv = 2957;
  3615. switch (rdev->pdev->device) {
  3616. case 0x6700:
  3617. case 0x6701:
  3618. case 0x6702:
  3619. case 0x6703:
  3620. case 0x6718:
  3621. ni_pi->cac_weights = &cac_weights_cayman_xt;
  3622. break;
  3623. case 0x6705:
  3624. case 0x6719:
  3625. case 0x671D:
  3626. case 0x671C:
  3627. default:
  3628. ni_pi->cac_weights = &cac_weights_cayman_pro;
  3629. break;
  3630. case 0x6704:
  3631. case 0x6706:
  3632. case 0x6707:
  3633. case 0x6708:
  3634. case 0x6709:
  3635. ni_pi->cac_weights = &cac_weights_cayman_le;
  3636. break;
  3637. }
  3638. if (ni_pi->cac_weights->enable_power_containment_by_default) {
  3639. ni_pi->enable_power_containment = true;
  3640. ni_pi->enable_cac = true;
  3641. ni_pi->enable_sq_ramping = true;
  3642. } else {
  3643. ni_pi->enable_power_containment = false;
  3644. ni_pi->enable_cac = false;
  3645. ni_pi->enable_sq_ramping = false;
  3646. }
  3647. ni_pi->driver_calculate_cac_leakage = false;
  3648. ni_pi->cac_configuration_required = true;
  3649. if (ni_pi->cac_configuration_required) {
  3650. ni_pi->support_cac_long_term_average = true;
  3651. ni_pi->lta_window_size = ni_pi->cac_weights->l2_lta_window_size;
  3652. ni_pi->lts_truncate = ni_pi->cac_weights->lts_truncate;
  3653. } else {
  3654. ni_pi->support_cac_long_term_average = false;
  3655. ni_pi->lta_window_size = 0;
  3656. ni_pi->lts_truncate = 0;
  3657. }
  3658. ni_pi->use_power_boost_limit = true;
  3659. return 0;
  3660. }
  3661. void ni_dpm_fini(struct radeon_device *rdev)
  3662. {
  3663. int i;
  3664. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  3665. kfree(rdev->pm.dpm.ps[i].ps_priv);
  3666. }
  3667. kfree(rdev->pm.dpm.ps);
  3668. kfree(rdev->pm.dpm.priv);
  3669. kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
  3670. r600_free_extended_power_table(rdev);
  3671. }
  3672. void ni_dpm_print_power_state(struct radeon_device *rdev,
  3673. struct radeon_ps *rps)
  3674. {
  3675. struct ni_ps *ps = ni_get_ps(rps);
  3676. struct rv7xx_pl *pl;
  3677. int i;
  3678. r600_dpm_print_class_info(rps->class, rps->class2);
  3679. r600_dpm_print_cap_info(rps->caps);
  3680. printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  3681. for (i = 0; i < ps->performance_level_count; i++) {
  3682. pl = &ps->performance_levels[i];
  3683. if (rdev->family >= CHIP_TAHITI)
  3684. printk("\t\tpower level %d sclk: %u mclk: %u vddc: %u vddci: %u pcie gen: %u\n",
  3685. i, pl->sclk, pl->mclk, pl->vddc, pl->vddci, pl->pcie_gen + 1);
  3686. else
  3687. printk("\t\tpower level %d sclk: %u mclk: %u vddc: %u vddci: %u\n",
  3688. i, pl->sclk, pl->mclk, pl->vddc, pl->vddci);
  3689. }
  3690. r600_dpm_print_ps_status(rdev, rps);
  3691. }
  3692. void ni_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
  3693. struct seq_file *m)
  3694. {
  3695. struct radeon_ps *rps = rdev->pm.dpm.current_ps;
  3696. struct ni_ps *ps = ni_get_ps(rps);
  3697. struct rv7xx_pl *pl;
  3698. u32 current_index =
  3699. (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_INDEX_MASK) >>
  3700. CURRENT_STATE_INDEX_SHIFT;
  3701. if (current_index >= ps->performance_level_count) {
  3702. seq_printf(m, "invalid dpm profile %d\n", current_index);
  3703. } else {
  3704. pl = &ps->performance_levels[current_index];
  3705. seq_printf(m, "uvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  3706. seq_printf(m, "power level %d sclk: %u mclk: %u vddc: %u vddci: %u\n",
  3707. current_index, pl->sclk, pl->mclk, pl->vddc, pl->vddci);
  3708. }
  3709. }
  3710. u32 ni_dpm_get_sclk(struct radeon_device *rdev, bool low)
  3711. {
  3712. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3713. struct ni_ps *requested_state = ni_get_ps(&eg_pi->requested_rps);
  3714. if (low)
  3715. return requested_state->performance_levels[0].sclk;
  3716. else
  3717. return requested_state->performance_levels[requested_state->performance_level_count - 1].sclk;
  3718. }
  3719. u32 ni_dpm_get_mclk(struct radeon_device *rdev, bool low)
  3720. {
  3721. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3722. struct ni_ps *requested_state = ni_get_ps(&eg_pi->requested_rps);
  3723. if (low)
  3724. return requested_state->performance_levels[0].mclk;
  3725. else
  3726. return requested_state->performance_levels[requested_state->performance_level_count - 1].mclk;
  3727. }