exynos_drm_fimd.c 27 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099
  1. /* exynos_drm_fimd.c
  2. *
  3. * Copyright (C) 2011 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Inki Dae <inki.dae@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <drm/drmP.h>
  15. #include <linux/kernel.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/clk.h>
  18. #include <linux/of_device.h>
  19. #include <linux/pm_runtime.h>
  20. #include <video/of_display_timing.h>
  21. #include <video/samsung_fimd.h>
  22. #include <drm/exynos_drm.h>
  23. #include "exynos_drm_drv.h"
  24. #include "exynos_drm_fbdev.h"
  25. #include "exynos_drm_crtc.h"
  26. #include "exynos_drm_iommu.h"
  27. /*
  28. * FIMD is stand for Fully Interactive Mobile Display and
  29. * as a display controller, it transfers contents drawn on memory
  30. * to a LCD Panel through Display Interfaces such as RGB or
  31. * CPU Interface.
  32. */
  33. /* position control register for hardware window 0, 2 ~ 4.*/
  34. #define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
  35. #define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
  36. /*
  37. * size control register for hardware windows 0 and alpha control register
  38. * for hardware windows 1 ~ 4
  39. */
  40. #define VIDOSD_C(win) (VIDOSD_BASE + 0x08 + (win) * 16)
  41. /* size control register for hardware windows 1 ~ 2. */
  42. #define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
  43. #define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
  44. #define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
  45. #define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
  46. /* color key control register for hardware window 1 ~ 4. */
  47. #define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + ((x - 1) * 8))
  48. /* color key value register for hardware window 1 ~ 4. */
  49. #define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + ((x - 1) * 8))
  50. /* FIMD has totally five hardware windows. */
  51. #define WINDOWS_NR 5
  52. #define get_fimd_context(dev) platform_get_drvdata(to_platform_device(dev))
  53. struct fimd_driver_data {
  54. unsigned int timing_base;
  55. unsigned int has_shadowcon:1;
  56. unsigned int has_clksel:1;
  57. };
  58. static struct fimd_driver_data s3c64xx_fimd_driver_data = {
  59. .timing_base = 0x0,
  60. .has_clksel = 1,
  61. };
  62. static struct fimd_driver_data exynos4_fimd_driver_data = {
  63. .timing_base = 0x0,
  64. .has_shadowcon = 1,
  65. };
  66. static struct fimd_driver_data exynos5_fimd_driver_data = {
  67. .timing_base = 0x20000,
  68. .has_shadowcon = 1,
  69. };
  70. struct fimd_win_data {
  71. unsigned int offset_x;
  72. unsigned int offset_y;
  73. unsigned int ovl_width;
  74. unsigned int ovl_height;
  75. unsigned int fb_width;
  76. unsigned int fb_height;
  77. unsigned int bpp;
  78. dma_addr_t dma_addr;
  79. unsigned int buf_offsize;
  80. unsigned int line_size; /* bytes */
  81. bool enabled;
  82. bool resume;
  83. };
  84. struct fimd_context {
  85. struct exynos_drm_subdrv subdrv;
  86. int irq;
  87. struct drm_crtc *crtc;
  88. struct clk *bus_clk;
  89. struct clk *lcd_clk;
  90. void __iomem *regs;
  91. struct fimd_win_data win_data[WINDOWS_NR];
  92. unsigned int clkdiv;
  93. unsigned int default_win;
  94. unsigned long irq_flags;
  95. u32 vidcon0;
  96. u32 vidcon1;
  97. bool suspended;
  98. struct mutex lock;
  99. wait_queue_head_t wait_vsync_queue;
  100. atomic_t wait_vsync_event;
  101. struct exynos_drm_panel_info *panel;
  102. struct fimd_driver_data *driver_data;
  103. };
  104. #ifdef CONFIG_OF
  105. static const struct of_device_id fimd_driver_dt_match[] = {
  106. { .compatible = "samsung,s3c6400-fimd",
  107. .data = &s3c64xx_fimd_driver_data },
  108. { .compatible = "samsung,exynos4210-fimd",
  109. .data = &exynos4_fimd_driver_data },
  110. { .compatible = "samsung,exynos5250-fimd",
  111. .data = &exynos5_fimd_driver_data },
  112. {},
  113. };
  114. #endif
  115. static inline struct fimd_driver_data *drm_fimd_get_driver_data(
  116. struct platform_device *pdev)
  117. {
  118. #ifdef CONFIG_OF
  119. const struct of_device_id *of_id =
  120. of_match_device(fimd_driver_dt_match, &pdev->dev);
  121. if (of_id)
  122. return (struct fimd_driver_data *)of_id->data;
  123. #endif
  124. return (struct fimd_driver_data *)
  125. platform_get_device_id(pdev)->driver_data;
  126. }
  127. static bool fimd_display_is_connected(struct device *dev)
  128. {
  129. /* TODO. */
  130. return true;
  131. }
  132. static void *fimd_get_panel(struct device *dev)
  133. {
  134. struct fimd_context *ctx = get_fimd_context(dev);
  135. return ctx->panel;
  136. }
  137. static int fimd_check_mode(struct device *dev, struct drm_display_mode *mode)
  138. {
  139. /* TODO. */
  140. return 0;
  141. }
  142. static int fimd_display_power_on(struct device *dev, int mode)
  143. {
  144. /* TODO */
  145. return 0;
  146. }
  147. static struct exynos_drm_display_ops fimd_display_ops = {
  148. .type = EXYNOS_DISPLAY_TYPE_LCD,
  149. .is_connected = fimd_display_is_connected,
  150. .get_panel = fimd_get_panel,
  151. .check_mode = fimd_check_mode,
  152. .power_on = fimd_display_power_on,
  153. };
  154. static void fimd_dpms(struct device *subdrv_dev, int mode)
  155. {
  156. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  157. DRM_DEBUG_KMS("%d\n", mode);
  158. mutex_lock(&ctx->lock);
  159. switch (mode) {
  160. case DRM_MODE_DPMS_ON:
  161. /*
  162. * enable fimd hardware only if suspended status.
  163. *
  164. * P.S. fimd_dpms function would be called at booting time so
  165. * clk_enable could be called double time.
  166. */
  167. if (ctx->suspended)
  168. pm_runtime_get_sync(subdrv_dev);
  169. break;
  170. case DRM_MODE_DPMS_STANDBY:
  171. case DRM_MODE_DPMS_SUSPEND:
  172. case DRM_MODE_DPMS_OFF:
  173. if (!ctx->suspended)
  174. pm_runtime_put_sync(subdrv_dev);
  175. break;
  176. default:
  177. DRM_DEBUG_KMS("unspecified mode %d\n", mode);
  178. break;
  179. }
  180. mutex_unlock(&ctx->lock);
  181. }
  182. static void fimd_apply(struct device *subdrv_dev)
  183. {
  184. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  185. struct exynos_drm_manager *mgr = ctx->subdrv.manager;
  186. struct exynos_drm_manager_ops *mgr_ops = mgr->ops;
  187. struct exynos_drm_overlay_ops *ovl_ops = mgr->overlay_ops;
  188. struct fimd_win_data *win_data;
  189. int i;
  190. for (i = 0; i < WINDOWS_NR; i++) {
  191. win_data = &ctx->win_data[i];
  192. if (win_data->enabled && (ovl_ops && ovl_ops->commit))
  193. ovl_ops->commit(subdrv_dev, i);
  194. }
  195. if (mgr_ops && mgr_ops->commit)
  196. mgr_ops->commit(subdrv_dev);
  197. }
  198. static void fimd_commit(struct device *dev)
  199. {
  200. struct fimd_context *ctx = get_fimd_context(dev);
  201. struct exynos_drm_panel_info *panel = ctx->panel;
  202. struct fb_videomode *timing = &panel->timing;
  203. struct fimd_driver_data *driver_data;
  204. u32 val;
  205. driver_data = ctx->driver_data;
  206. if (ctx->suspended)
  207. return;
  208. /* setup polarity values from machine code. */
  209. writel(ctx->vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
  210. /* setup vertical timing values. */
  211. val = VIDTCON0_VBPD(timing->upper_margin - 1) |
  212. VIDTCON0_VFPD(timing->lower_margin - 1) |
  213. VIDTCON0_VSPW(timing->vsync_len - 1);
  214. writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
  215. /* setup horizontal timing values. */
  216. val = VIDTCON1_HBPD(timing->left_margin - 1) |
  217. VIDTCON1_HFPD(timing->right_margin - 1) |
  218. VIDTCON1_HSPW(timing->hsync_len - 1);
  219. writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
  220. /* setup horizontal and vertical display size. */
  221. val = VIDTCON2_LINEVAL(timing->yres - 1) |
  222. VIDTCON2_HOZVAL(timing->xres - 1) |
  223. VIDTCON2_LINEVAL_E(timing->yres - 1) |
  224. VIDTCON2_HOZVAL_E(timing->xres - 1);
  225. writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
  226. /* setup clock source, clock divider, enable dma. */
  227. val = ctx->vidcon0;
  228. val &= ~(VIDCON0_CLKVAL_F_MASK | VIDCON0_CLKDIR);
  229. if (ctx->driver_data->has_clksel) {
  230. val &= ~VIDCON0_CLKSEL_MASK;
  231. val |= VIDCON0_CLKSEL_LCD;
  232. }
  233. if (ctx->clkdiv > 1)
  234. val |= VIDCON0_CLKVAL_F(ctx->clkdiv - 1) | VIDCON0_CLKDIR;
  235. else
  236. val &= ~VIDCON0_CLKDIR; /* 1:1 clock */
  237. /*
  238. * fields of register with prefix '_F' would be updated
  239. * at vsync(same as dma start)
  240. */
  241. val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
  242. writel(val, ctx->regs + VIDCON0);
  243. }
  244. static int fimd_enable_vblank(struct device *dev)
  245. {
  246. struct fimd_context *ctx = get_fimd_context(dev);
  247. u32 val;
  248. if (ctx->suspended)
  249. return -EPERM;
  250. if (!test_and_set_bit(0, &ctx->irq_flags)) {
  251. val = readl(ctx->regs + VIDINTCON0);
  252. val |= VIDINTCON0_INT_ENABLE;
  253. val |= VIDINTCON0_INT_FRAME;
  254. val &= ~VIDINTCON0_FRAMESEL0_MASK;
  255. val |= VIDINTCON0_FRAMESEL0_VSYNC;
  256. val &= ~VIDINTCON0_FRAMESEL1_MASK;
  257. val |= VIDINTCON0_FRAMESEL1_NONE;
  258. writel(val, ctx->regs + VIDINTCON0);
  259. }
  260. return 0;
  261. }
  262. static void fimd_disable_vblank(struct device *dev)
  263. {
  264. struct fimd_context *ctx = get_fimd_context(dev);
  265. u32 val;
  266. if (ctx->suspended)
  267. return;
  268. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  269. val = readl(ctx->regs + VIDINTCON0);
  270. val &= ~VIDINTCON0_INT_FRAME;
  271. val &= ~VIDINTCON0_INT_ENABLE;
  272. writel(val, ctx->regs + VIDINTCON0);
  273. }
  274. }
  275. static void fimd_wait_for_vblank(struct device *dev)
  276. {
  277. struct fimd_context *ctx = get_fimd_context(dev);
  278. if (ctx->suspended)
  279. return;
  280. atomic_set(&ctx->wait_vsync_event, 1);
  281. /*
  282. * wait for FIMD to signal VSYNC interrupt or return after
  283. * timeout which is set to 50ms (refresh rate of 20).
  284. */
  285. if (!wait_event_timeout(ctx->wait_vsync_queue,
  286. !atomic_read(&ctx->wait_vsync_event),
  287. DRM_HZ/20))
  288. DRM_DEBUG_KMS("vblank wait timed out.\n");
  289. }
  290. static struct exynos_drm_manager_ops fimd_manager_ops = {
  291. .dpms = fimd_dpms,
  292. .apply = fimd_apply,
  293. .commit = fimd_commit,
  294. .enable_vblank = fimd_enable_vblank,
  295. .disable_vblank = fimd_disable_vblank,
  296. .wait_for_vblank = fimd_wait_for_vblank,
  297. };
  298. static void fimd_win_mode_set(struct device *dev,
  299. struct exynos_drm_overlay *overlay)
  300. {
  301. struct fimd_context *ctx = get_fimd_context(dev);
  302. struct fimd_win_data *win_data;
  303. int win;
  304. unsigned long offset;
  305. if (!overlay) {
  306. dev_err(dev, "overlay is NULL\n");
  307. return;
  308. }
  309. win = overlay->zpos;
  310. if (win == DEFAULT_ZPOS)
  311. win = ctx->default_win;
  312. if (win < 0 || win >= WINDOWS_NR)
  313. return;
  314. offset = overlay->fb_x * (overlay->bpp >> 3);
  315. offset += overlay->fb_y * overlay->pitch;
  316. DRM_DEBUG_KMS("offset = 0x%lx, pitch = %x\n", offset, overlay->pitch);
  317. win_data = &ctx->win_data[win];
  318. win_data->offset_x = overlay->crtc_x;
  319. win_data->offset_y = overlay->crtc_y;
  320. win_data->ovl_width = overlay->crtc_width;
  321. win_data->ovl_height = overlay->crtc_height;
  322. win_data->fb_width = overlay->fb_width;
  323. win_data->fb_height = overlay->fb_height;
  324. win_data->dma_addr = overlay->dma_addr[0] + offset;
  325. win_data->bpp = overlay->bpp;
  326. win_data->buf_offsize = (overlay->fb_width - overlay->crtc_width) *
  327. (overlay->bpp >> 3);
  328. win_data->line_size = overlay->crtc_width * (overlay->bpp >> 3);
  329. DRM_DEBUG_KMS("offset_x = %d, offset_y = %d\n",
  330. win_data->offset_x, win_data->offset_y);
  331. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  332. win_data->ovl_width, win_data->ovl_height);
  333. DRM_DEBUG_KMS("paddr = 0x%lx\n", (unsigned long)win_data->dma_addr);
  334. DRM_DEBUG_KMS("fb_width = %d, crtc_width = %d\n",
  335. overlay->fb_width, overlay->crtc_width);
  336. }
  337. static void fimd_win_set_pixfmt(struct device *dev, unsigned int win)
  338. {
  339. struct fimd_context *ctx = get_fimd_context(dev);
  340. struct fimd_win_data *win_data = &ctx->win_data[win];
  341. unsigned long val;
  342. val = WINCONx_ENWIN;
  343. switch (win_data->bpp) {
  344. case 1:
  345. val |= WINCON0_BPPMODE_1BPP;
  346. val |= WINCONx_BITSWP;
  347. val |= WINCONx_BURSTLEN_4WORD;
  348. break;
  349. case 2:
  350. val |= WINCON0_BPPMODE_2BPP;
  351. val |= WINCONx_BITSWP;
  352. val |= WINCONx_BURSTLEN_8WORD;
  353. break;
  354. case 4:
  355. val |= WINCON0_BPPMODE_4BPP;
  356. val |= WINCONx_BITSWP;
  357. val |= WINCONx_BURSTLEN_8WORD;
  358. break;
  359. case 8:
  360. val |= WINCON0_BPPMODE_8BPP_PALETTE;
  361. val |= WINCONx_BURSTLEN_8WORD;
  362. val |= WINCONx_BYTSWP;
  363. break;
  364. case 16:
  365. val |= WINCON0_BPPMODE_16BPP_565;
  366. val |= WINCONx_HAWSWP;
  367. val |= WINCONx_BURSTLEN_16WORD;
  368. break;
  369. case 24:
  370. val |= WINCON0_BPPMODE_24BPP_888;
  371. val |= WINCONx_WSWP;
  372. val |= WINCONx_BURSTLEN_16WORD;
  373. break;
  374. case 32:
  375. val |= WINCON1_BPPMODE_28BPP_A4888
  376. | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
  377. val |= WINCONx_WSWP;
  378. val |= WINCONx_BURSTLEN_16WORD;
  379. break;
  380. default:
  381. DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
  382. val |= WINCON0_BPPMODE_24BPP_888;
  383. val |= WINCONx_WSWP;
  384. val |= WINCONx_BURSTLEN_16WORD;
  385. break;
  386. }
  387. DRM_DEBUG_KMS("bpp = %d\n", win_data->bpp);
  388. writel(val, ctx->regs + WINCON(win));
  389. }
  390. static void fimd_win_set_colkey(struct device *dev, unsigned int win)
  391. {
  392. struct fimd_context *ctx = get_fimd_context(dev);
  393. unsigned int keycon0 = 0, keycon1 = 0;
  394. keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
  395. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  396. keycon1 = WxKEYCON1_COLVAL(0xffffffff);
  397. writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
  398. writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
  399. }
  400. /**
  401. * shadow_protect_win() - disable updating values from shadow registers at vsync
  402. *
  403. * @win: window to protect registers for
  404. * @protect: 1 to protect (disable updates)
  405. */
  406. static void fimd_shadow_protect_win(struct fimd_context *ctx,
  407. int win, bool protect)
  408. {
  409. u32 reg, bits, val;
  410. if (ctx->driver_data->has_shadowcon) {
  411. reg = SHADOWCON;
  412. bits = SHADOWCON_WINx_PROTECT(win);
  413. } else {
  414. reg = PRTCON;
  415. bits = PRTCON_PROTECT;
  416. }
  417. val = readl(ctx->regs + reg);
  418. if (protect)
  419. val |= bits;
  420. else
  421. val &= ~bits;
  422. writel(val, ctx->regs + reg);
  423. }
  424. static void fimd_win_commit(struct device *dev, int zpos)
  425. {
  426. struct fimd_context *ctx = get_fimd_context(dev);
  427. struct fimd_win_data *win_data;
  428. int win = zpos;
  429. unsigned long val, alpha, size;
  430. unsigned int last_x;
  431. unsigned int last_y;
  432. if (ctx->suspended)
  433. return;
  434. if (win == DEFAULT_ZPOS)
  435. win = ctx->default_win;
  436. if (win < 0 || win >= WINDOWS_NR)
  437. return;
  438. win_data = &ctx->win_data[win];
  439. /*
  440. * SHADOWCON/PRTCON register is used for enabling timing.
  441. *
  442. * for example, once only width value of a register is set,
  443. * if the dma is started then fimd hardware could malfunction so
  444. * with protect window setting, the register fields with prefix '_F'
  445. * wouldn't be updated at vsync also but updated once unprotect window
  446. * is set.
  447. */
  448. /* protect windows */
  449. fimd_shadow_protect_win(ctx, win, true);
  450. /* buffer start address */
  451. val = (unsigned long)win_data->dma_addr;
  452. writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
  453. /* buffer end address */
  454. size = win_data->fb_width * win_data->ovl_height * (win_data->bpp >> 3);
  455. val = (unsigned long)(win_data->dma_addr + size);
  456. writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
  457. DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
  458. (unsigned long)win_data->dma_addr, val, size);
  459. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  460. win_data->ovl_width, win_data->ovl_height);
  461. /* buffer size */
  462. val = VIDW_BUF_SIZE_OFFSET(win_data->buf_offsize) |
  463. VIDW_BUF_SIZE_PAGEWIDTH(win_data->line_size) |
  464. VIDW_BUF_SIZE_OFFSET_E(win_data->buf_offsize) |
  465. VIDW_BUF_SIZE_PAGEWIDTH_E(win_data->line_size);
  466. writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
  467. /* OSD position */
  468. val = VIDOSDxA_TOPLEFT_X(win_data->offset_x) |
  469. VIDOSDxA_TOPLEFT_Y(win_data->offset_y) |
  470. VIDOSDxA_TOPLEFT_X_E(win_data->offset_x) |
  471. VIDOSDxA_TOPLEFT_Y_E(win_data->offset_y);
  472. writel(val, ctx->regs + VIDOSD_A(win));
  473. last_x = win_data->offset_x + win_data->ovl_width;
  474. if (last_x)
  475. last_x--;
  476. last_y = win_data->offset_y + win_data->ovl_height;
  477. if (last_y)
  478. last_y--;
  479. val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
  480. VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);
  481. writel(val, ctx->regs + VIDOSD_B(win));
  482. DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
  483. win_data->offset_x, win_data->offset_y, last_x, last_y);
  484. /* hardware window 0 doesn't support alpha channel. */
  485. if (win != 0) {
  486. /* OSD alpha */
  487. alpha = VIDISD14C_ALPHA1_R(0xf) |
  488. VIDISD14C_ALPHA1_G(0xf) |
  489. VIDISD14C_ALPHA1_B(0xf);
  490. writel(alpha, ctx->regs + VIDOSD_C(win));
  491. }
  492. /* OSD size */
  493. if (win != 3 && win != 4) {
  494. u32 offset = VIDOSD_D(win);
  495. if (win == 0)
  496. offset = VIDOSD_C(win);
  497. val = win_data->ovl_width * win_data->ovl_height;
  498. writel(val, ctx->regs + offset);
  499. DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
  500. }
  501. fimd_win_set_pixfmt(dev, win);
  502. /* hardware window 0 doesn't support color key. */
  503. if (win != 0)
  504. fimd_win_set_colkey(dev, win);
  505. /* wincon */
  506. val = readl(ctx->regs + WINCON(win));
  507. val |= WINCONx_ENWIN;
  508. writel(val, ctx->regs + WINCON(win));
  509. /* Enable DMA channel and unprotect windows */
  510. fimd_shadow_protect_win(ctx, win, false);
  511. if (ctx->driver_data->has_shadowcon) {
  512. val = readl(ctx->regs + SHADOWCON);
  513. val |= SHADOWCON_CHx_ENABLE(win);
  514. writel(val, ctx->regs + SHADOWCON);
  515. }
  516. win_data->enabled = true;
  517. }
  518. static void fimd_win_disable(struct device *dev, int zpos)
  519. {
  520. struct fimd_context *ctx = get_fimd_context(dev);
  521. struct fimd_win_data *win_data;
  522. int win = zpos;
  523. u32 val;
  524. if (win == DEFAULT_ZPOS)
  525. win = ctx->default_win;
  526. if (win < 0 || win >= WINDOWS_NR)
  527. return;
  528. win_data = &ctx->win_data[win];
  529. if (ctx->suspended) {
  530. /* do not resume this window*/
  531. win_data->resume = false;
  532. return;
  533. }
  534. /* protect windows */
  535. fimd_shadow_protect_win(ctx, win, true);
  536. /* wincon */
  537. val = readl(ctx->regs + WINCON(win));
  538. val &= ~WINCONx_ENWIN;
  539. writel(val, ctx->regs + WINCON(win));
  540. /* unprotect windows */
  541. if (ctx->driver_data->has_shadowcon) {
  542. val = readl(ctx->regs + SHADOWCON);
  543. val &= ~SHADOWCON_CHx_ENABLE(win);
  544. writel(val, ctx->regs + SHADOWCON);
  545. }
  546. fimd_shadow_protect_win(ctx, win, false);
  547. win_data->enabled = false;
  548. }
  549. static struct exynos_drm_overlay_ops fimd_overlay_ops = {
  550. .mode_set = fimd_win_mode_set,
  551. .commit = fimd_win_commit,
  552. .disable = fimd_win_disable,
  553. };
  554. static struct exynos_drm_manager fimd_manager = {
  555. .pipe = -1,
  556. .ops = &fimd_manager_ops,
  557. .overlay_ops = &fimd_overlay_ops,
  558. .display_ops = &fimd_display_ops,
  559. };
  560. static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
  561. {
  562. struct fimd_context *ctx = (struct fimd_context *)dev_id;
  563. struct exynos_drm_subdrv *subdrv = &ctx->subdrv;
  564. struct drm_device *drm_dev = subdrv->drm_dev;
  565. struct exynos_drm_manager *manager = subdrv->manager;
  566. u32 val;
  567. val = readl(ctx->regs + VIDINTCON1);
  568. if (val & VIDINTCON1_INT_FRAME)
  569. /* VSYNC interrupt */
  570. writel(VIDINTCON1_INT_FRAME, ctx->regs + VIDINTCON1);
  571. /* check the crtc is detached already from encoder */
  572. if (manager->pipe < 0)
  573. goto out;
  574. drm_handle_vblank(drm_dev, manager->pipe);
  575. exynos_drm_crtc_finish_pageflip(drm_dev, manager->pipe);
  576. /* set wait vsync event to zero and wake up queue. */
  577. if (atomic_read(&ctx->wait_vsync_event)) {
  578. atomic_set(&ctx->wait_vsync_event, 0);
  579. DRM_WAKEUP(&ctx->wait_vsync_queue);
  580. }
  581. out:
  582. return IRQ_HANDLED;
  583. }
  584. static int fimd_subdrv_probe(struct drm_device *drm_dev, struct device *dev)
  585. {
  586. /*
  587. * enable drm irq mode.
  588. * - with irq_enabled = 1, we can use the vblank feature.
  589. *
  590. * P.S. note that we wouldn't use drm irq handler but
  591. * just specific driver own one instead because
  592. * drm framework supports only one irq handler.
  593. */
  594. drm_dev->irq_enabled = 1;
  595. /*
  596. * with vblank_disable_allowed = 1, vblank interrupt will be disabled
  597. * by drm timer once a current process gives up ownership of
  598. * vblank event.(after drm_vblank_put function is called)
  599. */
  600. drm_dev->vblank_disable_allowed = 1;
  601. /* attach this sub driver to iommu mapping if supported. */
  602. if (is_drm_iommu_supported(drm_dev))
  603. drm_iommu_attach_device(drm_dev, dev);
  604. return 0;
  605. }
  606. static void fimd_subdrv_remove(struct drm_device *drm_dev, struct device *dev)
  607. {
  608. /* detach this sub driver from iommu mapping if supported. */
  609. if (is_drm_iommu_supported(drm_dev))
  610. drm_iommu_detach_device(drm_dev, dev);
  611. }
  612. static int fimd_calc_clkdiv(struct fimd_context *ctx,
  613. struct fb_videomode *timing)
  614. {
  615. unsigned long clk = clk_get_rate(ctx->lcd_clk);
  616. u32 retrace;
  617. u32 clkdiv;
  618. u32 best_framerate = 0;
  619. u32 framerate;
  620. retrace = timing->left_margin + timing->hsync_len +
  621. timing->right_margin + timing->xres;
  622. retrace *= timing->upper_margin + timing->vsync_len +
  623. timing->lower_margin + timing->yres;
  624. /* default framerate is 60Hz */
  625. if (!timing->refresh)
  626. timing->refresh = 60;
  627. clk /= retrace;
  628. for (clkdiv = 1; clkdiv < 0x100; clkdiv++) {
  629. int tmp;
  630. /* get best framerate */
  631. framerate = clk / clkdiv;
  632. tmp = timing->refresh - framerate;
  633. if (tmp < 0) {
  634. best_framerate = framerate;
  635. continue;
  636. } else {
  637. if (!best_framerate)
  638. best_framerate = framerate;
  639. else if (tmp < (best_framerate - framerate))
  640. best_framerate = framerate;
  641. break;
  642. }
  643. }
  644. return clkdiv;
  645. }
  646. static void fimd_clear_win(struct fimd_context *ctx, int win)
  647. {
  648. writel(0, ctx->regs + WINCON(win));
  649. writel(0, ctx->regs + VIDOSD_A(win));
  650. writel(0, ctx->regs + VIDOSD_B(win));
  651. writel(0, ctx->regs + VIDOSD_C(win));
  652. if (win == 1 || win == 2)
  653. writel(0, ctx->regs + VIDOSD_D(win));
  654. fimd_shadow_protect_win(ctx, win, false);
  655. }
  656. static int fimd_clock(struct fimd_context *ctx, bool enable)
  657. {
  658. if (enable) {
  659. int ret;
  660. ret = clk_prepare_enable(ctx->bus_clk);
  661. if (ret < 0)
  662. return ret;
  663. ret = clk_prepare_enable(ctx->lcd_clk);
  664. if (ret < 0) {
  665. clk_disable_unprepare(ctx->bus_clk);
  666. return ret;
  667. }
  668. } else {
  669. clk_disable_unprepare(ctx->lcd_clk);
  670. clk_disable_unprepare(ctx->bus_clk);
  671. }
  672. return 0;
  673. }
  674. static void fimd_window_suspend(struct device *dev)
  675. {
  676. struct fimd_context *ctx = get_fimd_context(dev);
  677. struct fimd_win_data *win_data;
  678. int i;
  679. for (i = 0; i < WINDOWS_NR; i++) {
  680. win_data = &ctx->win_data[i];
  681. win_data->resume = win_data->enabled;
  682. fimd_win_disable(dev, i);
  683. }
  684. fimd_wait_for_vblank(dev);
  685. }
  686. static void fimd_window_resume(struct device *dev)
  687. {
  688. struct fimd_context *ctx = get_fimd_context(dev);
  689. struct fimd_win_data *win_data;
  690. int i;
  691. for (i = 0; i < WINDOWS_NR; i++) {
  692. win_data = &ctx->win_data[i];
  693. win_data->enabled = win_data->resume;
  694. win_data->resume = false;
  695. }
  696. }
  697. static int fimd_activate(struct fimd_context *ctx, bool enable)
  698. {
  699. struct device *dev = ctx->subdrv.dev;
  700. if (enable) {
  701. int ret;
  702. ret = fimd_clock(ctx, true);
  703. if (ret < 0)
  704. return ret;
  705. ctx->suspended = false;
  706. /* if vblank was enabled status, enable it again. */
  707. if (test_and_clear_bit(0, &ctx->irq_flags))
  708. fimd_enable_vblank(dev);
  709. fimd_window_resume(dev);
  710. } else {
  711. fimd_window_suspend(dev);
  712. fimd_clock(ctx, false);
  713. ctx->suspended = true;
  714. }
  715. return 0;
  716. }
  717. static int fimd_probe(struct platform_device *pdev)
  718. {
  719. struct device *dev = &pdev->dev;
  720. struct fimd_context *ctx;
  721. struct exynos_drm_subdrv *subdrv;
  722. struct exynos_drm_fimd_pdata *pdata;
  723. struct exynos_drm_panel_info *panel;
  724. struct resource *res;
  725. int win;
  726. int ret = -EINVAL;
  727. if (dev->of_node) {
  728. pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
  729. if (!pdata) {
  730. DRM_ERROR("memory allocation for pdata failed\n");
  731. return -ENOMEM;
  732. }
  733. ret = of_get_fb_videomode(dev->of_node, &pdata->panel.timing,
  734. OF_USE_NATIVE_MODE);
  735. if (ret) {
  736. DRM_ERROR("failed: of_get_fb_videomode() : %d\n", ret);
  737. return ret;
  738. }
  739. } else {
  740. pdata = dev->platform_data;
  741. if (!pdata) {
  742. DRM_ERROR("no platform data specified\n");
  743. return -EINVAL;
  744. }
  745. }
  746. panel = &pdata->panel;
  747. if (!panel) {
  748. dev_err(dev, "panel is null.\n");
  749. return -EINVAL;
  750. }
  751. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  752. if (!ctx)
  753. return -ENOMEM;
  754. ctx->bus_clk = devm_clk_get(dev, "fimd");
  755. if (IS_ERR(ctx->bus_clk)) {
  756. dev_err(dev, "failed to get bus clock\n");
  757. return PTR_ERR(ctx->bus_clk);
  758. }
  759. ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
  760. if (IS_ERR(ctx->lcd_clk)) {
  761. dev_err(dev, "failed to get lcd clock\n");
  762. return PTR_ERR(ctx->lcd_clk);
  763. }
  764. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  765. ctx->regs = devm_ioremap_resource(dev, res);
  766. if (IS_ERR(ctx->regs))
  767. return PTR_ERR(ctx->regs);
  768. res = platform_get_resource_byname(pdev, IORESOURCE_IRQ, "vsync");
  769. if (!res) {
  770. dev_err(dev, "irq request failed.\n");
  771. return -ENXIO;
  772. }
  773. ctx->irq = res->start;
  774. ret = devm_request_irq(dev, ctx->irq, fimd_irq_handler,
  775. 0, "drm_fimd", ctx);
  776. if (ret) {
  777. dev_err(dev, "irq request failed.\n");
  778. return ret;
  779. }
  780. ctx->driver_data = drm_fimd_get_driver_data(pdev);
  781. ctx->vidcon0 = pdata->vidcon0;
  782. ctx->vidcon1 = pdata->vidcon1;
  783. ctx->default_win = pdata->default_win;
  784. ctx->panel = panel;
  785. DRM_INIT_WAITQUEUE(&ctx->wait_vsync_queue);
  786. atomic_set(&ctx->wait_vsync_event, 0);
  787. subdrv = &ctx->subdrv;
  788. subdrv->dev = dev;
  789. subdrv->manager = &fimd_manager;
  790. subdrv->probe = fimd_subdrv_probe;
  791. subdrv->remove = fimd_subdrv_remove;
  792. mutex_init(&ctx->lock);
  793. platform_set_drvdata(pdev, ctx);
  794. pm_runtime_enable(dev);
  795. pm_runtime_get_sync(dev);
  796. ctx->clkdiv = fimd_calc_clkdiv(ctx, &panel->timing);
  797. panel->timing.pixclock = clk_get_rate(ctx->lcd_clk) / ctx->clkdiv;
  798. DRM_DEBUG_KMS("pixel clock = %d, clkdiv = %d\n",
  799. panel->timing.pixclock, ctx->clkdiv);
  800. for (win = 0; win < WINDOWS_NR; win++)
  801. fimd_clear_win(ctx, win);
  802. exynos_drm_subdrv_register(subdrv);
  803. return 0;
  804. }
  805. static int fimd_remove(struct platform_device *pdev)
  806. {
  807. struct device *dev = &pdev->dev;
  808. struct fimd_context *ctx = platform_get_drvdata(pdev);
  809. exynos_drm_subdrv_unregister(&ctx->subdrv);
  810. if (ctx->suspended)
  811. goto out;
  812. pm_runtime_set_suspended(dev);
  813. pm_runtime_put_sync(dev);
  814. out:
  815. pm_runtime_disable(dev);
  816. return 0;
  817. }
  818. #ifdef CONFIG_PM_SLEEP
  819. static int fimd_suspend(struct device *dev)
  820. {
  821. struct fimd_context *ctx = get_fimd_context(dev);
  822. /*
  823. * do not use pm_runtime_suspend(). if pm_runtime_suspend() is
  824. * called here, an error would be returned by that interface
  825. * because the usage_count of pm runtime is more than 1.
  826. */
  827. if (!pm_runtime_suspended(dev))
  828. return fimd_activate(ctx, false);
  829. return 0;
  830. }
  831. static int fimd_resume(struct device *dev)
  832. {
  833. struct fimd_context *ctx = get_fimd_context(dev);
  834. /*
  835. * if entered to sleep when lcd panel was on, the usage_count
  836. * of pm runtime would still be 1 so in this case, fimd driver
  837. * should be on directly not drawing on pm runtime interface.
  838. */
  839. if (!pm_runtime_suspended(dev)) {
  840. int ret;
  841. ret = fimd_activate(ctx, true);
  842. if (ret < 0)
  843. return ret;
  844. /*
  845. * in case of dpms on(standby), fimd_apply function will
  846. * be called by encoder's dpms callback to update fimd's
  847. * registers but in case of sleep wakeup, it's not.
  848. * so fimd_apply function should be called at here.
  849. */
  850. fimd_apply(dev);
  851. }
  852. return 0;
  853. }
  854. #endif
  855. #ifdef CONFIG_PM_RUNTIME
  856. static int fimd_runtime_suspend(struct device *dev)
  857. {
  858. struct fimd_context *ctx = get_fimd_context(dev);
  859. return fimd_activate(ctx, false);
  860. }
  861. static int fimd_runtime_resume(struct device *dev)
  862. {
  863. struct fimd_context *ctx = get_fimd_context(dev);
  864. return fimd_activate(ctx, true);
  865. }
  866. #endif
  867. static struct platform_device_id fimd_driver_ids[] = {
  868. {
  869. .name = "s3c64xx-fb",
  870. .driver_data = (unsigned long)&s3c64xx_fimd_driver_data,
  871. }, {
  872. .name = "exynos4-fb",
  873. .driver_data = (unsigned long)&exynos4_fimd_driver_data,
  874. }, {
  875. .name = "exynos5-fb",
  876. .driver_data = (unsigned long)&exynos5_fimd_driver_data,
  877. },
  878. {},
  879. };
  880. static const struct dev_pm_ops fimd_pm_ops = {
  881. SET_SYSTEM_SLEEP_PM_OPS(fimd_suspend, fimd_resume)
  882. SET_RUNTIME_PM_OPS(fimd_runtime_suspend, fimd_runtime_resume, NULL)
  883. };
  884. struct platform_driver fimd_driver = {
  885. .probe = fimd_probe,
  886. .remove = fimd_remove,
  887. .id_table = fimd_driver_ids,
  888. .driver = {
  889. .name = "exynos4-fb",
  890. .owner = THIS_MODULE,
  891. .pm = &fimd_pm_ops,
  892. .of_match_table = of_match_ptr(fimd_driver_dt_match),
  893. },
  894. };