sudmac.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428
  1. /*
  2. * Renesas SUDMAC support
  3. *
  4. * Copyright (C) 2013 Renesas Solutions Corp.
  5. *
  6. * based on drivers/dma/sh/shdma.c:
  7. * Copyright (C) 2011-2012 Guennadi Liakhovetski <g.liakhovetski@gmx.de>
  8. * Copyright (C) 2009 Nobuhiro Iwamatsu <iwamatsu.nobuhiro@renesas.com>
  9. * Copyright (C) 2009 Renesas Solutions, Inc. All rights reserved.
  10. * Copyright (C) 2007 Freescale Semiconductor, Inc. All rights reserved.
  11. *
  12. * This is free software; you can redistribute it and/or modify
  13. * it under the terms of version 2 of the GNU General Public License as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/module.h>
  18. #include <linux/slab.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/dmaengine.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/sudmac.h>
  23. struct sudmac_chan {
  24. struct shdma_chan shdma_chan;
  25. void __iomem *base;
  26. char dev_id[16]; /* unique name per DMAC of channel */
  27. u32 offset; /* for CFG, BA, BBC, CA, CBC, DEN */
  28. u32 cfg;
  29. u32 dint_end_bit;
  30. };
  31. struct sudmac_device {
  32. struct shdma_dev shdma_dev;
  33. struct sudmac_pdata *pdata;
  34. void __iomem *chan_reg;
  35. };
  36. struct sudmac_regs {
  37. u32 base_addr;
  38. u32 base_byte_count;
  39. };
  40. struct sudmac_desc {
  41. struct sudmac_regs hw;
  42. struct shdma_desc shdma_desc;
  43. };
  44. #define to_chan(schan) container_of(schan, struct sudmac_chan, shdma_chan)
  45. #define to_desc(sdesc) container_of(sdesc, struct sudmac_desc, shdma_desc)
  46. #define to_sdev(sc) container_of(sc->shdma_chan.dma_chan.device, \
  47. struct sudmac_device, shdma_dev.dma_dev)
  48. /* SUDMAC register */
  49. #define SUDMAC_CH0CFG 0x00
  50. #define SUDMAC_CH0BA 0x10
  51. #define SUDMAC_CH0BBC 0x18
  52. #define SUDMAC_CH0CA 0x20
  53. #define SUDMAC_CH0CBC 0x28
  54. #define SUDMAC_CH0DEN 0x30
  55. #define SUDMAC_DSTSCLR 0x38
  56. #define SUDMAC_DBUFCTRL 0x3C
  57. #define SUDMAC_DINTCTRL 0x40
  58. #define SUDMAC_DINTSTS 0x44
  59. #define SUDMAC_DINTSTSCLR 0x48
  60. #define SUDMAC_CH0SHCTRL 0x50
  61. /* Definitions for the sudmac_channel.config */
  62. #define SUDMAC_SENDBUFM 0x1000 /* b12: Transmit Buffer Mode */
  63. #define SUDMAC_RCVENDM 0x0100 /* b8: Receive Data Transfer End Mode */
  64. #define SUDMAC_LBA_WAIT 0x0030 /* b5-4: Local Bus Access Wait */
  65. /* Definitions for the sudmac_channel.dint_end_bit */
  66. #define SUDMAC_CH1ENDE 0x0002 /* b1: Ch1 DMA Transfer End Int Enable */
  67. #define SUDMAC_CH0ENDE 0x0001 /* b0: Ch0 DMA Transfer End Int Enable */
  68. #define SUDMAC_DRV_NAME "sudmac"
  69. static void sudmac_writel(struct sudmac_chan *sc, u32 data, u32 reg)
  70. {
  71. iowrite32(data, sc->base + reg);
  72. }
  73. static u32 sudmac_readl(struct sudmac_chan *sc, u32 reg)
  74. {
  75. return ioread32(sc->base + reg);
  76. }
  77. static bool sudmac_is_busy(struct sudmac_chan *sc)
  78. {
  79. u32 den = sudmac_readl(sc, SUDMAC_CH0DEN + sc->offset);
  80. if (den)
  81. return true; /* working */
  82. return false; /* waiting */
  83. }
  84. static void sudmac_set_reg(struct sudmac_chan *sc, struct sudmac_regs *hw,
  85. struct shdma_desc *sdesc)
  86. {
  87. sudmac_writel(sc, sc->cfg, SUDMAC_CH0CFG + sc->offset);
  88. sudmac_writel(sc, hw->base_addr, SUDMAC_CH0BA + sc->offset);
  89. sudmac_writel(sc, hw->base_byte_count, SUDMAC_CH0BBC + sc->offset);
  90. }
  91. static void sudmac_start(struct sudmac_chan *sc)
  92. {
  93. u32 dintctrl = sudmac_readl(sc, SUDMAC_DINTCTRL);
  94. sudmac_writel(sc, dintctrl | sc->dint_end_bit, SUDMAC_DINTCTRL);
  95. sudmac_writel(sc, 1, SUDMAC_CH0DEN + sc->offset);
  96. }
  97. static void sudmac_start_xfer(struct shdma_chan *schan,
  98. struct shdma_desc *sdesc)
  99. {
  100. struct sudmac_chan *sc = to_chan(schan);
  101. struct sudmac_desc *sd = to_desc(sdesc);
  102. sudmac_set_reg(sc, &sd->hw, sdesc);
  103. sudmac_start(sc);
  104. }
  105. static bool sudmac_channel_busy(struct shdma_chan *schan)
  106. {
  107. struct sudmac_chan *sc = to_chan(schan);
  108. return sudmac_is_busy(sc);
  109. }
  110. static void sudmac_setup_xfer(struct shdma_chan *schan, int slave_id)
  111. {
  112. }
  113. static const struct sudmac_slave_config *sudmac_find_slave(
  114. struct sudmac_chan *sc, int slave_id)
  115. {
  116. struct sudmac_device *sdev = to_sdev(sc);
  117. struct sudmac_pdata *pdata = sdev->pdata;
  118. const struct sudmac_slave_config *cfg;
  119. int i;
  120. for (i = 0, cfg = pdata->slave; i < pdata->slave_num; i++, cfg++)
  121. if (cfg->slave_id == slave_id)
  122. return cfg;
  123. return NULL;
  124. }
  125. static int sudmac_set_slave(struct shdma_chan *schan, int slave_id, bool try)
  126. {
  127. struct sudmac_chan *sc = to_chan(schan);
  128. const struct sudmac_slave_config *cfg = sudmac_find_slave(sc, slave_id);
  129. if (!cfg)
  130. return -ENODEV;
  131. return 0;
  132. }
  133. static inline void sudmac_dma_halt(struct sudmac_chan *sc)
  134. {
  135. u32 dintctrl = sudmac_readl(sc, SUDMAC_DINTCTRL);
  136. sudmac_writel(sc, 0, SUDMAC_CH0DEN + sc->offset);
  137. sudmac_writel(sc, dintctrl & ~sc->dint_end_bit, SUDMAC_DINTCTRL);
  138. sudmac_writel(sc, sc->dint_end_bit, SUDMAC_DINTSTSCLR);
  139. }
  140. static int sudmac_desc_setup(struct shdma_chan *schan,
  141. struct shdma_desc *sdesc,
  142. dma_addr_t src, dma_addr_t dst, size_t *len)
  143. {
  144. struct sudmac_chan *sc = to_chan(schan);
  145. struct sudmac_desc *sd = to_desc(sdesc);
  146. dev_dbg(sc->shdma_chan.dev, "%s: src=%x, dst=%x, len=%d\n",
  147. __func__, src, dst, *len);
  148. if (*len > schan->max_xfer_len)
  149. *len = schan->max_xfer_len;
  150. if (dst)
  151. sd->hw.base_addr = dst;
  152. else if (src)
  153. sd->hw.base_addr = src;
  154. sd->hw.base_byte_count = *len;
  155. return 0;
  156. }
  157. static void sudmac_halt(struct shdma_chan *schan)
  158. {
  159. struct sudmac_chan *sc = to_chan(schan);
  160. sudmac_dma_halt(sc);
  161. }
  162. static bool sudmac_chan_irq(struct shdma_chan *schan, int irq)
  163. {
  164. struct sudmac_chan *sc = to_chan(schan);
  165. u32 dintsts = sudmac_readl(sc, SUDMAC_DINTSTS);
  166. if (!(dintsts & sc->dint_end_bit))
  167. return false;
  168. /* DMA stop */
  169. sudmac_dma_halt(sc);
  170. return true;
  171. }
  172. static size_t sudmac_get_partial(struct shdma_chan *schan,
  173. struct shdma_desc *sdesc)
  174. {
  175. struct sudmac_chan *sc = to_chan(schan);
  176. struct sudmac_desc *sd = to_desc(sdesc);
  177. u32 current_byte_count = sudmac_readl(sc, SUDMAC_CH0CBC + sc->offset);
  178. return sd->hw.base_byte_count - current_byte_count;
  179. }
  180. static bool sudmac_desc_completed(struct shdma_chan *schan,
  181. struct shdma_desc *sdesc)
  182. {
  183. struct sudmac_chan *sc = to_chan(schan);
  184. struct sudmac_desc *sd = to_desc(sdesc);
  185. u32 current_addr = sudmac_readl(sc, SUDMAC_CH0CA + sc->offset);
  186. return sd->hw.base_addr + sd->hw.base_byte_count == current_addr;
  187. }
  188. static int sudmac_chan_probe(struct sudmac_device *su_dev, int id, int irq,
  189. unsigned long flags)
  190. {
  191. struct shdma_dev *sdev = &su_dev->shdma_dev;
  192. struct platform_device *pdev = to_platform_device(sdev->dma_dev.dev);
  193. struct sudmac_chan *sc;
  194. struct shdma_chan *schan;
  195. int err;
  196. sc = devm_kzalloc(&pdev->dev, sizeof(struct sudmac_chan), GFP_KERNEL);
  197. if (!sc) {
  198. dev_err(sdev->dma_dev.dev,
  199. "No free memory for allocating dma channels!\n");
  200. return -ENOMEM;
  201. }
  202. schan = &sc->shdma_chan;
  203. schan->max_xfer_len = 64 * 1024 * 1024 - 1;
  204. shdma_chan_probe(sdev, schan, id);
  205. sc->base = su_dev->chan_reg;
  206. /* get platform_data */
  207. sc->offset = su_dev->pdata->channel->offset;
  208. if (su_dev->pdata->channel->config & SUDMAC_TX_BUFFER_MODE)
  209. sc->cfg |= SUDMAC_SENDBUFM;
  210. if (su_dev->pdata->channel->config & SUDMAC_RX_END_MODE)
  211. sc->cfg |= SUDMAC_RCVENDM;
  212. sc->cfg |= (su_dev->pdata->channel->wait << 4) & SUDMAC_LBA_WAIT;
  213. if (su_dev->pdata->channel->dint_end_bit & SUDMAC_DMA_BIT_CH0)
  214. sc->dint_end_bit |= SUDMAC_CH0ENDE;
  215. if (su_dev->pdata->channel->dint_end_bit & SUDMAC_DMA_BIT_CH1)
  216. sc->dint_end_bit |= SUDMAC_CH1ENDE;
  217. /* set up channel irq */
  218. if (pdev->id >= 0)
  219. snprintf(sc->dev_id, sizeof(sc->dev_id), "sudmac%d.%d",
  220. pdev->id, id);
  221. else
  222. snprintf(sc->dev_id, sizeof(sc->dev_id), "sudmac%d", id);
  223. err = shdma_request_irq(schan, irq, flags, sc->dev_id);
  224. if (err) {
  225. dev_err(sdev->dma_dev.dev,
  226. "DMA channel %d request_irq failed %d\n", id, err);
  227. goto err_no_irq;
  228. }
  229. return 0;
  230. err_no_irq:
  231. /* remove from dmaengine device node */
  232. shdma_chan_remove(schan);
  233. return err;
  234. }
  235. static void sudmac_chan_remove(struct sudmac_device *su_dev)
  236. {
  237. struct dma_device *dma_dev = &su_dev->shdma_dev.dma_dev;
  238. struct shdma_chan *schan;
  239. int i;
  240. shdma_for_each_chan(schan, &su_dev->shdma_dev, i) {
  241. struct sudmac_chan *sc = to_chan(schan);
  242. BUG_ON(!schan);
  243. shdma_free_irq(&sc->shdma_chan);
  244. shdma_chan_remove(schan);
  245. }
  246. dma_dev->chancnt = 0;
  247. }
  248. static dma_addr_t sudmac_slave_addr(struct shdma_chan *schan)
  249. {
  250. /* SUDMAC doesn't need the address */
  251. return 0;
  252. }
  253. static struct shdma_desc *sudmac_embedded_desc(void *buf, int i)
  254. {
  255. return &((struct sudmac_desc *)buf)[i].shdma_desc;
  256. }
  257. static const struct shdma_ops sudmac_shdma_ops = {
  258. .desc_completed = sudmac_desc_completed,
  259. .halt_channel = sudmac_halt,
  260. .channel_busy = sudmac_channel_busy,
  261. .slave_addr = sudmac_slave_addr,
  262. .desc_setup = sudmac_desc_setup,
  263. .set_slave = sudmac_set_slave,
  264. .setup_xfer = sudmac_setup_xfer,
  265. .start_xfer = sudmac_start_xfer,
  266. .embedded_desc = sudmac_embedded_desc,
  267. .chan_irq = sudmac_chan_irq,
  268. .get_partial = sudmac_get_partial,
  269. };
  270. static int sudmac_probe(struct platform_device *pdev)
  271. {
  272. struct sudmac_pdata *pdata = dev_get_platdata(&pdev->dev);
  273. int err, i;
  274. struct sudmac_device *su_dev;
  275. struct dma_device *dma_dev;
  276. struct resource *chan, *irq_res;
  277. /* get platform data */
  278. if (!pdata)
  279. return -ENODEV;
  280. chan = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  281. irq_res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  282. if (!chan || !irq_res)
  283. return -ENODEV;
  284. err = -ENOMEM;
  285. su_dev = devm_kzalloc(&pdev->dev, sizeof(struct sudmac_device),
  286. GFP_KERNEL);
  287. if (!su_dev) {
  288. dev_err(&pdev->dev, "Not enough memory\n");
  289. return err;
  290. }
  291. dma_dev = &su_dev->shdma_dev.dma_dev;
  292. su_dev->chan_reg = devm_request_and_ioremap(&pdev->dev, chan);
  293. if (!su_dev->chan_reg)
  294. return err;
  295. dma_cap_set(DMA_SLAVE, dma_dev->cap_mask);
  296. su_dev->shdma_dev.ops = &sudmac_shdma_ops;
  297. su_dev->shdma_dev.desc_size = sizeof(struct sudmac_desc);
  298. err = shdma_init(&pdev->dev, &su_dev->shdma_dev, pdata->channel_num);
  299. if (err < 0)
  300. return err;
  301. /* platform data */
  302. su_dev->pdata = dev_get_platdata(&pdev->dev);
  303. platform_set_drvdata(pdev, su_dev);
  304. /* Create DMA Channel */
  305. for (i = 0; i < pdata->channel_num; i++) {
  306. err = sudmac_chan_probe(su_dev, i, irq_res->start, IRQF_SHARED);
  307. if (err)
  308. goto chan_probe_err;
  309. }
  310. err = dma_async_device_register(&su_dev->shdma_dev.dma_dev);
  311. if (err < 0)
  312. goto chan_probe_err;
  313. return err;
  314. chan_probe_err:
  315. sudmac_chan_remove(su_dev);
  316. platform_set_drvdata(pdev, NULL);
  317. shdma_cleanup(&su_dev->shdma_dev);
  318. return err;
  319. }
  320. static int sudmac_remove(struct platform_device *pdev)
  321. {
  322. struct sudmac_device *su_dev = platform_get_drvdata(pdev);
  323. struct dma_device *dma_dev = &su_dev->shdma_dev.dma_dev;
  324. dma_async_device_unregister(dma_dev);
  325. sudmac_chan_remove(su_dev);
  326. shdma_cleanup(&su_dev->shdma_dev);
  327. platform_set_drvdata(pdev, NULL);
  328. return 0;
  329. }
  330. static struct platform_driver sudmac_driver = {
  331. .driver = {
  332. .owner = THIS_MODULE,
  333. .name = SUDMAC_DRV_NAME,
  334. },
  335. .probe = sudmac_probe,
  336. .remove = sudmac_remove,
  337. };
  338. module_platform_driver(sudmac_driver);
  339. MODULE_AUTHOR("Yoshihiro Shimoda");
  340. MODULE_DESCRIPTION("Renesas SUDMAC driver");
  341. MODULE_LICENSE("GPL v2");
  342. MODULE_ALIAS("platform:" SUDMAC_DRV_NAME);