omap-aes.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264
  1. /*
  2. * Cryptographic API.
  3. *
  4. * Support for OMAP AES HW acceleration.
  5. *
  6. * Copyright (c) 2010 Nokia Corporation
  7. * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
  8. * Copyright (c) 2011 Texas Instruments Incorporated
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as published
  12. * by the Free Software Foundation.
  13. *
  14. */
  15. #define pr_fmt(fmt) "%s: " fmt, __func__
  16. #include <linux/err.h>
  17. #include <linux/module.h>
  18. #include <linux/init.h>
  19. #include <linux/errno.h>
  20. #include <linux/kernel.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/scatterlist.h>
  23. #include <linux/dma-mapping.h>
  24. #include <linux/dmaengine.h>
  25. #include <linux/omap-dma.h>
  26. #include <linux/pm_runtime.h>
  27. #include <linux/of.h>
  28. #include <linux/of_device.h>
  29. #include <linux/of_address.h>
  30. #include <linux/io.h>
  31. #include <linux/crypto.h>
  32. #include <linux/interrupt.h>
  33. #include <crypto/scatterwalk.h>
  34. #include <crypto/aes.h>
  35. #define DST_MAXBURST 4
  36. #define DMA_MIN (DST_MAXBURST * sizeof(u32))
  37. /* OMAP TRM gives bitfields as start:end, where start is the higher bit
  38. number. For example 7:0 */
  39. #define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
  40. #define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
  41. #define AES_REG_KEY(dd, x) ((dd)->pdata->key_ofs - \
  42. ((x ^ 0x01) * 0x04))
  43. #define AES_REG_IV(dd, x) ((dd)->pdata->iv_ofs + ((x) * 0x04))
  44. #define AES_REG_CTRL(dd) ((dd)->pdata->ctrl_ofs)
  45. #define AES_REG_CTRL_CTR_WIDTH_MASK (3 << 7)
  46. #define AES_REG_CTRL_CTR_WIDTH_32 (0 << 7)
  47. #define AES_REG_CTRL_CTR_WIDTH_64 (1 << 7)
  48. #define AES_REG_CTRL_CTR_WIDTH_96 (2 << 7)
  49. #define AES_REG_CTRL_CTR_WIDTH_128 (3 << 7)
  50. #define AES_REG_CTRL_CTR (1 << 6)
  51. #define AES_REG_CTRL_CBC (1 << 5)
  52. #define AES_REG_CTRL_KEY_SIZE (3 << 3)
  53. #define AES_REG_CTRL_DIRECTION (1 << 2)
  54. #define AES_REG_CTRL_INPUT_READY (1 << 1)
  55. #define AES_REG_CTRL_OUTPUT_READY (1 << 0)
  56. #define AES_REG_DATA_N(dd, x) ((dd)->pdata->data_ofs + ((x) * 0x04))
  57. #define AES_REG_REV(dd) ((dd)->pdata->rev_ofs)
  58. #define AES_REG_MASK(dd) ((dd)->pdata->mask_ofs)
  59. #define AES_REG_MASK_SIDLE (1 << 6)
  60. #define AES_REG_MASK_START (1 << 5)
  61. #define AES_REG_MASK_DMA_OUT_EN (1 << 3)
  62. #define AES_REG_MASK_DMA_IN_EN (1 << 2)
  63. #define AES_REG_MASK_SOFTRESET (1 << 1)
  64. #define AES_REG_AUTOIDLE (1 << 0)
  65. #define AES_REG_LENGTH_N(x) (0x54 + ((x) * 0x04))
  66. #define DEFAULT_TIMEOUT (5*HZ)
  67. #define FLAGS_MODE_MASK 0x000f
  68. #define FLAGS_ENCRYPT BIT(0)
  69. #define FLAGS_CBC BIT(1)
  70. #define FLAGS_GIV BIT(2)
  71. #define FLAGS_CTR BIT(3)
  72. #define FLAGS_INIT BIT(4)
  73. #define FLAGS_FAST BIT(5)
  74. #define FLAGS_BUSY BIT(6)
  75. struct omap_aes_ctx {
  76. struct omap_aes_dev *dd;
  77. int keylen;
  78. u32 key[AES_KEYSIZE_256 / sizeof(u32)];
  79. unsigned long flags;
  80. };
  81. struct omap_aes_reqctx {
  82. unsigned long mode;
  83. };
  84. #define OMAP_AES_QUEUE_LENGTH 1
  85. #define OMAP_AES_CACHE_SIZE 0
  86. struct omap_aes_algs_info {
  87. struct crypto_alg *algs_list;
  88. unsigned int size;
  89. unsigned int registered;
  90. };
  91. struct omap_aes_pdata {
  92. struct omap_aes_algs_info *algs_info;
  93. unsigned int algs_info_size;
  94. void (*trigger)(struct omap_aes_dev *dd, int length);
  95. u32 key_ofs;
  96. u32 iv_ofs;
  97. u32 ctrl_ofs;
  98. u32 data_ofs;
  99. u32 rev_ofs;
  100. u32 mask_ofs;
  101. u32 dma_enable_in;
  102. u32 dma_enable_out;
  103. u32 dma_start;
  104. u32 major_mask;
  105. u32 major_shift;
  106. u32 minor_mask;
  107. u32 minor_shift;
  108. };
  109. struct omap_aes_dev {
  110. struct list_head list;
  111. unsigned long phys_base;
  112. void __iomem *io_base;
  113. struct omap_aes_ctx *ctx;
  114. struct device *dev;
  115. unsigned long flags;
  116. int err;
  117. spinlock_t lock;
  118. struct crypto_queue queue;
  119. struct tasklet_struct done_task;
  120. struct tasklet_struct queue_task;
  121. struct ablkcipher_request *req;
  122. size_t total;
  123. struct scatterlist *in_sg;
  124. struct scatterlist in_sgl;
  125. size_t in_offset;
  126. struct scatterlist *out_sg;
  127. struct scatterlist out_sgl;
  128. size_t out_offset;
  129. size_t buflen;
  130. void *buf_in;
  131. size_t dma_size;
  132. int dma_in;
  133. struct dma_chan *dma_lch_in;
  134. dma_addr_t dma_addr_in;
  135. void *buf_out;
  136. int dma_out;
  137. struct dma_chan *dma_lch_out;
  138. dma_addr_t dma_addr_out;
  139. const struct omap_aes_pdata *pdata;
  140. };
  141. /* keep registered devices data here */
  142. static LIST_HEAD(dev_list);
  143. static DEFINE_SPINLOCK(list_lock);
  144. static inline u32 omap_aes_read(struct omap_aes_dev *dd, u32 offset)
  145. {
  146. return __raw_readl(dd->io_base + offset);
  147. }
  148. static inline void omap_aes_write(struct omap_aes_dev *dd, u32 offset,
  149. u32 value)
  150. {
  151. __raw_writel(value, dd->io_base + offset);
  152. }
  153. static inline void omap_aes_write_mask(struct omap_aes_dev *dd, u32 offset,
  154. u32 value, u32 mask)
  155. {
  156. u32 val;
  157. val = omap_aes_read(dd, offset);
  158. val &= ~mask;
  159. val |= value;
  160. omap_aes_write(dd, offset, val);
  161. }
  162. static void omap_aes_write_n(struct omap_aes_dev *dd, u32 offset,
  163. u32 *value, int count)
  164. {
  165. for (; count--; value++, offset += 4)
  166. omap_aes_write(dd, offset, *value);
  167. }
  168. static int omap_aes_hw_init(struct omap_aes_dev *dd)
  169. {
  170. if (!(dd->flags & FLAGS_INIT)) {
  171. dd->flags |= FLAGS_INIT;
  172. dd->err = 0;
  173. }
  174. return 0;
  175. }
  176. static int omap_aes_write_ctrl(struct omap_aes_dev *dd)
  177. {
  178. unsigned int key32;
  179. int i, err;
  180. u32 val, mask = 0;
  181. err = omap_aes_hw_init(dd);
  182. if (err)
  183. return err;
  184. key32 = dd->ctx->keylen / sizeof(u32);
  185. /* it seems a key should always be set even if it has not changed */
  186. for (i = 0; i < key32; i++) {
  187. omap_aes_write(dd, AES_REG_KEY(dd, i),
  188. __le32_to_cpu(dd->ctx->key[i]));
  189. }
  190. if ((dd->flags & (FLAGS_CBC | FLAGS_CTR)) && dd->req->info)
  191. omap_aes_write_n(dd, AES_REG_IV(dd, 0), dd->req->info, 4);
  192. val = FLD_VAL(((dd->ctx->keylen >> 3) - 1), 4, 3);
  193. if (dd->flags & FLAGS_CBC)
  194. val |= AES_REG_CTRL_CBC;
  195. if (dd->flags & FLAGS_CTR) {
  196. val |= AES_REG_CTRL_CTR | AES_REG_CTRL_CTR_WIDTH_32;
  197. mask = AES_REG_CTRL_CTR | AES_REG_CTRL_CTR_WIDTH_MASK;
  198. }
  199. if (dd->flags & FLAGS_ENCRYPT)
  200. val |= AES_REG_CTRL_DIRECTION;
  201. mask |= AES_REG_CTRL_CBC | AES_REG_CTRL_DIRECTION |
  202. AES_REG_CTRL_KEY_SIZE;
  203. omap_aes_write_mask(dd, AES_REG_CTRL(dd), val, mask);
  204. return 0;
  205. }
  206. static void omap_aes_dma_trigger_omap2(struct omap_aes_dev *dd, int length)
  207. {
  208. u32 mask, val;
  209. val = dd->pdata->dma_start;
  210. if (dd->dma_lch_out != NULL)
  211. val |= dd->pdata->dma_enable_out;
  212. if (dd->dma_lch_in != NULL)
  213. val |= dd->pdata->dma_enable_in;
  214. mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
  215. dd->pdata->dma_start;
  216. omap_aes_write_mask(dd, AES_REG_MASK(dd), val, mask);
  217. }
  218. static void omap_aes_dma_trigger_omap4(struct omap_aes_dev *dd, int length)
  219. {
  220. omap_aes_write(dd, AES_REG_LENGTH_N(0), length);
  221. omap_aes_write(dd, AES_REG_LENGTH_N(1), 0);
  222. omap_aes_dma_trigger_omap2(dd, length);
  223. }
  224. static void omap_aes_dma_stop(struct omap_aes_dev *dd)
  225. {
  226. u32 mask;
  227. mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
  228. dd->pdata->dma_start;
  229. omap_aes_write_mask(dd, AES_REG_MASK(dd), 0, mask);
  230. }
  231. static struct omap_aes_dev *omap_aes_find_dev(struct omap_aes_ctx *ctx)
  232. {
  233. struct omap_aes_dev *dd = NULL, *tmp;
  234. spin_lock_bh(&list_lock);
  235. if (!ctx->dd) {
  236. list_for_each_entry(tmp, &dev_list, list) {
  237. /* FIXME: take fist available aes core */
  238. dd = tmp;
  239. break;
  240. }
  241. ctx->dd = dd;
  242. } else {
  243. /* already found before */
  244. dd = ctx->dd;
  245. }
  246. spin_unlock_bh(&list_lock);
  247. return dd;
  248. }
  249. static void omap_aes_dma_out_callback(void *data)
  250. {
  251. struct omap_aes_dev *dd = data;
  252. /* dma_lch_out - completed */
  253. tasklet_schedule(&dd->done_task);
  254. }
  255. static int omap_aes_dma_init(struct omap_aes_dev *dd)
  256. {
  257. int err = -ENOMEM;
  258. dma_cap_mask_t mask;
  259. dd->dma_lch_out = NULL;
  260. dd->dma_lch_in = NULL;
  261. dd->buf_in = (void *)__get_free_pages(GFP_KERNEL, OMAP_AES_CACHE_SIZE);
  262. dd->buf_out = (void *)__get_free_pages(GFP_KERNEL, OMAP_AES_CACHE_SIZE);
  263. dd->buflen = PAGE_SIZE << OMAP_AES_CACHE_SIZE;
  264. dd->buflen &= ~(AES_BLOCK_SIZE - 1);
  265. if (!dd->buf_in || !dd->buf_out) {
  266. dev_err(dd->dev, "unable to alloc pages.\n");
  267. goto err_alloc;
  268. }
  269. /* MAP here */
  270. dd->dma_addr_in = dma_map_single(dd->dev, dd->buf_in, dd->buflen,
  271. DMA_TO_DEVICE);
  272. if (dma_mapping_error(dd->dev, dd->dma_addr_in)) {
  273. dev_err(dd->dev, "dma %d bytes error\n", dd->buflen);
  274. err = -EINVAL;
  275. goto err_map_in;
  276. }
  277. dd->dma_addr_out = dma_map_single(dd->dev, dd->buf_out, dd->buflen,
  278. DMA_FROM_DEVICE);
  279. if (dma_mapping_error(dd->dev, dd->dma_addr_out)) {
  280. dev_err(dd->dev, "dma %d bytes error\n", dd->buflen);
  281. err = -EINVAL;
  282. goto err_map_out;
  283. }
  284. dma_cap_zero(mask);
  285. dma_cap_set(DMA_SLAVE, mask);
  286. dd->dma_lch_in = dma_request_slave_channel_compat(mask,
  287. omap_dma_filter_fn,
  288. &dd->dma_in,
  289. dd->dev, "rx");
  290. if (!dd->dma_lch_in) {
  291. dev_err(dd->dev, "Unable to request in DMA channel\n");
  292. goto err_dma_in;
  293. }
  294. dd->dma_lch_out = dma_request_slave_channel_compat(mask,
  295. omap_dma_filter_fn,
  296. &dd->dma_out,
  297. dd->dev, "tx");
  298. if (!dd->dma_lch_out) {
  299. dev_err(dd->dev, "Unable to request out DMA channel\n");
  300. goto err_dma_out;
  301. }
  302. return 0;
  303. err_dma_out:
  304. dma_release_channel(dd->dma_lch_in);
  305. err_dma_in:
  306. dma_unmap_single(dd->dev, dd->dma_addr_out, dd->buflen,
  307. DMA_FROM_DEVICE);
  308. err_map_out:
  309. dma_unmap_single(dd->dev, dd->dma_addr_in, dd->buflen, DMA_TO_DEVICE);
  310. err_map_in:
  311. free_pages((unsigned long)dd->buf_out, OMAP_AES_CACHE_SIZE);
  312. free_pages((unsigned long)dd->buf_in, OMAP_AES_CACHE_SIZE);
  313. err_alloc:
  314. if (err)
  315. pr_err("error: %d\n", err);
  316. return err;
  317. }
  318. static void omap_aes_dma_cleanup(struct omap_aes_dev *dd)
  319. {
  320. dma_release_channel(dd->dma_lch_out);
  321. dma_release_channel(dd->dma_lch_in);
  322. dma_unmap_single(dd->dev, dd->dma_addr_out, dd->buflen,
  323. DMA_FROM_DEVICE);
  324. dma_unmap_single(dd->dev, dd->dma_addr_in, dd->buflen, DMA_TO_DEVICE);
  325. free_pages((unsigned long)dd->buf_out, OMAP_AES_CACHE_SIZE);
  326. free_pages((unsigned long)dd->buf_in, OMAP_AES_CACHE_SIZE);
  327. }
  328. static void sg_copy_buf(void *buf, struct scatterlist *sg,
  329. unsigned int start, unsigned int nbytes, int out)
  330. {
  331. struct scatter_walk walk;
  332. if (!nbytes)
  333. return;
  334. scatterwalk_start(&walk, sg);
  335. scatterwalk_advance(&walk, start);
  336. scatterwalk_copychunks(buf, &walk, nbytes, out);
  337. scatterwalk_done(&walk, out, 0);
  338. }
  339. static int sg_copy(struct scatterlist **sg, size_t *offset, void *buf,
  340. size_t buflen, size_t total, int out)
  341. {
  342. unsigned int count, off = 0;
  343. while (buflen && total) {
  344. count = min((*sg)->length - *offset, total);
  345. count = min(count, buflen);
  346. if (!count)
  347. return off;
  348. /*
  349. * buflen and total are AES_BLOCK_SIZE size aligned,
  350. * so count should be also aligned
  351. */
  352. sg_copy_buf(buf + off, *sg, *offset, count, out);
  353. off += count;
  354. buflen -= count;
  355. *offset += count;
  356. total -= count;
  357. if (*offset == (*sg)->length) {
  358. *sg = sg_next(*sg);
  359. if (*sg)
  360. *offset = 0;
  361. else
  362. total = 0;
  363. }
  364. }
  365. return off;
  366. }
  367. static int omap_aes_crypt_dma(struct crypto_tfm *tfm,
  368. struct scatterlist *in_sg, struct scatterlist *out_sg)
  369. {
  370. struct omap_aes_ctx *ctx = crypto_tfm_ctx(tfm);
  371. struct omap_aes_dev *dd = ctx->dd;
  372. struct dma_async_tx_descriptor *tx_in, *tx_out;
  373. struct dma_slave_config cfg;
  374. dma_addr_t dma_addr_in = sg_dma_address(in_sg);
  375. int ret, length = sg_dma_len(in_sg);
  376. pr_debug("len: %d\n", length);
  377. dd->dma_size = length;
  378. if (!(dd->flags & FLAGS_FAST))
  379. dma_sync_single_for_device(dd->dev, dma_addr_in, length,
  380. DMA_TO_DEVICE);
  381. memset(&cfg, 0, sizeof(cfg));
  382. cfg.src_addr = dd->phys_base + AES_REG_DATA_N(dd, 0);
  383. cfg.dst_addr = dd->phys_base + AES_REG_DATA_N(dd, 0);
  384. cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  385. cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  386. cfg.src_maxburst = DST_MAXBURST;
  387. cfg.dst_maxburst = DST_MAXBURST;
  388. /* IN */
  389. ret = dmaengine_slave_config(dd->dma_lch_in, &cfg);
  390. if (ret) {
  391. dev_err(dd->dev, "can't configure IN dmaengine slave: %d\n",
  392. ret);
  393. return ret;
  394. }
  395. tx_in = dmaengine_prep_slave_sg(dd->dma_lch_in, in_sg, 1,
  396. DMA_MEM_TO_DEV,
  397. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  398. if (!tx_in) {
  399. dev_err(dd->dev, "IN prep_slave_sg() failed\n");
  400. return -EINVAL;
  401. }
  402. /* No callback necessary */
  403. tx_in->callback_param = dd;
  404. /* OUT */
  405. ret = dmaengine_slave_config(dd->dma_lch_out, &cfg);
  406. if (ret) {
  407. dev_err(dd->dev, "can't configure OUT dmaengine slave: %d\n",
  408. ret);
  409. return ret;
  410. }
  411. tx_out = dmaengine_prep_slave_sg(dd->dma_lch_out, out_sg, 1,
  412. DMA_DEV_TO_MEM,
  413. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  414. if (!tx_out) {
  415. dev_err(dd->dev, "OUT prep_slave_sg() failed\n");
  416. return -EINVAL;
  417. }
  418. tx_out->callback = omap_aes_dma_out_callback;
  419. tx_out->callback_param = dd;
  420. dmaengine_submit(tx_in);
  421. dmaengine_submit(tx_out);
  422. dma_async_issue_pending(dd->dma_lch_in);
  423. dma_async_issue_pending(dd->dma_lch_out);
  424. /* start DMA */
  425. dd->pdata->trigger(dd, length);
  426. return 0;
  427. }
  428. static int omap_aes_crypt_dma_start(struct omap_aes_dev *dd)
  429. {
  430. struct crypto_tfm *tfm = crypto_ablkcipher_tfm(
  431. crypto_ablkcipher_reqtfm(dd->req));
  432. int err, fast = 0, in, out;
  433. size_t count;
  434. dma_addr_t addr_in, addr_out;
  435. struct scatterlist *in_sg, *out_sg;
  436. int len32;
  437. pr_debug("total: %d\n", dd->total);
  438. if (sg_is_last(dd->in_sg) && sg_is_last(dd->out_sg)) {
  439. /* check for alignment */
  440. in = IS_ALIGNED((u32)dd->in_sg->offset, sizeof(u32));
  441. out = IS_ALIGNED((u32)dd->out_sg->offset, sizeof(u32));
  442. fast = in && out;
  443. }
  444. if (fast) {
  445. count = min(dd->total, sg_dma_len(dd->in_sg));
  446. count = min(count, sg_dma_len(dd->out_sg));
  447. if (count != dd->total) {
  448. pr_err("request length != buffer length\n");
  449. return -EINVAL;
  450. }
  451. pr_debug("fast\n");
  452. err = dma_map_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
  453. if (!err) {
  454. dev_err(dd->dev, "dma_map_sg() error\n");
  455. return -EINVAL;
  456. }
  457. err = dma_map_sg(dd->dev, dd->out_sg, 1, DMA_FROM_DEVICE);
  458. if (!err) {
  459. dev_err(dd->dev, "dma_map_sg() error\n");
  460. dma_unmap_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
  461. return -EINVAL;
  462. }
  463. addr_in = sg_dma_address(dd->in_sg);
  464. addr_out = sg_dma_address(dd->out_sg);
  465. in_sg = dd->in_sg;
  466. out_sg = dd->out_sg;
  467. dd->flags |= FLAGS_FAST;
  468. } else {
  469. /* use cache buffers */
  470. count = sg_copy(&dd->in_sg, &dd->in_offset, dd->buf_in,
  471. dd->buflen, dd->total, 0);
  472. len32 = DIV_ROUND_UP(count, DMA_MIN) * DMA_MIN;
  473. /*
  474. * The data going into the AES module has been copied
  475. * to a local buffer and the data coming out will go
  476. * into a local buffer so set up local SG entries for
  477. * both.
  478. */
  479. sg_init_table(&dd->in_sgl, 1);
  480. dd->in_sgl.offset = dd->in_offset;
  481. sg_dma_len(&dd->in_sgl) = len32;
  482. sg_dma_address(&dd->in_sgl) = dd->dma_addr_in;
  483. sg_init_table(&dd->out_sgl, 1);
  484. dd->out_sgl.offset = dd->out_offset;
  485. sg_dma_len(&dd->out_sgl) = len32;
  486. sg_dma_address(&dd->out_sgl) = dd->dma_addr_out;
  487. in_sg = &dd->in_sgl;
  488. out_sg = &dd->out_sgl;
  489. addr_in = dd->dma_addr_in;
  490. addr_out = dd->dma_addr_out;
  491. dd->flags &= ~FLAGS_FAST;
  492. }
  493. dd->total -= count;
  494. err = omap_aes_crypt_dma(tfm, in_sg, out_sg);
  495. if (err) {
  496. dma_unmap_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
  497. dma_unmap_sg(dd->dev, dd->out_sg, 1, DMA_TO_DEVICE);
  498. }
  499. return err;
  500. }
  501. static void omap_aes_finish_req(struct omap_aes_dev *dd, int err)
  502. {
  503. struct ablkcipher_request *req = dd->req;
  504. pr_debug("err: %d\n", err);
  505. dd->flags &= ~FLAGS_BUSY;
  506. req->base.complete(&req->base, err);
  507. }
  508. static int omap_aes_crypt_dma_stop(struct omap_aes_dev *dd)
  509. {
  510. int err = 0;
  511. size_t count;
  512. pr_debug("total: %d\n", dd->total);
  513. omap_aes_dma_stop(dd);
  514. dmaengine_terminate_all(dd->dma_lch_in);
  515. dmaengine_terminate_all(dd->dma_lch_out);
  516. if (dd->flags & FLAGS_FAST) {
  517. dma_unmap_sg(dd->dev, dd->out_sg, 1, DMA_FROM_DEVICE);
  518. dma_unmap_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
  519. } else {
  520. dma_sync_single_for_device(dd->dev, dd->dma_addr_out,
  521. dd->dma_size, DMA_FROM_DEVICE);
  522. /* copy data */
  523. count = sg_copy(&dd->out_sg, &dd->out_offset, dd->buf_out,
  524. dd->buflen, dd->dma_size, 1);
  525. if (count != dd->dma_size) {
  526. err = -EINVAL;
  527. pr_err("not all data converted: %u\n", count);
  528. }
  529. }
  530. return err;
  531. }
  532. static int omap_aes_handle_queue(struct omap_aes_dev *dd,
  533. struct ablkcipher_request *req)
  534. {
  535. struct crypto_async_request *async_req, *backlog;
  536. struct omap_aes_ctx *ctx;
  537. struct omap_aes_reqctx *rctx;
  538. unsigned long flags;
  539. int err, ret = 0;
  540. spin_lock_irqsave(&dd->lock, flags);
  541. if (req)
  542. ret = ablkcipher_enqueue_request(&dd->queue, req);
  543. if (dd->flags & FLAGS_BUSY) {
  544. spin_unlock_irqrestore(&dd->lock, flags);
  545. return ret;
  546. }
  547. backlog = crypto_get_backlog(&dd->queue);
  548. async_req = crypto_dequeue_request(&dd->queue);
  549. if (async_req)
  550. dd->flags |= FLAGS_BUSY;
  551. spin_unlock_irqrestore(&dd->lock, flags);
  552. if (!async_req)
  553. return ret;
  554. if (backlog)
  555. backlog->complete(backlog, -EINPROGRESS);
  556. req = ablkcipher_request_cast(async_req);
  557. /* assign new request to device */
  558. dd->req = req;
  559. dd->total = req->nbytes;
  560. dd->in_offset = 0;
  561. dd->in_sg = req->src;
  562. dd->out_offset = 0;
  563. dd->out_sg = req->dst;
  564. rctx = ablkcipher_request_ctx(req);
  565. ctx = crypto_ablkcipher_ctx(crypto_ablkcipher_reqtfm(req));
  566. rctx->mode &= FLAGS_MODE_MASK;
  567. dd->flags = (dd->flags & ~FLAGS_MODE_MASK) | rctx->mode;
  568. dd->ctx = ctx;
  569. ctx->dd = dd;
  570. err = omap_aes_write_ctrl(dd);
  571. if (!err)
  572. err = omap_aes_crypt_dma_start(dd);
  573. if (err) {
  574. /* aes_task will not finish it, so do it here */
  575. omap_aes_finish_req(dd, err);
  576. tasklet_schedule(&dd->queue_task);
  577. }
  578. return ret; /* return ret, which is enqueue return value */
  579. }
  580. static void omap_aes_done_task(unsigned long data)
  581. {
  582. struct omap_aes_dev *dd = (struct omap_aes_dev *)data;
  583. int err;
  584. pr_debug("enter\n");
  585. err = omap_aes_crypt_dma_stop(dd);
  586. err = dd->err ? : err;
  587. if (dd->total && !err) {
  588. err = omap_aes_crypt_dma_start(dd);
  589. if (!err)
  590. return; /* DMA started. Not fininishing. */
  591. }
  592. omap_aes_finish_req(dd, err);
  593. omap_aes_handle_queue(dd, NULL);
  594. pr_debug("exit\n");
  595. }
  596. static void omap_aes_queue_task(unsigned long data)
  597. {
  598. struct omap_aes_dev *dd = (struct omap_aes_dev *)data;
  599. omap_aes_handle_queue(dd, NULL);
  600. }
  601. static int omap_aes_crypt(struct ablkcipher_request *req, unsigned long mode)
  602. {
  603. struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(
  604. crypto_ablkcipher_reqtfm(req));
  605. struct omap_aes_reqctx *rctx = ablkcipher_request_ctx(req);
  606. struct omap_aes_dev *dd;
  607. pr_debug("nbytes: %d, enc: %d, cbc: %d\n", req->nbytes,
  608. !!(mode & FLAGS_ENCRYPT),
  609. !!(mode & FLAGS_CBC));
  610. if (!IS_ALIGNED(req->nbytes, AES_BLOCK_SIZE)) {
  611. pr_err("request size is not exact amount of AES blocks\n");
  612. return -EINVAL;
  613. }
  614. dd = omap_aes_find_dev(ctx);
  615. if (!dd)
  616. return -ENODEV;
  617. rctx->mode = mode;
  618. return omap_aes_handle_queue(dd, req);
  619. }
  620. /* ********************** ALG API ************************************ */
  621. static int omap_aes_setkey(struct crypto_ablkcipher *tfm, const u8 *key,
  622. unsigned int keylen)
  623. {
  624. struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(tfm);
  625. if (keylen != AES_KEYSIZE_128 && keylen != AES_KEYSIZE_192 &&
  626. keylen != AES_KEYSIZE_256)
  627. return -EINVAL;
  628. pr_debug("enter, keylen: %d\n", keylen);
  629. memcpy(ctx->key, key, keylen);
  630. ctx->keylen = keylen;
  631. return 0;
  632. }
  633. static int omap_aes_ecb_encrypt(struct ablkcipher_request *req)
  634. {
  635. return omap_aes_crypt(req, FLAGS_ENCRYPT);
  636. }
  637. static int omap_aes_ecb_decrypt(struct ablkcipher_request *req)
  638. {
  639. return omap_aes_crypt(req, 0);
  640. }
  641. static int omap_aes_cbc_encrypt(struct ablkcipher_request *req)
  642. {
  643. return omap_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CBC);
  644. }
  645. static int omap_aes_cbc_decrypt(struct ablkcipher_request *req)
  646. {
  647. return omap_aes_crypt(req, FLAGS_CBC);
  648. }
  649. static int omap_aes_ctr_encrypt(struct ablkcipher_request *req)
  650. {
  651. return omap_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CTR);
  652. }
  653. static int omap_aes_ctr_decrypt(struct ablkcipher_request *req)
  654. {
  655. return omap_aes_crypt(req, FLAGS_CTR);
  656. }
  657. static int omap_aes_cra_init(struct crypto_tfm *tfm)
  658. {
  659. struct omap_aes_dev *dd = NULL;
  660. /* Find AES device, currently picks the first device */
  661. spin_lock_bh(&list_lock);
  662. list_for_each_entry(dd, &dev_list, list) {
  663. break;
  664. }
  665. spin_unlock_bh(&list_lock);
  666. pm_runtime_get_sync(dd->dev);
  667. tfm->crt_ablkcipher.reqsize = sizeof(struct omap_aes_reqctx);
  668. return 0;
  669. }
  670. static void omap_aes_cra_exit(struct crypto_tfm *tfm)
  671. {
  672. struct omap_aes_dev *dd = NULL;
  673. /* Find AES device, currently picks the first device */
  674. spin_lock_bh(&list_lock);
  675. list_for_each_entry(dd, &dev_list, list) {
  676. break;
  677. }
  678. spin_unlock_bh(&list_lock);
  679. pm_runtime_put_sync(dd->dev);
  680. }
  681. /* ********************** ALGS ************************************ */
  682. static struct crypto_alg algs_ecb_cbc[] = {
  683. {
  684. .cra_name = "ecb(aes)",
  685. .cra_driver_name = "ecb-aes-omap",
  686. .cra_priority = 100,
  687. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  688. CRYPTO_ALG_KERN_DRIVER_ONLY |
  689. CRYPTO_ALG_ASYNC,
  690. .cra_blocksize = AES_BLOCK_SIZE,
  691. .cra_ctxsize = sizeof(struct omap_aes_ctx),
  692. .cra_alignmask = 0,
  693. .cra_type = &crypto_ablkcipher_type,
  694. .cra_module = THIS_MODULE,
  695. .cra_init = omap_aes_cra_init,
  696. .cra_exit = omap_aes_cra_exit,
  697. .cra_u.ablkcipher = {
  698. .min_keysize = AES_MIN_KEY_SIZE,
  699. .max_keysize = AES_MAX_KEY_SIZE,
  700. .setkey = omap_aes_setkey,
  701. .encrypt = omap_aes_ecb_encrypt,
  702. .decrypt = omap_aes_ecb_decrypt,
  703. }
  704. },
  705. {
  706. .cra_name = "cbc(aes)",
  707. .cra_driver_name = "cbc-aes-omap",
  708. .cra_priority = 100,
  709. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  710. CRYPTO_ALG_KERN_DRIVER_ONLY |
  711. CRYPTO_ALG_ASYNC,
  712. .cra_blocksize = AES_BLOCK_SIZE,
  713. .cra_ctxsize = sizeof(struct omap_aes_ctx),
  714. .cra_alignmask = 0,
  715. .cra_type = &crypto_ablkcipher_type,
  716. .cra_module = THIS_MODULE,
  717. .cra_init = omap_aes_cra_init,
  718. .cra_exit = omap_aes_cra_exit,
  719. .cra_u.ablkcipher = {
  720. .min_keysize = AES_MIN_KEY_SIZE,
  721. .max_keysize = AES_MAX_KEY_SIZE,
  722. .ivsize = AES_BLOCK_SIZE,
  723. .setkey = omap_aes_setkey,
  724. .encrypt = omap_aes_cbc_encrypt,
  725. .decrypt = omap_aes_cbc_decrypt,
  726. }
  727. }
  728. };
  729. static struct crypto_alg algs_ctr[] = {
  730. {
  731. .cra_name = "ctr(aes)",
  732. .cra_driver_name = "ctr-aes-omap",
  733. .cra_priority = 100,
  734. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  735. CRYPTO_ALG_KERN_DRIVER_ONLY |
  736. CRYPTO_ALG_ASYNC,
  737. .cra_blocksize = AES_BLOCK_SIZE,
  738. .cra_ctxsize = sizeof(struct omap_aes_ctx),
  739. .cra_alignmask = 0,
  740. .cra_type = &crypto_ablkcipher_type,
  741. .cra_module = THIS_MODULE,
  742. .cra_init = omap_aes_cra_init,
  743. .cra_exit = omap_aes_cra_exit,
  744. .cra_u.ablkcipher = {
  745. .min_keysize = AES_MIN_KEY_SIZE,
  746. .max_keysize = AES_MAX_KEY_SIZE,
  747. .geniv = "eseqiv",
  748. .ivsize = AES_BLOCK_SIZE,
  749. .setkey = omap_aes_setkey,
  750. .encrypt = omap_aes_ctr_encrypt,
  751. .decrypt = omap_aes_ctr_decrypt,
  752. }
  753. } ,
  754. };
  755. static struct omap_aes_algs_info omap_aes_algs_info_ecb_cbc[] = {
  756. {
  757. .algs_list = algs_ecb_cbc,
  758. .size = ARRAY_SIZE(algs_ecb_cbc),
  759. },
  760. };
  761. static const struct omap_aes_pdata omap_aes_pdata_omap2 = {
  762. .algs_info = omap_aes_algs_info_ecb_cbc,
  763. .algs_info_size = ARRAY_SIZE(omap_aes_algs_info_ecb_cbc),
  764. .trigger = omap_aes_dma_trigger_omap2,
  765. .key_ofs = 0x1c,
  766. .iv_ofs = 0x20,
  767. .ctrl_ofs = 0x30,
  768. .data_ofs = 0x34,
  769. .rev_ofs = 0x44,
  770. .mask_ofs = 0x48,
  771. .dma_enable_in = BIT(2),
  772. .dma_enable_out = BIT(3),
  773. .dma_start = BIT(5),
  774. .major_mask = 0xf0,
  775. .major_shift = 4,
  776. .minor_mask = 0x0f,
  777. .minor_shift = 0,
  778. };
  779. #ifdef CONFIG_OF
  780. static struct omap_aes_algs_info omap_aes_algs_info_ecb_cbc_ctr[] = {
  781. {
  782. .algs_list = algs_ecb_cbc,
  783. .size = ARRAY_SIZE(algs_ecb_cbc),
  784. },
  785. {
  786. .algs_list = algs_ctr,
  787. .size = ARRAY_SIZE(algs_ctr),
  788. },
  789. };
  790. static const struct omap_aes_pdata omap_aes_pdata_omap3 = {
  791. .algs_info = omap_aes_algs_info_ecb_cbc_ctr,
  792. .algs_info_size = ARRAY_SIZE(omap_aes_algs_info_ecb_cbc_ctr),
  793. .trigger = omap_aes_dma_trigger_omap2,
  794. .key_ofs = 0x1c,
  795. .iv_ofs = 0x20,
  796. .ctrl_ofs = 0x30,
  797. .data_ofs = 0x34,
  798. .rev_ofs = 0x44,
  799. .mask_ofs = 0x48,
  800. .dma_enable_in = BIT(2),
  801. .dma_enable_out = BIT(3),
  802. .dma_start = BIT(5),
  803. .major_mask = 0xf0,
  804. .major_shift = 4,
  805. .minor_mask = 0x0f,
  806. .minor_shift = 0,
  807. };
  808. static const struct omap_aes_pdata omap_aes_pdata_omap4 = {
  809. .algs_info = omap_aes_algs_info_ecb_cbc_ctr,
  810. .algs_info_size = ARRAY_SIZE(omap_aes_algs_info_ecb_cbc_ctr),
  811. .trigger = omap_aes_dma_trigger_omap4,
  812. .key_ofs = 0x3c,
  813. .iv_ofs = 0x40,
  814. .ctrl_ofs = 0x50,
  815. .data_ofs = 0x60,
  816. .rev_ofs = 0x80,
  817. .mask_ofs = 0x84,
  818. .dma_enable_in = BIT(5),
  819. .dma_enable_out = BIT(6),
  820. .major_mask = 0x0700,
  821. .major_shift = 8,
  822. .minor_mask = 0x003f,
  823. .minor_shift = 0,
  824. };
  825. static const struct of_device_id omap_aes_of_match[] = {
  826. {
  827. .compatible = "ti,omap2-aes",
  828. .data = &omap_aes_pdata_omap2,
  829. },
  830. {
  831. .compatible = "ti,omap3-aes",
  832. .data = &omap_aes_pdata_omap3,
  833. },
  834. {
  835. .compatible = "ti,omap4-aes",
  836. .data = &omap_aes_pdata_omap4,
  837. },
  838. {},
  839. };
  840. MODULE_DEVICE_TABLE(of, omap_aes_of_match);
  841. static int omap_aes_get_res_of(struct omap_aes_dev *dd,
  842. struct device *dev, struct resource *res)
  843. {
  844. struct device_node *node = dev->of_node;
  845. const struct of_device_id *match;
  846. int err = 0;
  847. match = of_match_device(of_match_ptr(omap_aes_of_match), dev);
  848. if (!match) {
  849. dev_err(dev, "no compatible OF match\n");
  850. err = -EINVAL;
  851. goto err;
  852. }
  853. err = of_address_to_resource(node, 0, res);
  854. if (err < 0) {
  855. dev_err(dev, "can't translate OF node address\n");
  856. err = -EINVAL;
  857. goto err;
  858. }
  859. dd->dma_out = -1; /* Dummy value that's unused */
  860. dd->dma_in = -1; /* Dummy value that's unused */
  861. dd->pdata = match->data;
  862. err:
  863. return err;
  864. }
  865. #else
  866. static const struct of_device_id omap_aes_of_match[] = {
  867. {},
  868. };
  869. static int omap_aes_get_res_of(struct omap_aes_dev *dd,
  870. struct device *dev, struct resource *res)
  871. {
  872. return -EINVAL;
  873. }
  874. #endif
  875. static int omap_aes_get_res_pdev(struct omap_aes_dev *dd,
  876. struct platform_device *pdev, struct resource *res)
  877. {
  878. struct device *dev = &pdev->dev;
  879. struct resource *r;
  880. int err = 0;
  881. /* Get the base address */
  882. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  883. if (!r) {
  884. dev_err(dev, "no MEM resource info\n");
  885. err = -ENODEV;
  886. goto err;
  887. }
  888. memcpy(res, r, sizeof(*res));
  889. /* Get the DMA out channel */
  890. r = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  891. if (!r) {
  892. dev_err(dev, "no DMA out resource info\n");
  893. err = -ENODEV;
  894. goto err;
  895. }
  896. dd->dma_out = r->start;
  897. /* Get the DMA in channel */
  898. r = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  899. if (!r) {
  900. dev_err(dev, "no DMA in resource info\n");
  901. err = -ENODEV;
  902. goto err;
  903. }
  904. dd->dma_in = r->start;
  905. /* Only OMAP2/3 can be non-DT */
  906. dd->pdata = &omap_aes_pdata_omap2;
  907. err:
  908. return err;
  909. }
  910. static int omap_aes_probe(struct platform_device *pdev)
  911. {
  912. struct device *dev = &pdev->dev;
  913. struct omap_aes_dev *dd;
  914. struct crypto_alg *algp;
  915. struct resource res;
  916. int err = -ENOMEM, i, j;
  917. u32 reg;
  918. dd = kzalloc(sizeof(struct omap_aes_dev), GFP_KERNEL);
  919. if (dd == NULL) {
  920. dev_err(dev, "unable to alloc data struct.\n");
  921. goto err_data;
  922. }
  923. dd->dev = dev;
  924. platform_set_drvdata(pdev, dd);
  925. spin_lock_init(&dd->lock);
  926. crypto_init_queue(&dd->queue, OMAP_AES_QUEUE_LENGTH);
  927. err = (dev->of_node) ? omap_aes_get_res_of(dd, dev, &res) :
  928. omap_aes_get_res_pdev(dd, pdev, &res);
  929. if (err)
  930. goto err_res;
  931. dd->io_base = devm_ioremap_resource(dev, &res);
  932. if (IS_ERR(dd->io_base)) {
  933. err = PTR_ERR(dd->io_base);
  934. goto err_res;
  935. }
  936. dd->phys_base = res.start;
  937. pm_runtime_enable(dev);
  938. pm_runtime_get_sync(dev);
  939. omap_aes_dma_stop(dd);
  940. reg = omap_aes_read(dd, AES_REG_REV(dd));
  941. pm_runtime_put_sync(dev);
  942. dev_info(dev, "OMAP AES hw accel rev: %u.%u\n",
  943. (reg & dd->pdata->major_mask) >> dd->pdata->major_shift,
  944. (reg & dd->pdata->minor_mask) >> dd->pdata->minor_shift);
  945. tasklet_init(&dd->done_task, omap_aes_done_task, (unsigned long)dd);
  946. tasklet_init(&dd->queue_task, omap_aes_queue_task, (unsigned long)dd);
  947. err = omap_aes_dma_init(dd);
  948. if (err)
  949. goto err_dma;
  950. INIT_LIST_HEAD(&dd->list);
  951. spin_lock(&list_lock);
  952. list_add_tail(&dd->list, &dev_list);
  953. spin_unlock(&list_lock);
  954. for (i = 0; i < dd->pdata->algs_info_size; i++) {
  955. for (j = 0; j < dd->pdata->algs_info[i].size; j++) {
  956. algp = &dd->pdata->algs_info[i].algs_list[j];
  957. pr_debug("reg alg: %s\n", algp->cra_name);
  958. INIT_LIST_HEAD(&algp->cra_list);
  959. err = crypto_register_alg(algp);
  960. if (err)
  961. goto err_algs;
  962. dd->pdata->algs_info[i].registered++;
  963. }
  964. }
  965. return 0;
  966. err_algs:
  967. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  968. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  969. crypto_unregister_alg(
  970. &dd->pdata->algs_info[i].algs_list[j]);
  971. omap_aes_dma_cleanup(dd);
  972. err_dma:
  973. tasklet_kill(&dd->done_task);
  974. tasklet_kill(&dd->queue_task);
  975. pm_runtime_disable(dev);
  976. err_res:
  977. kfree(dd);
  978. dd = NULL;
  979. err_data:
  980. dev_err(dev, "initialization failed.\n");
  981. return err;
  982. }
  983. static int omap_aes_remove(struct platform_device *pdev)
  984. {
  985. struct omap_aes_dev *dd = platform_get_drvdata(pdev);
  986. int i, j;
  987. if (!dd)
  988. return -ENODEV;
  989. spin_lock(&list_lock);
  990. list_del(&dd->list);
  991. spin_unlock(&list_lock);
  992. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  993. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  994. crypto_unregister_alg(
  995. &dd->pdata->algs_info[i].algs_list[j]);
  996. tasklet_kill(&dd->done_task);
  997. tasklet_kill(&dd->queue_task);
  998. omap_aes_dma_cleanup(dd);
  999. pm_runtime_disable(dd->dev);
  1000. kfree(dd);
  1001. dd = NULL;
  1002. return 0;
  1003. }
  1004. #ifdef CONFIG_PM_SLEEP
  1005. static int omap_aes_suspend(struct device *dev)
  1006. {
  1007. pm_runtime_put_sync(dev);
  1008. return 0;
  1009. }
  1010. static int omap_aes_resume(struct device *dev)
  1011. {
  1012. pm_runtime_get_sync(dev);
  1013. return 0;
  1014. }
  1015. #endif
  1016. static const struct dev_pm_ops omap_aes_pm_ops = {
  1017. SET_SYSTEM_SLEEP_PM_OPS(omap_aes_suspend, omap_aes_resume)
  1018. };
  1019. static struct platform_driver omap_aes_driver = {
  1020. .probe = omap_aes_probe,
  1021. .remove = omap_aes_remove,
  1022. .driver = {
  1023. .name = "omap-aes",
  1024. .owner = THIS_MODULE,
  1025. .pm = &omap_aes_pm_ops,
  1026. .of_match_table = omap_aes_of_match,
  1027. },
  1028. };
  1029. module_platform_driver(omap_aes_driver);
  1030. MODULE_DESCRIPTION("OMAP AES hw acceleration support.");
  1031. MODULE_LICENSE("GPL v2");
  1032. MODULE_AUTHOR("Dmitry Kasatkin");