clkc.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533
  1. /*
  2. * Zynq clock controller
  3. *
  4. * Copyright (C) 2012 - 2013 Xilinx
  5. *
  6. * Sören Brinkmann <soren.brinkmann@xilinx.com>
  7. *
  8. * This program is free software: you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License v2 as published by
  10. * the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #include <linux/clk/zynq.h>
  21. #include <linux/clk-provider.h>
  22. #include <linux/of.h>
  23. #include <linux/slab.h>
  24. #include <linux/string.h>
  25. #include <linux/io.h>
  26. static void __iomem *zynq_slcr_base_priv;
  27. #define SLCR_ARMPLL_CTRL (zynq_slcr_base_priv + 0x100)
  28. #define SLCR_DDRPLL_CTRL (zynq_slcr_base_priv + 0x104)
  29. #define SLCR_IOPLL_CTRL (zynq_slcr_base_priv + 0x108)
  30. #define SLCR_PLL_STATUS (zynq_slcr_base_priv + 0x10c)
  31. #define SLCR_ARM_CLK_CTRL (zynq_slcr_base_priv + 0x120)
  32. #define SLCR_DDR_CLK_CTRL (zynq_slcr_base_priv + 0x124)
  33. #define SLCR_DCI_CLK_CTRL (zynq_slcr_base_priv + 0x128)
  34. #define SLCR_APER_CLK_CTRL (zynq_slcr_base_priv + 0x12c)
  35. #define SLCR_GEM0_CLK_CTRL (zynq_slcr_base_priv + 0x140)
  36. #define SLCR_GEM1_CLK_CTRL (zynq_slcr_base_priv + 0x144)
  37. #define SLCR_SMC_CLK_CTRL (zynq_slcr_base_priv + 0x148)
  38. #define SLCR_LQSPI_CLK_CTRL (zynq_slcr_base_priv + 0x14c)
  39. #define SLCR_SDIO_CLK_CTRL (zynq_slcr_base_priv + 0x150)
  40. #define SLCR_UART_CLK_CTRL (zynq_slcr_base_priv + 0x154)
  41. #define SLCR_SPI_CLK_CTRL (zynq_slcr_base_priv + 0x158)
  42. #define SLCR_CAN_CLK_CTRL (zynq_slcr_base_priv + 0x15c)
  43. #define SLCR_CAN_MIOCLK_CTRL (zynq_slcr_base_priv + 0x160)
  44. #define SLCR_DBG_CLK_CTRL (zynq_slcr_base_priv + 0x164)
  45. #define SLCR_PCAP_CLK_CTRL (zynq_slcr_base_priv + 0x168)
  46. #define SLCR_FPGA0_CLK_CTRL (zynq_slcr_base_priv + 0x170)
  47. #define SLCR_621_TRUE (zynq_slcr_base_priv + 0x1c4)
  48. #define SLCR_SWDT_CLK_SEL (zynq_slcr_base_priv + 0x304)
  49. #define NUM_MIO_PINS 54
  50. enum zynq_clk {
  51. armpll, ddrpll, iopll,
  52. cpu_6or4x, cpu_3or2x, cpu_2x, cpu_1x,
  53. ddr2x, ddr3x, dci,
  54. lqspi, smc, pcap, gem0, gem1, fclk0, fclk1, fclk2, fclk3, can0, can1,
  55. sdio0, sdio1, uart0, uart1, spi0, spi1, dma,
  56. usb0_aper, usb1_aper, gem0_aper, gem1_aper,
  57. sdio0_aper, sdio1_aper, spi0_aper, spi1_aper, can0_aper, can1_aper,
  58. i2c0_aper, i2c1_aper, uart0_aper, uart1_aper, gpio_aper, lqspi_aper,
  59. smc_aper, swdt, dbg_trc, dbg_apb, clk_max};
  60. static struct clk *ps_clk;
  61. static struct clk *clks[clk_max];
  62. static struct clk_onecell_data clk_data;
  63. static DEFINE_SPINLOCK(armpll_lock);
  64. static DEFINE_SPINLOCK(ddrpll_lock);
  65. static DEFINE_SPINLOCK(iopll_lock);
  66. static DEFINE_SPINLOCK(armclk_lock);
  67. static DEFINE_SPINLOCK(ddrclk_lock);
  68. static DEFINE_SPINLOCK(dciclk_lock);
  69. static DEFINE_SPINLOCK(gem0clk_lock);
  70. static DEFINE_SPINLOCK(gem1clk_lock);
  71. static DEFINE_SPINLOCK(canclk_lock);
  72. static DEFINE_SPINLOCK(canmioclk_lock);
  73. static DEFINE_SPINLOCK(dbgclk_lock);
  74. static DEFINE_SPINLOCK(aperclk_lock);
  75. static const char dummy_nm[] __initconst = "dummy_name";
  76. static const char *armpll_parents[] __initdata = {"armpll_int", "ps_clk"};
  77. static const char *ddrpll_parents[] __initdata = {"ddrpll_int", "ps_clk"};
  78. static const char *iopll_parents[] __initdata = {"iopll_int", "ps_clk"};
  79. static const char *gem0_mux_parents[] __initdata = {"gem0_div1", dummy_nm};
  80. static const char *gem1_mux_parents[] __initdata = {"gem1_div1", dummy_nm};
  81. static const char *can0_mio_mux2_parents[] __initdata = {"can0_gate",
  82. "can0_mio_mux"};
  83. static const char *can1_mio_mux2_parents[] __initdata = {"can1_gate",
  84. "can1_mio_mux"};
  85. static const char *dbg_emio_mux_parents[] __initdata = {"dbg_div",
  86. dummy_nm};
  87. static const char *dbgtrc_emio_input_names[] __initdata = {"trace_emio_clk"};
  88. static const char *gem0_emio_input_names[] __initdata = {"gem0_emio_clk"};
  89. static const char *gem1_emio_input_names[] __initdata = {"gem1_emio_clk"};
  90. static const char *swdt_ext_clk_input_names[] __initdata = {"swdt_ext_clk"};
  91. static void __init zynq_clk_register_fclk(enum zynq_clk fclk,
  92. const char *clk_name, void __iomem *fclk_ctrl_reg,
  93. const char **parents)
  94. {
  95. struct clk *clk;
  96. char *mux_name;
  97. char *div0_name;
  98. char *div1_name;
  99. spinlock_t *fclk_lock;
  100. spinlock_t *fclk_gate_lock;
  101. void __iomem *fclk_gate_reg = fclk_ctrl_reg + 8;
  102. fclk_lock = kmalloc(sizeof(*fclk_lock), GFP_KERNEL);
  103. if (!fclk_lock)
  104. goto err;
  105. fclk_gate_lock = kmalloc(sizeof(*fclk_gate_lock), GFP_KERNEL);
  106. if (!fclk_gate_lock)
  107. goto err;
  108. spin_lock_init(fclk_lock);
  109. spin_lock_init(fclk_gate_lock);
  110. mux_name = kasprintf(GFP_KERNEL, "%s_mux", clk_name);
  111. div0_name = kasprintf(GFP_KERNEL, "%s_div0", clk_name);
  112. div1_name = kasprintf(GFP_KERNEL, "%s_div1", clk_name);
  113. clk = clk_register_mux(NULL, mux_name, parents, 4, 0,
  114. fclk_ctrl_reg, 4, 2, 0, fclk_lock);
  115. clk = clk_register_divider(NULL, div0_name, mux_name,
  116. 0, fclk_ctrl_reg, 8, 6, CLK_DIVIDER_ONE_BASED |
  117. CLK_DIVIDER_ALLOW_ZERO, fclk_lock);
  118. clk = clk_register_divider(NULL, div1_name, div0_name,
  119. CLK_SET_RATE_PARENT, fclk_ctrl_reg, 20, 6,
  120. CLK_DIVIDER_ONE_BASED | CLK_DIVIDER_ALLOW_ZERO,
  121. fclk_lock);
  122. clks[fclk] = clk_register_gate(NULL, clk_name,
  123. div1_name, CLK_SET_RATE_PARENT, fclk_gate_reg,
  124. 0, CLK_GATE_SET_TO_DISABLE, fclk_gate_lock);
  125. kfree(mux_name);
  126. kfree(div0_name);
  127. kfree(div1_name);
  128. return;
  129. err:
  130. clks[fclk] = ERR_PTR(-ENOMEM);
  131. }
  132. static void __init zynq_clk_register_periph_clk(enum zynq_clk clk0,
  133. enum zynq_clk clk1, const char *clk_name0,
  134. const char *clk_name1, void __iomem *clk_ctrl,
  135. const char **parents, unsigned int two_gates)
  136. {
  137. struct clk *clk;
  138. char *mux_name;
  139. char *div_name;
  140. spinlock_t *lock;
  141. lock = kmalloc(sizeof(*lock), GFP_KERNEL);
  142. if (!lock)
  143. goto err;
  144. spin_lock_init(lock);
  145. mux_name = kasprintf(GFP_KERNEL, "%s_mux", clk_name0);
  146. div_name = kasprintf(GFP_KERNEL, "%s_div", clk_name0);
  147. clk = clk_register_mux(NULL, mux_name, parents, 4, 0,
  148. clk_ctrl, 4, 2, 0, lock);
  149. clk = clk_register_divider(NULL, div_name, mux_name, 0, clk_ctrl, 8, 6,
  150. CLK_DIVIDER_ONE_BASED | CLK_DIVIDER_ALLOW_ZERO, lock);
  151. clks[clk0] = clk_register_gate(NULL, clk_name0, div_name,
  152. CLK_SET_RATE_PARENT, clk_ctrl, 0, 0, lock);
  153. if (two_gates)
  154. clks[clk1] = clk_register_gate(NULL, clk_name1, div_name,
  155. CLK_SET_RATE_PARENT, clk_ctrl, 1, 0, lock);
  156. kfree(mux_name);
  157. kfree(div_name);
  158. return;
  159. err:
  160. clks[clk0] = ERR_PTR(-ENOMEM);
  161. if (two_gates)
  162. clks[clk1] = ERR_PTR(-ENOMEM);
  163. }
  164. static void __init zynq_clk_setup(struct device_node *np)
  165. {
  166. int i;
  167. u32 tmp;
  168. int ret;
  169. struct clk *clk;
  170. char *clk_name;
  171. const char *clk_output_name[clk_max];
  172. const char *cpu_parents[4];
  173. const char *periph_parents[4];
  174. const char *swdt_ext_clk_mux_parents[2];
  175. const char *can_mio_mux_parents[NUM_MIO_PINS];
  176. pr_info("Zynq clock init\n");
  177. /* get clock output names from DT */
  178. for (i = 0; i < clk_max; i++) {
  179. if (of_property_read_string_index(np, "clock-output-names",
  180. i, &clk_output_name[i])) {
  181. pr_err("%s: clock output name not in DT\n", __func__);
  182. BUG();
  183. }
  184. }
  185. cpu_parents[0] = clk_output_name[armpll];
  186. cpu_parents[1] = clk_output_name[armpll];
  187. cpu_parents[2] = clk_output_name[ddrpll];
  188. cpu_parents[3] = clk_output_name[iopll];
  189. periph_parents[0] = clk_output_name[iopll];
  190. periph_parents[1] = clk_output_name[iopll];
  191. periph_parents[2] = clk_output_name[armpll];
  192. periph_parents[3] = clk_output_name[ddrpll];
  193. /* ps_clk */
  194. ret = of_property_read_u32(np, "ps-clk-frequency", &tmp);
  195. if (ret) {
  196. pr_warn("ps_clk frequency not specified, using 33 MHz.\n");
  197. tmp = 33333333;
  198. }
  199. ps_clk = clk_register_fixed_rate(NULL, "ps_clk", NULL, CLK_IS_ROOT,
  200. tmp);
  201. /* PLLs */
  202. clk = clk_register_zynq_pll("armpll_int", "ps_clk", SLCR_ARMPLL_CTRL,
  203. SLCR_PLL_STATUS, 0, &armpll_lock);
  204. clks[armpll] = clk_register_mux(NULL, clk_output_name[armpll],
  205. armpll_parents, 2, 0, SLCR_ARMPLL_CTRL, 4, 1, 0,
  206. &armpll_lock);
  207. clk = clk_register_zynq_pll("ddrpll_int", "ps_clk", SLCR_DDRPLL_CTRL,
  208. SLCR_PLL_STATUS, 1, &ddrpll_lock);
  209. clks[ddrpll] = clk_register_mux(NULL, clk_output_name[ddrpll],
  210. ddrpll_parents, 2, 0, SLCR_DDRPLL_CTRL, 4, 1, 0,
  211. &ddrpll_lock);
  212. clk = clk_register_zynq_pll("iopll_int", "ps_clk", SLCR_IOPLL_CTRL,
  213. SLCR_PLL_STATUS, 2, &iopll_lock);
  214. clks[iopll] = clk_register_mux(NULL, clk_output_name[iopll],
  215. iopll_parents, 2, 0, SLCR_IOPLL_CTRL, 4, 1, 0,
  216. &iopll_lock);
  217. /* CPU clocks */
  218. tmp = readl(SLCR_621_TRUE) & 1;
  219. clk = clk_register_mux(NULL, "cpu_mux", cpu_parents, 4, 0,
  220. SLCR_ARM_CLK_CTRL, 4, 2, 0, &armclk_lock);
  221. clk = clk_register_divider(NULL, "cpu_div", "cpu_mux", 0,
  222. SLCR_ARM_CLK_CTRL, 8, 6, CLK_DIVIDER_ONE_BASED |
  223. CLK_DIVIDER_ALLOW_ZERO, &armclk_lock);
  224. clks[cpu_6or4x] = clk_register_gate(NULL, clk_output_name[cpu_6or4x],
  225. "cpu_div", CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  226. SLCR_ARM_CLK_CTRL, 24, 0, &armclk_lock);
  227. clk = clk_register_fixed_factor(NULL, "cpu_3or2x_div", "cpu_div", 0,
  228. 1, 2);
  229. clks[cpu_3or2x] = clk_register_gate(NULL, clk_output_name[cpu_3or2x],
  230. "cpu_3or2x_div", CLK_IGNORE_UNUSED,
  231. SLCR_ARM_CLK_CTRL, 25, 0, &armclk_lock);
  232. clk = clk_register_fixed_factor(NULL, "cpu_2x_div", "cpu_div", 0, 1,
  233. 2 + tmp);
  234. clks[cpu_2x] = clk_register_gate(NULL, clk_output_name[cpu_2x],
  235. "cpu_2x_div", CLK_IGNORE_UNUSED, SLCR_ARM_CLK_CTRL,
  236. 26, 0, &armclk_lock);
  237. clk = clk_register_fixed_factor(NULL, "cpu_1x_div", "cpu_div", 0, 1,
  238. 4 + 2 * tmp);
  239. clks[cpu_1x] = clk_register_gate(NULL, clk_output_name[cpu_1x],
  240. "cpu_1x_div", CLK_IGNORE_UNUSED, SLCR_ARM_CLK_CTRL, 27,
  241. 0, &armclk_lock);
  242. /* Timers */
  243. swdt_ext_clk_mux_parents[0] = clk_output_name[cpu_1x];
  244. for (i = 0; i < ARRAY_SIZE(swdt_ext_clk_input_names); i++) {
  245. int idx = of_property_match_string(np, "clock-names",
  246. swdt_ext_clk_input_names[i]);
  247. if (idx >= 0)
  248. swdt_ext_clk_mux_parents[i + 1] =
  249. of_clk_get_parent_name(np, idx);
  250. else
  251. swdt_ext_clk_mux_parents[i + 1] = dummy_nm;
  252. }
  253. clks[swdt] = clk_register_mux(NULL, clk_output_name[swdt],
  254. swdt_ext_clk_mux_parents, 2, CLK_SET_RATE_PARENT,
  255. SLCR_SWDT_CLK_SEL, 0, 1, 0, &gem0clk_lock);
  256. /* DDR clocks */
  257. clk = clk_register_divider(NULL, "ddr2x_div", "ddrpll", 0,
  258. SLCR_DDR_CLK_CTRL, 26, 6, CLK_DIVIDER_ONE_BASED |
  259. CLK_DIVIDER_ALLOW_ZERO, &ddrclk_lock);
  260. clks[ddr2x] = clk_register_gate(NULL, clk_output_name[ddr2x],
  261. "ddr2x_div", 0, SLCR_DDR_CLK_CTRL, 1, 0, &ddrclk_lock);
  262. clk_prepare_enable(clks[ddr2x]);
  263. clk = clk_register_divider(NULL, "ddr3x_div", "ddrpll", 0,
  264. SLCR_DDR_CLK_CTRL, 20, 6, CLK_DIVIDER_ONE_BASED |
  265. CLK_DIVIDER_ALLOW_ZERO, &ddrclk_lock);
  266. clks[ddr3x] = clk_register_gate(NULL, clk_output_name[ddr3x],
  267. "ddr3x_div", 0, SLCR_DDR_CLK_CTRL, 0, 0, &ddrclk_lock);
  268. clk_prepare_enable(clks[ddr3x]);
  269. clk = clk_register_divider(NULL, "dci_div0", "ddrpll", 0,
  270. SLCR_DCI_CLK_CTRL, 8, 6, CLK_DIVIDER_ONE_BASED |
  271. CLK_DIVIDER_ALLOW_ZERO, &dciclk_lock);
  272. clk = clk_register_divider(NULL, "dci_div1", "dci_div0",
  273. CLK_SET_RATE_PARENT, SLCR_DCI_CLK_CTRL, 20, 6,
  274. CLK_DIVIDER_ONE_BASED | CLK_DIVIDER_ALLOW_ZERO,
  275. &dciclk_lock);
  276. clks[dci] = clk_register_gate(NULL, clk_output_name[dci], "dci_div1",
  277. CLK_SET_RATE_PARENT, SLCR_DCI_CLK_CTRL, 0, 0,
  278. &dciclk_lock);
  279. clk_prepare_enable(clks[dci]);
  280. /* Peripheral clocks */
  281. for (i = fclk0; i <= fclk3; i++)
  282. zynq_clk_register_fclk(i, clk_output_name[i],
  283. SLCR_FPGA0_CLK_CTRL + 0x10 * (i - fclk0),
  284. periph_parents);
  285. zynq_clk_register_periph_clk(lqspi, 0, clk_output_name[lqspi], NULL,
  286. SLCR_LQSPI_CLK_CTRL, periph_parents, 0);
  287. zynq_clk_register_periph_clk(smc, 0, clk_output_name[smc], NULL,
  288. SLCR_SMC_CLK_CTRL, periph_parents, 0);
  289. zynq_clk_register_periph_clk(pcap, 0, clk_output_name[pcap], NULL,
  290. SLCR_PCAP_CLK_CTRL, periph_parents, 0);
  291. zynq_clk_register_periph_clk(sdio0, sdio1, clk_output_name[sdio0],
  292. clk_output_name[sdio1], SLCR_SDIO_CLK_CTRL,
  293. periph_parents, 1);
  294. zynq_clk_register_periph_clk(uart0, uart1, clk_output_name[uart0],
  295. clk_output_name[uart1], SLCR_UART_CLK_CTRL,
  296. periph_parents, 1);
  297. zynq_clk_register_periph_clk(spi0, spi1, clk_output_name[spi0],
  298. clk_output_name[spi1], SLCR_SPI_CLK_CTRL,
  299. periph_parents, 1);
  300. for (i = 0; i < ARRAY_SIZE(gem0_emio_input_names); i++) {
  301. int idx = of_property_match_string(np, "clock-names",
  302. gem0_emio_input_names[i]);
  303. if (idx >= 0)
  304. gem0_mux_parents[i + 1] = of_clk_get_parent_name(np,
  305. idx);
  306. }
  307. clk = clk_register_mux(NULL, "gem0_mux", periph_parents, 4, 0,
  308. SLCR_GEM0_CLK_CTRL, 4, 2, 0, &gem0clk_lock);
  309. clk = clk_register_divider(NULL, "gem0_div0", "gem0_mux", 0,
  310. SLCR_GEM0_CLK_CTRL, 8, 6, CLK_DIVIDER_ONE_BASED |
  311. CLK_DIVIDER_ALLOW_ZERO, &gem0clk_lock);
  312. clk = clk_register_divider(NULL, "gem0_div1", "gem0_div0",
  313. CLK_SET_RATE_PARENT, SLCR_GEM0_CLK_CTRL, 20, 6,
  314. CLK_DIVIDER_ONE_BASED | CLK_DIVIDER_ALLOW_ZERO,
  315. &gem0clk_lock);
  316. clk = clk_register_mux(NULL, "gem0_emio_mux", gem0_mux_parents, 2, 0,
  317. SLCR_GEM0_CLK_CTRL, 6, 1, 0, &gem0clk_lock);
  318. clks[gem0] = clk_register_gate(NULL, clk_output_name[gem0],
  319. "gem0_emio_mux", CLK_SET_RATE_PARENT,
  320. SLCR_GEM0_CLK_CTRL, 0, 0, &gem0clk_lock);
  321. for (i = 0; i < ARRAY_SIZE(gem1_emio_input_names); i++) {
  322. int idx = of_property_match_string(np, "clock-names",
  323. gem1_emio_input_names[i]);
  324. if (idx >= 0)
  325. gem1_mux_parents[i + 1] = of_clk_get_parent_name(np,
  326. idx);
  327. }
  328. clk = clk_register_mux(NULL, "gem1_mux", periph_parents, 4, 0,
  329. SLCR_GEM1_CLK_CTRL, 4, 2, 0, &gem1clk_lock);
  330. clk = clk_register_divider(NULL, "gem1_div0", "gem1_mux", 0,
  331. SLCR_GEM1_CLK_CTRL, 8, 6, CLK_DIVIDER_ONE_BASED |
  332. CLK_DIVIDER_ALLOW_ZERO, &gem1clk_lock);
  333. clk = clk_register_divider(NULL, "gem1_div1", "gem1_div0",
  334. CLK_SET_RATE_PARENT, SLCR_GEM1_CLK_CTRL, 20, 6,
  335. CLK_DIVIDER_ONE_BASED | CLK_DIVIDER_ALLOW_ZERO,
  336. &gem1clk_lock);
  337. clk = clk_register_mux(NULL, "gem1_emio_mux", gem1_mux_parents, 2, 0,
  338. SLCR_GEM1_CLK_CTRL, 6, 1, 0, &gem1clk_lock);
  339. clks[gem1] = clk_register_gate(NULL, clk_output_name[gem1],
  340. "gem1_emio_mux", CLK_SET_RATE_PARENT,
  341. SLCR_GEM1_CLK_CTRL, 0, 0, &gem1clk_lock);
  342. tmp = strlen("mio_clk_00x");
  343. clk_name = kmalloc(tmp, GFP_KERNEL);
  344. for (i = 0; i < NUM_MIO_PINS; i++) {
  345. int idx;
  346. snprintf(clk_name, tmp, "mio_clk_%2.2d", i);
  347. idx = of_property_match_string(np, "clock-names", clk_name);
  348. if (idx >= 0)
  349. can_mio_mux_parents[i] = of_clk_get_parent_name(np,
  350. idx);
  351. else
  352. can_mio_mux_parents[i] = dummy_nm;
  353. }
  354. kfree(clk_name);
  355. clk = clk_register_mux(NULL, "can_mux", periph_parents, 4, 0,
  356. SLCR_CAN_CLK_CTRL, 4, 2, 0, &canclk_lock);
  357. clk = clk_register_divider(NULL, "can_div0", "can_mux", 0,
  358. SLCR_CAN_CLK_CTRL, 8, 6, CLK_DIVIDER_ONE_BASED |
  359. CLK_DIVIDER_ALLOW_ZERO, &canclk_lock);
  360. clk = clk_register_divider(NULL, "can_div1", "can_div0",
  361. CLK_SET_RATE_PARENT, SLCR_CAN_CLK_CTRL, 20, 6,
  362. CLK_DIVIDER_ONE_BASED | CLK_DIVIDER_ALLOW_ZERO,
  363. &canclk_lock);
  364. clk = clk_register_gate(NULL, "can0_gate", "can_div1",
  365. CLK_SET_RATE_PARENT, SLCR_CAN_CLK_CTRL, 0, 0,
  366. &canclk_lock);
  367. clk = clk_register_gate(NULL, "can1_gate", "can_div1",
  368. CLK_SET_RATE_PARENT, SLCR_CAN_CLK_CTRL, 1, 0,
  369. &canclk_lock);
  370. clk = clk_register_mux(NULL, "can0_mio_mux",
  371. can_mio_mux_parents, 54, CLK_SET_RATE_PARENT,
  372. SLCR_CAN_MIOCLK_CTRL, 0, 6, 0, &canmioclk_lock);
  373. clk = clk_register_mux(NULL, "can1_mio_mux",
  374. can_mio_mux_parents, 54, CLK_SET_RATE_PARENT,
  375. SLCR_CAN_MIOCLK_CTRL, 16, 6, 0, &canmioclk_lock);
  376. clks[can0] = clk_register_mux(NULL, clk_output_name[can0],
  377. can0_mio_mux2_parents, 2, CLK_SET_RATE_PARENT,
  378. SLCR_CAN_MIOCLK_CTRL, 6, 1, 0, &canmioclk_lock);
  379. clks[can1] = clk_register_mux(NULL, clk_output_name[can1],
  380. can1_mio_mux2_parents, 2, CLK_SET_RATE_PARENT,
  381. SLCR_CAN_MIOCLK_CTRL, 22, 1, 0, &canmioclk_lock);
  382. for (i = 0; i < ARRAY_SIZE(dbgtrc_emio_input_names); i++) {
  383. int idx = of_property_match_string(np, "clock-names",
  384. dbgtrc_emio_input_names[i]);
  385. if (idx >= 0)
  386. dbg_emio_mux_parents[i + 1] = of_clk_get_parent_name(np,
  387. idx);
  388. }
  389. clk = clk_register_mux(NULL, "dbg_mux", periph_parents, 4, 0,
  390. SLCR_DBG_CLK_CTRL, 4, 2, 0, &dbgclk_lock);
  391. clk = clk_register_divider(NULL, "dbg_div", "dbg_mux", 0,
  392. SLCR_DBG_CLK_CTRL, 8, 6, CLK_DIVIDER_ONE_BASED |
  393. CLK_DIVIDER_ALLOW_ZERO, &dbgclk_lock);
  394. clk = clk_register_mux(NULL, "dbg_emio_mux", dbg_emio_mux_parents, 2, 0,
  395. SLCR_DBG_CLK_CTRL, 6, 1, 0, &dbgclk_lock);
  396. clks[dbg_trc] = clk_register_gate(NULL, clk_output_name[dbg_trc],
  397. "dbg_emio_mux", CLK_SET_RATE_PARENT, SLCR_DBG_CLK_CTRL,
  398. 0, 0, &dbgclk_lock);
  399. clks[dbg_apb] = clk_register_gate(NULL, clk_output_name[dbg_apb],
  400. clk_output_name[cpu_1x], 0, SLCR_DBG_CLK_CTRL, 1, 0,
  401. &dbgclk_lock);
  402. /* One gated clock for all APER clocks. */
  403. clks[dma] = clk_register_gate(NULL, clk_output_name[dma],
  404. clk_output_name[cpu_2x], 0, SLCR_APER_CLK_CTRL, 0, 0,
  405. &aperclk_lock);
  406. clks[usb0_aper] = clk_register_gate(NULL, clk_output_name[usb0_aper],
  407. clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 2, 0,
  408. &aperclk_lock);
  409. clks[usb1_aper] = clk_register_gate(NULL, clk_output_name[usb1_aper],
  410. clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 3, 0,
  411. &aperclk_lock);
  412. clks[gem0_aper] = clk_register_gate(NULL, clk_output_name[gem0_aper],
  413. clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 6, 0,
  414. &aperclk_lock);
  415. clks[gem1_aper] = clk_register_gate(NULL, clk_output_name[gem1_aper],
  416. clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 7, 0,
  417. &aperclk_lock);
  418. clks[sdio0_aper] = clk_register_gate(NULL, clk_output_name[sdio0_aper],
  419. clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 10, 0,
  420. &aperclk_lock);
  421. clks[sdio1_aper] = clk_register_gate(NULL, clk_output_name[sdio1_aper],
  422. clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 11, 0,
  423. &aperclk_lock);
  424. clks[spi0_aper] = clk_register_gate(NULL, clk_output_name[spi0_aper],
  425. clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 14, 0,
  426. &aperclk_lock);
  427. clks[spi1_aper] = clk_register_gate(NULL, clk_output_name[spi1_aper],
  428. clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 15, 0,
  429. &aperclk_lock);
  430. clks[can0_aper] = clk_register_gate(NULL, clk_output_name[can0_aper],
  431. clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 16, 0,
  432. &aperclk_lock);
  433. clks[can1_aper] = clk_register_gate(NULL, clk_output_name[can1_aper],
  434. clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 17, 0,
  435. &aperclk_lock);
  436. clks[i2c0_aper] = clk_register_gate(NULL, clk_output_name[i2c0_aper],
  437. clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 18, 0,
  438. &aperclk_lock);
  439. clks[i2c1_aper] = clk_register_gate(NULL, clk_output_name[i2c1_aper],
  440. clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 19, 0,
  441. &aperclk_lock);
  442. clks[uart0_aper] = clk_register_gate(NULL, clk_output_name[uart0_aper],
  443. clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 20, 0,
  444. &aperclk_lock);
  445. clks[uart1_aper] = clk_register_gate(NULL, clk_output_name[uart1_aper],
  446. clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 21, 0,
  447. &aperclk_lock);
  448. clks[gpio_aper] = clk_register_gate(NULL, clk_output_name[gpio_aper],
  449. clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 22, 0,
  450. &aperclk_lock);
  451. clks[lqspi_aper] = clk_register_gate(NULL, clk_output_name[lqspi_aper],
  452. clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 23, 0,
  453. &aperclk_lock);
  454. clks[smc_aper] = clk_register_gate(NULL, clk_output_name[smc_aper],
  455. clk_output_name[cpu_1x], 0, SLCR_APER_CLK_CTRL, 24, 0,
  456. &aperclk_lock);
  457. for (i = 0; i < ARRAY_SIZE(clks); i++) {
  458. if (IS_ERR(clks[i])) {
  459. pr_err("Zynq clk %d: register failed with %ld\n",
  460. i, PTR_ERR(clks[i]));
  461. BUG();
  462. }
  463. }
  464. clk_data.clks = clks;
  465. clk_data.clk_num = ARRAY_SIZE(clks);
  466. of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data);
  467. }
  468. CLK_OF_DECLARE(zynq_clkc, "xlnx,ps7-clkc", zynq_clk_setup);
  469. void __init zynq_clock_init(void __iomem *slcr_base)
  470. {
  471. zynq_slcr_base_priv = slcr_base;
  472. of_clk_init(NULL);
  473. }