exynos5250.dtsi 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642
  1. /*
  2. * SAMSUNG EXYNOS5250 SoC device tree source
  3. *
  4. * Copyright (c) 2012 Samsung Electronics Co., Ltd.
  5. * http://www.samsung.com
  6. *
  7. * SAMSUNG EXYNOS5250 SoC device nodes are listed in this file.
  8. * EXYNOS5250 based board files can include this file and provide
  9. * values for board specfic bindings.
  10. *
  11. * Note: This file does not include device nodes for all the controllers in
  12. * EXYNOS5250 SoC. As device tree coverage for EXYNOS5250 increases,
  13. * additional nodes can be added to this file.
  14. *
  15. * This program is free software; you can redistribute it and/or modify
  16. * it under the terms of the GNU General Public License version 2 as
  17. * published by the Free Software Foundation.
  18. */
  19. #include "exynos5.dtsi"
  20. #include "exynos5250-pinctrl.dtsi"
  21. #include <dt-bindings/clk/exynos-audss-clk.h>
  22. / {
  23. compatible = "samsung,exynos5250";
  24. aliases {
  25. spi0 = &spi_0;
  26. spi1 = &spi_1;
  27. spi2 = &spi_2;
  28. gsc0 = &gsc_0;
  29. gsc1 = &gsc_1;
  30. gsc2 = &gsc_2;
  31. gsc3 = &gsc_3;
  32. mshc0 = &dwmmc_0;
  33. mshc1 = &dwmmc_1;
  34. mshc2 = &dwmmc_2;
  35. mshc3 = &dwmmc_3;
  36. i2c0 = &i2c_0;
  37. i2c1 = &i2c_1;
  38. i2c2 = &i2c_2;
  39. i2c3 = &i2c_3;
  40. i2c4 = &i2c_4;
  41. i2c5 = &i2c_5;
  42. i2c6 = &i2c_6;
  43. i2c7 = &i2c_7;
  44. i2c8 = &i2c_8;
  45. pinctrl0 = &pinctrl_0;
  46. pinctrl1 = &pinctrl_1;
  47. pinctrl2 = &pinctrl_2;
  48. pinctrl3 = &pinctrl_3;
  49. };
  50. cpus {
  51. #address-cells = <1>;
  52. #size-cells = <0>;
  53. cpu@0 {
  54. device_type = "cpu";
  55. compatible = "arm,cortex-a15";
  56. reg = <0>;
  57. };
  58. cpu@1 {
  59. device_type = "cpu";
  60. compatible = "arm,cortex-a15";
  61. reg = <1>;
  62. };
  63. };
  64. pd_gsc: gsc-power-domain@0x10044000 {
  65. compatible = "samsung,exynos4210-pd";
  66. reg = <0x10044000 0x20>;
  67. };
  68. pd_mfc: mfc-power-domain@0x10044040 {
  69. compatible = "samsung,exynos4210-pd";
  70. reg = <0x10044040 0x20>;
  71. };
  72. clock: clock-controller@0x10010000 {
  73. compatible = "samsung,exynos5250-clock";
  74. reg = <0x10010000 0x30000>;
  75. #clock-cells = <1>;
  76. };
  77. clock_audss: audss-clock-controller@3810000 {
  78. compatible = "samsung,exynos5250-audss-clock";
  79. reg = <0x03810000 0x0C>;
  80. #clock-cells = <1>;
  81. };
  82. timer {
  83. compatible = "arm,armv7-timer";
  84. interrupts = <1 13 0xf08>,
  85. <1 14 0xf08>,
  86. <1 11 0xf08>,
  87. <1 10 0xf08>;
  88. };
  89. mct@101C0000 {
  90. compatible = "samsung,exynos4210-mct";
  91. reg = <0x101C0000 0x800>;
  92. interrupt-controller;
  93. #interrups-cells = <2>;
  94. interrupt-parent = <&mct_map>;
  95. interrupts = <0 0>, <1 0>, <2 0>, <3 0>,
  96. <4 0>, <5 0>;
  97. clocks = <&clock 1>, <&clock 335>;
  98. clock-names = "fin_pll", "mct";
  99. mct_map: mct-map {
  100. #interrupt-cells = <2>;
  101. #address-cells = <0>;
  102. #size-cells = <0>;
  103. interrupt-map = <0x0 0 &combiner 23 3>,
  104. <0x1 0 &combiner 23 4>,
  105. <0x2 0 &combiner 25 2>,
  106. <0x3 0 &combiner 25 3>,
  107. <0x4 0 &gic 0 120 0>,
  108. <0x5 0 &gic 0 121 0>;
  109. };
  110. };
  111. pmu {
  112. compatible = "arm,cortex-a15-pmu";
  113. interrupt-parent = <&combiner>;
  114. interrupts = <1 2>, <22 4>;
  115. };
  116. pinctrl_0: pinctrl@11400000 {
  117. compatible = "samsung,exynos5250-pinctrl";
  118. reg = <0x11400000 0x1000>;
  119. interrupts = <0 46 0>;
  120. wakup_eint: wakeup-interrupt-controller {
  121. compatible = "samsung,exynos4210-wakeup-eint";
  122. interrupt-parent = <&gic>;
  123. interrupts = <0 32 0>;
  124. };
  125. };
  126. pinctrl_1: pinctrl@13400000 {
  127. compatible = "samsung,exynos5250-pinctrl";
  128. reg = <0x13400000 0x1000>;
  129. interrupts = <0 45 0>;
  130. };
  131. pinctrl_2: pinctrl@10d10000 {
  132. compatible = "samsung,exynos5250-pinctrl";
  133. reg = <0x10d10000 0x1000>;
  134. interrupts = <0 50 0>;
  135. };
  136. pinctrl_3: pinctrl@03860000 {
  137. compatible = "samsung,exynos5250-pinctrl";
  138. reg = <0x03860000 0x1000>;
  139. interrupts = <0 47 0>;
  140. };
  141. watchdog {
  142. clocks = <&clock 336>;
  143. clock-names = "watchdog";
  144. };
  145. codec@11000000 {
  146. compatible = "samsung,mfc-v6";
  147. reg = <0x11000000 0x10000>;
  148. interrupts = <0 96 0>;
  149. samsung,power-domain = <&pd_mfc>;
  150. };
  151. rtc {
  152. clocks = <&clock 337>;
  153. clock-names = "rtc";
  154. };
  155. tmu@10060000 {
  156. compatible = "samsung,exynos5250-tmu";
  157. reg = <0x10060000 0x100>;
  158. interrupts = <0 65 0>;
  159. clocks = <&clock 338>;
  160. clock-names = "tmu_apbif";
  161. };
  162. serial@12C00000 {
  163. clocks = <&clock 289>, <&clock 146>;
  164. clock-names = "uart", "clk_uart_baud0";
  165. };
  166. serial@12C10000 {
  167. clocks = <&clock 290>, <&clock 147>;
  168. clock-names = "uart", "clk_uart_baud0";
  169. };
  170. serial@12C20000 {
  171. clocks = <&clock 291>, <&clock 148>;
  172. clock-names = "uart", "clk_uart_baud0";
  173. };
  174. serial@12C30000 {
  175. clocks = <&clock 292>, <&clock 149>;
  176. clock-names = "uart", "clk_uart_baud0";
  177. };
  178. sata@122F0000 {
  179. compatible = "samsung,exynos5-sata-ahci";
  180. reg = <0x122F0000 0x1ff>;
  181. interrupts = <0 115 0>;
  182. clocks = <&clock 277>, <&clock 143>;
  183. clock-names = "sata", "sclk_sata";
  184. };
  185. sata-phy@12170000 {
  186. compatible = "samsung,exynos5-sata-phy";
  187. reg = <0x12170000 0x1ff>;
  188. };
  189. i2c_0: i2c@12C60000 {
  190. compatible = "samsung,s3c2440-i2c";
  191. reg = <0x12C60000 0x100>;
  192. interrupts = <0 56 0>;
  193. #address-cells = <1>;
  194. #size-cells = <0>;
  195. clocks = <&clock 294>;
  196. clock-names = "i2c";
  197. pinctrl-names = "default";
  198. pinctrl-0 = <&i2c0_bus>;
  199. };
  200. i2c_1: i2c@12C70000 {
  201. compatible = "samsung,s3c2440-i2c";
  202. reg = <0x12C70000 0x100>;
  203. interrupts = <0 57 0>;
  204. #address-cells = <1>;
  205. #size-cells = <0>;
  206. clocks = <&clock 295>;
  207. clock-names = "i2c";
  208. pinctrl-names = "default";
  209. pinctrl-0 = <&i2c1_bus>;
  210. };
  211. i2c_2: i2c@12C80000 {
  212. compatible = "samsung,s3c2440-i2c";
  213. reg = <0x12C80000 0x100>;
  214. interrupts = <0 58 0>;
  215. #address-cells = <1>;
  216. #size-cells = <0>;
  217. clocks = <&clock 296>;
  218. clock-names = "i2c";
  219. pinctrl-names = "default";
  220. pinctrl-0 = <&i2c2_bus>;
  221. };
  222. i2c_3: i2c@12C90000 {
  223. compatible = "samsung,s3c2440-i2c";
  224. reg = <0x12C90000 0x100>;
  225. interrupts = <0 59 0>;
  226. #address-cells = <1>;
  227. #size-cells = <0>;
  228. clocks = <&clock 297>;
  229. clock-names = "i2c";
  230. pinctrl-names = "default";
  231. pinctrl-0 = <&i2c3_bus>;
  232. };
  233. i2c_4: i2c@12CA0000 {
  234. compatible = "samsung,s3c2440-i2c";
  235. reg = <0x12CA0000 0x100>;
  236. interrupts = <0 60 0>;
  237. #address-cells = <1>;
  238. #size-cells = <0>;
  239. clocks = <&clock 298>;
  240. clock-names = "i2c";
  241. pinctrl-names = "default";
  242. pinctrl-0 = <&i2c4_bus>;
  243. };
  244. i2c_5: i2c@12CB0000 {
  245. compatible = "samsung,s3c2440-i2c";
  246. reg = <0x12CB0000 0x100>;
  247. interrupts = <0 61 0>;
  248. #address-cells = <1>;
  249. #size-cells = <0>;
  250. clocks = <&clock 299>;
  251. clock-names = "i2c";
  252. pinctrl-names = "default";
  253. pinctrl-0 = <&i2c5_bus>;
  254. };
  255. i2c_6: i2c@12CC0000 {
  256. compatible = "samsung,s3c2440-i2c";
  257. reg = <0x12CC0000 0x100>;
  258. interrupts = <0 62 0>;
  259. #address-cells = <1>;
  260. #size-cells = <0>;
  261. clocks = <&clock 300>;
  262. clock-names = "i2c";
  263. pinctrl-names = "default";
  264. pinctrl-0 = <&i2c6_bus>;
  265. };
  266. i2c_7: i2c@12CD0000 {
  267. compatible = "samsung,s3c2440-i2c";
  268. reg = <0x12CD0000 0x100>;
  269. interrupts = <0 63 0>;
  270. #address-cells = <1>;
  271. #size-cells = <0>;
  272. clocks = <&clock 301>;
  273. clock-names = "i2c";
  274. pinctrl-names = "default";
  275. pinctrl-0 = <&i2c7_bus>;
  276. };
  277. i2c_8: i2c@12CE0000 {
  278. compatible = "samsung,s3c2440-hdmiphy-i2c";
  279. reg = <0x12CE0000 0x1000>;
  280. interrupts = <0 64 0>;
  281. #address-cells = <1>;
  282. #size-cells = <0>;
  283. clocks = <&clock 302>;
  284. clock-names = "i2c";
  285. };
  286. i2c@121D0000 {
  287. compatible = "samsung,exynos5-sata-phy-i2c";
  288. reg = <0x121D0000 0x100>;
  289. #address-cells = <1>;
  290. #size-cells = <0>;
  291. clocks = <&clock 288>;
  292. clock-names = "i2c";
  293. };
  294. spi_0: spi@12d20000 {
  295. compatible = "samsung,exynos4210-spi";
  296. reg = <0x12d20000 0x100>;
  297. interrupts = <0 66 0>;
  298. dmas = <&pdma0 5
  299. &pdma0 4>;
  300. dma-names = "tx", "rx";
  301. #address-cells = <1>;
  302. #size-cells = <0>;
  303. clocks = <&clock 304>, <&clock 154>;
  304. clock-names = "spi", "spi_busclk0";
  305. pinctrl-names = "default";
  306. pinctrl-0 = <&spi0_bus>;
  307. };
  308. spi_1: spi@12d30000 {
  309. compatible = "samsung,exynos4210-spi";
  310. reg = <0x12d30000 0x100>;
  311. interrupts = <0 67 0>;
  312. dmas = <&pdma1 5
  313. &pdma1 4>;
  314. dma-names = "tx", "rx";
  315. #address-cells = <1>;
  316. #size-cells = <0>;
  317. clocks = <&clock 305>, <&clock 155>;
  318. clock-names = "spi", "spi_busclk0";
  319. pinctrl-names = "default";
  320. pinctrl-0 = <&spi1_bus>;
  321. };
  322. spi_2: spi@12d40000 {
  323. compatible = "samsung,exynos4210-spi";
  324. reg = <0x12d40000 0x100>;
  325. interrupts = <0 68 0>;
  326. dmas = <&pdma0 7
  327. &pdma0 6>;
  328. dma-names = "tx", "rx";
  329. #address-cells = <1>;
  330. #size-cells = <0>;
  331. clocks = <&clock 306>, <&clock 156>;
  332. clock-names = "spi", "spi_busclk0";
  333. pinctrl-names = "default";
  334. pinctrl-0 = <&spi2_bus>;
  335. };
  336. dwmmc_0: dwmmc0@12200000 {
  337. reg = <0x12200000 0x1000>;
  338. clocks = <&clock 280>, <&clock 139>;
  339. clock-names = "biu", "ciu";
  340. };
  341. dwmmc_1: dwmmc1@12210000 {
  342. reg = <0x12210000 0x1000>;
  343. clocks = <&clock 281>, <&clock 140>;
  344. clock-names = "biu", "ciu";
  345. };
  346. dwmmc_2: dwmmc2@12220000 {
  347. reg = <0x12220000 0x1000>;
  348. clocks = <&clock 282>, <&clock 141>;
  349. clock-names = "biu", "ciu";
  350. };
  351. dwmmc_3: dwmmc3@12230000 {
  352. compatible = "samsung,exynos5250-dw-mshc";
  353. reg = <0x12230000 0x1000>;
  354. interrupts = <0 78 0>;
  355. #address-cells = <1>;
  356. #size-cells = <0>;
  357. clocks = <&clock 283>, <&clock 142>;
  358. clock-names = "biu", "ciu";
  359. };
  360. i2s0: i2s@03830000 {
  361. compatible = "samsung,i2s-v5";
  362. reg = <0x03830000 0x100>;
  363. dmas = <&pdma0 10
  364. &pdma0 9
  365. &pdma0 8>;
  366. dma-names = "tx", "rx", "tx-sec";
  367. clocks = <&clock_audss EXYNOS_I2S_BUS>,
  368. <&clock_audss EXYNOS_I2S_BUS>,
  369. <&clock_audss EXYNOS_SCLK_I2S>;
  370. clock-names = "iis", "i2s_opclk0", "i2s_opclk1";
  371. samsung,supports-6ch;
  372. samsung,supports-rstclr;
  373. samsung,supports-secdai;
  374. samsung,idma-addr = <0x03000000>;
  375. pinctrl-names = "default";
  376. pinctrl-0 = <&i2s0_bus>;
  377. };
  378. i2s1: i2s@12D60000 {
  379. compatible = "samsung,i2s-v5";
  380. reg = <0x12D60000 0x100>;
  381. dmas = <&pdma1 12
  382. &pdma1 11>;
  383. dma-names = "tx", "rx";
  384. clocks = <&clock 307>, <&clock 157>;
  385. clock-names = "iis", "i2s_opclk0";
  386. pinctrl-names = "default";
  387. pinctrl-0 = <&i2s1_bus>;
  388. };
  389. i2s2: i2s@12D70000 {
  390. compatible = "samsung,i2s-v5";
  391. reg = <0x12D70000 0x100>;
  392. dmas = <&pdma0 12
  393. &pdma0 11>;
  394. dma-names = "tx", "rx";
  395. clocks = <&clock 308>, <&clock 158>;
  396. clock-names = "iis", "i2s_opclk0";
  397. pinctrl-names = "default";
  398. pinctrl-0 = <&i2s2_bus>;
  399. };
  400. usb@12000000 {
  401. compatible = "samsung,exynos5250-dwusb3";
  402. clocks = <&clock 286>;
  403. clock-names = "usbdrd30";
  404. #address-cells = <1>;
  405. #size-cells = <1>;
  406. ranges;
  407. dwc3 {
  408. compatible = "synopsys,dwc3";
  409. reg = <0x12000000 0x10000>;
  410. interrupts = <0 72 0>;
  411. usb-phy = <&usb2_phy &usb3_phy>;
  412. };
  413. };
  414. usb3_phy: usbphy@12100000 {
  415. compatible = "samsung,exynos5250-usb3phy";
  416. reg = <0x12100000 0x100>;
  417. clocks = <&clock 1>, <&clock 286>;
  418. clock-names = "ext_xtal", "usbdrd30";
  419. #address-cells = <1>;
  420. #size-cells = <1>;
  421. ranges;
  422. usbphy-sys {
  423. reg = <0x10040704 0x8>;
  424. };
  425. };
  426. usb@12110000 {
  427. compatible = "samsung,exynos4210-ehci";
  428. reg = <0x12110000 0x100>;
  429. interrupts = <0 71 0>;
  430. clocks = <&clock 285>;
  431. clock-names = "usbhost";
  432. };
  433. usb@12120000 {
  434. compatible = "samsung,exynos4210-ohci";
  435. reg = <0x12120000 0x100>;
  436. interrupts = <0 71 0>;
  437. clocks = <&clock 285>;
  438. clock-names = "usbhost";
  439. };
  440. usb2_phy: usbphy@12130000 {
  441. compatible = "samsung,exynos5250-usb2phy";
  442. reg = <0x12130000 0x100>;
  443. clocks = <&clock 1>, <&clock 285>;
  444. clock-names = "ext_xtal", "usbhost";
  445. #address-cells = <1>;
  446. #size-cells = <1>;
  447. ranges;
  448. usbphy-sys {
  449. reg = <0x10040704 0x8>,
  450. <0x10050230 0x4>;
  451. };
  452. };
  453. amba {
  454. #address-cells = <1>;
  455. #size-cells = <1>;
  456. compatible = "arm,amba-bus";
  457. interrupt-parent = <&gic>;
  458. ranges;
  459. pdma0: pdma@121A0000 {
  460. compatible = "arm,pl330", "arm,primecell";
  461. reg = <0x121A0000 0x1000>;
  462. interrupts = <0 34 0>;
  463. clocks = <&clock 275>;
  464. clock-names = "apb_pclk";
  465. #dma-cells = <1>;
  466. #dma-channels = <8>;
  467. #dma-requests = <32>;
  468. };
  469. pdma1: pdma@121B0000 {
  470. compatible = "arm,pl330", "arm,primecell";
  471. reg = <0x121B0000 0x1000>;
  472. interrupts = <0 35 0>;
  473. clocks = <&clock 276>;
  474. clock-names = "apb_pclk";
  475. #dma-cells = <1>;
  476. #dma-channels = <8>;
  477. #dma-requests = <32>;
  478. };
  479. mdma0: mdma@10800000 {
  480. compatible = "arm,pl330", "arm,primecell";
  481. reg = <0x10800000 0x1000>;
  482. interrupts = <0 33 0>;
  483. clocks = <&clock 271>;
  484. clock-names = "apb_pclk";
  485. #dma-cells = <1>;
  486. #dma-channels = <8>;
  487. #dma-requests = <1>;
  488. };
  489. mdma1: mdma@11C10000 {
  490. compatible = "arm,pl330", "arm,primecell";
  491. reg = <0x11C10000 0x1000>;
  492. interrupts = <0 124 0>;
  493. clocks = <&clock 271>;
  494. clock-names = "apb_pclk";
  495. #dma-cells = <1>;
  496. #dma-channels = <8>;
  497. #dma-requests = <1>;
  498. };
  499. };
  500. gsc_0: gsc@0x13e00000 {
  501. compatible = "samsung,exynos5-gsc";
  502. reg = <0x13e00000 0x1000>;
  503. interrupts = <0 85 0>;
  504. samsung,power-domain = <&pd_gsc>;
  505. clocks = <&clock 256>;
  506. clock-names = "gscl";
  507. };
  508. gsc_1: gsc@0x13e10000 {
  509. compatible = "samsung,exynos5-gsc";
  510. reg = <0x13e10000 0x1000>;
  511. interrupts = <0 86 0>;
  512. samsung,power-domain = <&pd_gsc>;
  513. clocks = <&clock 257>;
  514. clock-names = "gscl";
  515. };
  516. gsc_2: gsc@0x13e20000 {
  517. compatible = "samsung,exynos5-gsc";
  518. reg = <0x13e20000 0x1000>;
  519. interrupts = <0 87 0>;
  520. samsung,power-domain = <&pd_gsc>;
  521. clocks = <&clock 258>;
  522. clock-names = "gscl";
  523. };
  524. gsc_3: gsc@0x13e30000 {
  525. compatible = "samsung,exynos5-gsc";
  526. reg = <0x13e30000 0x1000>;
  527. interrupts = <0 88 0>;
  528. samsung,power-domain = <&pd_gsc>;
  529. clocks = <&clock 259>;
  530. clock-names = "gscl";
  531. };
  532. hdmi {
  533. compatible = "samsung,exynos4212-hdmi";
  534. reg = <0x14530000 0x70000>;
  535. interrupts = <0 95 0>;
  536. clocks = <&clock 333>, <&clock 136>, <&clock 137>,
  537. <&clock 333>, <&clock 333>;
  538. clock-names = "hdmi", "sclk_hdmi", "sclk_pixel",
  539. "sclk_hdmiphy", "hdmiphy";
  540. };
  541. mixer {
  542. compatible = "samsung,exynos5250-mixer";
  543. reg = <0x14450000 0x10000>;
  544. interrupts = <0 94 0>;
  545. };
  546. dp-controller {
  547. compatible = "samsung,exynos5-dp";
  548. reg = <0x145b0000 0x1000>;
  549. interrupts = <10 3>;
  550. interrupt-parent = <&combiner>;
  551. clocks = <&clock 342>;
  552. clock-names = "dp";
  553. #address-cells = <1>;
  554. #size-cells = <0>;
  555. dptx-phy {
  556. reg = <0x10040720>;
  557. samsung,enable-mask = <1>;
  558. };
  559. };
  560. fimd {
  561. compatible = "samsung,exynos5250-fimd";
  562. interrupt-parent = <&combiner>;
  563. reg = <0x14400000 0x40000>;
  564. interrupt-names = "fifo", "vsync", "lcd_sys";
  565. interrupts = <18 4>, <18 5>, <18 6>;
  566. clocks = <&clock 133>, <&clock 339>;
  567. clock-names = "sclk_fimd", "fimd";
  568. };
  569. };