armada-370-xp.dtsi 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244
  1. /*
  2. * Device Tree Include file for Marvell Armada 370 and Armada XP SoC
  3. *
  4. * Copyright (C) 2012 Marvell
  5. *
  6. * Lior Amsalem <alior@marvell.com>
  7. * Gregory CLEMENT <gregory.clement@free-electrons.com>
  8. * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
  9. * Ben Dooks <ben.dooks@codethink.co.uk>
  10. *
  11. * This file is licensed under the terms of the GNU General Public
  12. * License version 2. This program is licensed "as is" without any
  13. * warranty of any kind, whether express or implied.
  14. *
  15. * This file contains the definitions that are common to the Armada
  16. * 370 and Armada XP SoC.
  17. */
  18. /include/ "skeleton64.dtsi"
  19. / {
  20. model = "Marvell Armada 370 and XP SoC";
  21. compatible = "marvell,armada-370-xp";
  22. aliases {
  23. eth0 = &eth0;
  24. eth1 = &eth1;
  25. };
  26. cpus {
  27. #address-cells = <1>;
  28. #size-cells = <0>;
  29. cpu@0 {
  30. compatible = "marvell,sheeva-v7";
  31. device_type = "cpu";
  32. reg = <0>;
  33. };
  34. };
  35. soc {
  36. #address-cells = <1>;
  37. #size-cells = <1>;
  38. compatible = "simple-bus";
  39. interrupt-parent = <&mpic>;
  40. ranges = <0 0 0xd0000000 0x0100000 /* internal registers */
  41. 0xe0000000 0 0xe0000000 0x8100000 /* PCIe */>;
  42. internal-regs {
  43. compatible = "simple-bus";
  44. #address-cells = <1>;
  45. #size-cells = <1>;
  46. ranges;
  47. mpic: interrupt-controller@20000 {
  48. compatible = "marvell,mpic";
  49. #interrupt-cells = <1>;
  50. #size-cells = <1>;
  51. interrupt-controller;
  52. };
  53. coherency-fabric@20200 {
  54. compatible = "marvell,coherency-fabric";
  55. reg = <0x20200 0xb0>, <0x21810 0x1c>;
  56. };
  57. serial@12000 {
  58. compatible = "snps,dw-apb-uart";
  59. reg = <0x12000 0x100>;
  60. reg-shift = <2>;
  61. interrupts = <41>;
  62. reg-io-width = <1>;
  63. status = "disabled";
  64. };
  65. serial@12100 {
  66. compatible = "snps,dw-apb-uart";
  67. reg = <0x12100 0x100>;
  68. reg-shift = <2>;
  69. interrupts = <42>;
  70. reg-io-width = <1>;
  71. status = "disabled";
  72. };
  73. timer@20300 {
  74. compatible = "marvell,armada-370-xp-timer";
  75. reg = <0x20300 0x30>, <0x21040 0x30>;
  76. interrupts = <37>, <38>, <39>, <40>, <5>, <6>;
  77. clocks = <&coreclk 2>;
  78. };
  79. sata@a0000 {
  80. compatible = "marvell,orion-sata";
  81. reg = <0xa0000 0x5000>;
  82. interrupts = <55>;
  83. clocks = <&gateclk 15>, <&gateclk 30>;
  84. clock-names = "0", "1";
  85. status = "disabled";
  86. };
  87. mdio {
  88. #address-cells = <1>;
  89. #size-cells = <0>;
  90. compatible = "marvell,orion-mdio";
  91. reg = <0x72004 0x4>;
  92. };
  93. eth0: ethernet@70000 {
  94. compatible = "marvell,armada-370-neta";
  95. reg = <0x70000 0x4000>;
  96. interrupts = <8>;
  97. clocks = <&gateclk 4>;
  98. status = "disabled";
  99. };
  100. eth1: ethernet@74000 {
  101. compatible = "marvell,armada-370-neta";
  102. reg = <0x74000 0x4000>;
  103. interrupts = <10>;
  104. clocks = <&gateclk 3>;
  105. status = "disabled";
  106. };
  107. i2c0: i2c@11000 {
  108. compatible = "marvell,mv64xxx-i2c";
  109. reg = <0x11000 0x20>;
  110. #address-cells = <1>;
  111. #size-cells = <0>;
  112. interrupts = <31>;
  113. timeout-ms = <1000>;
  114. clocks = <&coreclk 0>;
  115. status = "disabled";
  116. };
  117. i2c1: i2c@11100 {
  118. compatible = "marvell,mv64xxx-i2c";
  119. reg = <0x11100 0x20>;
  120. #address-cells = <1>;
  121. #size-cells = <0>;
  122. interrupts = <32>;
  123. timeout-ms = <1000>;
  124. clocks = <&coreclk 0>;
  125. status = "disabled";
  126. };
  127. rtc@10300 {
  128. compatible = "marvell,orion-rtc";
  129. reg = <0x10300 0x20>;
  130. interrupts = <50>;
  131. };
  132. mvsdio@d4000 {
  133. compatible = "marvell,orion-sdio";
  134. reg = <0xd4000 0x200>;
  135. interrupts = <54>;
  136. clocks = <&gateclk 17>;
  137. bus-width = <4>;
  138. cap-sdio-irq;
  139. cap-sd-highspeed;
  140. cap-mmc-highspeed;
  141. status = "disabled";
  142. };
  143. usb@50000 {
  144. compatible = "marvell,orion-ehci";
  145. reg = <0x50000 0x500>;
  146. interrupts = <45>;
  147. status = "disabled";
  148. };
  149. usb@51000 {
  150. compatible = "marvell,orion-ehci";
  151. reg = <0x51000 0x500>;
  152. interrupts = <46>;
  153. status = "disabled";
  154. };
  155. spi0: spi@10600 {
  156. compatible = "marvell,orion-spi";
  157. reg = <0x10600 0x28>;
  158. #address-cells = <1>;
  159. #size-cells = <0>;
  160. cell-index = <0>;
  161. interrupts = <30>;
  162. clocks = <&coreclk 0>;
  163. status = "disabled";
  164. };
  165. spi1: spi@10680 {
  166. compatible = "marvell,orion-spi";
  167. reg = <0x10680 0x28>;
  168. #address-cells = <1>;
  169. #size-cells = <0>;
  170. cell-index = <1>;
  171. interrupts = <92>;
  172. clocks = <&coreclk 0>;
  173. status = "disabled";
  174. };
  175. devbus-bootcs@10400 {
  176. compatible = "marvell,mvebu-devbus";
  177. reg = <0x10400 0x8>;
  178. #address-cells = <1>;
  179. #size-cells = <1>;
  180. clocks = <&coreclk 0>;
  181. status = "disabled";
  182. };
  183. devbus-cs0@10408 {
  184. compatible = "marvell,mvebu-devbus";
  185. reg = <0x10408 0x8>;
  186. #address-cells = <1>;
  187. #size-cells = <1>;
  188. clocks = <&coreclk 0>;
  189. status = "disabled";
  190. };
  191. devbus-cs1@10410 {
  192. compatible = "marvell,mvebu-devbus";
  193. reg = <0x10410 0x8>;
  194. #address-cells = <1>;
  195. #size-cells = <1>;
  196. clocks = <&coreclk 0>;
  197. status = "disabled";
  198. };
  199. devbus-cs2@10418 {
  200. compatible = "marvell,mvebu-devbus";
  201. reg = <0x10418 0x8>;
  202. #address-cells = <1>;
  203. #size-cells = <1>;
  204. clocks = <&coreclk 0>;
  205. status = "disabled";
  206. };
  207. devbus-cs3@10420 {
  208. compatible = "marvell,mvebu-devbus";
  209. reg = <0x10420 0x8>;
  210. #address-cells = <1>;
  211. #size-cells = <1>;
  212. clocks = <&coreclk 0>;
  213. status = "disabled";
  214. };
  215. };
  216. };
  217. };