fw.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  4. * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #include <linux/mlx4/cmd.h>
  35. #include <linux/cache.h>
  36. #include "fw.h"
  37. #include "icm.h"
  38. enum {
  39. MLX4_COMMAND_INTERFACE_MIN_REV = 2,
  40. MLX4_COMMAND_INTERFACE_MAX_REV = 3,
  41. MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS = 3,
  42. };
  43. extern void __buggy_use_of_MLX4_GET(void);
  44. extern void __buggy_use_of_MLX4_PUT(void);
  45. static int enable_qos;
  46. module_param(enable_qos, bool, 0444);
  47. MODULE_PARM_DESC(enable_qos, "Enable Quality of Service support in the HCA (default: off)");
  48. #define MLX4_GET(dest, source, offset) \
  49. do { \
  50. void *__p = (char *) (source) + (offset); \
  51. switch (sizeof (dest)) { \
  52. case 1: (dest) = *(u8 *) __p; break; \
  53. case 2: (dest) = be16_to_cpup(__p); break; \
  54. case 4: (dest) = be32_to_cpup(__p); break; \
  55. case 8: (dest) = be64_to_cpup(__p); break; \
  56. default: __buggy_use_of_MLX4_GET(); \
  57. } \
  58. } while (0)
  59. #define MLX4_PUT(dest, source, offset) \
  60. do { \
  61. void *__d = ((char *) (dest) + (offset)); \
  62. switch (sizeof(source)) { \
  63. case 1: *(u8 *) __d = (source); break; \
  64. case 2: *(__be16 *) __d = cpu_to_be16(source); break; \
  65. case 4: *(__be32 *) __d = cpu_to_be32(source); break; \
  66. case 8: *(__be64 *) __d = cpu_to_be64(source); break; \
  67. default: __buggy_use_of_MLX4_PUT(); \
  68. } \
  69. } while (0)
  70. static void dump_dev_cap_flags(struct mlx4_dev *dev, u64 flags)
  71. {
  72. static const char *fname[] = {
  73. [ 0] = "RC transport",
  74. [ 1] = "UC transport",
  75. [ 2] = "UD transport",
  76. [ 3] = "XRC transport",
  77. [ 4] = "reliable multicast",
  78. [ 5] = "FCoIB support",
  79. [ 6] = "SRQ support",
  80. [ 7] = "IPoIB checksum offload",
  81. [ 8] = "P_Key violation counter",
  82. [ 9] = "Q_Key violation counter",
  83. [10] = "VMM",
  84. [12] = "DPDP",
  85. [15] = "Big LSO headers",
  86. [16] = "MW support",
  87. [17] = "APM support",
  88. [18] = "Atomic ops support",
  89. [19] = "Raw multicast support",
  90. [20] = "Address vector port checking support",
  91. [21] = "UD multicast support",
  92. [24] = "Demand paging support",
  93. [25] = "Router support",
  94. [30] = "IBoE support",
  95. [32] = "Unicast loopback support",
  96. [38] = "Wake On LAN support",
  97. [40] = "UDP RSS support",
  98. [41] = "Unicast VEP steering support",
  99. [42] = "Multicast VEP steering support",
  100. [48] = "Counters support",
  101. };
  102. int i;
  103. mlx4_dbg(dev, "DEV_CAP flags:\n");
  104. for (i = 0; i < ARRAY_SIZE(fname); ++i)
  105. if (fname[i] && (flags & (1LL << i)))
  106. mlx4_dbg(dev, " %s\n", fname[i]);
  107. }
  108. int mlx4_MOD_STAT_CFG(struct mlx4_dev *dev, struct mlx4_mod_stat_cfg *cfg)
  109. {
  110. struct mlx4_cmd_mailbox *mailbox;
  111. u32 *inbox;
  112. int err = 0;
  113. #define MOD_STAT_CFG_IN_SIZE 0x100
  114. #define MOD_STAT_CFG_PG_SZ_M_OFFSET 0x002
  115. #define MOD_STAT_CFG_PG_SZ_OFFSET 0x003
  116. mailbox = mlx4_alloc_cmd_mailbox(dev);
  117. if (IS_ERR(mailbox))
  118. return PTR_ERR(mailbox);
  119. inbox = mailbox->buf;
  120. memset(inbox, 0, MOD_STAT_CFG_IN_SIZE);
  121. MLX4_PUT(inbox, cfg->log_pg_sz, MOD_STAT_CFG_PG_SZ_OFFSET);
  122. MLX4_PUT(inbox, cfg->log_pg_sz_m, MOD_STAT_CFG_PG_SZ_M_OFFSET);
  123. err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_MOD_STAT_CFG,
  124. MLX4_CMD_TIME_CLASS_A);
  125. mlx4_free_cmd_mailbox(dev, mailbox);
  126. return err;
  127. }
  128. int mlx4_QUERY_DEV_CAP(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
  129. {
  130. struct mlx4_cmd_mailbox *mailbox;
  131. u32 *outbox;
  132. u8 field;
  133. u32 field32, flags, ext_flags;
  134. u16 size;
  135. u16 stat_rate;
  136. int err;
  137. int i;
  138. #define QUERY_DEV_CAP_OUT_SIZE 0x100
  139. #define QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET 0x10
  140. #define QUERY_DEV_CAP_MAX_QP_SZ_OFFSET 0x11
  141. #define QUERY_DEV_CAP_RSVD_QP_OFFSET 0x12
  142. #define QUERY_DEV_CAP_MAX_QP_OFFSET 0x13
  143. #define QUERY_DEV_CAP_RSVD_SRQ_OFFSET 0x14
  144. #define QUERY_DEV_CAP_MAX_SRQ_OFFSET 0x15
  145. #define QUERY_DEV_CAP_RSVD_EEC_OFFSET 0x16
  146. #define QUERY_DEV_CAP_MAX_EEC_OFFSET 0x17
  147. #define QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET 0x19
  148. #define QUERY_DEV_CAP_RSVD_CQ_OFFSET 0x1a
  149. #define QUERY_DEV_CAP_MAX_CQ_OFFSET 0x1b
  150. #define QUERY_DEV_CAP_MAX_MPT_OFFSET 0x1d
  151. #define QUERY_DEV_CAP_RSVD_EQ_OFFSET 0x1e
  152. #define QUERY_DEV_CAP_MAX_EQ_OFFSET 0x1f
  153. #define QUERY_DEV_CAP_RSVD_MTT_OFFSET 0x20
  154. #define QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET 0x21
  155. #define QUERY_DEV_CAP_RSVD_MRW_OFFSET 0x22
  156. #define QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET 0x23
  157. #define QUERY_DEV_CAP_MAX_AV_OFFSET 0x27
  158. #define QUERY_DEV_CAP_MAX_REQ_QP_OFFSET 0x29
  159. #define QUERY_DEV_CAP_MAX_RES_QP_OFFSET 0x2b
  160. #define QUERY_DEV_CAP_MAX_GSO_OFFSET 0x2d
  161. #define QUERY_DEV_CAP_MAX_RDMA_OFFSET 0x2f
  162. #define QUERY_DEV_CAP_RSZ_SRQ_OFFSET 0x33
  163. #define QUERY_DEV_CAP_ACK_DELAY_OFFSET 0x35
  164. #define QUERY_DEV_CAP_MTU_WIDTH_OFFSET 0x36
  165. #define QUERY_DEV_CAP_VL_PORT_OFFSET 0x37
  166. #define QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET 0x38
  167. #define QUERY_DEV_CAP_MAX_GID_OFFSET 0x3b
  168. #define QUERY_DEV_CAP_RATE_SUPPORT_OFFSET 0x3c
  169. #define QUERY_DEV_CAP_MAX_PKEY_OFFSET 0x3f
  170. #define QUERY_DEV_CAP_EXT_FLAGS_OFFSET 0x40
  171. #define QUERY_DEV_CAP_FLAGS_OFFSET 0x44
  172. #define QUERY_DEV_CAP_RSVD_UAR_OFFSET 0x48
  173. #define QUERY_DEV_CAP_UAR_SZ_OFFSET 0x49
  174. #define QUERY_DEV_CAP_PAGE_SZ_OFFSET 0x4b
  175. #define QUERY_DEV_CAP_BF_OFFSET 0x4c
  176. #define QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET 0x4d
  177. #define QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET 0x4e
  178. #define QUERY_DEV_CAP_LOG_MAX_BF_PAGES_OFFSET 0x4f
  179. #define QUERY_DEV_CAP_MAX_SG_SQ_OFFSET 0x51
  180. #define QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET 0x52
  181. #define QUERY_DEV_CAP_MAX_SG_RQ_OFFSET 0x55
  182. #define QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET 0x56
  183. #define QUERY_DEV_CAP_MAX_QP_MCG_OFFSET 0x61
  184. #define QUERY_DEV_CAP_RSVD_MCG_OFFSET 0x62
  185. #define QUERY_DEV_CAP_MAX_MCG_OFFSET 0x63
  186. #define QUERY_DEV_CAP_RSVD_PD_OFFSET 0x64
  187. #define QUERY_DEV_CAP_MAX_PD_OFFSET 0x65
  188. #define QUERY_DEV_CAP_RSVD_XRC_OFFSET 0x66
  189. #define QUERY_DEV_CAP_MAX_XRC_OFFSET 0x67
  190. #define QUERY_DEV_CAP_MAX_COUNTERS_OFFSET 0x68
  191. #define QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET 0x80
  192. #define QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET 0x82
  193. #define QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET 0x84
  194. #define QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET 0x86
  195. #define QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET 0x88
  196. #define QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET 0x8a
  197. #define QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET 0x8c
  198. #define QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET 0x8e
  199. #define QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET 0x90
  200. #define QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET 0x92
  201. #define QUERY_DEV_CAP_BMME_FLAGS_OFFSET 0x94
  202. #define QUERY_DEV_CAP_RSVD_LKEY_OFFSET 0x98
  203. #define QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET 0xa0
  204. mailbox = mlx4_alloc_cmd_mailbox(dev);
  205. if (IS_ERR(mailbox))
  206. return PTR_ERR(mailbox);
  207. outbox = mailbox->buf;
  208. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
  209. MLX4_CMD_TIME_CLASS_A);
  210. if (err)
  211. goto out;
  212. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_QP_OFFSET);
  213. dev_cap->reserved_qps = 1 << (field & 0xf);
  214. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_OFFSET);
  215. dev_cap->max_qps = 1 << (field & 0x1f);
  216. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_SRQ_OFFSET);
  217. dev_cap->reserved_srqs = 1 << (field >> 4);
  218. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_OFFSET);
  219. dev_cap->max_srqs = 1 << (field & 0x1f);
  220. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET);
  221. dev_cap->max_cq_sz = 1 << field;
  222. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_CQ_OFFSET);
  223. dev_cap->reserved_cqs = 1 << (field & 0xf);
  224. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_OFFSET);
  225. dev_cap->max_cqs = 1 << (field & 0x1f);
  226. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MPT_OFFSET);
  227. dev_cap->max_mpts = 1 << (field & 0x3f);
  228. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_EQ_OFFSET);
  229. dev_cap->reserved_eqs = field & 0xf;
  230. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_EQ_OFFSET);
  231. dev_cap->max_eqs = 1 << (field & 0xf);
  232. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MTT_OFFSET);
  233. dev_cap->reserved_mtts = 1 << (field >> 4);
  234. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET);
  235. dev_cap->max_mrw_sz = 1 << field;
  236. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MRW_OFFSET);
  237. dev_cap->reserved_mrws = 1 << (field & 0xf);
  238. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET);
  239. dev_cap->max_mtt_seg = 1 << (field & 0x3f);
  240. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_REQ_QP_OFFSET);
  241. dev_cap->max_requester_per_qp = 1 << (field & 0x3f);
  242. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RES_QP_OFFSET);
  243. dev_cap->max_responder_per_qp = 1 << (field & 0x3f);
  244. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GSO_OFFSET);
  245. field &= 0x1f;
  246. if (!field)
  247. dev_cap->max_gso_sz = 0;
  248. else
  249. dev_cap->max_gso_sz = 1 << field;
  250. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RDMA_OFFSET);
  251. dev_cap->max_rdma_global = 1 << (field & 0x3f);
  252. MLX4_GET(field, outbox, QUERY_DEV_CAP_ACK_DELAY_OFFSET);
  253. dev_cap->local_ca_ack_delay = field & 0x1f;
  254. MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
  255. dev_cap->num_ports = field & 0xf;
  256. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET);
  257. dev_cap->max_msg_sz = 1 << (field & 0x1f);
  258. MLX4_GET(stat_rate, outbox, QUERY_DEV_CAP_RATE_SUPPORT_OFFSET);
  259. dev_cap->stat_rate_support = stat_rate;
  260. MLX4_GET(ext_flags, outbox, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
  261. MLX4_GET(flags, outbox, QUERY_DEV_CAP_FLAGS_OFFSET);
  262. dev_cap->flags = flags | (u64)ext_flags << 32;
  263. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_UAR_OFFSET);
  264. dev_cap->reserved_uars = field >> 4;
  265. MLX4_GET(field, outbox, QUERY_DEV_CAP_UAR_SZ_OFFSET);
  266. dev_cap->uar_size = 1 << ((field & 0x3f) + 20);
  267. MLX4_GET(field, outbox, QUERY_DEV_CAP_PAGE_SZ_OFFSET);
  268. dev_cap->min_page_sz = 1 << field;
  269. MLX4_GET(field, outbox, QUERY_DEV_CAP_BF_OFFSET);
  270. if (field & 0x80) {
  271. MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET);
  272. dev_cap->bf_reg_size = 1 << (field & 0x1f);
  273. MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET);
  274. if ((1 << (field & 0x3f)) > (PAGE_SIZE / dev_cap->bf_reg_size))
  275. field = 3;
  276. dev_cap->bf_regs_per_page = 1 << (field & 0x3f);
  277. mlx4_dbg(dev, "BlueFlame available (reg size %d, regs/page %d)\n",
  278. dev_cap->bf_reg_size, dev_cap->bf_regs_per_page);
  279. } else {
  280. dev_cap->bf_reg_size = 0;
  281. mlx4_dbg(dev, "BlueFlame not available\n");
  282. }
  283. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_SQ_OFFSET);
  284. dev_cap->max_sq_sg = field;
  285. MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET);
  286. dev_cap->max_sq_desc_sz = size;
  287. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_MCG_OFFSET);
  288. dev_cap->max_qp_per_mcg = 1 << field;
  289. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MCG_OFFSET);
  290. dev_cap->reserved_mgms = field & 0xf;
  291. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MCG_OFFSET);
  292. dev_cap->max_mcgs = 1 << field;
  293. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_PD_OFFSET);
  294. dev_cap->reserved_pds = field >> 4;
  295. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PD_OFFSET);
  296. dev_cap->max_pds = 1 << (field & 0x3f);
  297. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_XRC_OFFSET);
  298. dev_cap->reserved_xrcds = field >> 4;
  299. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PD_OFFSET);
  300. dev_cap->max_xrcds = 1 << (field & 0x1f);
  301. MLX4_GET(size, outbox, QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET);
  302. dev_cap->rdmarc_entry_sz = size;
  303. MLX4_GET(size, outbox, QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET);
  304. dev_cap->qpc_entry_sz = size;
  305. MLX4_GET(size, outbox, QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET);
  306. dev_cap->aux_entry_sz = size;
  307. MLX4_GET(size, outbox, QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET);
  308. dev_cap->altc_entry_sz = size;
  309. MLX4_GET(size, outbox, QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET);
  310. dev_cap->eqc_entry_sz = size;
  311. MLX4_GET(size, outbox, QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET);
  312. dev_cap->cqc_entry_sz = size;
  313. MLX4_GET(size, outbox, QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET);
  314. dev_cap->srq_entry_sz = size;
  315. MLX4_GET(size, outbox, QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET);
  316. dev_cap->cmpt_entry_sz = size;
  317. MLX4_GET(size, outbox, QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET);
  318. dev_cap->mtt_entry_sz = size;
  319. MLX4_GET(size, outbox, QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET);
  320. dev_cap->dmpt_entry_sz = size;
  321. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET);
  322. dev_cap->max_srq_sz = 1 << field;
  323. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_SZ_OFFSET);
  324. dev_cap->max_qp_sz = 1 << field;
  325. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSZ_SRQ_OFFSET);
  326. dev_cap->resize_srq = field & 1;
  327. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_RQ_OFFSET);
  328. dev_cap->max_rq_sg = field;
  329. MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET);
  330. dev_cap->max_rq_desc_sz = size;
  331. MLX4_GET(dev_cap->bmme_flags, outbox,
  332. QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  333. MLX4_GET(dev_cap->reserved_lkey, outbox,
  334. QUERY_DEV_CAP_RSVD_LKEY_OFFSET);
  335. MLX4_GET(dev_cap->max_icm_sz, outbox,
  336. QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET);
  337. if (dev_cap->flags & MLX4_DEV_CAP_FLAG_COUNTERS)
  338. MLX4_GET(dev_cap->max_counters, outbox,
  339. QUERY_DEV_CAP_MAX_COUNTERS_OFFSET);
  340. if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
  341. for (i = 1; i <= dev_cap->num_ports; ++i) {
  342. MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
  343. dev_cap->max_vl[i] = field >> 4;
  344. MLX4_GET(field, outbox, QUERY_DEV_CAP_MTU_WIDTH_OFFSET);
  345. dev_cap->ib_mtu[i] = field >> 4;
  346. dev_cap->max_port_width[i] = field & 0xf;
  347. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GID_OFFSET);
  348. dev_cap->max_gids[i] = 1 << (field & 0xf);
  349. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PKEY_OFFSET);
  350. dev_cap->max_pkeys[i] = 1 << (field & 0xf);
  351. }
  352. } else {
  353. #define QUERY_PORT_SUPPORTED_TYPE_OFFSET 0x00
  354. #define QUERY_PORT_MTU_OFFSET 0x01
  355. #define QUERY_PORT_ETH_MTU_OFFSET 0x02
  356. #define QUERY_PORT_WIDTH_OFFSET 0x06
  357. #define QUERY_PORT_MAX_GID_PKEY_OFFSET 0x07
  358. #define QUERY_PORT_MAX_MACVLAN_OFFSET 0x0a
  359. #define QUERY_PORT_MAX_VL_OFFSET 0x0b
  360. #define QUERY_PORT_MAC_OFFSET 0x10
  361. #define QUERY_PORT_TRANS_VENDOR_OFFSET 0x18
  362. #define QUERY_PORT_WAVELENGTH_OFFSET 0x1c
  363. #define QUERY_PORT_TRANS_CODE_OFFSET 0x20
  364. for (i = 1; i <= dev_cap->num_ports; ++i) {
  365. err = mlx4_cmd_box(dev, 0, mailbox->dma, i, 0, MLX4_CMD_QUERY_PORT,
  366. MLX4_CMD_TIME_CLASS_B);
  367. if (err)
  368. goto out;
  369. MLX4_GET(field, outbox, QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  370. dev_cap->supported_port_types[i] = field & 3;
  371. MLX4_GET(field, outbox, QUERY_PORT_MTU_OFFSET);
  372. dev_cap->ib_mtu[i] = field & 0xf;
  373. MLX4_GET(field, outbox, QUERY_PORT_WIDTH_OFFSET);
  374. dev_cap->max_port_width[i] = field & 0xf;
  375. MLX4_GET(field, outbox, QUERY_PORT_MAX_GID_PKEY_OFFSET);
  376. dev_cap->max_gids[i] = 1 << (field >> 4);
  377. dev_cap->max_pkeys[i] = 1 << (field & 0xf);
  378. MLX4_GET(field, outbox, QUERY_PORT_MAX_VL_OFFSET);
  379. dev_cap->max_vl[i] = field & 0xf;
  380. MLX4_GET(field, outbox, QUERY_PORT_MAX_MACVLAN_OFFSET);
  381. dev_cap->log_max_macs[i] = field & 0xf;
  382. dev_cap->log_max_vlans[i] = field >> 4;
  383. MLX4_GET(dev_cap->eth_mtu[i], outbox, QUERY_PORT_ETH_MTU_OFFSET);
  384. MLX4_GET(dev_cap->def_mac[i], outbox, QUERY_PORT_MAC_OFFSET);
  385. MLX4_GET(field32, outbox, QUERY_PORT_TRANS_VENDOR_OFFSET);
  386. dev_cap->trans_type[i] = field32 >> 24;
  387. dev_cap->vendor_oui[i] = field32 & 0xffffff;
  388. MLX4_GET(dev_cap->wavelength[i], outbox, QUERY_PORT_WAVELENGTH_OFFSET);
  389. MLX4_GET(dev_cap->trans_code[i], outbox, QUERY_PORT_TRANS_CODE_OFFSET);
  390. }
  391. }
  392. mlx4_dbg(dev, "Base MM extensions: flags %08x, rsvd L_Key %08x\n",
  393. dev_cap->bmme_flags, dev_cap->reserved_lkey);
  394. /*
  395. * Each UAR has 4 EQ doorbells; so if a UAR is reserved, then
  396. * we can't use any EQs whose doorbell falls on that page,
  397. * even if the EQ itself isn't reserved.
  398. */
  399. dev_cap->reserved_eqs = max(dev_cap->reserved_uars * 4,
  400. dev_cap->reserved_eqs);
  401. mlx4_dbg(dev, "Max ICM size %lld MB\n",
  402. (unsigned long long) dev_cap->max_icm_sz >> 20);
  403. mlx4_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n",
  404. dev_cap->max_qps, dev_cap->reserved_qps, dev_cap->qpc_entry_sz);
  405. mlx4_dbg(dev, "Max SRQs: %d, reserved SRQs: %d, entry size: %d\n",
  406. dev_cap->max_srqs, dev_cap->reserved_srqs, dev_cap->srq_entry_sz);
  407. mlx4_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n",
  408. dev_cap->max_cqs, dev_cap->reserved_cqs, dev_cap->cqc_entry_sz);
  409. mlx4_dbg(dev, "Max EQs: %d, reserved EQs: %d, entry size: %d\n",
  410. dev_cap->max_eqs, dev_cap->reserved_eqs, dev_cap->eqc_entry_sz);
  411. mlx4_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n",
  412. dev_cap->reserved_mrws, dev_cap->reserved_mtts);
  413. mlx4_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n",
  414. dev_cap->max_pds, dev_cap->reserved_pds, dev_cap->reserved_uars);
  415. mlx4_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n",
  416. dev_cap->max_pds, dev_cap->reserved_mgms);
  417. mlx4_dbg(dev, "Max CQEs: %d, max WQEs: %d, max SRQ WQEs: %d\n",
  418. dev_cap->max_cq_sz, dev_cap->max_qp_sz, dev_cap->max_srq_sz);
  419. mlx4_dbg(dev, "Local CA ACK delay: %d, max MTU: %d, port width cap: %d\n",
  420. dev_cap->local_ca_ack_delay, 128 << dev_cap->ib_mtu[1],
  421. dev_cap->max_port_width[1]);
  422. mlx4_dbg(dev, "Max SQ desc size: %d, max SQ S/G: %d\n",
  423. dev_cap->max_sq_desc_sz, dev_cap->max_sq_sg);
  424. mlx4_dbg(dev, "Max RQ desc size: %d, max RQ S/G: %d\n",
  425. dev_cap->max_rq_desc_sz, dev_cap->max_rq_sg);
  426. mlx4_dbg(dev, "Max GSO size: %d\n", dev_cap->max_gso_sz);
  427. mlx4_dbg(dev, "Max counters: %d\n", dev_cap->max_counters);
  428. dump_dev_cap_flags(dev, dev_cap->flags);
  429. out:
  430. mlx4_free_cmd_mailbox(dev, mailbox);
  431. return err;
  432. }
  433. int mlx4_map_cmd(struct mlx4_dev *dev, u16 op, struct mlx4_icm *icm, u64 virt)
  434. {
  435. struct mlx4_cmd_mailbox *mailbox;
  436. struct mlx4_icm_iter iter;
  437. __be64 *pages;
  438. int lg;
  439. int nent = 0;
  440. int i;
  441. int err = 0;
  442. int ts = 0, tc = 0;
  443. mailbox = mlx4_alloc_cmd_mailbox(dev);
  444. if (IS_ERR(mailbox))
  445. return PTR_ERR(mailbox);
  446. memset(mailbox->buf, 0, MLX4_MAILBOX_SIZE);
  447. pages = mailbox->buf;
  448. for (mlx4_icm_first(icm, &iter);
  449. !mlx4_icm_last(&iter);
  450. mlx4_icm_next(&iter)) {
  451. /*
  452. * We have to pass pages that are aligned to their
  453. * size, so find the least significant 1 in the
  454. * address or size and use that as our log2 size.
  455. */
  456. lg = ffs(mlx4_icm_addr(&iter) | mlx4_icm_size(&iter)) - 1;
  457. if (lg < MLX4_ICM_PAGE_SHIFT) {
  458. mlx4_warn(dev, "Got FW area not aligned to %d (%llx/%lx).\n",
  459. MLX4_ICM_PAGE_SIZE,
  460. (unsigned long long) mlx4_icm_addr(&iter),
  461. mlx4_icm_size(&iter));
  462. err = -EINVAL;
  463. goto out;
  464. }
  465. for (i = 0; i < mlx4_icm_size(&iter) >> lg; ++i) {
  466. if (virt != -1) {
  467. pages[nent * 2] = cpu_to_be64(virt);
  468. virt += 1 << lg;
  469. }
  470. pages[nent * 2 + 1] =
  471. cpu_to_be64((mlx4_icm_addr(&iter) + (i << lg)) |
  472. (lg - MLX4_ICM_PAGE_SHIFT));
  473. ts += 1 << (lg - 10);
  474. ++tc;
  475. if (++nent == MLX4_MAILBOX_SIZE / 16) {
  476. err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
  477. MLX4_CMD_TIME_CLASS_B);
  478. if (err)
  479. goto out;
  480. nent = 0;
  481. }
  482. }
  483. }
  484. if (nent)
  485. err = mlx4_cmd(dev, mailbox->dma, nent, 0, op, MLX4_CMD_TIME_CLASS_B);
  486. if (err)
  487. goto out;
  488. switch (op) {
  489. case MLX4_CMD_MAP_FA:
  490. mlx4_dbg(dev, "Mapped %d chunks/%d KB for FW.\n", tc, ts);
  491. break;
  492. case MLX4_CMD_MAP_ICM_AUX:
  493. mlx4_dbg(dev, "Mapped %d chunks/%d KB for ICM aux.\n", tc, ts);
  494. break;
  495. case MLX4_CMD_MAP_ICM:
  496. mlx4_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM.\n",
  497. tc, ts, (unsigned long long) virt - (ts << 10));
  498. break;
  499. }
  500. out:
  501. mlx4_free_cmd_mailbox(dev, mailbox);
  502. return err;
  503. }
  504. int mlx4_MAP_FA(struct mlx4_dev *dev, struct mlx4_icm *icm)
  505. {
  506. return mlx4_map_cmd(dev, MLX4_CMD_MAP_FA, icm, -1);
  507. }
  508. int mlx4_UNMAP_FA(struct mlx4_dev *dev)
  509. {
  510. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_UNMAP_FA, MLX4_CMD_TIME_CLASS_B);
  511. }
  512. int mlx4_RUN_FW(struct mlx4_dev *dev)
  513. {
  514. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_RUN_FW, MLX4_CMD_TIME_CLASS_A);
  515. }
  516. int mlx4_QUERY_FW(struct mlx4_dev *dev)
  517. {
  518. struct mlx4_fw *fw = &mlx4_priv(dev)->fw;
  519. struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd;
  520. struct mlx4_cmd_mailbox *mailbox;
  521. u32 *outbox;
  522. int err = 0;
  523. u64 fw_ver;
  524. u16 cmd_if_rev;
  525. u8 lg;
  526. #define QUERY_FW_OUT_SIZE 0x100
  527. #define QUERY_FW_VER_OFFSET 0x00
  528. #define QUERY_FW_CMD_IF_REV_OFFSET 0x0a
  529. #define QUERY_FW_MAX_CMD_OFFSET 0x0f
  530. #define QUERY_FW_ERR_START_OFFSET 0x30
  531. #define QUERY_FW_ERR_SIZE_OFFSET 0x38
  532. #define QUERY_FW_ERR_BAR_OFFSET 0x3c
  533. #define QUERY_FW_SIZE_OFFSET 0x00
  534. #define QUERY_FW_CLR_INT_BASE_OFFSET 0x20
  535. #define QUERY_FW_CLR_INT_BAR_OFFSET 0x28
  536. mailbox = mlx4_alloc_cmd_mailbox(dev);
  537. if (IS_ERR(mailbox))
  538. return PTR_ERR(mailbox);
  539. outbox = mailbox->buf;
  540. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
  541. MLX4_CMD_TIME_CLASS_A);
  542. if (err)
  543. goto out;
  544. MLX4_GET(fw_ver, outbox, QUERY_FW_VER_OFFSET);
  545. /*
  546. * FW subminor version is at more significant bits than minor
  547. * version, so swap here.
  548. */
  549. dev->caps.fw_ver = (fw_ver & 0xffff00000000ull) |
  550. ((fw_ver & 0xffff0000ull) >> 16) |
  551. ((fw_ver & 0x0000ffffull) << 16);
  552. MLX4_GET(cmd_if_rev, outbox, QUERY_FW_CMD_IF_REV_OFFSET);
  553. if (cmd_if_rev < MLX4_COMMAND_INTERFACE_MIN_REV ||
  554. cmd_if_rev > MLX4_COMMAND_INTERFACE_MAX_REV) {
  555. mlx4_err(dev, "Installed FW has unsupported "
  556. "command interface revision %d.\n",
  557. cmd_if_rev);
  558. mlx4_err(dev, "(Installed FW version is %d.%d.%03d)\n",
  559. (int) (dev->caps.fw_ver >> 32),
  560. (int) (dev->caps.fw_ver >> 16) & 0xffff,
  561. (int) dev->caps.fw_ver & 0xffff);
  562. mlx4_err(dev, "This driver version supports only revisions %d to %d.\n",
  563. MLX4_COMMAND_INTERFACE_MIN_REV, MLX4_COMMAND_INTERFACE_MAX_REV);
  564. err = -ENODEV;
  565. goto out;
  566. }
  567. if (cmd_if_rev < MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS)
  568. dev->flags |= MLX4_FLAG_OLD_PORT_CMDS;
  569. MLX4_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET);
  570. cmd->max_cmds = 1 << lg;
  571. mlx4_dbg(dev, "FW version %d.%d.%03d (cmd intf rev %d), max commands %d\n",
  572. (int) (dev->caps.fw_ver >> 32),
  573. (int) (dev->caps.fw_ver >> 16) & 0xffff,
  574. (int) dev->caps.fw_ver & 0xffff,
  575. cmd_if_rev, cmd->max_cmds);
  576. MLX4_GET(fw->catas_offset, outbox, QUERY_FW_ERR_START_OFFSET);
  577. MLX4_GET(fw->catas_size, outbox, QUERY_FW_ERR_SIZE_OFFSET);
  578. MLX4_GET(fw->catas_bar, outbox, QUERY_FW_ERR_BAR_OFFSET);
  579. fw->catas_bar = (fw->catas_bar >> 6) * 2;
  580. mlx4_dbg(dev, "Catastrophic error buffer at 0x%llx, size 0x%x, BAR %d\n",
  581. (unsigned long long) fw->catas_offset, fw->catas_size, fw->catas_bar);
  582. MLX4_GET(fw->fw_pages, outbox, QUERY_FW_SIZE_OFFSET);
  583. MLX4_GET(fw->clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET);
  584. MLX4_GET(fw->clr_int_bar, outbox, QUERY_FW_CLR_INT_BAR_OFFSET);
  585. fw->clr_int_bar = (fw->clr_int_bar >> 6) * 2;
  586. mlx4_dbg(dev, "FW size %d KB\n", fw->fw_pages >> 2);
  587. /*
  588. * Round up number of system pages needed in case
  589. * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
  590. */
  591. fw->fw_pages =
  592. ALIGN(fw->fw_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
  593. (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
  594. mlx4_dbg(dev, "Clear int @ %llx, BAR %d\n",
  595. (unsigned long long) fw->clr_int_base, fw->clr_int_bar);
  596. out:
  597. mlx4_free_cmd_mailbox(dev, mailbox);
  598. return err;
  599. }
  600. static void get_board_id(void *vsd, char *board_id)
  601. {
  602. int i;
  603. #define VSD_OFFSET_SIG1 0x00
  604. #define VSD_OFFSET_SIG2 0xde
  605. #define VSD_OFFSET_MLX_BOARD_ID 0xd0
  606. #define VSD_OFFSET_TS_BOARD_ID 0x20
  607. #define VSD_SIGNATURE_TOPSPIN 0x5ad
  608. memset(board_id, 0, MLX4_BOARD_ID_LEN);
  609. if (be16_to_cpup(vsd + VSD_OFFSET_SIG1) == VSD_SIGNATURE_TOPSPIN &&
  610. be16_to_cpup(vsd + VSD_OFFSET_SIG2) == VSD_SIGNATURE_TOPSPIN) {
  611. strlcpy(board_id, vsd + VSD_OFFSET_TS_BOARD_ID, MLX4_BOARD_ID_LEN);
  612. } else {
  613. /*
  614. * The board ID is a string but the firmware byte
  615. * swaps each 4-byte word before passing it back to
  616. * us. Therefore we need to swab it before printing.
  617. */
  618. for (i = 0; i < 4; ++i)
  619. ((u32 *) board_id)[i] =
  620. swab32(*(u32 *) (vsd + VSD_OFFSET_MLX_BOARD_ID + i * 4));
  621. }
  622. }
  623. int mlx4_QUERY_ADAPTER(struct mlx4_dev *dev, struct mlx4_adapter *adapter)
  624. {
  625. struct mlx4_cmd_mailbox *mailbox;
  626. u32 *outbox;
  627. int err;
  628. #define QUERY_ADAPTER_OUT_SIZE 0x100
  629. #define QUERY_ADAPTER_INTA_PIN_OFFSET 0x10
  630. #define QUERY_ADAPTER_VSD_OFFSET 0x20
  631. mailbox = mlx4_alloc_cmd_mailbox(dev);
  632. if (IS_ERR(mailbox))
  633. return PTR_ERR(mailbox);
  634. outbox = mailbox->buf;
  635. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_ADAPTER,
  636. MLX4_CMD_TIME_CLASS_A);
  637. if (err)
  638. goto out;
  639. MLX4_GET(adapter->inta_pin, outbox, QUERY_ADAPTER_INTA_PIN_OFFSET);
  640. get_board_id(outbox + QUERY_ADAPTER_VSD_OFFSET / 4,
  641. adapter->board_id);
  642. out:
  643. mlx4_free_cmd_mailbox(dev, mailbox);
  644. return err;
  645. }
  646. int mlx4_INIT_HCA(struct mlx4_dev *dev, struct mlx4_init_hca_param *param)
  647. {
  648. struct mlx4_cmd_mailbox *mailbox;
  649. __be32 *inbox;
  650. int err;
  651. #define INIT_HCA_IN_SIZE 0x200
  652. #define INIT_HCA_VERSION_OFFSET 0x000
  653. #define INIT_HCA_VERSION 2
  654. #define INIT_HCA_CACHELINE_SZ_OFFSET 0x0e
  655. #define INIT_HCA_FLAGS_OFFSET 0x014
  656. #define INIT_HCA_QPC_OFFSET 0x020
  657. #define INIT_HCA_QPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x10)
  658. #define INIT_HCA_LOG_QP_OFFSET (INIT_HCA_QPC_OFFSET + 0x17)
  659. #define INIT_HCA_SRQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x28)
  660. #define INIT_HCA_LOG_SRQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x2f)
  661. #define INIT_HCA_CQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x30)
  662. #define INIT_HCA_LOG_CQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x37)
  663. #define INIT_HCA_ALTC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x40)
  664. #define INIT_HCA_AUXC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x50)
  665. #define INIT_HCA_EQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x60)
  666. #define INIT_HCA_LOG_EQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x67)
  667. #define INIT_HCA_RDMARC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x70)
  668. #define INIT_HCA_LOG_RD_OFFSET (INIT_HCA_QPC_OFFSET + 0x77)
  669. #define INIT_HCA_MCAST_OFFSET 0x0c0
  670. #define INIT_HCA_MC_BASE_OFFSET (INIT_HCA_MCAST_OFFSET + 0x00)
  671. #define INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x12)
  672. #define INIT_HCA_LOG_MC_HASH_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x16)
  673. #define INIT_HCA_UC_STEERING_OFFSET (INIT_HCA_MCAST_OFFSET + 0x18)
  674. #define INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b)
  675. #define INIT_HCA_TPT_OFFSET 0x0f0
  676. #define INIT_HCA_DMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x00)
  677. #define INIT_HCA_LOG_MPT_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x0b)
  678. #define INIT_HCA_MTT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x10)
  679. #define INIT_HCA_CMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x18)
  680. #define INIT_HCA_UAR_OFFSET 0x120
  681. #define INIT_HCA_LOG_UAR_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0a)
  682. #define INIT_HCA_UAR_PAGE_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0b)
  683. mailbox = mlx4_alloc_cmd_mailbox(dev);
  684. if (IS_ERR(mailbox))
  685. return PTR_ERR(mailbox);
  686. inbox = mailbox->buf;
  687. memset(inbox, 0, INIT_HCA_IN_SIZE);
  688. *((u8 *) mailbox->buf + INIT_HCA_VERSION_OFFSET) = INIT_HCA_VERSION;
  689. *((u8 *) mailbox->buf + INIT_HCA_CACHELINE_SZ_OFFSET) =
  690. (ilog2(cache_line_size()) - 4) << 5;
  691. #if defined(__LITTLE_ENDIAN)
  692. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) &= ~cpu_to_be32(1 << 1);
  693. #elif defined(__BIG_ENDIAN)
  694. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 1);
  695. #else
  696. #error Host endianness not defined
  697. #endif
  698. /* Check port for UD address vector: */
  699. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1);
  700. /* Enable IPoIB checksumming if we can: */
  701. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_IPOIB_CSUM)
  702. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 3);
  703. /* Enable QoS support if module parameter set */
  704. if (enable_qos)
  705. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 2);
  706. /* enable counters */
  707. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS)
  708. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 4);
  709. /* QPC/EEC/CQC/EQC/RDMARC attributes */
  710. MLX4_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET);
  711. MLX4_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET);
  712. MLX4_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET);
  713. MLX4_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET);
  714. MLX4_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET);
  715. MLX4_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET);
  716. MLX4_PUT(inbox, param->altc_base, INIT_HCA_ALTC_BASE_OFFSET);
  717. MLX4_PUT(inbox, param->auxc_base, INIT_HCA_AUXC_BASE_OFFSET);
  718. MLX4_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET);
  719. MLX4_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET);
  720. MLX4_PUT(inbox, param->rdmarc_base, INIT_HCA_RDMARC_BASE_OFFSET);
  721. MLX4_PUT(inbox, param->log_rd_per_qp, INIT_HCA_LOG_RD_OFFSET);
  722. /* multicast attributes */
  723. MLX4_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET);
  724. MLX4_PUT(inbox, param->log_mc_entry_sz, INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  725. MLX4_PUT(inbox, param->log_mc_hash_sz, INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
  726. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER)
  727. MLX4_PUT(inbox, (u8) (1 << 3), INIT_HCA_UC_STEERING_OFFSET);
  728. MLX4_PUT(inbox, param->log_mc_table_sz, INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  729. /* TPT attributes */
  730. MLX4_PUT(inbox, param->dmpt_base, INIT_HCA_DMPT_BASE_OFFSET);
  731. MLX4_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET);
  732. MLX4_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET);
  733. MLX4_PUT(inbox, param->cmpt_base, INIT_HCA_CMPT_BASE_OFFSET);
  734. /* UAR attributes */
  735. MLX4_PUT(inbox, (u8) (PAGE_SHIFT - 12), INIT_HCA_UAR_PAGE_SZ_OFFSET);
  736. MLX4_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET);
  737. err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_INIT_HCA, 10000);
  738. if (err)
  739. mlx4_err(dev, "INIT_HCA returns %d\n", err);
  740. mlx4_free_cmd_mailbox(dev, mailbox);
  741. return err;
  742. }
  743. int mlx4_INIT_PORT(struct mlx4_dev *dev, int port)
  744. {
  745. struct mlx4_cmd_mailbox *mailbox;
  746. u32 *inbox;
  747. int err;
  748. u32 flags;
  749. u16 field;
  750. if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
  751. #define INIT_PORT_IN_SIZE 256
  752. #define INIT_PORT_FLAGS_OFFSET 0x00
  753. #define INIT_PORT_FLAG_SIG (1 << 18)
  754. #define INIT_PORT_FLAG_NG (1 << 17)
  755. #define INIT_PORT_FLAG_G0 (1 << 16)
  756. #define INIT_PORT_VL_SHIFT 4
  757. #define INIT_PORT_PORT_WIDTH_SHIFT 8
  758. #define INIT_PORT_MTU_OFFSET 0x04
  759. #define INIT_PORT_MAX_GID_OFFSET 0x06
  760. #define INIT_PORT_MAX_PKEY_OFFSET 0x0a
  761. #define INIT_PORT_GUID0_OFFSET 0x10
  762. #define INIT_PORT_NODE_GUID_OFFSET 0x18
  763. #define INIT_PORT_SI_GUID_OFFSET 0x20
  764. mailbox = mlx4_alloc_cmd_mailbox(dev);
  765. if (IS_ERR(mailbox))
  766. return PTR_ERR(mailbox);
  767. inbox = mailbox->buf;
  768. memset(inbox, 0, INIT_PORT_IN_SIZE);
  769. flags = 0;
  770. flags |= (dev->caps.vl_cap[port] & 0xf) << INIT_PORT_VL_SHIFT;
  771. flags |= (dev->caps.port_width_cap[port] & 0xf) << INIT_PORT_PORT_WIDTH_SHIFT;
  772. MLX4_PUT(inbox, flags, INIT_PORT_FLAGS_OFFSET);
  773. field = 128 << dev->caps.ib_mtu_cap[port];
  774. MLX4_PUT(inbox, field, INIT_PORT_MTU_OFFSET);
  775. field = dev->caps.gid_table_len[port];
  776. MLX4_PUT(inbox, field, INIT_PORT_MAX_GID_OFFSET);
  777. field = dev->caps.pkey_table_len[port];
  778. MLX4_PUT(inbox, field, INIT_PORT_MAX_PKEY_OFFSET);
  779. err = mlx4_cmd(dev, mailbox->dma, port, 0, MLX4_CMD_INIT_PORT,
  780. MLX4_CMD_TIME_CLASS_A);
  781. mlx4_free_cmd_mailbox(dev, mailbox);
  782. } else
  783. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  784. MLX4_CMD_TIME_CLASS_A);
  785. return err;
  786. }
  787. EXPORT_SYMBOL_GPL(mlx4_INIT_PORT);
  788. int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port)
  789. {
  790. return mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT, 1000);
  791. }
  792. EXPORT_SYMBOL_GPL(mlx4_CLOSE_PORT);
  793. int mlx4_CLOSE_HCA(struct mlx4_dev *dev, int panic)
  794. {
  795. return mlx4_cmd(dev, 0, 0, panic, MLX4_CMD_CLOSE_HCA, 1000);
  796. }
  797. int mlx4_SET_ICM_SIZE(struct mlx4_dev *dev, u64 icm_size, u64 *aux_pages)
  798. {
  799. int ret = mlx4_cmd_imm(dev, icm_size, aux_pages, 0, 0,
  800. MLX4_CMD_SET_ICM_SIZE,
  801. MLX4_CMD_TIME_CLASS_A);
  802. if (ret)
  803. return ret;
  804. /*
  805. * Round up number of system pages needed in case
  806. * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
  807. */
  808. *aux_pages = ALIGN(*aux_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
  809. (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
  810. return 0;
  811. }
  812. int mlx4_NOP(struct mlx4_dev *dev)
  813. {
  814. /* Input modifier of 0x1f means "finish as soon as possible." */
  815. return mlx4_cmd(dev, 0, 0x1f, 0, MLX4_CMD_NOP, 100);
  816. }
  817. #define MLX4_WOL_SETUP_MODE (5 << 28)
  818. int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port)
  819. {
  820. u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
  821. return mlx4_cmd_imm(dev, 0, config, in_mod, 0x3,
  822. MLX4_CMD_MOD_STAT_CFG, MLX4_CMD_TIME_CLASS_A);
  823. }
  824. EXPORT_SYMBOL_GPL(mlx4_wol_read);
  825. int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port)
  826. {
  827. u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
  828. return mlx4_cmd(dev, config, in_mod, 0x1, MLX4_CMD_MOD_STAT_CFG,
  829. MLX4_CMD_TIME_CLASS_A);
  830. }
  831. EXPORT_SYMBOL_GPL(mlx4_wol_write);