smpboot.c 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
  5. * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #include <linux/init.h>
  42. #include <linux/smp.h>
  43. #include <linux/module.h>
  44. #include <linux/sched.h>
  45. #include <linux/percpu.h>
  46. #include <linux/bootmem.h>
  47. #include <linux/err.h>
  48. #include <linux/nmi.h>
  49. #include <linux/tboot.h>
  50. #include <linux/stackprotector.h>
  51. #include <linux/gfp.h>
  52. #include <asm/acpi.h>
  53. #include <asm/desc.h>
  54. #include <asm/nmi.h>
  55. #include <asm/irq.h>
  56. #include <asm/idle.h>
  57. #include <asm/trampoline.h>
  58. #include <asm/cpu.h>
  59. #include <asm/numa.h>
  60. #include <asm/pgtable.h>
  61. #include <asm/tlbflush.h>
  62. #include <asm/mtrr.h>
  63. #include <asm/mwait.h>
  64. #include <asm/apic.h>
  65. #include <asm/setup.h>
  66. #include <asm/uv/uv.h>
  67. #include <linux/mc146818rtc.h>
  68. #include <asm/smpboot_hooks.h>
  69. #include <asm/i8259.h>
  70. #ifdef CONFIG_X86_32
  71. u8 apicid_2_node[MAX_APICID];
  72. #endif
  73. /* State of each CPU */
  74. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  75. /* Store all idle threads, this can be reused instead of creating
  76. * a new thread. Also avoids complicated thread destroy functionality
  77. * for idle threads.
  78. */
  79. #ifdef CONFIG_HOTPLUG_CPU
  80. /*
  81. * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
  82. * removed after init for !CONFIG_HOTPLUG_CPU.
  83. */
  84. static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
  85. #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
  86. #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
  87. /*
  88. * We need this for trampoline_base protection from concurrent accesses when
  89. * off- and onlining cores wildly.
  90. */
  91. static DEFINE_MUTEX(x86_cpu_hotplug_driver_mutex);
  92. void cpu_hotplug_driver_lock(void)
  93. {
  94. mutex_lock(&x86_cpu_hotplug_driver_mutex);
  95. }
  96. void cpu_hotplug_driver_unlock(void)
  97. {
  98. mutex_unlock(&x86_cpu_hotplug_driver_mutex);
  99. }
  100. ssize_t arch_cpu_probe(const char *buf, size_t count) { return -1; }
  101. ssize_t arch_cpu_release(const char *buf, size_t count) { return -1; }
  102. #else
  103. static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
  104. #define get_idle_for_cpu(x) (idle_thread_array[(x)])
  105. #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
  106. #endif
  107. /* Number of siblings per CPU package */
  108. int smp_num_siblings = 1;
  109. EXPORT_SYMBOL(smp_num_siblings);
  110. /* Last level cache ID of each logical CPU */
  111. DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
  112. /* representing HT siblings of each logical CPU */
  113. DEFINE_PER_CPU(cpumask_var_t, cpu_sibling_map);
  114. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  115. /* representing HT and core siblings of each logical CPU */
  116. DEFINE_PER_CPU(cpumask_var_t, cpu_core_map);
  117. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  118. DEFINE_PER_CPU(cpumask_var_t, cpu_llc_shared_map);
  119. /* Per CPU bogomips and other parameters */
  120. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  121. EXPORT_PER_CPU_SYMBOL(cpu_info);
  122. atomic_t init_deasserted;
  123. #if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
  124. /* which node each logical CPU is on */
  125. int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
  126. EXPORT_SYMBOL(cpu_to_node_map);
  127. /* set up a mapping between cpu and node. */
  128. static void map_cpu_to_node(int cpu, int node)
  129. {
  130. printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node);
  131. cpumask_set_cpu(cpu, node_to_cpumask_map[node]);
  132. cpu_to_node_map[cpu] = node;
  133. }
  134. /* undo a mapping between cpu and node. */
  135. static void unmap_cpu_to_node(int cpu)
  136. {
  137. int node;
  138. printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu);
  139. for (node = 0; node < MAX_NUMNODES; node++)
  140. cpumask_clear_cpu(cpu, node_to_cpumask_map[node]);
  141. cpu_to_node_map[cpu] = 0;
  142. }
  143. #else /* !(CONFIG_NUMA && CONFIG_X86_32) */
  144. #define map_cpu_to_node(cpu, node) ({})
  145. #define unmap_cpu_to_node(cpu) ({})
  146. #endif
  147. #ifdef CONFIG_X86_32
  148. static int boot_cpu_logical_apicid;
  149. u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly =
  150. { [0 ... NR_CPUS-1] = BAD_APICID };
  151. static void map_cpu_to_logical_apicid(void)
  152. {
  153. int cpu = smp_processor_id();
  154. int apicid = logical_smp_processor_id();
  155. int node = apic->apicid_to_node(apicid);
  156. if (!node_online(node))
  157. node = first_online_node;
  158. cpu_2_logical_apicid[cpu] = apicid;
  159. map_cpu_to_node(cpu, node);
  160. }
  161. void numa_remove_cpu(int cpu)
  162. {
  163. cpu_2_logical_apicid[cpu] = BAD_APICID;
  164. unmap_cpu_to_node(cpu);
  165. }
  166. #else
  167. #define map_cpu_to_logical_apicid() do {} while (0)
  168. #endif
  169. /*
  170. * Report back to the Boot Processor.
  171. * Running on AP.
  172. */
  173. static void __cpuinit smp_callin(void)
  174. {
  175. int cpuid, phys_id;
  176. unsigned long timeout;
  177. /*
  178. * If waken up by an INIT in an 82489DX configuration
  179. * we may get here before an INIT-deassert IPI reaches
  180. * our local APIC. We have to wait for the IPI or we'll
  181. * lock up on an APIC access.
  182. */
  183. if (apic->wait_for_init_deassert)
  184. apic->wait_for_init_deassert(&init_deasserted);
  185. /*
  186. * (This works even if the APIC is not enabled.)
  187. */
  188. phys_id = read_apic_id();
  189. cpuid = smp_processor_id();
  190. if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
  191. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  192. phys_id, cpuid);
  193. }
  194. pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  195. /*
  196. * STARTUP IPIs are fragile beasts as they might sometimes
  197. * trigger some glue motherboard logic. Complete APIC bus
  198. * silence for 1 second, this overestimates the time the
  199. * boot CPU is spending to send the up to 2 STARTUP IPIs
  200. * by a factor of two. This should be enough.
  201. */
  202. /*
  203. * Waiting 2s total for startup (udelay is not yet working)
  204. */
  205. timeout = jiffies + 2*HZ;
  206. while (time_before(jiffies, timeout)) {
  207. /*
  208. * Has the boot CPU finished it's STARTUP sequence?
  209. */
  210. if (cpumask_test_cpu(cpuid, cpu_callout_mask))
  211. break;
  212. cpu_relax();
  213. }
  214. if (!time_before(jiffies, timeout)) {
  215. panic("%s: CPU%d started up but did not get a callout!\n",
  216. __func__, cpuid);
  217. }
  218. /*
  219. * the boot CPU has finished the init stage and is spinning
  220. * on callin_map until we finish. We are free to set up this
  221. * CPU, first the APIC. (this is probably redundant on most
  222. * boards)
  223. */
  224. pr_debug("CALLIN, before setup_local_APIC().\n");
  225. if (apic->smp_callin_clear_local_apic)
  226. apic->smp_callin_clear_local_apic();
  227. setup_local_APIC();
  228. end_local_APIC_setup();
  229. map_cpu_to_logical_apicid();
  230. /*
  231. * Need to setup vector mappings before we enable interrupts.
  232. */
  233. setup_vector_irq(smp_processor_id());
  234. /*
  235. * Get our bogomips.
  236. *
  237. * Need to enable IRQs because it can take longer and then
  238. * the NMI watchdog might kill us.
  239. */
  240. local_irq_enable();
  241. calibrate_delay();
  242. local_irq_disable();
  243. pr_debug("Stack at about %p\n", &cpuid);
  244. /*
  245. * Save our processor parameters
  246. */
  247. smp_store_cpu_info(cpuid);
  248. /*
  249. * This must be done before setting cpu_online_mask
  250. * or calling notify_cpu_starting.
  251. */
  252. set_cpu_sibling_map(raw_smp_processor_id());
  253. wmb();
  254. notify_cpu_starting(cpuid);
  255. /*
  256. * Allow the master to continue.
  257. */
  258. cpumask_set_cpu(cpuid, cpu_callin_mask);
  259. }
  260. /*
  261. * Activate a secondary processor.
  262. */
  263. notrace static void __cpuinit start_secondary(void *unused)
  264. {
  265. /*
  266. * Don't put *anything* before cpu_init(), SMP booting is too
  267. * fragile that we want to limit the things done here to the
  268. * most necessary things.
  269. */
  270. cpu_init();
  271. preempt_disable();
  272. smp_callin();
  273. #ifdef CONFIG_X86_32
  274. /* switch away from the initial page table */
  275. load_cr3(swapper_pg_dir);
  276. __flush_tlb_all();
  277. #endif
  278. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  279. barrier();
  280. /*
  281. * Check TSC synchronization with the BP:
  282. */
  283. check_tsc_sync_target();
  284. /*
  285. * We need to hold call_lock, so there is no inconsistency
  286. * between the time smp_call_function() determines number of
  287. * IPI recipients, and the time when the determination is made
  288. * for which cpus receive the IPI. Holding this
  289. * lock helps us to not include this cpu in a currently in progress
  290. * smp_call_function().
  291. *
  292. * We need to hold vector_lock so there the set of online cpus
  293. * does not change while we are assigning vectors to cpus. Holding
  294. * this lock ensures we don't half assign or remove an irq from a cpu.
  295. */
  296. ipi_call_lock();
  297. lock_vector_lock();
  298. set_cpu_online(smp_processor_id(), true);
  299. unlock_vector_lock();
  300. ipi_call_unlock();
  301. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  302. x86_platform.nmi_init();
  303. /* enable local interrupts */
  304. local_irq_enable();
  305. /* to prevent fake stack check failure in clock setup */
  306. boot_init_stack_canary();
  307. x86_cpuinit.setup_percpu_clockev();
  308. wmb();
  309. cpu_idle();
  310. }
  311. /*
  312. * The bootstrap kernel entry code has set these up. Save them for
  313. * a given CPU
  314. */
  315. void __cpuinit smp_store_cpu_info(int id)
  316. {
  317. struct cpuinfo_x86 *c = &cpu_data(id);
  318. *c = boot_cpu_data;
  319. c->cpu_index = id;
  320. if (id != 0)
  321. identify_secondary_cpu(c);
  322. }
  323. static void __cpuinit link_thread_siblings(int cpu1, int cpu2)
  324. {
  325. cpumask_set_cpu(cpu1, cpu_sibling_mask(cpu2));
  326. cpumask_set_cpu(cpu2, cpu_sibling_mask(cpu1));
  327. cpumask_set_cpu(cpu1, cpu_core_mask(cpu2));
  328. cpumask_set_cpu(cpu2, cpu_core_mask(cpu1));
  329. cpumask_set_cpu(cpu1, cpu_llc_shared_mask(cpu2));
  330. cpumask_set_cpu(cpu2, cpu_llc_shared_mask(cpu1));
  331. }
  332. void __cpuinit set_cpu_sibling_map(int cpu)
  333. {
  334. int i;
  335. struct cpuinfo_x86 *c = &cpu_data(cpu);
  336. cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
  337. if (smp_num_siblings > 1) {
  338. for_each_cpu(i, cpu_sibling_setup_mask) {
  339. struct cpuinfo_x86 *o = &cpu_data(i);
  340. if (cpu_has(c, X86_FEATURE_TOPOEXT)) {
  341. if (c->phys_proc_id == o->phys_proc_id &&
  342. c->compute_unit_id == o->compute_unit_id)
  343. link_thread_siblings(cpu, i);
  344. } else if (c->phys_proc_id == o->phys_proc_id &&
  345. c->cpu_core_id == o->cpu_core_id) {
  346. link_thread_siblings(cpu, i);
  347. }
  348. }
  349. } else {
  350. cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
  351. }
  352. cpumask_set_cpu(cpu, cpu_llc_shared_mask(cpu));
  353. if (__this_cpu_read(cpu_info.x86_max_cores) == 1) {
  354. cpumask_copy(cpu_core_mask(cpu), cpu_sibling_mask(cpu));
  355. c->booted_cores = 1;
  356. return;
  357. }
  358. for_each_cpu(i, cpu_sibling_setup_mask) {
  359. if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
  360. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
  361. cpumask_set_cpu(i, cpu_llc_shared_mask(cpu));
  362. cpumask_set_cpu(cpu, cpu_llc_shared_mask(i));
  363. }
  364. if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
  365. cpumask_set_cpu(i, cpu_core_mask(cpu));
  366. cpumask_set_cpu(cpu, cpu_core_mask(i));
  367. /*
  368. * Does this new cpu bringup a new core?
  369. */
  370. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
  371. /*
  372. * for each core in package, increment
  373. * the booted_cores for this new cpu
  374. */
  375. if (cpumask_first(cpu_sibling_mask(i)) == i)
  376. c->booted_cores++;
  377. /*
  378. * increment the core count for all
  379. * the other cpus in this package
  380. */
  381. if (i != cpu)
  382. cpu_data(i).booted_cores++;
  383. } else if (i != cpu && !c->booted_cores)
  384. c->booted_cores = cpu_data(i).booted_cores;
  385. }
  386. }
  387. }
  388. /* maps the cpu to the sched domain representing multi-core */
  389. const struct cpumask *cpu_coregroup_mask(int cpu)
  390. {
  391. struct cpuinfo_x86 *c = &cpu_data(cpu);
  392. /*
  393. * For perf, we return last level cache shared map.
  394. * And for power savings, we return cpu_core_map
  395. */
  396. if ((sched_mc_power_savings || sched_smt_power_savings) &&
  397. !(cpu_has(c, X86_FEATURE_AMD_DCM)))
  398. return cpu_core_mask(cpu);
  399. else
  400. return cpu_llc_shared_mask(cpu);
  401. }
  402. static void impress_friends(void)
  403. {
  404. int cpu;
  405. unsigned long bogosum = 0;
  406. /*
  407. * Allow the user to impress friends.
  408. */
  409. pr_debug("Before bogomips.\n");
  410. for_each_possible_cpu(cpu)
  411. if (cpumask_test_cpu(cpu, cpu_callout_mask))
  412. bogosum += cpu_data(cpu).loops_per_jiffy;
  413. printk(KERN_INFO
  414. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  415. num_online_cpus(),
  416. bogosum/(500000/HZ),
  417. (bogosum/(5000/HZ))%100);
  418. pr_debug("Before bogocount - setting activated=1.\n");
  419. }
  420. void __inquire_remote_apic(int apicid)
  421. {
  422. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  423. char *names[] = { "ID", "VERSION", "SPIV" };
  424. int timeout;
  425. u32 status;
  426. printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
  427. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  428. printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
  429. /*
  430. * Wait for idle.
  431. */
  432. status = safe_apic_wait_icr_idle();
  433. if (status)
  434. printk(KERN_CONT
  435. "a previous APIC delivery may have failed\n");
  436. apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
  437. timeout = 0;
  438. do {
  439. udelay(100);
  440. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  441. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  442. switch (status) {
  443. case APIC_ICR_RR_VALID:
  444. status = apic_read(APIC_RRR);
  445. printk(KERN_CONT "%08x\n", status);
  446. break;
  447. default:
  448. printk(KERN_CONT "failed\n");
  449. }
  450. }
  451. }
  452. /*
  453. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  454. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  455. * won't ... remember to clear down the APIC, etc later.
  456. */
  457. int __cpuinit
  458. wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
  459. {
  460. unsigned long send_status, accept_status = 0;
  461. int maxlvt;
  462. /* Target chip */
  463. /* Boot on the stack */
  464. /* Kick the second */
  465. apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
  466. pr_debug("Waiting for send to finish...\n");
  467. send_status = safe_apic_wait_icr_idle();
  468. /*
  469. * Give the other CPU some time to accept the IPI.
  470. */
  471. udelay(200);
  472. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  473. maxlvt = lapic_get_maxlvt();
  474. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  475. apic_write(APIC_ESR, 0);
  476. accept_status = (apic_read(APIC_ESR) & 0xEF);
  477. }
  478. pr_debug("NMI sent.\n");
  479. if (send_status)
  480. printk(KERN_ERR "APIC never delivered???\n");
  481. if (accept_status)
  482. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  483. return (send_status | accept_status);
  484. }
  485. static int __cpuinit
  486. wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
  487. {
  488. unsigned long send_status, accept_status = 0;
  489. int maxlvt, num_starts, j;
  490. maxlvt = lapic_get_maxlvt();
  491. /*
  492. * Be paranoid about clearing APIC errors.
  493. */
  494. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  495. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  496. apic_write(APIC_ESR, 0);
  497. apic_read(APIC_ESR);
  498. }
  499. pr_debug("Asserting INIT.\n");
  500. /*
  501. * Turn INIT on target chip
  502. */
  503. /*
  504. * Send IPI
  505. */
  506. apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
  507. phys_apicid);
  508. pr_debug("Waiting for send to finish...\n");
  509. send_status = safe_apic_wait_icr_idle();
  510. mdelay(10);
  511. pr_debug("Deasserting INIT.\n");
  512. /* Target chip */
  513. /* Send IPI */
  514. apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
  515. pr_debug("Waiting for send to finish...\n");
  516. send_status = safe_apic_wait_icr_idle();
  517. mb();
  518. atomic_set(&init_deasserted, 1);
  519. /*
  520. * Should we send STARTUP IPIs ?
  521. *
  522. * Determine this based on the APIC version.
  523. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  524. */
  525. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  526. num_starts = 2;
  527. else
  528. num_starts = 0;
  529. /*
  530. * Paravirt / VMI wants a startup IPI hook here to set up the
  531. * target processor state.
  532. */
  533. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  534. stack_start);
  535. /*
  536. * Run STARTUP IPI loop.
  537. */
  538. pr_debug("#startup loops: %d.\n", num_starts);
  539. for (j = 1; j <= num_starts; j++) {
  540. pr_debug("Sending STARTUP #%d.\n", j);
  541. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  542. apic_write(APIC_ESR, 0);
  543. apic_read(APIC_ESR);
  544. pr_debug("After apic_write.\n");
  545. /*
  546. * STARTUP IPI
  547. */
  548. /* Target chip */
  549. /* Boot on the stack */
  550. /* Kick the second */
  551. apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
  552. phys_apicid);
  553. /*
  554. * Give the other CPU some time to accept the IPI.
  555. */
  556. udelay(300);
  557. pr_debug("Startup point 1.\n");
  558. pr_debug("Waiting for send to finish...\n");
  559. send_status = safe_apic_wait_icr_idle();
  560. /*
  561. * Give the other CPU some time to accept the IPI.
  562. */
  563. udelay(200);
  564. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  565. apic_write(APIC_ESR, 0);
  566. accept_status = (apic_read(APIC_ESR) & 0xEF);
  567. if (send_status || accept_status)
  568. break;
  569. }
  570. pr_debug("After Startup.\n");
  571. if (send_status)
  572. printk(KERN_ERR "APIC never delivered???\n");
  573. if (accept_status)
  574. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  575. return (send_status | accept_status);
  576. }
  577. struct create_idle {
  578. struct work_struct work;
  579. struct task_struct *idle;
  580. struct completion done;
  581. int cpu;
  582. };
  583. static void __cpuinit do_fork_idle(struct work_struct *work)
  584. {
  585. struct create_idle *c_idle =
  586. container_of(work, struct create_idle, work);
  587. c_idle->idle = fork_idle(c_idle->cpu);
  588. complete(&c_idle->done);
  589. }
  590. /* reduce the number of lines printed when booting a large cpu count system */
  591. static void __cpuinit announce_cpu(int cpu, int apicid)
  592. {
  593. static int current_node = -1;
  594. int node = early_cpu_to_node(cpu);
  595. if (system_state == SYSTEM_BOOTING) {
  596. if (node != current_node) {
  597. if (current_node > (-1))
  598. pr_cont(" Ok.\n");
  599. current_node = node;
  600. pr_info("Booting Node %3d, Processors ", node);
  601. }
  602. pr_cont(" #%d%s", cpu, cpu == (nr_cpu_ids - 1) ? " Ok.\n" : "");
  603. return;
  604. } else
  605. pr_info("Booting Node %d Processor %d APIC 0x%x\n",
  606. node, cpu, apicid);
  607. }
  608. /*
  609. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  610. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  611. * Returns zero if CPU booted OK, else error code from
  612. * ->wakeup_secondary_cpu.
  613. */
  614. static int __cpuinit do_boot_cpu(int apicid, int cpu)
  615. {
  616. unsigned long boot_error = 0;
  617. unsigned long start_ip;
  618. int timeout;
  619. struct create_idle c_idle = {
  620. .cpu = cpu,
  621. .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
  622. };
  623. INIT_WORK_ONSTACK(&c_idle.work, do_fork_idle);
  624. alternatives_smp_switch(1);
  625. c_idle.idle = get_idle_for_cpu(cpu);
  626. /*
  627. * We can't use kernel_thread since we must avoid to
  628. * reschedule the child.
  629. */
  630. if (c_idle.idle) {
  631. c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
  632. (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
  633. init_idle(c_idle.idle, cpu);
  634. goto do_rest;
  635. }
  636. schedule_work(&c_idle.work);
  637. wait_for_completion(&c_idle.done);
  638. if (IS_ERR(c_idle.idle)) {
  639. printk("failed fork for CPU %d\n", cpu);
  640. destroy_work_on_stack(&c_idle.work);
  641. return PTR_ERR(c_idle.idle);
  642. }
  643. set_idle_for_cpu(cpu, c_idle.idle);
  644. do_rest:
  645. per_cpu(current_task, cpu) = c_idle.idle;
  646. #ifdef CONFIG_X86_32
  647. /* Stack for startup_32 can be just as for start_secondary onwards */
  648. irq_ctx_init(cpu);
  649. #else
  650. clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
  651. initial_gs = per_cpu_offset(cpu);
  652. per_cpu(kernel_stack, cpu) =
  653. (unsigned long)task_stack_page(c_idle.idle) -
  654. KERNEL_STACK_OFFSET + THREAD_SIZE;
  655. #endif
  656. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  657. initial_code = (unsigned long)start_secondary;
  658. stack_start = c_idle.idle->thread.sp;
  659. /* start_ip had better be page-aligned! */
  660. start_ip = setup_trampoline();
  661. /* So we see what's up */
  662. announce_cpu(cpu, apicid);
  663. /*
  664. * This grunge runs the startup process for
  665. * the targeted processor.
  666. */
  667. atomic_set(&init_deasserted, 0);
  668. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  669. pr_debug("Setting warm reset code and vector.\n");
  670. smpboot_setup_warm_reset_vector(start_ip);
  671. /*
  672. * Be paranoid about clearing APIC errors.
  673. */
  674. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  675. apic_write(APIC_ESR, 0);
  676. apic_read(APIC_ESR);
  677. }
  678. }
  679. /*
  680. * Kick the secondary CPU. Use the method in the APIC driver
  681. * if it's defined - or use an INIT boot APIC message otherwise:
  682. */
  683. if (apic->wakeup_secondary_cpu)
  684. boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
  685. else
  686. boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
  687. if (!boot_error) {
  688. /*
  689. * allow APs to start initializing.
  690. */
  691. pr_debug("Before Callout %d.\n", cpu);
  692. cpumask_set_cpu(cpu, cpu_callout_mask);
  693. pr_debug("After Callout %d.\n", cpu);
  694. /*
  695. * Wait 5s total for a response
  696. */
  697. for (timeout = 0; timeout < 50000; timeout++) {
  698. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  699. break; /* It has booted */
  700. udelay(100);
  701. /*
  702. * Allow other tasks to run while we wait for the
  703. * AP to come online. This also gives a chance
  704. * for the MTRR work(triggered by the AP coming online)
  705. * to be completed in the stop machine context.
  706. */
  707. schedule();
  708. }
  709. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  710. pr_debug("CPU%d: has booted.\n", cpu);
  711. else {
  712. boot_error = 1;
  713. if (*((volatile unsigned char *)trampoline_base)
  714. == 0xA5)
  715. /* trampoline started but...? */
  716. pr_err("CPU%d: Stuck ??\n", cpu);
  717. else
  718. /* trampoline code not run */
  719. pr_err("CPU%d: Not responding.\n", cpu);
  720. if (apic->inquire_remote_apic)
  721. apic->inquire_remote_apic(apicid);
  722. }
  723. }
  724. if (boot_error) {
  725. /* Try to put things back the way they were before ... */
  726. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  727. /* was set by do_boot_cpu() */
  728. cpumask_clear_cpu(cpu, cpu_callout_mask);
  729. /* was set by cpu_init() */
  730. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  731. set_cpu_present(cpu, false);
  732. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  733. }
  734. /* mark "stuck" area as not stuck */
  735. *((volatile unsigned long *)trampoline_base) = 0;
  736. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  737. /*
  738. * Cleanup possible dangling ends...
  739. */
  740. smpboot_restore_warm_reset_vector();
  741. }
  742. destroy_work_on_stack(&c_idle.work);
  743. return boot_error;
  744. }
  745. int __cpuinit native_cpu_up(unsigned int cpu)
  746. {
  747. int apicid = apic->cpu_present_to_apicid(cpu);
  748. unsigned long flags;
  749. int err;
  750. WARN_ON(irqs_disabled());
  751. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  752. if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
  753. !physid_isset(apicid, phys_cpu_present_map)) {
  754. printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
  755. return -EINVAL;
  756. }
  757. /*
  758. * Already booted CPU?
  759. */
  760. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  761. pr_debug("do_boot_cpu %d Already started\n", cpu);
  762. return -ENOSYS;
  763. }
  764. /*
  765. * Save current MTRR state in case it was changed since early boot
  766. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  767. */
  768. mtrr_save_state();
  769. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  770. err = do_boot_cpu(apicid, cpu);
  771. if (err) {
  772. pr_debug("do_boot_cpu failed %d\n", err);
  773. return -EIO;
  774. }
  775. /*
  776. * Check TSC synchronization with the AP (keep irqs disabled
  777. * while doing so):
  778. */
  779. local_irq_save(flags);
  780. check_tsc_sync_source(cpu);
  781. local_irq_restore(flags);
  782. while (!cpu_online(cpu)) {
  783. cpu_relax();
  784. touch_nmi_watchdog();
  785. }
  786. return 0;
  787. }
  788. /*
  789. * Fall back to non SMP mode after errors.
  790. *
  791. * RED-PEN audit/test this more. I bet there is more state messed up here.
  792. */
  793. static __init void disable_smp(void)
  794. {
  795. init_cpu_present(cpumask_of(0));
  796. init_cpu_possible(cpumask_of(0));
  797. smpboot_clear_io_apic_irqs();
  798. if (smp_found_config)
  799. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  800. else
  801. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  802. map_cpu_to_logical_apicid();
  803. cpumask_set_cpu(0, cpu_sibling_mask(0));
  804. cpumask_set_cpu(0, cpu_core_mask(0));
  805. }
  806. /*
  807. * Various sanity checks.
  808. */
  809. static int __init smp_sanity_check(unsigned max_cpus)
  810. {
  811. preempt_disable();
  812. #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
  813. if (def_to_bigsmp && nr_cpu_ids > 8) {
  814. unsigned int cpu;
  815. unsigned nr;
  816. printk(KERN_WARNING
  817. "More than 8 CPUs detected - skipping them.\n"
  818. "Use CONFIG_X86_BIGSMP.\n");
  819. nr = 0;
  820. for_each_present_cpu(cpu) {
  821. if (nr >= 8)
  822. set_cpu_present(cpu, false);
  823. nr++;
  824. }
  825. nr = 0;
  826. for_each_possible_cpu(cpu) {
  827. if (nr >= 8)
  828. set_cpu_possible(cpu, false);
  829. nr++;
  830. }
  831. nr_cpu_ids = 8;
  832. }
  833. #endif
  834. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  835. printk(KERN_WARNING
  836. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  837. hard_smp_processor_id());
  838. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  839. }
  840. /*
  841. * If we couldn't find an SMP configuration at boot time,
  842. * get out of here now!
  843. */
  844. if (!smp_found_config && !acpi_lapic) {
  845. preempt_enable();
  846. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  847. disable_smp();
  848. if (APIC_init_uniprocessor())
  849. printk(KERN_NOTICE "Local APIC not detected."
  850. " Using dummy APIC emulation.\n");
  851. return -1;
  852. }
  853. /*
  854. * Should not be necessary because the MP table should list the boot
  855. * CPU too, but we do it for the sake of robustness anyway.
  856. */
  857. if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
  858. printk(KERN_NOTICE
  859. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  860. boot_cpu_physical_apicid);
  861. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  862. }
  863. preempt_enable();
  864. /*
  865. * If we couldn't find a local APIC, then get out of here now!
  866. */
  867. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  868. !cpu_has_apic) {
  869. if (!disable_apic) {
  870. pr_err("BIOS bug, local APIC #%d not detected!...\n",
  871. boot_cpu_physical_apicid);
  872. pr_err("... forcing use of dummy APIC emulation."
  873. "(tell your hw vendor)\n");
  874. }
  875. smpboot_clear_io_apic();
  876. arch_disable_smp_support();
  877. return -1;
  878. }
  879. verify_local_APIC();
  880. /*
  881. * If SMP should be disabled, then really disable it!
  882. */
  883. if (!max_cpus) {
  884. printk(KERN_INFO "SMP mode deactivated.\n");
  885. smpboot_clear_io_apic();
  886. connect_bsp_APIC();
  887. setup_local_APIC();
  888. bsp_end_local_APIC_setup();
  889. return -1;
  890. }
  891. return 0;
  892. }
  893. static void __init smp_cpu_index_default(void)
  894. {
  895. int i;
  896. struct cpuinfo_x86 *c;
  897. for_each_possible_cpu(i) {
  898. c = &cpu_data(i);
  899. /* mark all to hotplug */
  900. c->cpu_index = nr_cpu_ids;
  901. }
  902. }
  903. /*
  904. * Prepare for SMP bootup. The MP table or ACPI has been read
  905. * earlier. Just do some sanity checking here and enable APIC mode.
  906. */
  907. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  908. {
  909. unsigned int i;
  910. preempt_disable();
  911. smp_cpu_index_default();
  912. /*
  913. * Setup boot CPU information
  914. */
  915. smp_store_cpu_info(0); /* Final full version of the data */
  916. cpumask_copy(cpu_callin_mask, cpumask_of(0));
  917. mb();
  918. #ifdef CONFIG_X86_32
  919. boot_cpu_logical_apicid = logical_smp_processor_id();
  920. #endif
  921. current_thread_info()->cpu = 0; /* needed? */
  922. for_each_possible_cpu(i) {
  923. zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
  924. zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
  925. zalloc_cpumask_var(&per_cpu(cpu_llc_shared_map, i), GFP_KERNEL);
  926. }
  927. set_cpu_sibling_map(0);
  928. if (smp_sanity_check(max_cpus) < 0) {
  929. printk(KERN_INFO "SMP disabled\n");
  930. disable_smp();
  931. goto out;
  932. }
  933. default_setup_apic_routing();
  934. preempt_disable();
  935. if (read_apic_id() != boot_cpu_physical_apicid) {
  936. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  937. read_apic_id(), boot_cpu_physical_apicid);
  938. /* Or can we switch back to PIC here? */
  939. }
  940. preempt_enable();
  941. connect_bsp_APIC();
  942. /*
  943. * Switch from PIC to APIC mode.
  944. */
  945. setup_local_APIC();
  946. /*
  947. * Enable IO APIC before setting up error vector
  948. */
  949. if (!skip_ioapic_setup && nr_ioapics)
  950. enable_IO_APIC();
  951. bsp_end_local_APIC_setup();
  952. map_cpu_to_logical_apicid();
  953. if (apic->setup_portio_remap)
  954. apic->setup_portio_remap();
  955. smpboot_setup_io_apic();
  956. /*
  957. * Set up local APIC timer on boot CPU.
  958. */
  959. printk(KERN_INFO "CPU%d: ", 0);
  960. print_cpu_info(&cpu_data(0));
  961. x86_init.timers.setup_percpu_clockev();
  962. if (is_uv_system())
  963. uv_system_init();
  964. set_mtrr_aps_delayed_init();
  965. out:
  966. preempt_enable();
  967. }
  968. void arch_disable_nonboot_cpus_begin(void)
  969. {
  970. /*
  971. * Avoid the smp alternatives switch during the disable_nonboot_cpus().
  972. * In the suspend path, we will be back in the SMP mode shortly anyways.
  973. */
  974. skip_smp_alternatives = true;
  975. }
  976. void arch_disable_nonboot_cpus_end(void)
  977. {
  978. skip_smp_alternatives = false;
  979. }
  980. void arch_enable_nonboot_cpus_begin(void)
  981. {
  982. set_mtrr_aps_delayed_init();
  983. }
  984. void arch_enable_nonboot_cpus_end(void)
  985. {
  986. mtrr_aps_init();
  987. }
  988. /*
  989. * Early setup to make printk work.
  990. */
  991. void __init native_smp_prepare_boot_cpu(void)
  992. {
  993. int me = smp_processor_id();
  994. switch_to_new_gdt(me);
  995. /* already set me in cpu_online_mask in boot_cpu_init() */
  996. cpumask_set_cpu(me, cpu_callout_mask);
  997. per_cpu(cpu_state, me) = CPU_ONLINE;
  998. }
  999. void __init native_smp_cpus_done(unsigned int max_cpus)
  1000. {
  1001. pr_debug("Boot done.\n");
  1002. impress_friends();
  1003. #ifdef CONFIG_X86_IO_APIC
  1004. setup_ioapic_dest();
  1005. #endif
  1006. mtrr_aps_init();
  1007. }
  1008. static int __initdata setup_possible_cpus = -1;
  1009. static int __init _setup_possible_cpus(char *str)
  1010. {
  1011. get_option(&str, &setup_possible_cpus);
  1012. return 0;
  1013. }
  1014. early_param("possible_cpus", _setup_possible_cpus);
  1015. /*
  1016. * cpu_possible_mask should be static, it cannot change as cpu's
  1017. * are onlined, or offlined. The reason is per-cpu data-structures
  1018. * are allocated by some modules at init time, and dont expect to
  1019. * do this dynamically on cpu arrival/departure.
  1020. * cpu_present_mask on the other hand can change dynamically.
  1021. * In case when cpu_hotplug is not compiled, then we resort to current
  1022. * behaviour, which is cpu_possible == cpu_present.
  1023. * - Ashok Raj
  1024. *
  1025. * Three ways to find out the number of additional hotplug CPUs:
  1026. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  1027. * - The user can overwrite it with possible_cpus=NUM
  1028. * - Otherwise don't reserve additional CPUs.
  1029. * We do this because additional CPUs waste a lot of memory.
  1030. * -AK
  1031. */
  1032. __init void prefill_possible_map(void)
  1033. {
  1034. int i, possible;
  1035. /* no processor from mptable or madt */
  1036. if (!num_processors)
  1037. num_processors = 1;
  1038. i = setup_max_cpus ?: 1;
  1039. if (setup_possible_cpus == -1) {
  1040. possible = num_processors;
  1041. #ifdef CONFIG_HOTPLUG_CPU
  1042. if (setup_max_cpus)
  1043. possible += disabled_cpus;
  1044. #else
  1045. if (possible > i)
  1046. possible = i;
  1047. #endif
  1048. } else
  1049. possible = setup_possible_cpus;
  1050. total_cpus = max_t(int, possible, num_processors + disabled_cpus);
  1051. /* nr_cpu_ids could be reduced via nr_cpus= */
  1052. if (possible > nr_cpu_ids) {
  1053. printk(KERN_WARNING
  1054. "%d Processors exceeds NR_CPUS limit of %d\n",
  1055. possible, nr_cpu_ids);
  1056. possible = nr_cpu_ids;
  1057. }
  1058. #ifdef CONFIG_HOTPLUG_CPU
  1059. if (!setup_max_cpus)
  1060. #endif
  1061. if (possible > i) {
  1062. printk(KERN_WARNING
  1063. "%d Processors exceeds max_cpus limit of %u\n",
  1064. possible, setup_max_cpus);
  1065. possible = i;
  1066. }
  1067. printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
  1068. possible, max_t(int, possible - num_processors, 0));
  1069. for (i = 0; i < possible; i++)
  1070. set_cpu_possible(i, true);
  1071. for (; i < NR_CPUS; i++)
  1072. set_cpu_possible(i, false);
  1073. nr_cpu_ids = possible;
  1074. }
  1075. #ifdef CONFIG_HOTPLUG_CPU
  1076. static void remove_siblinginfo(int cpu)
  1077. {
  1078. int sibling;
  1079. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1080. for_each_cpu(sibling, cpu_core_mask(cpu)) {
  1081. cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
  1082. /*/
  1083. * last thread sibling in this cpu core going down
  1084. */
  1085. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
  1086. cpu_data(sibling).booted_cores--;
  1087. }
  1088. for_each_cpu(sibling, cpu_sibling_mask(cpu))
  1089. cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
  1090. cpumask_clear(cpu_sibling_mask(cpu));
  1091. cpumask_clear(cpu_core_mask(cpu));
  1092. c->phys_proc_id = 0;
  1093. c->cpu_core_id = 0;
  1094. cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
  1095. }
  1096. static void __ref remove_cpu_from_maps(int cpu)
  1097. {
  1098. set_cpu_online(cpu, false);
  1099. cpumask_clear_cpu(cpu, cpu_callout_mask);
  1100. cpumask_clear_cpu(cpu, cpu_callin_mask);
  1101. /* was set by cpu_init() */
  1102. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  1103. numa_remove_cpu(cpu);
  1104. }
  1105. void cpu_disable_common(void)
  1106. {
  1107. int cpu = smp_processor_id();
  1108. remove_siblinginfo(cpu);
  1109. /* It's now safe to remove this processor from the online map */
  1110. lock_vector_lock();
  1111. remove_cpu_from_maps(cpu);
  1112. unlock_vector_lock();
  1113. fixup_irqs();
  1114. }
  1115. int native_cpu_disable(void)
  1116. {
  1117. int cpu = smp_processor_id();
  1118. /*
  1119. * Perhaps use cpufreq to drop frequency, but that could go
  1120. * into generic code.
  1121. *
  1122. * We won't take down the boot processor on i386 due to some
  1123. * interrupts only being able to be serviced by the BSP.
  1124. * Especially so if we're not using an IOAPIC -zwane
  1125. */
  1126. if (cpu == 0)
  1127. return -EBUSY;
  1128. clear_local_APIC();
  1129. cpu_disable_common();
  1130. return 0;
  1131. }
  1132. void native_cpu_die(unsigned int cpu)
  1133. {
  1134. /* We don't do anything here: idle task is faking death itself. */
  1135. unsigned int i;
  1136. for (i = 0; i < 10; i++) {
  1137. /* They ack this in play_dead by setting CPU_DEAD */
  1138. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1139. if (system_state == SYSTEM_RUNNING)
  1140. pr_info("CPU %u is now offline\n", cpu);
  1141. if (1 == num_online_cpus())
  1142. alternatives_smp_switch(0);
  1143. return;
  1144. }
  1145. msleep(100);
  1146. }
  1147. pr_err("CPU %u didn't die...\n", cpu);
  1148. }
  1149. void play_dead_common(void)
  1150. {
  1151. idle_task_exit();
  1152. reset_lazy_tlbstate();
  1153. c1e_remove_cpu(raw_smp_processor_id());
  1154. mb();
  1155. /* Ack it */
  1156. __this_cpu_write(cpu_state, CPU_DEAD);
  1157. /*
  1158. * With physical CPU hotplug, we should halt the cpu
  1159. */
  1160. local_irq_disable();
  1161. }
  1162. /*
  1163. * We need to flush the caches before going to sleep, lest we have
  1164. * dirty data in our caches when we come back up.
  1165. */
  1166. static inline void mwait_play_dead(void)
  1167. {
  1168. unsigned int eax, ebx, ecx, edx;
  1169. unsigned int highest_cstate = 0;
  1170. unsigned int highest_subcstate = 0;
  1171. int i;
  1172. void *mwait_ptr;
  1173. struct cpuinfo_x86 *c = __this_cpu_ptr(&cpu_info);
  1174. if (!(cpu_has(c, X86_FEATURE_MWAIT) && mwait_usable(c)))
  1175. return;
  1176. if (!cpu_has(__this_cpu_ptr(&cpu_info), X86_FEATURE_CLFLSH))
  1177. return;
  1178. if (__this_cpu_read(cpu_info.cpuid_level) < CPUID_MWAIT_LEAF)
  1179. return;
  1180. eax = CPUID_MWAIT_LEAF;
  1181. ecx = 0;
  1182. native_cpuid(&eax, &ebx, &ecx, &edx);
  1183. /*
  1184. * eax will be 0 if EDX enumeration is not valid.
  1185. * Initialized below to cstate, sub_cstate value when EDX is valid.
  1186. */
  1187. if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
  1188. eax = 0;
  1189. } else {
  1190. edx >>= MWAIT_SUBSTATE_SIZE;
  1191. for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
  1192. if (edx & MWAIT_SUBSTATE_MASK) {
  1193. highest_cstate = i;
  1194. highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
  1195. }
  1196. }
  1197. eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
  1198. (highest_subcstate - 1);
  1199. }
  1200. /*
  1201. * This should be a memory location in a cache line which is
  1202. * unlikely to be touched by other processors. The actual
  1203. * content is immaterial as it is not actually modified in any way.
  1204. */
  1205. mwait_ptr = &current_thread_info()->flags;
  1206. wbinvd();
  1207. while (1) {
  1208. /*
  1209. * The CLFLUSH is a workaround for erratum AAI65 for
  1210. * the Xeon 7400 series. It's not clear it is actually
  1211. * needed, but it should be harmless in either case.
  1212. * The WBINVD is insufficient due to the spurious-wakeup
  1213. * case where we return around the loop.
  1214. */
  1215. clflush(mwait_ptr);
  1216. __monitor(mwait_ptr, 0, 0);
  1217. mb();
  1218. __mwait(eax, 0);
  1219. }
  1220. }
  1221. static inline void hlt_play_dead(void)
  1222. {
  1223. if (__this_cpu_read(cpu_info.x86) >= 4)
  1224. wbinvd();
  1225. while (1) {
  1226. native_halt();
  1227. }
  1228. }
  1229. void native_play_dead(void)
  1230. {
  1231. play_dead_common();
  1232. tboot_shutdown(TB_SHUTDOWN_WFS);
  1233. mwait_play_dead(); /* Only returns on failure */
  1234. hlt_play_dead();
  1235. }
  1236. #else /* ... !CONFIG_HOTPLUG_CPU */
  1237. int native_cpu_disable(void)
  1238. {
  1239. return -ENOSYS;
  1240. }
  1241. void native_cpu_die(unsigned int cpu)
  1242. {
  1243. /* We said "no" in __cpu_disable */
  1244. BUG();
  1245. }
  1246. void native_play_dead(void)
  1247. {
  1248. BUG();
  1249. }
  1250. #endif