stv0900_core.c 55 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031
  1. /*
  2. * stv0900_core.c
  3. *
  4. * Driver for ST STV0900 satellite demodulator IC.
  5. *
  6. * Copyright (C) ST Microelectronics.
  7. * Copyright (C) 2009 NetUP Inc.
  8. * Copyright (C) 2009 Igor M. Liplianin <liplianin@netup.ru>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. *
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  24. */
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/string.h>
  28. #include <linux/slab.h>
  29. #include <linux/i2c.h>
  30. #include "stv0900.h"
  31. #include "stv0900_reg.h"
  32. #include "stv0900_priv.h"
  33. #include "stv0900_init.h"
  34. int stvdebug = 1;
  35. module_param_named(debug, stvdebug, int, 0644);
  36. /* internal params node */
  37. struct stv0900_inode {
  38. /* pointer for internal params, one for each pair of demods */
  39. struct stv0900_internal *internal;
  40. struct stv0900_inode *next_inode;
  41. };
  42. /* first internal params */
  43. static struct stv0900_inode *stv0900_first_inode;
  44. /* find chip by i2c adapter and i2c address */
  45. static struct stv0900_inode *find_inode(struct i2c_adapter *i2c_adap,
  46. u8 i2c_addr)
  47. {
  48. struct stv0900_inode *temp_chip = stv0900_first_inode;
  49. if (temp_chip != NULL) {
  50. /*
  51. Search of the last stv0900 chip or
  52. find it by i2c adapter and i2c address */
  53. while ((temp_chip != NULL) &&
  54. ((temp_chip->internal->i2c_adap != i2c_adap) ||
  55. (temp_chip->internal->i2c_addr != i2c_addr)))
  56. temp_chip = temp_chip->next_inode;
  57. }
  58. return temp_chip;
  59. }
  60. /* deallocating chip */
  61. static void remove_inode(struct stv0900_internal *internal)
  62. {
  63. struct stv0900_inode *prev_node = stv0900_first_inode;
  64. struct stv0900_inode *del_node = find_inode(internal->i2c_adap,
  65. internal->i2c_addr);
  66. if (del_node != NULL) {
  67. if (del_node == stv0900_first_inode) {
  68. stv0900_first_inode = del_node->next_inode;
  69. } else {
  70. while (prev_node->next_inode != del_node)
  71. prev_node = prev_node->next_inode;
  72. if (del_node->next_inode == NULL)
  73. prev_node->next_inode = NULL;
  74. else
  75. prev_node->next_inode =
  76. prev_node->next_inode->next_inode;
  77. }
  78. kfree(del_node);
  79. }
  80. }
  81. /* allocating new chip */
  82. static struct stv0900_inode *append_internal(struct stv0900_internal *internal)
  83. {
  84. struct stv0900_inode *new_node = stv0900_first_inode;
  85. if (new_node == NULL) {
  86. new_node = kmalloc(sizeof(struct stv0900_inode), GFP_KERNEL);
  87. stv0900_first_inode = new_node;
  88. } else {
  89. while (new_node->next_inode != NULL)
  90. new_node = new_node->next_inode;
  91. new_node->next_inode = kmalloc(sizeof(struct stv0900_inode), GFP_KERNEL);
  92. if (new_node->next_inode != NULL)
  93. new_node = new_node->next_inode;
  94. else
  95. new_node = NULL;
  96. }
  97. if (new_node != NULL) {
  98. new_node->internal = internal;
  99. new_node->next_inode = NULL;
  100. }
  101. return new_node;
  102. }
  103. s32 ge2comp(s32 a, s32 width)
  104. {
  105. if (width == 32)
  106. return a;
  107. else
  108. return (a >= (1 << (width - 1))) ? (a - (1 << width)) : a;
  109. }
  110. void stv0900_write_reg(struct stv0900_internal *i_params, u16 reg_addr,
  111. u8 reg_data)
  112. {
  113. u8 data[3];
  114. int ret;
  115. struct i2c_msg i2cmsg = {
  116. .addr = i_params->i2c_addr,
  117. .flags = 0,
  118. .len = 3,
  119. .buf = data,
  120. };
  121. data[0] = MSB(reg_addr);
  122. data[1] = LSB(reg_addr);
  123. data[2] = reg_data;
  124. ret = i2c_transfer(i_params->i2c_adap, &i2cmsg, 1);
  125. if (ret != 1)
  126. dprintk("%s: i2c error %d\n", __func__, ret);
  127. }
  128. u8 stv0900_read_reg(struct stv0900_internal *i_params, u16 reg)
  129. {
  130. int ret;
  131. u8 b0[] = { MSB(reg), LSB(reg) };
  132. u8 buf = 0;
  133. struct i2c_msg msg[] = {
  134. {
  135. .addr = i_params->i2c_addr,
  136. .flags = 0,
  137. .buf = b0,
  138. .len = 2,
  139. }, {
  140. .addr = i_params->i2c_addr,
  141. .flags = I2C_M_RD,
  142. .buf = &buf,
  143. .len = 1,
  144. },
  145. };
  146. ret = i2c_transfer(i_params->i2c_adap, msg, 2);
  147. if (ret != 2)
  148. dprintk("%s: i2c error %d, reg[0x%02x]\n",
  149. __func__, ret, reg);
  150. return buf;
  151. }
  152. void extract_mask_pos(u32 label, u8 *mask, u8 *pos)
  153. {
  154. u8 position = 0, i = 0;
  155. (*mask) = label & 0xff;
  156. while ((position == 0) && (i < 8)) {
  157. position = ((*mask) >> i) & 0x01;
  158. i++;
  159. }
  160. (*pos) = (i - 1);
  161. }
  162. void stv0900_write_bits(struct stv0900_internal *i_params, u32 label, u8 val)
  163. {
  164. u8 reg, mask, pos;
  165. reg = stv0900_read_reg(i_params, (label >> 16) & 0xffff);
  166. extract_mask_pos(label, &mask, &pos);
  167. val = mask & (val << pos);
  168. reg = (reg & (~mask)) | val;
  169. stv0900_write_reg(i_params, (label >> 16) & 0xffff, reg);
  170. }
  171. u8 stv0900_get_bits(struct stv0900_internal *i_params, u32 label)
  172. {
  173. u8 val = 0xff;
  174. u8 mask, pos;
  175. extract_mask_pos(label, &mask, &pos);
  176. val = stv0900_read_reg(i_params, label >> 16);
  177. val = (val & mask) >> pos;
  178. return val;
  179. }
  180. enum fe_stv0900_error stv0900_initialize(struct stv0900_internal *i_params)
  181. {
  182. s32 i;
  183. enum fe_stv0900_error error;
  184. if (i_params != NULL) {
  185. i_params->chip_id = stv0900_read_reg(i_params, R0900_MID);
  186. if (i_params->errs == STV0900_NO_ERROR) {
  187. /*Startup sequence*/
  188. stv0900_write_reg(i_params, R0900_P1_DMDISTATE, 0x5c);
  189. stv0900_write_reg(i_params, R0900_P2_DMDISTATE, 0x5c);
  190. stv0900_write_reg(i_params, R0900_P1_TNRCFG, 0x6c);
  191. stv0900_write_reg(i_params, R0900_P2_TNRCFG, 0x6f);
  192. stv0900_write_reg(i_params, R0900_P1_I2CRPT, 0x20);
  193. stv0900_write_reg(i_params, R0900_P2_I2CRPT, 0x20);
  194. stv0900_write_reg(i_params, R0900_NCOARSE, 0x13);
  195. msleep(3);
  196. stv0900_write_reg(i_params, R0900_I2CCFG, 0x08);
  197. switch (i_params->clkmode) {
  198. case 0:
  199. case 2:
  200. stv0900_write_reg(i_params, R0900_SYNTCTRL, 0x20
  201. | i_params->clkmode);
  202. break;
  203. default:
  204. /* preserve SELOSCI bit */
  205. i = 0x02 & stv0900_read_reg(i_params, R0900_SYNTCTRL);
  206. stv0900_write_reg(i_params, R0900_SYNTCTRL, 0x20 | i);
  207. break;
  208. }
  209. msleep(3);
  210. for (i = 0; i < 182; i++)
  211. stv0900_write_reg(i_params, STV0900_InitVal[i][0], STV0900_InitVal[i][1]);
  212. if (stv0900_read_reg(i_params, R0900_MID) >= 0x20) {
  213. stv0900_write_reg(i_params, R0900_TSGENERAL, 0x0c);
  214. for (i = 0; i < 32; i++)
  215. stv0900_write_reg(i_params, STV0900_Cut20_AddOnVal[i][0], STV0900_Cut20_AddOnVal[i][1]);
  216. }
  217. stv0900_write_reg(i_params, R0900_P1_FSPYCFG, 0x6c);
  218. stv0900_write_reg(i_params, R0900_P2_FSPYCFG, 0x6c);
  219. stv0900_write_reg(i_params, R0900_TSTRES0, 0x80);
  220. stv0900_write_reg(i_params, R0900_TSTRES0, 0x00);
  221. }
  222. error = i_params->errs;
  223. } else
  224. error = STV0900_INVALID_HANDLE;
  225. return error;
  226. }
  227. u32 stv0900_get_mclk_freq(struct stv0900_internal *i_params, u32 ext_clk)
  228. {
  229. u32 mclk = 90000000, div = 0, ad_div = 0;
  230. div = stv0900_get_bits(i_params, F0900_M_DIV);
  231. ad_div = ((stv0900_get_bits(i_params, F0900_SELX1RATIO) == 1) ? 4 : 6);
  232. mclk = (div + 1) * ext_clk / ad_div;
  233. dprintk("%s: Calculated Mclk = %d\n", __func__, mclk);
  234. return mclk;
  235. }
  236. enum fe_stv0900_error stv0900_set_mclk(struct stv0900_internal *i_params, u32 mclk)
  237. {
  238. enum fe_stv0900_error error = STV0900_NO_ERROR;
  239. u32 m_div, clk_sel;
  240. dprintk("%s: Mclk set to %d, Quartz = %d\n", __func__, mclk,
  241. i_params->quartz);
  242. if (i_params == NULL)
  243. error = STV0900_INVALID_HANDLE;
  244. else {
  245. if (i_params->errs)
  246. error = STV0900_I2C_ERROR;
  247. else {
  248. clk_sel = ((stv0900_get_bits(i_params, F0900_SELX1RATIO) == 1) ? 4 : 6);
  249. m_div = ((clk_sel * mclk) / i_params->quartz) - 1;
  250. stv0900_write_bits(i_params, F0900_M_DIV, m_div);
  251. i_params->mclk = stv0900_get_mclk_freq(i_params,
  252. i_params->quartz);
  253. /*Set the DiseqC frequency to 22KHz */
  254. /*
  255. Formula:
  256. DiseqC_TX_Freq= MasterClock/(32*F22TX_Reg)
  257. DiseqC_RX_Freq= MasterClock/(32*F22RX_Reg)
  258. */
  259. m_div = i_params->mclk / 704000;
  260. stv0900_write_reg(i_params, R0900_P1_F22TX, m_div);
  261. stv0900_write_reg(i_params, R0900_P1_F22RX, m_div);
  262. stv0900_write_reg(i_params, R0900_P2_F22TX, m_div);
  263. stv0900_write_reg(i_params, R0900_P2_F22RX, m_div);
  264. if ((i_params->errs))
  265. error = STV0900_I2C_ERROR;
  266. }
  267. }
  268. return error;
  269. }
  270. u32 stv0900_get_err_count(struct stv0900_internal *i_params, int cntr,
  271. enum fe_stv0900_demod_num demod)
  272. {
  273. u32 lsb, msb, hsb, err_val;
  274. s32 err1field_hsb, err1field_msb, err1field_lsb;
  275. s32 err2field_hsb, err2field_msb, err2field_lsb;
  276. dmd_reg(err1field_hsb, F0900_P1_ERR_CNT12, F0900_P2_ERR_CNT12);
  277. dmd_reg(err1field_msb, F0900_P1_ERR_CNT11, F0900_P2_ERR_CNT11);
  278. dmd_reg(err1field_lsb, F0900_P1_ERR_CNT10, F0900_P2_ERR_CNT10);
  279. dmd_reg(err2field_hsb, F0900_P1_ERR_CNT22, F0900_P2_ERR_CNT22);
  280. dmd_reg(err2field_msb, F0900_P1_ERR_CNT21, F0900_P2_ERR_CNT21);
  281. dmd_reg(err2field_lsb, F0900_P1_ERR_CNT20, F0900_P2_ERR_CNT20);
  282. switch (cntr) {
  283. case 0:
  284. default:
  285. hsb = stv0900_get_bits(i_params, err1field_hsb);
  286. msb = stv0900_get_bits(i_params, err1field_msb);
  287. lsb = stv0900_get_bits(i_params, err1field_lsb);
  288. break;
  289. case 1:
  290. hsb = stv0900_get_bits(i_params, err2field_hsb);
  291. msb = stv0900_get_bits(i_params, err2field_msb);
  292. lsb = stv0900_get_bits(i_params, err2field_lsb);
  293. break;
  294. }
  295. err_val = (hsb << 16) + (msb << 8) + (lsb);
  296. return err_val;
  297. }
  298. static int stv0900_i2c_gate_ctrl(struct dvb_frontend *fe, int enable)
  299. {
  300. struct stv0900_state *state = fe->demodulator_priv;
  301. struct stv0900_internal *i_params = state->internal;
  302. enum fe_stv0900_demod_num demod = state->demod;
  303. u32 fi2c;
  304. dmd_reg(fi2c, F0900_P1_I2CT_ON, F0900_P2_I2CT_ON);
  305. stv0900_write_bits(i_params, fi2c, enable);
  306. return 0;
  307. }
  308. static void stv0900_set_ts_parallel_serial(struct stv0900_internal *i_params,
  309. enum fe_stv0900_clock_type path1_ts,
  310. enum fe_stv0900_clock_type path2_ts)
  311. {
  312. dprintk("%s\n", __func__);
  313. if (i_params->chip_id >= 0x20) {
  314. switch (path1_ts) {
  315. case STV0900_PARALLEL_PUNCT_CLOCK:
  316. case STV0900_DVBCI_CLOCK:
  317. switch (path2_ts) {
  318. case STV0900_SERIAL_PUNCT_CLOCK:
  319. case STV0900_SERIAL_CONT_CLOCK:
  320. default:
  321. stv0900_write_reg(i_params, R0900_TSGENERAL,
  322. 0x00);
  323. break;
  324. case STV0900_PARALLEL_PUNCT_CLOCK:
  325. case STV0900_DVBCI_CLOCK:
  326. stv0900_write_reg(i_params, R0900_TSGENERAL,
  327. 0x06);
  328. stv0900_write_bits(i_params,
  329. F0900_P1_TSFIFO_MANSPEED, 3);
  330. stv0900_write_bits(i_params,
  331. F0900_P2_TSFIFO_MANSPEED, 0);
  332. stv0900_write_reg(i_params,
  333. R0900_P1_TSSPEED, 0x14);
  334. stv0900_write_reg(i_params,
  335. R0900_P2_TSSPEED, 0x28);
  336. break;
  337. }
  338. break;
  339. case STV0900_SERIAL_PUNCT_CLOCK:
  340. case STV0900_SERIAL_CONT_CLOCK:
  341. default:
  342. switch (path2_ts) {
  343. case STV0900_SERIAL_PUNCT_CLOCK:
  344. case STV0900_SERIAL_CONT_CLOCK:
  345. default:
  346. stv0900_write_reg(i_params,
  347. R0900_TSGENERAL, 0x0C);
  348. break;
  349. case STV0900_PARALLEL_PUNCT_CLOCK:
  350. case STV0900_DVBCI_CLOCK:
  351. stv0900_write_reg(i_params,
  352. R0900_TSGENERAL, 0x0A);
  353. dprintk("%s: 0x0a\n", __func__);
  354. break;
  355. }
  356. break;
  357. }
  358. } else {
  359. switch (path1_ts) {
  360. case STV0900_PARALLEL_PUNCT_CLOCK:
  361. case STV0900_DVBCI_CLOCK:
  362. switch (path2_ts) {
  363. case STV0900_SERIAL_PUNCT_CLOCK:
  364. case STV0900_SERIAL_CONT_CLOCK:
  365. default:
  366. stv0900_write_reg(i_params, R0900_TSGENERAL1X,
  367. 0x10);
  368. break;
  369. case STV0900_PARALLEL_PUNCT_CLOCK:
  370. case STV0900_DVBCI_CLOCK:
  371. stv0900_write_reg(i_params, R0900_TSGENERAL1X,
  372. 0x16);
  373. stv0900_write_bits(i_params,
  374. F0900_P1_TSFIFO_MANSPEED, 3);
  375. stv0900_write_bits(i_params,
  376. F0900_P2_TSFIFO_MANSPEED, 0);
  377. stv0900_write_reg(i_params, R0900_P1_TSSPEED,
  378. 0x14);
  379. stv0900_write_reg(i_params, R0900_P2_TSSPEED,
  380. 0x28);
  381. break;
  382. }
  383. break;
  384. case STV0900_SERIAL_PUNCT_CLOCK:
  385. case STV0900_SERIAL_CONT_CLOCK:
  386. default:
  387. switch (path2_ts) {
  388. case STV0900_SERIAL_PUNCT_CLOCK:
  389. case STV0900_SERIAL_CONT_CLOCK:
  390. default:
  391. stv0900_write_reg(i_params, R0900_TSGENERAL1X,
  392. 0x14);
  393. break;
  394. case STV0900_PARALLEL_PUNCT_CLOCK:
  395. case STV0900_DVBCI_CLOCK:
  396. stv0900_write_reg(i_params, R0900_TSGENERAL1X,
  397. 0x12);
  398. dprintk("%s: 0x12\n", __func__);
  399. break;
  400. }
  401. break;
  402. }
  403. }
  404. switch (path1_ts) {
  405. case STV0900_PARALLEL_PUNCT_CLOCK:
  406. stv0900_write_bits(i_params, F0900_P1_TSFIFO_SERIAL, 0x00);
  407. stv0900_write_bits(i_params, F0900_P1_TSFIFO_DVBCI, 0x00);
  408. break;
  409. case STV0900_DVBCI_CLOCK:
  410. stv0900_write_bits(i_params, F0900_P1_TSFIFO_SERIAL, 0x00);
  411. stv0900_write_bits(i_params, F0900_P1_TSFIFO_DVBCI, 0x01);
  412. break;
  413. case STV0900_SERIAL_PUNCT_CLOCK:
  414. stv0900_write_bits(i_params, F0900_P1_TSFIFO_SERIAL, 0x01);
  415. stv0900_write_bits(i_params, F0900_P1_TSFIFO_DVBCI, 0x00);
  416. break;
  417. case STV0900_SERIAL_CONT_CLOCK:
  418. stv0900_write_bits(i_params, F0900_P1_TSFIFO_SERIAL, 0x01);
  419. stv0900_write_bits(i_params, F0900_P1_TSFIFO_DVBCI, 0x01);
  420. break;
  421. default:
  422. break;
  423. }
  424. switch (path2_ts) {
  425. case STV0900_PARALLEL_PUNCT_CLOCK:
  426. stv0900_write_bits(i_params, F0900_P2_TSFIFO_SERIAL, 0x00);
  427. stv0900_write_bits(i_params, F0900_P2_TSFIFO_DVBCI, 0x00);
  428. break;
  429. case STV0900_DVBCI_CLOCK:
  430. stv0900_write_bits(i_params, F0900_P2_TSFIFO_SERIAL, 0x00);
  431. stv0900_write_bits(i_params, F0900_P2_TSFIFO_DVBCI, 0x01);
  432. break;
  433. case STV0900_SERIAL_PUNCT_CLOCK:
  434. stv0900_write_bits(i_params, F0900_P2_TSFIFO_SERIAL, 0x01);
  435. stv0900_write_bits(i_params, F0900_P2_TSFIFO_DVBCI, 0x00);
  436. break;
  437. case STV0900_SERIAL_CONT_CLOCK:
  438. stv0900_write_bits(i_params, F0900_P2_TSFIFO_SERIAL, 0x01);
  439. stv0900_write_bits(i_params, F0900_P2_TSFIFO_DVBCI, 0x01);
  440. break;
  441. default:
  442. break;
  443. }
  444. stv0900_write_bits(i_params, F0900_P2_RST_HWARE, 1);
  445. stv0900_write_bits(i_params, F0900_P2_RST_HWARE, 0);
  446. stv0900_write_bits(i_params, F0900_P1_RST_HWARE, 1);
  447. stv0900_write_bits(i_params, F0900_P1_RST_HWARE, 0);
  448. }
  449. void stv0900_set_tuner(struct dvb_frontend *fe, u32 frequency,
  450. u32 bandwidth)
  451. {
  452. struct dvb_frontend_ops *frontend_ops = NULL;
  453. struct dvb_tuner_ops *tuner_ops = NULL;
  454. if (&fe->ops)
  455. frontend_ops = &fe->ops;
  456. if (&frontend_ops->tuner_ops)
  457. tuner_ops = &frontend_ops->tuner_ops;
  458. if (tuner_ops->set_frequency) {
  459. if ((tuner_ops->set_frequency(fe, frequency)) < 0)
  460. dprintk("%s: Invalid parameter\n", __func__);
  461. else
  462. dprintk("%s: Frequency=%d\n", __func__, frequency);
  463. }
  464. if (tuner_ops->set_bandwidth) {
  465. if ((tuner_ops->set_bandwidth(fe, bandwidth)) < 0)
  466. dprintk("%s: Invalid parameter\n", __func__);
  467. else
  468. dprintk("%s: Bandwidth=%d\n", __func__, bandwidth);
  469. }
  470. }
  471. void stv0900_set_bandwidth(struct dvb_frontend *fe, u32 bandwidth)
  472. {
  473. struct dvb_frontend_ops *frontend_ops = NULL;
  474. struct dvb_tuner_ops *tuner_ops = NULL;
  475. if (&fe->ops)
  476. frontend_ops = &fe->ops;
  477. if (&frontend_ops->tuner_ops)
  478. tuner_ops = &frontend_ops->tuner_ops;
  479. if (tuner_ops->set_bandwidth) {
  480. if ((tuner_ops->set_bandwidth(fe, bandwidth)) < 0)
  481. dprintk("%s: Invalid parameter\n", __func__);
  482. else
  483. dprintk("%s: Bandwidth=%d\n", __func__, bandwidth);
  484. }
  485. }
  486. static s32 stv0900_get_rf_level(struct stv0900_internal *i_params,
  487. const struct stv0900_table *lookup,
  488. enum fe_stv0900_demod_num demod)
  489. {
  490. s32 agc_gain = 0,
  491. imin,
  492. imax,
  493. i,
  494. rf_lvl = 0;
  495. dprintk("%s\n", __func__);
  496. if ((lookup != NULL) && lookup->size) {
  497. switch (demod) {
  498. case STV0900_DEMOD_1:
  499. default:
  500. agc_gain = MAKEWORD(stv0900_get_bits(i_params, F0900_P1_AGCIQ_VALUE1),
  501. stv0900_get_bits(i_params, F0900_P1_AGCIQ_VALUE0));
  502. break;
  503. case STV0900_DEMOD_2:
  504. agc_gain = MAKEWORD(stv0900_get_bits(i_params, F0900_P2_AGCIQ_VALUE1),
  505. stv0900_get_bits(i_params, F0900_P2_AGCIQ_VALUE0));
  506. break;
  507. }
  508. dprintk("%s: AGC Gain = 0x%x\n", __func__, agc_gain);
  509. imin = 0;
  510. imax = lookup->size - 1;
  511. if (INRANGE(lookup->table[imin].regval, agc_gain, lookup->table[imax].regval)) {
  512. while ((imax - imin) > 1) {
  513. i = (imax + imin) >> 1;
  514. if (INRANGE(lookup->table[imin].regval, agc_gain, lookup->table[i].regval))
  515. imax = i;
  516. else
  517. imin = i;
  518. }
  519. rf_lvl = (((s32)agc_gain - lookup->table[imin].regval)
  520. * (lookup->table[imax].realval - lookup->table[imin].realval)
  521. / (lookup->table[imax].regval - lookup->table[imin].regval))
  522. + lookup->table[imin].realval;
  523. } else if (agc_gain > lookup->table[0].regval)
  524. rf_lvl = 5;
  525. else if (agc_gain < lookup->table[lookup->size-1].regval)
  526. rf_lvl = -100;
  527. }
  528. dprintk("%s: RFLevel = %d\n", __func__, rf_lvl);
  529. return rf_lvl;
  530. }
  531. static int stv0900_read_signal_strength(struct dvb_frontend *fe, u16 *strength)
  532. {
  533. struct stv0900_state *state = fe->demodulator_priv;
  534. struct stv0900_internal *internal = state->internal;
  535. s32 rflevel = stv0900_get_rf_level(internal, &stv0900_rf,
  536. state->demod);
  537. rflevel = (rflevel + 100) * (65535 / 70);
  538. if (rflevel < 0)
  539. rflevel = 0;
  540. if (rflevel > 65535)
  541. rflevel = 65535;
  542. *strength = rflevel;
  543. return 0;
  544. }
  545. static s32 stv0900_carr_get_quality(struct dvb_frontend *fe,
  546. const struct stv0900_table *lookup)
  547. {
  548. struct stv0900_state *state = fe->demodulator_priv;
  549. struct stv0900_internal *i_params = state->internal;
  550. enum fe_stv0900_demod_num demod = state->demod;
  551. s32 c_n = -100,
  552. regval, imin, imax,
  553. i,
  554. lock_flag_field,
  555. noise_field1,
  556. noise_field0;
  557. dprintk("%s\n", __func__);
  558. dmd_reg(lock_flag_field, F0900_P1_LOCK_DEFINITIF,
  559. F0900_P2_LOCK_DEFINITIF);
  560. if (stv0900_get_standard(fe, demod) == STV0900_DVBS2_STANDARD) {
  561. dmd_reg(noise_field1, F0900_P1_NOSPLHT_NORMED1,
  562. F0900_P2_NOSPLHT_NORMED1);
  563. dmd_reg(noise_field0, F0900_P1_NOSPLHT_NORMED0,
  564. F0900_P2_NOSPLHT_NORMED0);
  565. } else {
  566. dmd_reg(noise_field1, F0900_P1_NOSDATAT_NORMED1,
  567. F0900_P2_NOSDATAT_NORMED1);
  568. dmd_reg(noise_field0, F0900_P1_NOSDATAT_NORMED0,
  569. F0900_P2_NOSDATAT_NORMED0);
  570. }
  571. if (stv0900_get_bits(i_params, lock_flag_field)) {
  572. if ((lookup != NULL) && lookup->size) {
  573. regval = 0;
  574. msleep(5);
  575. for (i = 0; i < 16; i++) {
  576. regval += MAKEWORD(stv0900_get_bits(i_params,
  577. noise_field1),
  578. stv0900_get_bits(i_params,
  579. noise_field0));
  580. msleep(1);
  581. }
  582. regval /= 16;
  583. imin = 0;
  584. imax = lookup->size - 1;
  585. if (INRANGE(lookup->table[imin].regval,
  586. regval,
  587. lookup->table[imax].regval)) {
  588. while ((imax - imin) > 1) {
  589. i = (imax + imin) >> 1;
  590. if (INRANGE(lookup->table[imin].regval,
  591. regval,
  592. lookup->table[i].regval))
  593. imax = i;
  594. else
  595. imin = i;
  596. }
  597. c_n = ((regval - lookup->table[imin].regval)
  598. * (lookup->table[imax].realval
  599. - lookup->table[imin].realval)
  600. / (lookup->table[imax].regval
  601. - lookup->table[imin].regval))
  602. + lookup->table[imin].realval;
  603. } else if (regval < lookup->table[imin].regval)
  604. c_n = 1000;
  605. }
  606. }
  607. dprintk("%s: Quality = %d\n", __func__, c_n);
  608. return c_n;
  609. }
  610. static int stv0900_read_ucblocks(struct dvb_frontend *fe, u32 * ucblocks)
  611. {
  612. struct stv0900_state *state = fe->demodulator_priv;
  613. struct stv0900_internal *i_params = state->internal;
  614. enum fe_stv0900_demod_num demod = state->demod;
  615. u8 err_val1, err_val0;
  616. s32 err_field1, err_field0;
  617. u32 header_err_val = 0;
  618. *ucblocks = 0x0;
  619. if (stv0900_get_standard(fe, demod) == STV0900_DVBS2_STANDARD) {
  620. /* DVB-S2 delineator errors count */
  621. /* retreiving number for errnous headers */
  622. dmd_reg(err_field0, R0900_P1_BBFCRCKO0,
  623. R0900_P2_BBFCRCKO0);
  624. dmd_reg(err_field1, R0900_P1_BBFCRCKO1,
  625. R0900_P2_BBFCRCKO1);
  626. err_val1 = stv0900_read_reg(i_params, err_field1);
  627. err_val0 = stv0900_read_reg(i_params, err_field0);
  628. header_err_val = (err_val1<<8) | err_val0;
  629. /* retreiving number for errnous packets */
  630. dmd_reg(err_field0, R0900_P1_UPCRCKO0,
  631. R0900_P2_UPCRCKO0);
  632. dmd_reg(err_field1, R0900_P1_UPCRCKO1,
  633. R0900_P2_UPCRCKO1);
  634. err_val1 = stv0900_read_reg(i_params, err_field1);
  635. err_val0 = stv0900_read_reg(i_params, err_field0);
  636. *ucblocks = (err_val1<<8) | err_val0;
  637. *ucblocks += header_err_val;
  638. }
  639. return 0;
  640. }
  641. static int stv0900_read_snr(struct dvb_frontend *fe, u16 *snr)
  642. {
  643. s32 snrlcl = stv0900_carr_get_quality(fe,
  644. (const struct stv0900_table *)&stv0900_s2_cn);
  645. snrlcl = (snrlcl + 30) * 384;
  646. if (snrlcl < 0)
  647. snrlcl = 0;
  648. if (snrlcl > 65535)
  649. snrlcl = 65535;
  650. *snr = snrlcl;
  651. return 0;
  652. }
  653. static u32 stv0900_get_ber(struct stv0900_internal *i_params,
  654. enum fe_stv0900_demod_num demod)
  655. {
  656. u32 ber = 10000000, i;
  657. s32 dmd_state_reg;
  658. s32 demod_state;
  659. s32 vstatus_reg;
  660. s32 prvit_field;
  661. s32 pdel_status_reg;
  662. s32 pdel_lock_field;
  663. dmd_reg(dmd_state_reg, F0900_P1_HEADER_MODE, F0900_P2_HEADER_MODE);
  664. dmd_reg(vstatus_reg, R0900_P1_VSTATUSVIT, R0900_P2_VSTATUSVIT);
  665. dmd_reg(prvit_field, F0900_P1_PRFVIT, F0900_P2_PRFVIT);
  666. dmd_reg(pdel_status_reg, R0900_P1_PDELSTATUS1, R0900_P2_PDELSTATUS1);
  667. dmd_reg(pdel_lock_field, F0900_P1_PKTDELIN_LOCK,
  668. F0900_P2_PKTDELIN_LOCK);
  669. demod_state = stv0900_get_bits(i_params, dmd_state_reg);
  670. switch (demod_state) {
  671. case STV0900_SEARCH:
  672. case STV0900_PLH_DETECTED:
  673. default:
  674. ber = 10000000;
  675. break;
  676. case STV0900_DVBS_FOUND:
  677. ber = 0;
  678. for (i = 0; i < 5; i++) {
  679. msleep(5);
  680. ber += stv0900_get_err_count(i_params, 0, demod);
  681. }
  682. ber /= 5;
  683. if (stv0900_get_bits(i_params, prvit_field)) {
  684. ber *= 9766;
  685. ber = ber >> 13;
  686. }
  687. break;
  688. case STV0900_DVBS2_FOUND:
  689. ber = 0;
  690. for (i = 0; i < 5; i++) {
  691. msleep(5);
  692. ber += stv0900_get_err_count(i_params, 0, demod);
  693. }
  694. ber /= 5;
  695. if (stv0900_get_bits(i_params, pdel_lock_field)) {
  696. ber *= 9766;
  697. ber = ber >> 13;
  698. }
  699. break;
  700. }
  701. return ber;
  702. }
  703. static int stv0900_read_ber(struct dvb_frontend *fe, u32 *ber)
  704. {
  705. struct stv0900_state *state = fe->demodulator_priv;
  706. struct stv0900_internal *internal = state->internal;
  707. *ber = stv0900_get_ber(internal, state->demod);
  708. return 0;
  709. }
  710. int stv0900_get_demod_lock(struct stv0900_internal *i_params,
  711. enum fe_stv0900_demod_num demod, s32 time_out)
  712. {
  713. s32 timer = 0,
  714. lock = 0,
  715. header_field,
  716. lock_field;
  717. enum fe_stv0900_search_state dmd_state;
  718. dmd_reg(header_field, F0900_P1_HEADER_MODE, F0900_P2_HEADER_MODE);
  719. dmd_reg(lock_field, F0900_P1_LOCK_DEFINITIF, F0900_P2_LOCK_DEFINITIF);
  720. while ((timer < time_out) && (lock == 0)) {
  721. dmd_state = stv0900_get_bits(i_params, header_field);
  722. dprintk("Demod State = %d\n", dmd_state);
  723. switch (dmd_state) {
  724. case STV0900_SEARCH:
  725. case STV0900_PLH_DETECTED:
  726. default:
  727. lock = 0;
  728. break;
  729. case STV0900_DVBS2_FOUND:
  730. case STV0900_DVBS_FOUND:
  731. lock = stv0900_get_bits(i_params, lock_field);
  732. break;
  733. }
  734. if (lock == 0)
  735. msleep(10);
  736. timer += 10;
  737. }
  738. if (lock)
  739. dprintk("DEMOD LOCK OK\n");
  740. else
  741. dprintk("DEMOD LOCK FAIL\n");
  742. return lock;
  743. }
  744. void stv0900_stop_all_s2_modcod(struct stv0900_internal *i_params,
  745. enum fe_stv0900_demod_num demod)
  746. {
  747. s32 regflist,
  748. i;
  749. dprintk("%s\n", __func__);
  750. dmd_reg(regflist, R0900_P1_MODCODLST0, R0900_P2_MODCODLST0);
  751. for (i = 0; i < 16; i++)
  752. stv0900_write_reg(i_params, regflist + i, 0xff);
  753. }
  754. void stv0900_activate_s2_modcode(struct stv0900_internal *i_params,
  755. enum fe_stv0900_demod_num demod)
  756. {
  757. u32 matype,
  758. mod_code,
  759. fmod,
  760. reg_index,
  761. field_index;
  762. dprintk("%s\n", __func__);
  763. if (i_params->chip_id <= 0x11) {
  764. msleep(5);
  765. switch (demod) {
  766. case STV0900_DEMOD_1:
  767. default:
  768. mod_code = stv0900_read_reg(i_params,
  769. R0900_P1_PLHMODCOD);
  770. matype = mod_code & 0x3;
  771. mod_code = (mod_code & 0x7f) >> 2;
  772. reg_index = R0900_P1_MODCODLSTF - mod_code / 2;
  773. field_index = mod_code % 2;
  774. break;
  775. case STV0900_DEMOD_2:
  776. mod_code = stv0900_read_reg(i_params,
  777. R0900_P2_PLHMODCOD);
  778. matype = mod_code & 0x3;
  779. mod_code = (mod_code & 0x7f) >> 2;
  780. reg_index = R0900_P2_MODCODLSTF - mod_code / 2;
  781. field_index = mod_code % 2;
  782. break;
  783. }
  784. switch (matype) {
  785. case 0:
  786. default:
  787. fmod = 14;
  788. break;
  789. case 1:
  790. fmod = 13;
  791. break;
  792. case 2:
  793. fmod = 11;
  794. break;
  795. case 3:
  796. fmod = 7;
  797. break;
  798. }
  799. if ((INRANGE(STV0900_QPSK_12, mod_code, STV0900_8PSK_910))
  800. && (matype <= 1)) {
  801. if (field_index == 0)
  802. stv0900_write_reg(i_params, reg_index,
  803. 0xf0 | fmod);
  804. else
  805. stv0900_write_reg(i_params, reg_index,
  806. (fmod << 4) | 0xf);
  807. }
  808. } else if (i_params->chip_id >= 0x12) {
  809. switch (demod) {
  810. case STV0900_DEMOD_1:
  811. default:
  812. for (reg_index = 0; reg_index < 7; reg_index++)
  813. stv0900_write_reg(i_params, R0900_P1_MODCODLST0 + reg_index, 0xff);
  814. stv0900_write_reg(i_params, R0900_P1_MODCODLSTE, 0xff);
  815. stv0900_write_reg(i_params, R0900_P1_MODCODLSTF, 0xcf);
  816. for (reg_index = 0; reg_index < 8; reg_index++)
  817. stv0900_write_reg(i_params, R0900_P1_MODCODLST7 + reg_index, 0xcc);
  818. break;
  819. case STV0900_DEMOD_2:
  820. for (reg_index = 0; reg_index < 7; reg_index++)
  821. stv0900_write_reg(i_params, R0900_P2_MODCODLST0 + reg_index, 0xff);
  822. stv0900_write_reg(i_params, R0900_P2_MODCODLSTE, 0xff);
  823. stv0900_write_reg(i_params, R0900_P2_MODCODLSTF, 0xcf);
  824. for (reg_index = 0; reg_index < 8; reg_index++)
  825. stv0900_write_reg(i_params, R0900_P2_MODCODLST7 + reg_index, 0xcc);
  826. break;
  827. }
  828. }
  829. }
  830. void stv0900_activate_s2_modcode_single(struct stv0900_internal *i_params,
  831. enum fe_stv0900_demod_num demod)
  832. {
  833. u32 reg_index;
  834. dprintk("%s\n", __func__);
  835. switch (demod) {
  836. case STV0900_DEMOD_1:
  837. default:
  838. stv0900_write_reg(i_params, R0900_P1_MODCODLST0, 0xff);
  839. stv0900_write_reg(i_params, R0900_P1_MODCODLST1, 0xf0);
  840. stv0900_write_reg(i_params, R0900_P1_MODCODLSTF, 0x0f);
  841. for (reg_index = 0; reg_index < 13; reg_index++)
  842. stv0900_write_reg(i_params,
  843. R0900_P1_MODCODLST2 + reg_index, 0);
  844. break;
  845. case STV0900_DEMOD_2:
  846. stv0900_write_reg(i_params, R0900_P2_MODCODLST0, 0xff);
  847. stv0900_write_reg(i_params, R0900_P2_MODCODLST1, 0xf0);
  848. stv0900_write_reg(i_params, R0900_P2_MODCODLSTF, 0x0f);
  849. for (reg_index = 0; reg_index < 13; reg_index++)
  850. stv0900_write_reg(i_params,
  851. R0900_P2_MODCODLST2 + reg_index, 0);
  852. break;
  853. }
  854. }
  855. static enum dvbfe_algo stv0900_frontend_algo(struct dvb_frontend *fe)
  856. {
  857. return DVBFE_ALGO_CUSTOM;
  858. }
  859. static int stb0900_set_property(struct dvb_frontend *fe,
  860. struct dtv_property *tvp)
  861. {
  862. dprintk("%s(..)\n", __func__);
  863. return 0;
  864. }
  865. static int stb0900_get_property(struct dvb_frontend *fe,
  866. struct dtv_property *tvp)
  867. {
  868. dprintk("%s(..)\n", __func__);
  869. return 0;
  870. }
  871. void stv0900_start_search(struct stv0900_internal *i_params,
  872. enum fe_stv0900_demod_num demod)
  873. {
  874. switch (demod) {
  875. case STV0900_DEMOD_1:
  876. default:
  877. stv0900_write_bits(i_params, F0900_P1_I2C_DEMOD_MODE, 0x1f);
  878. if (i_params->chip_id == 0x10)
  879. stv0900_write_reg(i_params, R0900_P1_CORRELEXP, 0xaa);
  880. if (i_params->chip_id < 0x20)
  881. stv0900_write_reg(i_params, R0900_P1_CARHDR, 0x55);
  882. if (i_params->dmd1_symbol_rate <= 5000000) {
  883. stv0900_write_reg(i_params, R0900_P1_CARCFG, 0x44);
  884. stv0900_write_reg(i_params, R0900_P1_CFRUP1, 0x0f);
  885. stv0900_write_reg(i_params, R0900_P1_CFRUP0, 0xff);
  886. stv0900_write_reg(i_params, R0900_P1_CFRLOW1, 0xf0);
  887. stv0900_write_reg(i_params, R0900_P1_CFRLOW0, 0x00);
  888. stv0900_write_reg(i_params, R0900_P1_RTCS2, 0x68);
  889. } else {
  890. stv0900_write_reg(i_params, R0900_P1_CARCFG, 0xc4);
  891. stv0900_write_reg(i_params, R0900_P1_RTCS2, 0x44);
  892. }
  893. stv0900_write_reg(i_params, R0900_P1_CFRINIT1, 0);
  894. stv0900_write_reg(i_params, R0900_P1_CFRINIT0, 0);
  895. if (i_params->chip_id >= 0x20) {
  896. stv0900_write_reg(i_params, R0900_P1_EQUALCFG, 0x41);
  897. stv0900_write_reg(i_params, R0900_P1_FFECFG, 0x41);
  898. if ((i_params->dmd1_srch_standard == STV0900_SEARCH_DVBS1) || (i_params->dmd1_srch_standard == STV0900_SEARCH_DSS) || (i_params->dmd1_srch_standard == STV0900_AUTO_SEARCH)) {
  899. stv0900_write_reg(i_params, R0900_P1_VITSCALE, 0x82);
  900. stv0900_write_reg(i_params, R0900_P1_VAVSRVIT, 0x0);
  901. }
  902. }
  903. stv0900_write_reg(i_params, R0900_P1_SFRSTEP, 0x00);
  904. stv0900_write_reg(i_params, R0900_P1_TMGTHRISE, 0xe0);
  905. stv0900_write_reg(i_params, R0900_P1_TMGTHFALL, 0xc0);
  906. stv0900_write_bits(i_params, F0900_P1_SCAN_ENABLE, 0);
  907. stv0900_write_bits(i_params, F0900_P1_CFR_AUTOSCAN, 0);
  908. stv0900_write_bits(i_params, F0900_P1_S1S2_SEQUENTIAL, 0);
  909. stv0900_write_reg(i_params, R0900_P1_RTC, 0x88);
  910. if (i_params->chip_id >= 0x20) {
  911. if (i_params->dmd1_symbol_rate < 2000000) {
  912. stv0900_write_reg(i_params, R0900_P1_CARFREQ, 0x39);
  913. stv0900_write_reg(i_params, R0900_P1_CARHDR, 0x40);
  914. }
  915. if (i_params->dmd1_symbol_rate < 10000000) {
  916. stv0900_write_reg(i_params, R0900_P1_CARFREQ, 0x4c);
  917. stv0900_write_reg(i_params, R0900_P1_CARHDR, 0x20);
  918. } else {
  919. stv0900_write_reg(i_params, R0900_P1_CARFREQ, 0x4b);
  920. stv0900_write_reg(i_params, R0900_P1_CARHDR, 0x20);
  921. }
  922. } else {
  923. if (i_params->dmd1_symbol_rate < 10000000)
  924. stv0900_write_reg(i_params, R0900_P1_CARFREQ, 0xef);
  925. else
  926. stv0900_write_reg(i_params, R0900_P1_CARFREQ, 0xed);
  927. }
  928. switch (i_params->dmd1_srch_algo) {
  929. case STV0900_WARM_START:
  930. stv0900_write_reg(i_params, R0900_P1_DMDISTATE, 0x1f);
  931. stv0900_write_reg(i_params, R0900_P1_DMDISTATE, 0x18);
  932. break;
  933. case STV0900_COLD_START:
  934. stv0900_write_reg(i_params, R0900_P1_DMDISTATE, 0x1f);
  935. stv0900_write_reg(i_params, R0900_P1_DMDISTATE, 0x15);
  936. break;
  937. default:
  938. break;
  939. }
  940. break;
  941. case STV0900_DEMOD_2:
  942. stv0900_write_bits(i_params, F0900_P2_I2C_DEMOD_MODE, 0x1f);
  943. if (i_params->chip_id == 0x10)
  944. stv0900_write_reg(i_params, R0900_P2_CORRELEXP, 0xaa);
  945. if (i_params->chip_id < 0x20)
  946. stv0900_write_reg(i_params, R0900_P2_CARHDR, 0x55);
  947. if (i_params->dmd2_symbol_rate <= 5000000) {
  948. stv0900_write_reg(i_params, R0900_P2_CARCFG, 0x44);
  949. stv0900_write_reg(i_params, R0900_P2_CFRUP1, 0x0f);
  950. stv0900_write_reg(i_params, R0900_P2_CFRUP0, 0xff);
  951. stv0900_write_reg(i_params, R0900_P2_CFRLOW1, 0xf0);
  952. stv0900_write_reg(i_params, R0900_P2_CFRLOW0, 0x00);
  953. stv0900_write_reg(i_params, R0900_P2_RTCS2, 0x68);
  954. } else {
  955. stv0900_write_reg(i_params, R0900_P2_CARCFG, 0xc4);
  956. stv0900_write_reg(i_params, R0900_P2_RTCS2, 0x44);
  957. }
  958. stv0900_write_reg(i_params, R0900_P2_CFRINIT1, 0);
  959. stv0900_write_reg(i_params, R0900_P2_CFRINIT0, 0);
  960. if (i_params->chip_id >= 0x20) {
  961. stv0900_write_reg(i_params, R0900_P2_EQUALCFG, 0x41);
  962. stv0900_write_reg(i_params, R0900_P2_FFECFG, 0x41);
  963. if ((i_params->dmd2_srch_stndrd == STV0900_SEARCH_DVBS1) || (i_params->dmd2_srch_stndrd == STV0900_SEARCH_DSS) || (i_params->dmd2_srch_stndrd == STV0900_AUTO_SEARCH)) {
  964. stv0900_write_reg(i_params, R0900_P2_VITSCALE, 0x82);
  965. stv0900_write_reg(i_params, R0900_P2_VAVSRVIT, 0x0);
  966. }
  967. }
  968. stv0900_write_reg(i_params, R0900_P2_SFRSTEP, 0x00);
  969. stv0900_write_reg(i_params, R0900_P2_TMGTHRISE, 0xe0);
  970. stv0900_write_reg(i_params, R0900_P2_TMGTHFALL, 0xc0);
  971. stv0900_write_bits(i_params, F0900_P2_SCAN_ENABLE, 0);
  972. stv0900_write_bits(i_params, F0900_P2_CFR_AUTOSCAN, 0);
  973. stv0900_write_bits(i_params, F0900_P2_S1S2_SEQUENTIAL, 0);
  974. stv0900_write_reg(i_params, R0900_P2_RTC, 0x88);
  975. if (i_params->chip_id >= 0x20) {
  976. if (i_params->dmd2_symbol_rate < 2000000) {
  977. stv0900_write_reg(i_params, R0900_P2_CARFREQ, 0x39);
  978. stv0900_write_reg(i_params, R0900_P2_CARHDR, 0x40);
  979. }
  980. if (i_params->dmd2_symbol_rate < 10000000) {
  981. stv0900_write_reg(i_params, R0900_P2_CARFREQ, 0x4c);
  982. stv0900_write_reg(i_params, R0900_P2_CARHDR, 0x20);
  983. } else {
  984. stv0900_write_reg(i_params, R0900_P2_CARFREQ, 0x4b);
  985. stv0900_write_reg(i_params, R0900_P2_CARHDR, 0x20);
  986. }
  987. } else {
  988. if (i_params->dmd2_symbol_rate < 10000000)
  989. stv0900_write_reg(i_params, R0900_P2_CARFREQ, 0xef);
  990. else
  991. stv0900_write_reg(i_params, R0900_P2_CARFREQ, 0xed);
  992. }
  993. switch (i_params->dmd2_srch_algo) {
  994. case STV0900_WARM_START:
  995. stv0900_write_reg(i_params, R0900_P2_DMDISTATE, 0x1f);
  996. stv0900_write_reg(i_params, R0900_P2_DMDISTATE, 0x18);
  997. break;
  998. case STV0900_COLD_START:
  999. stv0900_write_reg(i_params, R0900_P2_DMDISTATE, 0x1f);
  1000. stv0900_write_reg(i_params, R0900_P2_DMDISTATE, 0x15);
  1001. break;
  1002. default:
  1003. break;
  1004. }
  1005. break;
  1006. }
  1007. }
  1008. u8 stv0900_get_optim_carr_loop(s32 srate, enum fe_stv0900_modcode modcode,
  1009. s32 pilot, u8 chip_id)
  1010. {
  1011. u8 aclc_value = 0x29;
  1012. s32 i;
  1013. const struct stv0900_car_loop_optim *car_loop_s2;
  1014. dprintk("%s\n", __func__);
  1015. if (chip_id <= 0x12)
  1016. car_loop_s2 = FE_STV0900_S2CarLoop;
  1017. else if (chip_id == 0x20)
  1018. car_loop_s2 = FE_STV0900_S2CarLoopCut20;
  1019. else
  1020. car_loop_s2 = FE_STV0900_S2CarLoop;
  1021. if (modcode < STV0900_QPSK_12) {
  1022. i = 0;
  1023. while ((i < 3) && (modcode != FE_STV0900_S2LowQPCarLoopCut20[i].modcode))
  1024. i++;
  1025. if (i >= 3)
  1026. i = 2;
  1027. } else {
  1028. i = 0;
  1029. while ((i < 14) && (modcode != car_loop_s2[i].modcode))
  1030. i++;
  1031. if (i >= 14) {
  1032. i = 0;
  1033. while ((i < 11) && (modcode != FE_STV0900_S2APSKCarLoopCut20[i].modcode))
  1034. i++;
  1035. if (i >= 11)
  1036. i = 10;
  1037. }
  1038. }
  1039. if (modcode <= STV0900_QPSK_25) {
  1040. if (pilot) {
  1041. if (srate <= 3000000)
  1042. aclc_value = FE_STV0900_S2LowQPCarLoopCut20[i].car_loop_pilots_on_2;
  1043. else if (srate <= 7000000)
  1044. aclc_value = FE_STV0900_S2LowQPCarLoopCut20[i].car_loop_pilots_on_5;
  1045. else if (srate <= 15000000)
  1046. aclc_value = FE_STV0900_S2LowQPCarLoopCut20[i].car_loop_pilots_on_10;
  1047. else if (srate <= 25000000)
  1048. aclc_value = FE_STV0900_S2LowQPCarLoopCut20[i].car_loop_pilots_on_20;
  1049. else
  1050. aclc_value = FE_STV0900_S2LowQPCarLoopCut20[i].car_loop_pilots_on_30;
  1051. } else {
  1052. if (srate <= 3000000)
  1053. aclc_value = FE_STV0900_S2LowQPCarLoopCut20[i].car_loop_pilots_off_2;
  1054. else if (srate <= 7000000)
  1055. aclc_value = FE_STV0900_S2LowQPCarLoopCut20[i].car_loop_pilots_off_5;
  1056. else if (srate <= 15000000)
  1057. aclc_value = FE_STV0900_S2LowQPCarLoopCut20[i].car_loop_pilots_off_10;
  1058. else if (srate <= 25000000)
  1059. aclc_value = FE_STV0900_S2LowQPCarLoopCut20[i].car_loop_pilots_off_20;
  1060. else
  1061. aclc_value = FE_STV0900_S2LowQPCarLoopCut20[i].car_loop_pilots_off_30;
  1062. }
  1063. } else if (modcode <= STV0900_8PSK_910) {
  1064. if (pilot) {
  1065. if (srate <= 3000000)
  1066. aclc_value = car_loop_s2[i].car_loop_pilots_on_2;
  1067. else if (srate <= 7000000)
  1068. aclc_value = car_loop_s2[i].car_loop_pilots_on_5;
  1069. else if (srate <= 15000000)
  1070. aclc_value = car_loop_s2[i].car_loop_pilots_on_10;
  1071. else if (srate <= 25000000)
  1072. aclc_value = car_loop_s2[i].car_loop_pilots_on_20;
  1073. else
  1074. aclc_value = car_loop_s2[i].car_loop_pilots_on_30;
  1075. } else {
  1076. if (srate <= 3000000)
  1077. aclc_value = car_loop_s2[i].car_loop_pilots_off_2;
  1078. else if (srate <= 7000000)
  1079. aclc_value = car_loop_s2[i].car_loop_pilots_off_5;
  1080. else if (srate <= 15000000)
  1081. aclc_value = car_loop_s2[i].car_loop_pilots_off_10;
  1082. else if (srate <= 25000000)
  1083. aclc_value = car_loop_s2[i].car_loop_pilots_off_20;
  1084. else
  1085. aclc_value = car_loop_s2[i].car_loop_pilots_off_30;
  1086. }
  1087. } else {
  1088. if (srate <= 3000000)
  1089. aclc_value = FE_STV0900_S2APSKCarLoopCut20[i].car_loop_pilots_on_2;
  1090. else if (srate <= 7000000)
  1091. aclc_value = FE_STV0900_S2APSKCarLoopCut20[i].car_loop_pilots_on_5;
  1092. else if (srate <= 15000000)
  1093. aclc_value = FE_STV0900_S2APSKCarLoopCut20[i].car_loop_pilots_on_10;
  1094. else if (srate <= 25000000)
  1095. aclc_value = FE_STV0900_S2APSKCarLoopCut20[i].car_loop_pilots_on_20;
  1096. else
  1097. aclc_value = FE_STV0900_S2APSKCarLoopCut20[i].car_loop_pilots_on_30;
  1098. }
  1099. return aclc_value;
  1100. }
  1101. u8 stv0900_get_optim_short_carr_loop(s32 srate, enum fe_stv0900_modulation modulation, u8 chip_id)
  1102. {
  1103. s32 mod_index = 0;
  1104. u8 aclc_value = 0x0b;
  1105. dprintk("%s\n", __func__);
  1106. switch (modulation) {
  1107. case STV0900_QPSK:
  1108. default:
  1109. mod_index = 0;
  1110. break;
  1111. case STV0900_8PSK:
  1112. mod_index = 1;
  1113. break;
  1114. case STV0900_16APSK:
  1115. mod_index = 2;
  1116. break;
  1117. case STV0900_32APSK:
  1118. mod_index = 3;
  1119. break;
  1120. }
  1121. switch (chip_id) {
  1122. case 0x20:
  1123. if (srate <= 3000000)
  1124. aclc_value = FE_STV0900_S2ShortCarLoop[mod_index].car_loop_cut20_2;
  1125. else if (srate <= 7000000)
  1126. aclc_value = FE_STV0900_S2ShortCarLoop[mod_index].car_loop_cut20_5;
  1127. else if (srate <= 15000000)
  1128. aclc_value = FE_STV0900_S2ShortCarLoop[mod_index].car_loop_cut20_10;
  1129. else if (srate <= 25000000)
  1130. aclc_value = FE_STV0900_S2ShortCarLoop[mod_index].car_loop_cut20_20;
  1131. else
  1132. aclc_value = FE_STV0900_S2ShortCarLoop[mod_index].car_loop_cut20_30;
  1133. break;
  1134. case 0x12:
  1135. default:
  1136. if (srate <= 3000000)
  1137. aclc_value = FE_STV0900_S2ShortCarLoop[mod_index].car_loop_cut12_2;
  1138. else if (srate <= 7000000)
  1139. aclc_value = FE_STV0900_S2ShortCarLoop[mod_index].car_loop_cut12_5;
  1140. else if (srate <= 15000000)
  1141. aclc_value = FE_STV0900_S2ShortCarLoop[mod_index].car_loop_cut12_10;
  1142. else if (srate <= 25000000)
  1143. aclc_value = FE_STV0900_S2ShortCarLoop[mod_index].car_loop_cut12_20;
  1144. else
  1145. aclc_value = FE_STV0900_S2ShortCarLoop[mod_index].car_loop_cut12_30;
  1146. break;
  1147. }
  1148. return aclc_value;
  1149. }
  1150. static enum fe_stv0900_error stv0900_st_dvbs2_single(struct stv0900_internal *i_params,
  1151. enum fe_stv0900_demod_mode LDPC_Mode,
  1152. enum fe_stv0900_demod_num demod)
  1153. {
  1154. enum fe_stv0900_error error = STV0900_NO_ERROR;
  1155. dprintk("%s\n", __func__);
  1156. switch (LDPC_Mode) {
  1157. case STV0900_DUAL:
  1158. default:
  1159. if ((i_params->demod_mode != STV0900_DUAL)
  1160. || (stv0900_get_bits(i_params, F0900_DDEMOD) != 1)) {
  1161. stv0900_write_reg(i_params, R0900_GENCFG, 0x1d);
  1162. i_params->demod_mode = STV0900_DUAL;
  1163. stv0900_write_bits(i_params, F0900_FRESFEC, 1);
  1164. stv0900_write_bits(i_params, F0900_FRESFEC, 0);
  1165. }
  1166. break;
  1167. case STV0900_SINGLE:
  1168. if (demod == STV0900_DEMOD_2)
  1169. stv0900_write_reg(i_params, R0900_GENCFG, 0x06);
  1170. else
  1171. stv0900_write_reg(i_params, R0900_GENCFG, 0x04);
  1172. i_params->demod_mode = STV0900_SINGLE;
  1173. stv0900_write_bits(i_params, F0900_FRESFEC, 1);
  1174. stv0900_write_bits(i_params, F0900_FRESFEC, 0);
  1175. stv0900_write_bits(i_params, F0900_P1_ALGOSWRST, 1);
  1176. stv0900_write_bits(i_params, F0900_P1_ALGOSWRST, 0);
  1177. stv0900_write_bits(i_params, F0900_P2_ALGOSWRST, 1);
  1178. stv0900_write_bits(i_params, F0900_P2_ALGOSWRST, 0);
  1179. break;
  1180. }
  1181. return error;
  1182. }
  1183. static enum fe_stv0900_error stv0900_init_internal(struct dvb_frontend *fe,
  1184. struct stv0900_init_params *p_init)
  1185. {
  1186. struct stv0900_state *state = fe->demodulator_priv;
  1187. enum fe_stv0900_error error = STV0900_NO_ERROR;
  1188. enum fe_stv0900_error demodError = STV0900_NO_ERROR;
  1189. int selosci, i;
  1190. struct stv0900_inode *temp_int = find_inode(state->i2c_adap,
  1191. state->config->demod_address);
  1192. dprintk("%s\n", __func__);
  1193. if ((temp_int != NULL) && (p_init->demod_mode == STV0900_DUAL)) {
  1194. state->internal = temp_int->internal;
  1195. (state->internal->dmds_used)++;
  1196. dprintk("%s: Find Internal Structure!\n", __func__);
  1197. return STV0900_NO_ERROR;
  1198. } else {
  1199. state->internal = kmalloc(sizeof(struct stv0900_internal), GFP_KERNEL);
  1200. temp_int = append_internal(state->internal);
  1201. state->internal->dmds_used = 1;
  1202. state->internal->i2c_adap = state->i2c_adap;
  1203. state->internal->i2c_addr = state->config->demod_address;
  1204. state->internal->clkmode = state->config->clkmode;
  1205. state->internal->errs = STV0900_NO_ERROR;
  1206. dprintk("%s: Create New Internal Structure!\n", __func__);
  1207. }
  1208. if (state->internal != NULL) {
  1209. demodError = stv0900_initialize(state->internal);
  1210. if (demodError == STV0900_NO_ERROR) {
  1211. error = STV0900_NO_ERROR;
  1212. } else {
  1213. if (demodError == STV0900_INVALID_HANDLE)
  1214. error = STV0900_INVALID_HANDLE;
  1215. else
  1216. error = STV0900_I2C_ERROR;
  1217. }
  1218. if (state->internal != NULL) {
  1219. if (error == STV0900_NO_ERROR) {
  1220. state->internal->demod_mode = p_init->demod_mode;
  1221. stv0900_st_dvbs2_single(state->internal, state->internal->demod_mode, STV0900_DEMOD_1);
  1222. state->internal->chip_id = stv0900_read_reg(state->internal, R0900_MID);
  1223. state->internal->rolloff = p_init->rolloff;
  1224. state->internal->quartz = p_init->dmd_ref_clk;
  1225. stv0900_write_bits(state->internal, F0900_P1_ROLLOFF_CONTROL, p_init->rolloff);
  1226. stv0900_write_bits(state->internal, F0900_P2_ROLLOFF_CONTROL, p_init->rolloff);
  1227. state->internal->ts_config = p_init->ts_config;
  1228. if (state->internal->ts_config == NULL)
  1229. stv0900_set_ts_parallel_serial(state->internal,
  1230. p_init->path1_ts_clock,
  1231. p_init->path2_ts_clock);
  1232. else {
  1233. for (i = 0; state->internal->ts_config[i].addr != 0xffff; i++)
  1234. stv0900_write_reg(state->internal,
  1235. state->internal->ts_config[i].addr,
  1236. state->internal->ts_config[i].val);
  1237. stv0900_write_bits(state->internal, F0900_P2_RST_HWARE, 1);
  1238. stv0900_write_bits(state->internal, F0900_P2_RST_HWARE, 0);
  1239. stv0900_write_bits(state->internal, F0900_P1_RST_HWARE, 1);
  1240. stv0900_write_bits(state->internal, F0900_P1_RST_HWARE, 0);
  1241. }
  1242. stv0900_write_bits(state->internal, F0900_P1_TUN_MADDRESS, p_init->tun1_maddress);
  1243. switch (p_init->tuner1_adc) {
  1244. case 1:
  1245. stv0900_write_reg(state->internal, R0900_TSTTNR1, 0x26);
  1246. break;
  1247. default:
  1248. break;
  1249. }
  1250. stv0900_write_bits(state->internal, F0900_P2_TUN_MADDRESS, p_init->tun2_maddress);
  1251. switch (p_init->tuner2_adc) {
  1252. case 1:
  1253. stv0900_write_reg(state->internal, R0900_TSTTNR3, 0x26);
  1254. break;
  1255. default:
  1256. break;
  1257. }
  1258. stv0900_write_bits(state->internal, F0900_P1_TUN_IQSWAP, p_init->tun1_iq_inversion);
  1259. stv0900_write_bits(state->internal, F0900_P2_TUN_IQSWAP, p_init->tun2_iq_inversion);
  1260. stv0900_set_mclk(state->internal, 135000000);
  1261. msleep(3);
  1262. switch (state->internal->clkmode) {
  1263. case 0:
  1264. case 2:
  1265. stv0900_write_reg(state->internal, R0900_SYNTCTRL, 0x20 | state->internal->clkmode);
  1266. break;
  1267. default:
  1268. selosci = 0x02 & stv0900_read_reg(state->internal, R0900_SYNTCTRL);
  1269. stv0900_write_reg(state->internal, R0900_SYNTCTRL, 0x20 | selosci);
  1270. break;
  1271. }
  1272. msleep(3);
  1273. state->internal->mclk = stv0900_get_mclk_freq(state->internal, state->internal->quartz);
  1274. if (state->internal->errs)
  1275. error = STV0900_I2C_ERROR;
  1276. }
  1277. } else {
  1278. error = STV0900_INVALID_HANDLE;
  1279. }
  1280. }
  1281. return error;
  1282. }
  1283. static int stv0900_status(struct stv0900_internal *i_params,
  1284. enum fe_stv0900_demod_num demod)
  1285. {
  1286. enum fe_stv0900_search_state demod_state;
  1287. s32 mode_field, delin_field, lock_field, fifo_field, lockedvit_field;
  1288. int locked = FALSE;
  1289. dmd_reg(mode_field, F0900_P1_HEADER_MODE, F0900_P2_HEADER_MODE);
  1290. dmd_reg(lock_field, F0900_P1_LOCK_DEFINITIF, F0900_P2_LOCK_DEFINITIF);
  1291. dmd_reg(delin_field, F0900_P1_PKTDELIN_LOCK, F0900_P2_PKTDELIN_LOCK);
  1292. dmd_reg(fifo_field, F0900_P1_TSFIFO_LINEOK, F0900_P2_TSFIFO_LINEOK);
  1293. dmd_reg(lockedvit_field, F0900_P1_LOCKEDVIT, F0900_P2_LOCKEDVIT);
  1294. demod_state = stv0900_get_bits(i_params, mode_field);
  1295. switch (demod_state) {
  1296. case STV0900_SEARCH:
  1297. case STV0900_PLH_DETECTED:
  1298. default:
  1299. locked = FALSE;
  1300. break;
  1301. case STV0900_DVBS2_FOUND:
  1302. locked = stv0900_get_bits(i_params, lock_field) &&
  1303. stv0900_get_bits(i_params, delin_field) &&
  1304. stv0900_get_bits(i_params, fifo_field);
  1305. break;
  1306. case STV0900_DVBS_FOUND:
  1307. locked = stv0900_get_bits(i_params, lock_field) &&
  1308. stv0900_get_bits(i_params, lockedvit_field) &&
  1309. stv0900_get_bits(i_params, fifo_field);
  1310. break;
  1311. }
  1312. return locked;
  1313. }
  1314. static enum dvbfe_search stv0900_search(struct dvb_frontend *fe,
  1315. struct dvb_frontend_parameters *params)
  1316. {
  1317. struct stv0900_state *state = fe->demodulator_priv;
  1318. struct stv0900_internal *i_params = state->internal;
  1319. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  1320. struct stv0900_search_params p_search;
  1321. struct stv0900_signal_info p_result;
  1322. enum fe_stv0900_error error = STV0900_NO_ERROR;
  1323. dprintk("%s: ", __func__);
  1324. p_result.locked = FALSE;
  1325. p_search.path = state->demod;
  1326. p_search.frequency = c->frequency;
  1327. p_search.symbol_rate = c->symbol_rate;
  1328. p_search.search_range = 10000000;
  1329. p_search.fec = STV0900_FEC_UNKNOWN;
  1330. p_search.standard = STV0900_AUTO_SEARCH;
  1331. p_search.iq_inversion = STV0900_IQ_AUTO;
  1332. p_search.search_algo = STV0900_BLIND_SEARCH;
  1333. if ((INRANGE(100000, p_search.symbol_rate, 70000000)) &&
  1334. (INRANGE(100000, p_search.search_range, 50000000))) {
  1335. switch (p_search.path) {
  1336. case STV0900_DEMOD_1:
  1337. default:
  1338. i_params->dmd1_srch_standard = p_search.standard;
  1339. i_params->dmd1_symbol_rate = p_search.symbol_rate;
  1340. i_params->dmd1_srch_range = p_search.search_range;
  1341. i_params->tuner1_freq = p_search.frequency;
  1342. i_params->dmd1_srch_algo = p_search.search_algo;
  1343. i_params->dmd1_srch_iq_inv = p_search.iq_inversion;
  1344. i_params->dmd1_fec = p_search.fec;
  1345. break;
  1346. case STV0900_DEMOD_2:
  1347. i_params->dmd2_srch_stndrd = p_search.standard;
  1348. i_params->dmd2_symbol_rate = p_search.symbol_rate;
  1349. i_params->dmd2_srch_range = p_search.search_range;
  1350. i_params->tuner2_freq = p_search.frequency;
  1351. i_params->dmd2_srch_algo = p_search.search_algo;
  1352. i_params->dmd2_srch_iq_inv = p_search.iq_inversion;
  1353. i_params->dmd2_fec = p_search.fec;
  1354. break;
  1355. }
  1356. if ((stv0900_algo(fe) == STV0900_RANGEOK) &&
  1357. (i_params->errs == STV0900_NO_ERROR)) {
  1358. switch (p_search.path) {
  1359. case STV0900_DEMOD_1:
  1360. default:
  1361. p_result.locked = i_params->dmd1_rslts.locked;
  1362. p_result.standard = i_params->dmd1_rslts.standard;
  1363. p_result.frequency = i_params->dmd1_rslts.frequency;
  1364. p_result.symbol_rate = i_params->dmd1_rslts.symbol_rate;
  1365. p_result.fec = i_params->dmd1_rslts.fec;
  1366. p_result.modcode = i_params->dmd1_rslts.modcode;
  1367. p_result.pilot = i_params->dmd1_rslts.pilot;
  1368. p_result.frame_length = i_params->dmd1_rslts.frame_length;
  1369. p_result.spectrum = i_params->dmd1_rslts.spectrum;
  1370. p_result.rolloff = i_params->dmd1_rslts.rolloff;
  1371. p_result.modulation = i_params->dmd1_rslts.modulation;
  1372. break;
  1373. case STV0900_DEMOD_2:
  1374. p_result.locked = i_params->dmd2_rslts.locked;
  1375. p_result.standard = i_params->dmd2_rslts.standard;
  1376. p_result.frequency = i_params->dmd2_rslts.frequency;
  1377. p_result.symbol_rate = i_params->dmd2_rslts.symbol_rate;
  1378. p_result.fec = i_params->dmd2_rslts.fec;
  1379. p_result.modcode = i_params->dmd2_rslts.modcode;
  1380. p_result.pilot = i_params->dmd2_rslts.pilot;
  1381. p_result.frame_length = i_params->dmd2_rslts.frame_length;
  1382. p_result.spectrum = i_params->dmd2_rslts.spectrum;
  1383. p_result.rolloff = i_params->dmd2_rslts.rolloff;
  1384. p_result.modulation = i_params->dmd2_rslts.modulation;
  1385. break;
  1386. }
  1387. } else {
  1388. p_result.locked = FALSE;
  1389. switch (p_search.path) {
  1390. case STV0900_DEMOD_1:
  1391. switch (i_params->dmd1_err) {
  1392. case STV0900_I2C_ERROR:
  1393. error = STV0900_I2C_ERROR;
  1394. break;
  1395. case STV0900_NO_ERROR:
  1396. default:
  1397. error = STV0900_SEARCH_FAILED;
  1398. break;
  1399. }
  1400. break;
  1401. case STV0900_DEMOD_2:
  1402. switch (i_params->dmd2_err) {
  1403. case STV0900_I2C_ERROR:
  1404. error = STV0900_I2C_ERROR;
  1405. break;
  1406. case STV0900_NO_ERROR:
  1407. default:
  1408. error = STV0900_SEARCH_FAILED;
  1409. break;
  1410. }
  1411. break;
  1412. }
  1413. }
  1414. } else
  1415. error = STV0900_BAD_PARAMETER;
  1416. if ((p_result.locked == TRUE) && (error == STV0900_NO_ERROR)) {
  1417. dprintk("Search Success\n");
  1418. return DVBFE_ALGO_SEARCH_SUCCESS;
  1419. } else {
  1420. dprintk("Search Fail\n");
  1421. return DVBFE_ALGO_SEARCH_FAILED;
  1422. }
  1423. return DVBFE_ALGO_SEARCH_ERROR;
  1424. }
  1425. static int stv0900_read_status(struct dvb_frontend *fe, enum fe_status *status)
  1426. {
  1427. struct stv0900_state *state = fe->demodulator_priv;
  1428. dprintk("%s: ", __func__);
  1429. if ((stv0900_status(state->internal, state->demod)) == TRUE) {
  1430. dprintk("DEMOD LOCK OK\n");
  1431. *status = FE_HAS_CARRIER
  1432. | FE_HAS_VITERBI
  1433. | FE_HAS_SYNC
  1434. | FE_HAS_LOCK;
  1435. } else
  1436. dprintk("DEMOD LOCK FAIL\n");
  1437. return 0;
  1438. }
  1439. static int stv0900_track(struct dvb_frontend *fe,
  1440. struct dvb_frontend_parameters *p)
  1441. {
  1442. return 0;
  1443. }
  1444. static int stv0900_stop_ts(struct dvb_frontend *fe, int stop_ts)
  1445. {
  1446. struct stv0900_state *state = fe->demodulator_priv;
  1447. struct stv0900_internal *i_params = state->internal;
  1448. enum fe_stv0900_demod_num demod = state->demod;
  1449. s32 rst_field;
  1450. dmd_reg(rst_field, F0900_P1_RST_HWARE, F0900_P2_RST_HWARE);
  1451. if (stop_ts == TRUE)
  1452. stv0900_write_bits(i_params, rst_field, 1);
  1453. else
  1454. stv0900_write_bits(i_params, rst_field, 0);
  1455. return 0;
  1456. }
  1457. static int stv0900_diseqc_init(struct dvb_frontend *fe)
  1458. {
  1459. struct stv0900_state *state = fe->demodulator_priv;
  1460. struct stv0900_internal *i_params = state->internal;
  1461. enum fe_stv0900_demod_num demod = state->demod;
  1462. s32 mode_field, reset_field;
  1463. dmd_reg(mode_field, F0900_P1_DISTX_MODE, F0900_P2_DISTX_MODE);
  1464. dmd_reg(reset_field, F0900_P1_DISEQC_RESET, F0900_P2_DISEQC_RESET);
  1465. stv0900_write_bits(i_params, mode_field, state->config->diseqc_mode);
  1466. stv0900_write_bits(i_params, reset_field, 1);
  1467. stv0900_write_bits(i_params, reset_field, 0);
  1468. return 0;
  1469. }
  1470. static int stv0900_init(struct dvb_frontend *fe)
  1471. {
  1472. dprintk("%s\n", __func__);
  1473. stv0900_stop_ts(fe, 1);
  1474. stv0900_diseqc_init(fe);
  1475. return 0;
  1476. }
  1477. static int stv0900_diseqc_send(struct stv0900_internal *i_params , u8 *Data,
  1478. u32 NbData, enum fe_stv0900_demod_num demod)
  1479. {
  1480. s32 i = 0;
  1481. switch (demod) {
  1482. case STV0900_DEMOD_1:
  1483. default:
  1484. stv0900_write_bits(i_params, F0900_P1_DIS_PRECHARGE, 1);
  1485. while (i < NbData) {
  1486. while (stv0900_get_bits(i_params, F0900_P1_FIFO_FULL))
  1487. ;/* checkpatch complains */
  1488. stv0900_write_reg(i_params, R0900_P1_DISTXDATA, Data[i]);
  1489. i++;
  1490. }
  1491. stv0900_write_bits(i_params, F0900_P1_DIS_PRECHARGE, 0);
  1492. i = 0;
  1493. while ((stv0900_get_bits(i_params, F0900_P1_TX_IDLE) != 1) && (i < 10)) {
  1494. msleep(10);
  1495. i++;
  1496. }
  1497. break;
  1498. case STV0900_DEMOD_2:
  1499. stv0900_write_bits(i_params, F0900_P2_DIS_PRECHARGE, 1);
  1500. while (i < NbData) {
  1501. while (stv0900_get_bits(i_params, F0900_P2_FIFO_FULL))
  1502. ;/* checkpatch complains */
  1503. stv0900_write_reg(i_params, R0900_P2_DISTXDATA, Data[i]);
  1504. i++;
  1505. }
  1506. stv0900_write_bits(i_params, F0900_P2_DIS_PRECHARGE, 0);
  1507. i = 0;
  1508. while ((stv0900_get_bits(i_params, F0900_P2_TX_IDLE) != 1) && (i < 10)) {
  1509. msleep(10);
  1510. i++;
  1511. }
  1512. break;
  1513. }
  1514. return 0;
  1515. }
  1516. static int stv0900_send_master_cmd(struct dvb_frontend *fe,
  1517. struct dvb_diseqc_master_cmd *cmd)
  1518. {
  1519. struct stv0900_state *state = fe->demodulator_priv;
  1520. return stv0900_diseqc_send(state->internal,
  1521. cmd->msg,
  1522. cmd->msg_len,
  1523. state->demod);
  1524. }
  1525. static int stv0900_send_burst(struct dvb_frontend *fe, fe_sec_mini_cmd_t burst)
  1526. {
  1527. struct stv0900_state *state = fe->demodulator_priv;
  1528. struct stv0900_internal *i_params = state->internal;
  1529. enum fe_stv0900_demod_num demod = state->demod;
  1530. s32 mode_field;
  1531. u8 data;
  1532. dmd_reg(mode_field, F0900_P1_DISTX_MODE, F0900_P2_DISTX_MODE);
  1533. switch (burst) {
  1534. case SEC_MINI_A:
  1535. stv0900_write_bits(i_params, mode_field, 3);/* Unmodulated */
  1536. data = 0x00;
  1537. stv0900_diseqc_send(state->internal, &data, 1, state->demod);
  1538. break;
  1539. case SEC_MINI_B:
  1540. stv0900_write_bits(i_params, mode_field, 2);/* Modulated */
  1541. data = 0xff;
  1542. stv0900_diseqc_send(state->internal, &data, 1, state->demod);
  1543. break;
  1544. }
  1545. return 0;
  1546. }
  1547. static int stv0900_recv_slave_reply(struct dvb_frontend *fe,
  1548. struct dvb_diseqc_slave_reply *reply)
  1549. {
  1550. struct stv0900_state *state = fe->demodulator_priv;
  1551. struct stv0900_internal *i_params = state->internal;
  1552. s32 i = 0;
  1553. switch (state->demod) {
  1554. case STV0900_DEMOD_1:
  1555. default:
  1556. reply->msg_len = 0;
  1557. while ((stv0900_get_bits(i_params, F0900_P1_RX_END) != 1) && (i < 10)) {
  1558. msleep(10);
  1559. i++;
  1560. }
  1561. if (stv0900_get_bits(i_params, F0900_P1_RX_END)) {
  1562. reply->msg_len = stv0900_get_bits(i_params, F0900_P1_FIFO_BYTENBR);
  1563. for (i = 0; i < reply->msg_len; i++)
  1564. reply->msg[i] = stv0900_read_reg(i_params, R0900_P1_DISRXDATA);
  1565. }
  1566. break;
  1567. case STV0900_DEMOD_2:
  1568. reply->msg_len = 0;
  1569. while ((stv0900_get_bits(i_params, F0900_P2_RX_END) != 1) && (i < 10)) {
  1570. msleep(10);
  1571. i++;
  1572. }
  1573. if (stv0900_get_bits(i_params, F0900_P2_RX_END)) {
  1574. reply->msg_len = stv0900_get_bits(i_params, F0900_P2_FIFO_BYTENBR);
  1575. for (i = 0; i < reply->msg_len; i++)
  1576. reply->msg[i] = stv0900_read_reg(i_params, R0900_P2_DISRXDATA);
  1577. }
  1578. break;
  1579. }
  1580. return 0;
  1581. }
  1582. static int stv0900_set_tone(struct dvb_frontend *fe, fe_sec_tone_mode_t toneoff)
  1583. {
  1584. struct stv0900_state *state = fe->demodulator_priv;
  1585. struct stv0900_internal *i_params = state->internal;
  1586. enum fe_stv0900_demod_num demod = state->demod;
  1587. s32 mode_field, reset_field;
  1588. dprintk("%s: %s\n", __func__, ((toneoff == 0) ? "On" : "Off"));
  1589. dmd_reg(mode_field, F0900_P1_DISTX_MODE, F0900_P2_DISTX_MODE);
  1590. dmd_reg(reset_field, F0900_P1_DISEQC_RESET, F0900_P2_DISEQC_RESET);
  1591. switch (toneoff) {
  1592. case SEC_TONE_ON:
  1593. /*Set the DiseqC mode to 22Khz _continues_ tone*/
  1594. stv0900_write_bits(i_params, mode_field, 0);
  1595. stv0900_write_bits(i_params, reset_field, 1);
  1596. /*release DiseqC reset to enable the 22KHz tone*/
  1597. stv0900_write_bits(i_params, reset_field, 0);
  1598. break;
  1599. case SEC_TONE_OFF:
  1600. /*return diseqc mode to config->diseqc_mode.
  1601. Usually it's without _continues_ tone */
  1602. stv0900_write_bits(i_params, mode_field,
  1603. state->config->diseqc_mode);
  1604. /*maintain the DiseqC reset to disable the 22KHz tone*/
  1605. stv0900_write_bits(i_params, reset_field, 1);
  1606. stv0900_write_bits(i_params, reset_field, 0);
  1607. break;
  1608. default:
  1609. return -EINVAL;
  1610. }
  1611. return 0;
  1612. }
  1613. static void stv0900_release(struct dvb_frontend *fe)
  1614. {
  1615. struct stv0900_state *state = fe->demodulator_priv;
  1616. dprintk("%s\n", __func__);
  1617. if ((--(state->internal->dmds_used)) <= 0) {
  1618. dprintk("%s: Actually removing\n", __func__);
  1619. remove_inode(state->internal);
  1620. kfree(state->internal);
  1621. }
  1622. kfree(state);
  1623. }
  1624. static struct dvb_frontend_ops stv0900_ops = {
  1625. .info = {
  1626. .name = "STV0900 frontend",
  1627. .type = FE_QPSK,
  1628. .frequency_min = 950000,
  1629. .frequency_max = 2150000,
  1630. .frequency_stepsize = 125,
  1631. .frequency_tolerance = 0,
  1632. .symbol_rate_min = 1000000,
  1633. .symbol_rate_max = 45000000,
  1634. .symbol_rate_tolerance = 500,
  1635. .caps = FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 |
  1636. FE_CAN_FEC_3_4 | FE_CAN_FEC_5_6 |
  1637. FE_CAN_FEC_7_8 | FE_CAN_QPSK |
  1638. FE_CAN_2G_MODULATION |
  1639. FE_CAN_FEC_AUTO
  1640. },
  1641. .release = stv0900_release,
  1642. .init = stv0900_init,
  1643. .get_frontend_algo = stv0900_frontend_algo,
  1644. .i2c_gate_ctrl = stv0900_i2c_gate_ctrl,
  1645. .diseqc_send_master_cmd = stv0900_send_master_cmd,
  1646. .diseqc_send_burst = stv0900_send_burst,
  1647. .diseqc_recv_slave_reply = stv0900_recv_slave_reply,
  1648. .set_tone = stv0900_set_tone,
  1649. .set_property = stb0900_set_property,
  1650. .get_property = stb0900_get_property,
  1651. .search = stv0900_search,
  1652. .track = stv0900_track,
  1653. .read_status = stv0900_read_status,
  1654. .read_ber = stv0900_read_ber,
  1655. .read_signal_strength = stv0900_read_signal_strength,
  1656. .read_snr = stv0900_read_snr,
  1657. .read_ucblocks = stv0900_read_ucblocks,
  1658. };
  1659. struct dvb_frontend *stv0900_attach(const struct stv0900_config *config,
  1660. struct i2c_adapter *i2c,
  1661. int demod)
  1662. {
  1663. struct stv0900_state *state = NULL;
  1664. struct stv0900_init_params init_params;
  1665. enum fe_stv0900_error err_stv0900;
  1666. state = kzalloc(sizeof(struct stv0900_state), GFP_KERNEL);
  1667. if (state == NULL)
  1668. goto error;
  1669. state->demod = demod;
  1670. state->config = config;
  1671. state->i2c_adap = i2c;
  1672. memcpy(&state->frontend.ops, &stv0900_ops,
  1673. sizeof(struct dvb_frontend_ops));
  1674. state->frontend.demodulator_priv = state;
  1675. switch (demod) {
  1676. case 0:
  1677. case 1:
  1678. init_params.dmd_ref_clk = config->xtal;
  1679. init_params.demod_mode = config->demod_mode;
  1680. init_params.rolloff = STV0900_35;
  1681. init_params.path1_ts_clock = config->path1_mode;
  1682. init_params.tun1_maddress = config->tun1_maddress;
  1683. init_params.tun1_iq_inversion = STV0900_IQ_NORMAL;
  1684. init_params.tuner1_adc = config->tun1_adc;
  1685. init_params.path2_ts_clock = config->path2_mode;
  1686. init_params.ts_config = config->ts_config_regs;
  1687. init_params.tun2_maddress = config->tun2_maddress;
  1688. init_params.tuner2_adc = config->tun2_adc;
  1689. init_params.tun2_iq_inversion = STV0900_IQ_SWAPPED;
  1690. err_stv0900 = stv0900_init_internal(&state->frontend,
  1691. &init_params);
  1692. if (err_stv0900)
  1693. goto error;
  1694. break;
  1695. default:
  1696. goto error;
  1697. break;
  1698. }
  1699. dprintk("%s: Attaching STV0900 demodulator(%d) \n", __func__, demod);
  1700. return &state->frontend;
  1701. error:
  1702. dprintk("%s: Failed to attach STV0900 demodulator(%d) \n",
  1703. __func__, demod);
  1704. kfree(state);
  1705. return NULL;
  1706. }
  1707. EXPORT_SYMBOL(stv0900_attach);
  1708. MODULE_PARM_DESC(debug, "Set debug");
  1709. MODULE_AUTHOR("Igor M. Liplianin");
  1710. MODULE_DESCRIPTION("ST STV0900 frontend");
  1711. MODULE_LICENSE("GPL");