ehci-hcd.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247
  1. /*
  2. * Copyright (c) 2000-2004 by David Brownell
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the
  6. * Free Software Foundation; either version 2 of the License, or (at your
  7. * option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but
  10. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  11. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  12. * for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software Foundation,
  16. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  17. */
  18. #include <linux/module.h>
  19. #include <linux/pci.h>
  20. #include <linux/dmapool.h>
  21. #include <linux/kernel.h>
  22. #include <linux/delay.h>
  23. #include <linux/ioport.h>
  24. #include <linux/sched.h>
  25. #include <linux/slab.h>
  26. #include <linux/vmalloc.h>
  27. #include <linux/errno.h>
  28. #include <linux/init.h>
  29. #include <linux/timer.h>
  30. #include <linux/list.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/reboot.h>
  33. #include <linux/usb.h>
  34. #include <linux/moduleparam.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/debugfs.h>
  37. #include "../core/hcd.h"
  38. #include <asm/byteorder.h>
  39. #include <asm/io.h>
  40. #include <asm/irq.h>
  41. #include <asm/system.h>
  42. #include <asm/unaligned.h>
  43. /*-------------------------------------------------------------------------*/
  44. /*
  45. * EHCI hc_driver implementation ... experimental, incomplete.
  46. * Based on the final 1.0 register interface specification.
  47. *
  48. * USB 2.0 shows up in upcoming www.pcmcia.org technology.
  49. * First was PCMCIA, like ISA; then CardBus, which is PCI.
  50. * Next comes "CardBay", using USB 2.0 signals.
  51. *
  52. * Contains additional contributions by Brad Hards, Rory Bolt, and others.
  53. * Special thanks to Intel and VIA for providing host controllers to
  54. * test this driver on, and Cypress (including In-System Design) for
  55. * providing early devices for those host controllers to talk to!
  56. */
  57. #define DRIVER_AUTHOR "David Brownell"
  58. #define DRIVER_DESC "USB 2.0 'Enhanced' Host Controller (EHCI) Driver"
  59. static const char hcd_name [] = "ehci_hcd";
  60. #undef VERBOSE_DEBUG
  61. #undef EHCI_URB_TRACE
  62. #ifdef DEBUG
  63. #define EHCI_STATS
  64. #endif
  65. /* magic numbers that can affect system performance */
  66. #define EHCI_TUNE_CERR 3 /* 0-3 qtd retries; 0 == don't stop */
  67. #define EHCI_TUNE_RL_HS 4 /* nak throttle; see 4.9 */
  68. #define EHCI_TUNE_RL_TT 0
  69. #define EHCI_TUNE_MULT_HS 1 /* 1-3 transactions/uframe; 4.10.3 */
  70. #define EHCI_TUNE_MULT_TT 1
  71. #define EHCI_TUNE_FLS 2 /* (small) 256 frame schedule */
  72. #define EHCI_IAA_MSECS 10 /* arbitrary */
  73. #define EHCI_IO_JIFFIES (HZ/10) /* io watchdog > irq_thresh */
  74. #define EHCI_ASYNC_JIFFIES (HZ/20) /* async idle timeout */
  75. #define EHCI_SHRINK_FRAMES 5 /* async qh unlink delay */
  76. /* Initial IRQ latency: faster than hw default */
  77. static int log2_irq_thresh = 0; // 0 to 6
  78. module_param (log2_irq_thresh, int, S_IRUGO);
  79. MODULE_PARM_DESC (log2_irq_thresh, "log2 IRQ latency, 1-64 microframes");
  80. /* initial park setting: slower than hw default */
  81. static unsigned park = 0;
  82. module_param (park, uint, S_IRUGO);
  83. MODULE_PARM_DESC (park, "park setting; 1-3 back-to-back async packets");
  84. /* for flakey hardware, ignore overcurrent indicators */
  85. static int ignore_oc = 0;
  86. module_param (ignore_oc, bool, S_IRUGO);
  87. MODULE_PARM_DESC (ignore_oc, "ignore bogus hardware overcurrent indications");
  88. #define INTR_MASK (STS_IAA | STS_FATAL | STS_PCD | STS_ERR | STS_INT)
  89. /*-------------------------------------------------------------------------*/
  90. #include "ehci.h"
  91. #include "ehci-dbg.c"
  92. /*-------------------------------------------------------------------------*/
  93. static void
  94. timer_action(struct ehci_hcd *ehci, enum ehci_timer_action action)
  95. {
  96. /* Don't override timeouts which shrink or (later) disable
  97. * the async ring; just the I/O watchdog. Note that if a
  98. * SHRINK were pending, OFF would never be requested.
  99. */
  100. if (timer_pending(&ehci->watchdog)
  101. && ((BIT(TIMER_ASYNC_SHRINK) | BIT(TIMER_ASYNC_OFF))
  102. & ehci->actions))
  103. return;
  104. if (!test_and_set_bit(action, &ehci->actions)) {
  105. unsigned long t;
  106. switch (action) {
  107. case TIMER_IO_WATCHDOG:
  108. if (!ehci->need_io_watchdog)
  109. return;
  110. t = EHCI_IO_JIFFIES;
  111. break;
  112. case TIMER_ASYNC_OFF:
  113. t = EHCI_ASYNC_JIFFIES;
  114. break;
  115. /* case TIMER_ASYNC_SHRINK: */
  116. default:
  117. /* add a jiffie since we synch against the
  118. * 8 KHz uframe counter.
  119. */
  120. t = DIV_ROUND_UP(EHCI_SHRINK_FRAMES * HZ, 1000) + 1;
  121. break;
  122. }
  123. mod_timer(&ehci->watchdog, t + jiffies);
  124. }
  125. }
  126. /*-------------------------------------------------------------------------*/
  127. /*
  128. * handshake - spin reading hc until handshake completes or fails
  129. * @ptr: address of hc register to be read
  130. * @mask: bits to look at in result of read
  131. * @done: value of those bits when handshake succeeds
  132. * @usec: timeout in microseconds
  133. *
  134. * Returns negative errno, or zero on success
  135. *
  136. * Success happens when the "mask" bits have the specified value (hardware
  137. * handshake done). There are two failure modes: "usec" have passed (major
  138. * hardware flakeout), or the register reads as all-ones (hardware removed).
  139. *
  140. * That last failure should_only happen in cases like physical cardbus eject
  141. * before driver shutdown. But it also seems to be caused by bugs in cardbus
  142. * bridge shutdown: shutting down the bridge before the devices using it.
  143. */
  144. static int handshake (struct ehci_hcd *ehci, void __iomem *ptr,
  145. u32 mask, u32 done, int usec)
  146. {
  147. u32 result;
  148. do {
  149. result = ehci_readl(ehci, ptr);
  150. if (result == ~(u32)0) /* card removed */
  151. return -ENODEV;
  152. result &= mask;
  153. if (result == done)
  154. return 0;
  155. udelay (1);
  156. usec--;
  157. } while (usec > 0);
  158. return -ETIMEDOUT;
  159. }
  160. /* force HC to halt state from unknown (EHCI spec section 2.3) */
  161. static int ehci_halt (struct ehci_hcd *ehci)
  162. {
  163. u32 temp = ehci_readl(ehci, &ehci->regs->status);
  164. /* disable any irqs left enabled by previous code */
  165. ehci_writel(ehci, 0, &ehci->regs->intr_enable);
  166. if ((temp & STS_HALT) != 0)
  167. return 0;
  168. temp = ehci_readl(ehci, &ehci->regs->command);
  169. temp &= ~CMD_RUN;
  170. ehci_writel(ehci, temp, &ehci->regs->command);
  171. return handshake (ehci, &ehci->regs->status,
  172. STS_HALT, STS_HALT, 16 * 125);
  173. }
  174. static int handshake_on_error_set_halt(struct ehci_hcd *ehci, void __iomem *ptr,
  175. u32 mask, u32 done, int usec)
  176. {
  177. int error;
  178. error = handshake(ehci, ptr, mask, done, usec);
  179. if (error) {
  180. ehci_halt(ehci);
  181. ehci_to_hcd(ehci)->state = HC_STATE_HALT;
  182. ehci_err(ehci, "force halt; handhake %p %08x %08x -> %d\n",
  183. ptr, mask, done, error);
  184. }
  185. return error;
  186. }
  187. /* put TDI/ARC silicon into EHCI mode */
  188. static void tdi_reset (struct ehci_hcd *ehci)
  189. {
  190. u32 __iomem *reg_ptr;
  191. u32 tmp;
  192. reg_ptr = (u32 __iomem *)(((u8 __iomem *)ehci->regs) + USBMODE);
  193. tmp = ehci_readl(ehci, reg_ptr);
  194. tmp |= USBMODE_CM_HC;
  195. /* The default byte access to MMR space is LE after
  196. * controller reset. Set the required endian mode
  197. * for transfer buffers to match the host microprocessor
  198. */
  199. if (ehci_big_endian_mmio(ehci))
  200. tmp |= USBMODE_BE;
  201. ehci_writel(ehci, tmp, reg_ptr);
  202. }
  203. /* reset a non-running (STS_HALT == 1) controller */
  204. static int ehci_reset (struct ehci_hcd *ehci)
  205. {
  206. int retval;
  207. u32 command = ehci_readl(ehci, &ehci->regs->command);
  208. command |= CMD_RESET;
  209. dbg_cmd (ehci, "reset", command);
  210. ehci_writel(ehci, command, &ehci->regs->command);
  211. ehci_to_hcd(ehci)->state = HC_STATE_HALT;
  212. ehci->next_statechange = jiffies;
  213. retval = handshake (ehci, &ehci->regs->command,
  214. CMD_RESET, 0, 250 * 1000);
  215. if (ehci->has_hostpc) {
  216. ehci_writel(ehci, USBMODE_EX_HC | USBMODE_EX_VBPS,
  217. (u32 __iomem *)(((u8 *)ehci->regs) + USBMODE_EX));
  218. ehci_writel(ehci, TXFIFO_DEFAULT,
  219. (u32 __iomem *)(((u8 *)ehci->regs) + TXFILLTUNING));
  220. }
  221. if (retval)
  222. return retval;
  223. if (ehci_is_TDI(ehci))
  224. tdi_reset (ehci);
  225. return retval;
  226. }
  227. /* idle the controller (from running) */
  228. static void ehci_quiesce (struct ehci_hcd *ehci)
  229. {
  230. u32 temp;
  231. #ifdef DEBUG
  232. if (!HC_IS_RUNNING (ehci_to_hcd(ehci)->state))
  233. BUG ();
  234. #endif
  235. /* wait for any schedule enables/disables to take effect */
  236. temp = ehci_readl(ehci, &ehci->regs->command) << 10;
  237. temp &= STS_ASS | STS_PSS;
  238. if (handshake_on_error_set_halt(ehci, &ehci->regs->status,
  239. STS_ASS | STS_PSS, temp, 16 * 125))
  240. return;
  241. /* then disable anything that's still active */
  242. temp = ehci_readl(ehci, &ehci->regs->command);
  243. temp &= ~(CMD_ASE | CMD_IAAD | CMD_PSE);
  244. ehci_writel(ehci, temp, &ehci->regs->command);
  245. /* hardware can take 16 microframes to turn off ... */
  246. handshake_on_error_set_halt(ehci, &ehci->regs->status,
  247. STS_ASS | STS_PSS, 0, 16 * 125);
  248. }
  249. /*-------------------------------------------------------------------------*/
  250. static void end_unlink_async(struct ehci_hcd *ehci);
  251. static void ehci_work(struct ehci_hcd *ehci);
  252. #include "ehci-hub.c"
  253. #include "ehci-mem.c"
  254. #include "ehci-q.c"
  255. #include "ehci-sched.c"
  256. /*-------------------------------------------------------------------------*/
  257. static void ehci_iaa_watchdog(unsigned long param)
  258. {
  259. struct ehci_hcd *ehci = (struct ehci_hcd *) param;
  260. unsigned long flags;
  261. spin_lock_irqsave (&ehci->lock, flags);
  262. /* Lost IAA irqs wedge things badly; seen first with a vt8235.
  263. * So we need this watchdog, but must protect it against both
  264. * (a) SMP races against real IAA firing and retriggering, and
  265. * (b) clean HC shutdown, when IAA watchdog was pending.
  266. */
  267. if (ehci->reclaim
  268. && !timer_pending(&ehci->iaa_watchdog)
  269. && HC_IS_RUNNING(ehci_to_hcd(ehci)->state)) {
  270. u32 cmd, status;
  271. /* If we get here, IAA is *REALLY* late. It's barely
  272. * conceivable that the system is so busy that CMD_IAAD
  273. * is still legitimately set, so let's be sure it's
  274. * clear before we read STS_IAA. (The HC should clear
  275. * CMD_IAAD when it sets STS_IAA.)
  276. */
  277. cmd = ehci_readl(ehci, &ehci->regs->command);
  278. if (cmd & CMD_IAAD)
  279. ehci_writel(ehci, cmd & ~CMD_IAAD,
  280. &ehci->regs->command);
  281. /* If IAA is set here it either legitimately triggered
  282. * before we cleared IAAD above (but _way_ late, so we'll
  283. * still count it as lost) ... or a silicon erratum:
  284. * - VIA seems to set IAA without triggering the IRQ;
  285. * - IAAD potentially cleared without setting IAA.
  286. */
  287. status = ehci_readl(ehci, &ehci->regs->status);
  288. if ((status & STS_IAA) || !(cmd & CMD_IAAD)) {
  289. COUNT (ehci->stats.lost_iaa);
  290. ehci_writel(ehci, STS_IAA, &ehci->regs->status);
  291. }
  292. ehci_vdbg(ehci, "IAA watchdog: status %x cmd %x\n",
  293. status, cmd);
  294. end_unlink_async(ehci);
  295. }
  296. spin_unlock_irqrestore(&ehci->lock, flags);
  297. }
  298. static void ehci_watchdog(unsigned long param)
  299. {
  300. struct ehci_hcd *ehci = (struct ehci_hcd *) param;
  301. unsigned long flags;
  302. spin_lock_irqsave(&ehci->lock, flags);
  303. /* stop async processing after it's idled a bit */
  304. if (test_bit (TIMER_ASYNC_OFF, &ehci->actions))
  305. start_unlink_async (ehci, ehci->async);
  306. /* ehci could run by timer, without IRQs ... */
  307. ehci_work (ehci);
  308. spin_unlock_irqrestore (&ehci->lock, flags);
  309. }
  310. /* On some systems, leaving remote wakeup enabled prevents system shutdown.
  311. * The firmware seems to think that powering off is a wakeup event!
  312. * This routine turns off remote wakeup and everything else, on all ports.
  313. */
  314. static void ehci_turn_off_all_ports(struct ehci_hcd *ehci)
  315. {
  316. int port = HCS_N_PORTS(ehci->hcs_params);
  317. while (port--)
  318. ehci_writel(ehci, PORT_RWC_BITS,
  319. &ehci->regs->port_status[port]);
  320. }
  321. /*
  322. * Halt HC, turn off all ports, and let the BIOS use the companion controllers.
  323. * Should be called with ehci->lock held.
  324. */
  325. static void ehci_silence_controller(struct ehci_hcd *ehci)
  326. {
  327. ehci_halt(ehci);
  328. ehci_turn_off_all_ports(ehci);
  329. /* make BIOS/etc use companion controller during reboot */
  330. ehci_writel(ehci, 0, &ehci->regs->configured_flag);
  331. /* unblock posted writes */
  332. ehci_readl(ehci, &ehci->regs->configured_flag);
  333. }
  334. /* ehci_shutdown kick in for silicon on any bus (not just pci, etc).
  335. * This forcibly disables dma and IRQs, helping kexec and other cases
  336. * where the next system software may expect clean state.
  337. */
  338. static void ehci_shutdown(struct usb_hcd *hcd)
  339. {
  340. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  341. del_timer_sync(&ehci->watchdog);
  342. del_timer_sync(&ehci->iaa_watchdog);
  343. spin_lock_irq(&ehci->lock);
  344. ehci_silence_controller(ehci);
  345. spin_unlock_irq(&ehci->lock);
  346. }
  347. static void ehci_port_power (struct ehci_hcd *ehci, int is_on)
  348. {
  349. unsigned port;
  350. if (!HCS_PPC (ehci->hcs_params))
  351. return;
  352. ehci_dbg (ehci, "...power%s ports...\n", is_on ? "up" : "down");
  353. for (port = HCS_N_PORTS (ehci->hcs_params); port > 0; )
  354. (void) ehci_hub_control(ehci_to_hcd(ehci),
  355. is_on ? SetPortFeature : ClearPortFeature,
  356. USB_PORT_FEAT_POWER,
  357. port--, NULL, 0);
  358. /* Flush those writes */
  359. ehci_readl(ehci, &ehci->regs->command);
  360. msleep(20);
  361. }
  362. /*-------------------------------------------------------------------------*/
  363. /*
  364. * ehci_work is called from some interrupts, timers, and so on.
  365. * it calls driver completion functions, after dropping ehci->lock.
  366. */
  367. static void ehci_work (struct ehci_hcd *ehci)
  368. {
  369. timer_action_done (ehci, TIMER_IO_WATCHDOG);
  370. /* another CPU may drop ehci->lock during a schedule scan while
  371. * it reports urb completions. this flag guards against bogus
  372. * attempts at re-entrant schedule scanning.
  373. */
  374. if (ehci->scanning)
  375. return;
  376. ehci->scanning = 1;
  377. scan_async (ehci);
  378. if (ehci->next_uframe != -1)
  379. scan_periodic (ehci);
  380. ehci->scanning = 0;
  381. /* the IO watchdog guards against hardware or driver bugs that
  382. * misplace IRQs, and should let us run completely without IRQs.
  383. * such lossage has been observed on both VT6202 and VT8235.
  384. */
  385. if (HC_IS_RUNNING (ehci_to_hcd(ehci)->state) &&
  386. (ehci->async->qh_next.ptr != NULL ||
  387. ehci->periodic_sched != 0))
  388. timer_action (ehci, TIMER_IO_WATCHDOG);
  389. }
  390. /*
  391. * Called when the ehci_hcd module is removed.
  392. */
  393. static void ehci_stop (struct usb_hcd *hcd)
  394. {
  395. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  396. ehci_dbg (ehci, "stop\n");
  397. /* no more interrupts ... */
  398. del_timer_sync (&ehci->watchdog);
  399. del_timer_sync(&ehci->iaa_watchdog);
  400. spin_lock_irq(&ehci->lock);
  401. if (HC_IS_RUNNING (hcd->state))
  402. ehci_quiesce (ehci);
  403. ehci_silence_controller(ehci);
  404. ehci_reset (ehci);
  405. spin_unlock_irq(&ehci->lock);
  406. remove_companion_file(ehci);
  407. remove_debug_files (ehci);
  408. /* root hub is shut down separately (first, when possible) */
  409. spin_lock_irq (&ehci->lock);
  410. if (ehci->async)
  411. ehci_work (ehci);
  412. spin_unlock_irq (&ehci->lock);
  413. ehci_mem_cleanup (ehci);
  414. #ifdef EHCI_STATS
  415. ehci_dbg (ehci, "irq normal %ld err %ld reclaim %ld (lost %ld)\n",
  416. ehci->stats.normal, ehci->stats.error, ehci->stats.reclaim,
  417. ehci->stats.lost_iaa);
  418. ehci_dbg (ehci, "complete %ld unlink %ld\n",
  419. ehci->stats.complete, ehci->stats.unlink);
  420. #endif
  421. dbg_status (ehci, "ehci_stop completed",
  422. ehci_readl(ehci, &ehci->regs->status));
  423. }
  424. /* one-time init, only for memory state */
  425. static int ehci_init(struct usb_hcd *hcd)
  426. {
  427. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  428. u32 temp;
  429. int retval;
  430. u32 hcc_params;
  431. struct ehci_qh_hw *hw;
  432. spin_lock_init(&ehci->lock);
  433. /*
  434. * keep io watchdog by default, those good HCDs could turn off it later
  435. */
  436. ehci->need_io_watchdog = 1;
  437. init_timer(&ehci->watchdog);
  438. ehci->watchdog.function = ehci_watchdog;
  439. ehci->watchdog.data = (unsigned long) ehci;
  440. init_timer(&ehci->iaa_watchdog);
  441. ehci->iaa_watchdog.function = ehci_iaa_watchdog;
  442. ehci->iaa_watchdog.data = (unsigned long) ehci;
  443. /*
  444. * hw default: 1K periodic list heads, one per frame.
  445. * periodic_size can shrink by USBCMD update if hcc_params allows.
  446. */
  447. ehci->periodic_size = DEFAULT_I_TDPS;
  448. INIT_LIST_HEAD(&ehci->cached_itd_list);
  449. if ((retval = ehci_mem_init(ehci, GFP_KERNEL)) < 0)
  450. return retval;
  451. /* controllers may cache some of the periodic schedule ... */
  452. hcc_params = ehci_readl(ehci, &ehci->caps->hcc_params);
  453. if (HCC_ISOC_CACHE(hcc_params)) // full frame cache
  454. ehci->i_thresh = 8;
  455. else // N microframes cached
  456. ehci->i_thresh = 2 + HCC_ISOC_THRES(hcc_params);
  457. ehci->reclaim = NULL;
  458. ehci->next_uframe = -1;
  459. ehci->clock_frame = -1;
  460. /*
  461. * dedicate a qh for the async ring head, since we couldn't unlink
  462. * a 'real' qh without stopping the async schedule [4.8]. use it
  463. * as the 'reclamation list head' too.
  464. * its dummy is used in hw_alt_next of many tds, to prevent the qh
  465. * from automatically advancing to the next td after short reads.
  466. */
  467. ehci->async->qh_next.qh = NULL;
  468. hw = ehci->async->hw;
  469. hw->hw_next = QH_NEXT(ehci, ehci->async->qh_dma);
  470. hw->hw_info1 = cpu_to_hc32(ehci, QH_HEAD);
  471. hw->hw_token = cpu_to_hc32(ehci, QTD_STS_HALT);
  472. hw->hw_qtd_next = EHCI_LIST_END(ehci);
  473. ehci->async->qh_state = QH_STATE_LINKED;
  474. hw->hw_alt_next = QTD_NEXT(ehci, ehci->async->dummy->qtd_dma);
  475. /* clear interrupt enables, set irq latency */
  476. if (log2_irq_thresh < 0 || log2_irq_thresh > 6)
  477. log2_irq_thresh = 0;
  478. temp = 1 << (16 + log2_irq_thresh);
  479. if (HCC_CANPARK(hcc_params)) {
  480. /* HW default park == 3, on hardware that supports it (like
  481. * NVidia and ALI silicon), maximizes throughput on the async
  482. * schedule by avoiding QH fetches between transfers.
  483. *
  484. * With fast usb storage devices and NForce2, "park" seems to
  485. * make problems: throughput reduction (!), data errors...
  486. */
  487. if (park) {
  488. park = min(park, (unsigned) 3);
  489. temp |= CMD_PARK;
  490. temp |= park << 8;
  491. }
  492. ehci_dbg(ehci, "park %d\n", park);
  493. }
  494. if (HCC_PGM_FRAMELISTLEN(hcc_params)) {
  495. /* periodic schedule size can be smaller than default */
  496. temp &= ~(3 << 2);
  497. temp |= (EHCI_TUNE_FLS << 2);
  498. switch (EHCI_TUNE_FLS) {
  499. case 0: ehci->periodic_size = 1024; break;
  500. case 1: ehci->periodic_size = 512; break;
  501. case 2: ehci->periodic_size = 256; break;
  502. default: BUG();
  503. }
  504. }
  505. ehci->command = temp;
  506. return 0;
  507. }
  508. /* start HC running; it's halted, ehci_init() has been run (once) */
  509. static int ehci_run (struct usb_hcd *hcd)
  510. {
  511. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  512. int retval;
  513. u32 temp;
  514. u32 hcc_params;
  515. hcd->uses_new_polling = 1;
  516. hcd->poll_rh = 0;
  517. /* EHCI spec section 4.1 */
  518. if ((retval = ehci_reset(ehci)) != 0) {
  519. ehci_mem_cleanup(ehci);
  520. return retval;
  521. }
  522. ehci_writel(ehci, ehci->periodic_dma, &ehci->regs->frame_list);
  523. ehci_writel(ehci, (u32)ehci->async->qh_dma, &ehci->regs->async_next);
  524. /*
  525. * hcc_params controls whether ehci->regs->segment must (!!!)
  526. * be used; it constrains QH/ITD/SITD and QTD locations.
  527. * pci_pool consistent memory always uses segment zero.
  528. * streaming mappings for I/O buffers, like pci_map_single(),
  529. * can return segments above 4GB, if the device allows.
  530. *
  531. * NOTE: the dma mask is visible through dma_supported(), so
  532. * drivers can pass this info along ... like NETIF_F_HIGHDMA,
  533. * Scsi_Host.highmem_io, and so forth. It's readonly to all
  534. * host side drivers though.
  535. */
  536. hcc_params = ehci_readl(ehci, &ehci->caps->hcc_params);
  537. if (HCC_64BIT_ADDR(hcc_params)) {
  538. ehci_writel(ehci, 0, &ehci->regs->segment);
  539. #if 0
  540. // this is deeply broken on almost all architectures
  541. if (!dma_set_mask(hcd->self.controller, DMA_BIT_MASK(64)))
  542. ehci_info(ehci, "enabled 64bit DMA\n");
  543. #endif
  544. }
  545. // Philips, Intel, and maybe others need CMD_RUN before the
  546. // root hub will detect new devices (why?); NEC doesn't
  547. ehci->command &= ~(CMD_LRESET|CMD_IAAD|CMD_PSE|CMD_ASE|CMD_RESET);
  548. ehci->command |= CMD_RUN;
  549. ehci_writel(ehci, ehci->command, &ehci->regs->command);
  550. dbg_cmd (ehci, "init", ehci->command);
  551. /*
  552. * Start, enabling full USB 2.0 functionality ... usb 1.1 devices
  553. * are explicitly handed to companion controller(s), so no TT is
  554. * involved with the root hub. (Except where one is integrated,
  555. * and there's no companion controller unless maybe for USB OTG.)
  556. *
  557. * Turning on the CF flag will transfer ownership of all ports
  558. * from the companions to the EHCI controller. If any of the
  559. * companions are in the middle of a port reset at the time, it
  560. * could cause trouble. Write-locking ehci_cf_port_reset_rwsem
  561. * guarantees that no resets are in progress. After we set CF,
  562. * a short delay lets the hardware catch up; new resets shouldn't
  563. * be started before the port switching actions could complete.
  564. */
  565. down_write(&ehci_cf_port_reset_rwsem);
  566. hcd->state = HC_STATE_RUNNING;
  567. ehci_writel(ehci, FLAG_CF, &ehci->regs->configured_flag);
  568. ehci_readl(ehci, &ehci->regs->command); /* unblock posted writes */
  569. msleep(5);
  570. up_write(&ehci_cf_port_reset_rwsem);
  571. temp = HC_VERSION(ehci_readl(ehci, &ehci->caps->hc_capbase));
  572. ehci_info (ehci,
  573. "USB %x.%x started, EHCI %x.%02x%s\n",
  574. ((ehci->sbrn & 0xf0)>>4), (ehci->sbrn & 0x0f),
  575. temp >> 8, temp & 0xff,
  576. ignore_oc ? ", overcurrent ignored" : "");
  577. ehci_writel(ehci, INTR_MASK,
  578. &ehci->regs->intr_enable); /* Turn On Interrupts */
  579. /* GRR this is run-once init(), being done every time the HC starts.
  580. * So long as they're part of class devices, we can't do it init()
  581. * since the class device isn't created that early.
  582. */
  583. create_debug_files(ehci);
  584. create_companion_file(ehci);
  585. return 0;
  586. }
  587. /*-------------------------------------------------------------------------*/
  588. static irqreturn_t ehci_irq (struct usb_hcd *hcd)
  589. {
  590. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  591. u32 status, masked_status, pcd_status = 0, cmd;
  592. int bh;
  593. spin_lock (&ehci->lock);
  594. status = ehci_readl(ehci, &ehci->regs->status);
  595. /* e.g. cardbus physical eject */
  596. if (status == ~(u32) 0) {
  597. ehci_dbg (ehci, "device removed\n");
  598. goto dead;
  599. }
  600. masked_status = status & INTR_MASK;
  601. if (!masked_status) { /* irq sharing? */
  602. spin_unlock(&ehci->lock);
  603. return IRQ_NONE;
  604. }
  605. /* clear (just) interrupts */
  606. ehci_writel(ehci, masked_status, &ehci->regs->status);
  607. cmd = ehci_readl(ehci, &ehci->regs->command);
  608. bh = 0;
  609. #ifdef VERBOSE_DEBUG
  610. /* unrequested/ignored: Frame List Rollover */
  611. dbg_status (ehci, "irq", status);
  612. #endif
  613. /* INT, ERR, and IAA interrupt rates can be throttled */
  614. /* normal [4.15.1.2] or error [4.15.1.1] completion */
  615. if (likely ((status & (STS_INT|STS_ERR)) != 0)) {
  616. if (likely ((status & STS_ERR) == 0))
  617. COUNT (ehci->stats.normal);
  618. else
  619. COUNT (ehci->stats.error);
  620. bh = 1;
  621. }
  622. /* complete the unlinking of some qh [4.15.2.3] */
  623. if (status & STS_IAA) {
  624. /* guard against (alleged) silicon errata */
  625. if (cmd & CMD_IAAD) {
  626. ehci_writel(ehci, cmd & ~CMD_IAAD,
  627. &ehci->regs->command);
  628. ehci_dbg(ehci, "IAA with IAAD still set?\n");
  629. }
  630. if (ehci->reclaim) {
  631. COUNT(ehci->stats.reclaim);
  632. end_unlink_async(ehci);
  633. } else
  634. ehci_dbg(ehci, "IAA with nothing to reclaim?\n");
  635. }
  636. /* remote wakeup [4.3.1] */
  637. if (status & STS_PCD) {
  638. unsigned i = HCS_N_PORTS (ehci->hcs_params);
  639. /* kick root hub later */
  640. pcd_status = status;
  641. /* resume root hub? */
  642. if (!(cmd & CMD_RUN))
  643. usb_hcd_resume_root_hub(hcd);
  644. while (i--) {
  645. int pstatus = ehci_readl(ehci,
  646. &ehci->regs->port_status [i]);
  647. if (pstatus & PORT_OWNER)
  648. continue;
  649. if (!(test_bit(i, &ehci->suspended_ports) &&
  650. ((pstatus & PORT_RESUME) ||
  651. !(pstatus & PORT_SUSPEND)) &&
  652. (pstatus & PORT_PE) &&
  653. ehci->reset_done[i] == 0))
  654. continue;
  655. /* start 20 msec resume signaling from this port,
  656. * and make khubd collect PORT_STAT_C_SUSPEND to
  657. * stop that signaling.
  658. */
  659. ehci->reset_done [i] = jiffies + msecs_to_jiffies (20);
  660. ehci_dbg (ehci, "port %d remote wakeup\n", i + 1);
  661. mod_timer(&hcd->rh_timer, ehci->reset_done[i]);
  662. }
  663. }
  664. /* PCI errors [4.15.2.4] */
  665. if (unlikely ((status & STS_FATAL) != 0)) {
  666. ehci_err(ehci, "fatal error\n");
  667. dbg_cmd(ehci, "fatal", cmd);
  668. dbg_status(ehci, "fatal", status);
  669. ehci_halt(ehci);
  670. dead:
  671. ehci_reset(ehci);
  672. ehci_writel(ehci, 0, &ehci->regs->configured_flag);
  673. /* generic layer kills/unlinks all urbs, then
  674. * uses ehci_stop to clean up the rest
  675. */
  676. bh = 1;
  677. }
  678. if (bh)
  679. ehci_work (ehci);
  680. spin_unlock (&ehci->lock);
  681. if (pcd_status)
  682. usb_hcd_poll_rh_status(hcd);
  683. return IRQ_HANDLED;
  684. }
  685. /*-------------------------------------------------------------------------*/
  686. /*
  687. * non-error returns are a promise to giveback() the urb later
  688. * we drop ownership so next owner (or urb unlink) can get it
  689. *
  690. * urb + dev is in hcd.self.controller.urb_list
  691. * we're queueing TDs onto software and hardware lists
  692. *
  693. * hcd-specific init for hcpriv hasn't been done yet
  694. *
  695. * NOTE: control, bulk, and interrupt share the same code to append TDs
  696. * to a (possibly active) QH, and the same QH scanning code.
  697. */
  698. static int ehci_urb_enqueue (
  699. struct usb_hcd *hcd,
  700. struct urb *urb,
  701. gfp_t mem_flags
  702. ) {
  703. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  704. struct list_head qtd_list;
  705. INIT_LIST_HEAD (&qtd_list);
  706. switch (usb_pipetype (urb->pipe)) {
  707. case PIPE_CONTROL:
  708. /* qh_completions() code doesn't handle all the fault cases
  709. * in multi-TD control transfers. Even 1KB is rare anyway.
  710. */
  711. if (urb->transfer_buffer_length > (16 * 1024))
  712. return -EMSGSIZE;
  713. /* FALLTHROUGH */
  714. /* case PIPE_BULK: */
  715. default:
  716. if (!qh_urb_transaction (ehci, urb, &qtd_list, mem_flags))
  717. return -ENOMEM;
  718. return submit_async(ehci, urb, &qtd_list, mem_flags);
  719. case PIPE_INTERRUPT:
  720. if (!qh_urb_transaction (ehci, urb, &qtd_list, mem_flags))
  721. return -ENOMEM;
  722. return intr_submit(ehci, urb, &qtd_list, mem_flags);
  723. case PIPE_ISOCHRONOUS:
  724. if (urb->dev->speed == USB_SPEED_HIGH)
  725. return itd_submit (ehci, urb, mem_flags);
  726. else
  727. return sitd_submit (ehci, urb, mem_flags);
  728. }
  729. }
  730. static void unlink_async (struct ehci_hcd *ehci, struct ehci_qh *qh)
  731. {
  732. /* failfast */
  733. if (!HC_IS_RUNNING(ehci_to_hcd(ehci)->state) && ehci->reclaim)
  734. end_unlink_async(ehci);
  735. /* if it's not linked then there's nothing to do */
  736. if (qh->qh_state != QH_STATE_LINKED)
  737. ;
  738. /* defer till later if busy */
  739. else if (ehci->reclaim) {
  740. struct ehci_qh *last;
  741. for (last = ehci->reclaim;
  742. last->reclaim;
  743. last = last->reclaim)
  744. continue;
  745. qh->qh_state = QH_STATE_UNLINK_WAIT;
  746. last->reclaim = qh;
  747. /* start IAA cycle */
  748. } else
  749. start_unlink_async (ehci, qh);
  750. }
  751. /* remove from hardware lists
  752. * completions normally happen asynchronously
  753. */
  754. static int ehci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
  755. {
  756. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  757. struct ehci_qh *qh;
  758. unsigned long flags;
  759. int rc;
  760. spin_lock_irqsave (&ehci->lock, flags);
  761. rc = usb_hcd_check_unlink_urb(hcd, urb, status);
  762. if (rc)
  763. goto done;
  764. switch (usb_pipetype (urb->pipe)) {
  765. // case PIPE_CONTROL:
  766. // case PIPE_BULK:
  767. default:
  768. qh = (struct ehci_qh *) urb->hcpriv;
  769. if (!qh)
  770. break;
  771. switch (qh->qh_state) {
  772. case QH_STATE_LINKED:
  773. case QH_STATE_COMPLETING:
  774. unlink_async(ehci, qh);
  775. break;
  776. case QH_STATE_UNLINK:
  777. case QH_STATE_UNLINK_WAIT:
  778. /* already started */
  779. break;
  780. case QH_STATE_IDLE:
  781. /* QH might be waiting for a Clear-TT-Buffer */
  782. qh_completions(ehci, qh);
  783. break;
  784. }
  785. break;
  786. case PIPE_INTERRUPT:
  787. qh = (struct ehci_qh *) urb->hcpriv;
  788. if (!qh)
  789. break;
  790. switch (qh->qh_state) {
  791. case QH_STATE_LINKED:
  792. intr_deschedule (ehci, qh);
  793. /* FALL THROUGH */
  794. case QH_STATE_IDLE:
  795. qh_completions (ehci, qh);
  796. break;
  797. default:
  798. ehci_dbg (ehci, "bogus qh %p state %d\n",
  799. qh, qh->qh_state);
  800. goto done;
  801. }
  802. /* reschedule QH iff another request is queued */
  803. if (!list_empty (&qh->qtd_list)
  804. && HC_IS_RUNNING (hcd->state)) {
  805. rc = qh_schedule(ehci, qh);
  806. /* An error here likely indicates handshake failure
  807. * or no space left in the schedule. Neither fault
  808. * should happen often ...
  809. *
  810. * FIXME kill the now-dysfunctional queued urbs
  811. */
  812. if (rc != 0)
  813. ehci_err(ehci,
  814. "can't reschedule qh %p, err %d",
  815. qh, rc);
  816. }
  817. break;
  818. case PIPE_ISOCHRONOUS:
  819. // itd or sitd ...
  820. // wait till next completion, do it then.
  821. // completion irqs can wait up to 1024 msec,
  822. break;
  823. }
  824. done:
  825. spin_unlock_irqrestore (&ehci->lock, flags);
  826. return rc;
  827. }
  828. /*-------------------------------------------------------------------------*/
  829. // bulk qh holds the data toggle
  830. static void
  831. ehci_endpoint_disable (struct usb_hcd *hcd, struct usb_host_endpoint *ep)
  832. {
  833. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  834. unsigned long flags;
  835. struct ehci_qh *qh, *tmp;
  836. /* ASSERT: any requests/urbs are being unlinked */
  837. /* ASSERT: nobody can be submitting urbs for this any more */
  838. rescan:
  839. spin_lock_irqsave (&ehci->lock, flags);
  840. qh = ep->hcpriv;
  841. if (!qh)
  842. goto done;
  843. /* endpoints can be iso streams. for now, we don't
  844. * accelerate iso completions ... so spin a while.
  845. */
  846. if (qh->hw->hw_info1 == 0) {
  847. ehci_vdbg (ehci, "iso delay\n");
  848. goto idle_timeout;
  849. }
  850. if (!HC_IS_RUNNING (hcd->state))
  851. qh->qh_state = QH_STATE_IDLE;
  852. switch (qh->qh_state) {
  853. case QH_STATE_LINKED:
  854. for (tmp = ehci->async->qh_next.qh;
  855. tmp && tmp != qh;
  856. tmp = tmp->qh_next.qh)
  857. continue;
  858. /* periodic qh self-unlinks on empty */
  859. if (!tmp)
  860. goto nogood;
  861. unlink_async (ehci, qh);
  862. /* FALL THROUGH */
  863. case QH_STATE_UNLINK: /* wait for hw to finish? */
  864. case QH_STATE_UNLINK_WAIT:
  865. idle_timeout:
  866. spin_unlock_irqrestore (&ehci->lock, flags);
  867. schedule_timeout_uninterruptible(1);
  868. goto rescan;
  869. case QH_STATE_IDLE: /* fully unlinked */
  870. if (qh->clearing_tt)
  871. goto idle_timeout;
  872. if (list_empty (&qh->qtd_list)) {
  873. qh_put (qh);
  874. break;
  875. }
  876. /* else FALL THROUGH */
  877. default:
  878. nogood:
  879. /* caller was supposed to have unlinked any requests;
  880. * that's not our job. just leak this memory.
  881. */
  882. ehci_err (ehci, "qh %p (#%02x) state %d%s\n",
  883. qh, ep->desc.bEndpointAddress, qh->qh_state,
  884. list_empty (&qh->qtd_list) ? "" : "(has tds)");
  885. break;
  886. }
  887. ep->hcpriv = NULL;
  888. done:
  889. spin_unlock_irqrestore (&ehci->lock, flags);
  890. return;
  891. }
  892. static void
  893. ehci_endpoint_reset(struct usb_hcd *hcd, struct usb_host_endpoint *ep)
  894. {
  895. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  896. struct ehci_qh *qh;
  897. int eptype = usb_endpoint_type(&ep->desc);
  898. int epnum = usb_endpoint_num(&ep->desc);
  899. int is_out = usb_endpoint_dir_out(&ep->desc);
  900. unsigned long flags;
  901. if (eptype != USB_ENDPOINT_XFER_BULK && eptype != USB_ENDPOINT_XFER_INT)
  902. return;
  903. spin_lock_irqsave(&ehci->lock, flags);
  904. qh = ep->hcpriv;
  905. /* For Bulk and Interrupt endpoints we maintain the toggle state
  906. * in the hardware; the toggle bits in udev aren't used at all.
  907. * When an endpoint is reset by usb_clear_halt() we must reset
  908. * the toggle bit in the QH.
  909. */
  910. if (qh) {
  911. usb_settoggle(qh->dev, epnum, is_out, 0);
  912. if (!list_empty(&qh->qtd_list)) {
  913. WARN_ONCE(1, "clear_halt for a busy endpoint\n");
  914. } else if (qh->qh_state == QH_STATE_LINKED) {
  915. /* The toggle value in the QH can't be updated
  916. * while the QH is active. Unlink it now;
  917. * re-linking will call qh_refresh().
  918. */
  919. if (eptype == USB_ENDPOINT_XFER_BULK) {
  920. unlink_async(ehci, qh);
  921. } else {
  922. intr_deschedule(ehci, qh);
  923. (void) qh_schedule(ehci, qh);
  924. }
  925. }
  926. }
  927. spin_unlock_irqrestore(&ehci->lock, flags);
  928. }
  929. static int ehci_get_frame (struct usb_hcd *hcd)
  930. {
  931. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  932. return (ehci_readl(ehci, &ehci->regs->frame_index) >> 3) %
  933. ehci->periodic_size;
  934. }
  935. /*-------------------------------------------------------------------------*/
  936. MODULE_DESCRIPTION(DRIVER_DESC);
  937. MODULE_AUTHOR (DRIVER_AUTHOR);
  938. MODULE_LICENSE ("GPL");
  939. #ifdef CONFIG_PCI
  940. #include "ehci-pci.c"
  941. #define PCI_DRIVER ehci_pci_driver
  942. #endif
  943. #ifdef CONFIG_USB_EHCI_FSL
  944. #include "ehci-fsl.c"
  945. #define PLATFORM_DRIVER ehci_fsl_driver
  946. #endif
  947. #ifdef CONFIG_SOC_AU1200
  948. #include "ehci-au1xxx.c"
  949. #define PLATFORM_DRIVER ehci_hcd_au1xxx_driver
  950. #endif
  951. #ifdef CONFIG_PPC_PS3
  952. #include "ehci-ps3.c"
  953. #define PS3_SYSTEM_BUS_DRIVER ps3_ehci_driver
  954. #endif
  955. #ifdef CONFIG_USB_EHCI_HCD_PPC_OF
  956. #include "ehci-ppc-of.c"
  957. #define OF_PLATFORM_DRIVER ehci_hcd_ppc_of_driver
  958. #endif
  959. #ifdef CONFIG_PLAT_ORION
  960. #include "ehci-orion.c"
  961. #define PLATFORM_DRIVER ehci_orion_driver
  962. #endif
  963. #ifdef CONFIG_ARCH_IXP4XX
  964. #include "ehci-ixp4xx.c"
  965. #define PLATFORM_DRIVER ixp4xx_ehci_driver
  966. #endif
  967. #ifdef CONFIG_USB_W90X900_EHCI
  968. #include "ehci-w90x900.c"
  969. #define PLATFORM_DRIVER ehci_hcd_w90x900_driver
  970. #endif
  971. #ifdef CONFIG_ARCH_AT91
  972. #include "ehci-atmel.c"
  973. #define PLATFORM_DRIVER ehci_atmel_driver
  974. #endif
  975. #if !defined(PCI_DRIVER) && !defined(PLATFORM_DRIVER) && \
  976. !defined(PS3_SYSTEM_BUS_DRIVER) && !defined(OF_PLATFORM_DRIVER)
  977. #error "missing bus glue for ehci-hcd"
  978. #endif
  979. static int __init ehci_hcd_init(void)
  980. {
  981. int retval = 0;
  982. if (usb_disabled())
  983. return -ENODEV;
  984. printk(KERN_INFO "%s: " DRIVER_DESC "\n", hcd_name);
  985. set_bit(USB_EHCI_LOADED, &usb_hcds_loaded);
  986. if (test_bit(USB_UHCI_LOADED, &usb_hcds_loaded) ||
  987. test_bit(USB_OHCI_LOADED, &usb_hcds_loaded))
  988. printk(KERN_WARNING "Warning! ehci_hcd should always be loaded"
  989. " before uhci_hcd and ohci_hcd, not after\n");
  990. pr_debug("%s: block sizes: qh %Zd qtd %Zd itd %Zd sitd %Zd\n",
  991. hcd_name,
  992. sizeof(struct ehci_qh), sizeof(struct ehci_qtd),
  993. sizeof(struct ehci_itd), sizeof(struct ehci_sitd));
  994. #ifdef DEBUG
  995. ehci_debug_root = debugfs_create_dir("ehci", usb_debug_root);
  996. if (!ehci_debug_root) {
  997. retval = -ENOENT;
  998. goto err_debug;
  999. }
  1000. #endif
  1001. #ifdef PLATFORM_DRIVER
  1002. retval = platform_driver_register(&PLATFORM_DRIVER);
  1003. if (retval < 0)
  1004. goto clean0;
  1005. #endif
  1006. #ifdef PCI_DRIVER
  1007. retval = pci_register_driver(&PCI_DRIVER);
  1008. if (retval < 0)
  1009. goto clean1;
  1010. #endif
  1011. #ifdef PS3_SYSTEM_BUS_DRIVER
  1012. retval = ps3_ehci_driver_register(&PS3_SYSTEM_BUS_DRIVER);
  1013. if (retval < 0)
  1014. goto clean2;
  1015. #endif
  1016. #ifdef OF_PLATFORM_DRIVER
  1017. retval = of_register_platform_driver(&OF_PLATFORM_DRIVER);
  1018. if (retval < 0)
  1019. goto clean3;
  1020. #endif
  1021. return retval;
  1022. #ifdef OF_PLATFORM_DRIVER
  1023. /* of_unregister_platform_driver(&OF_PLATFORM_DRIVER); */
  1024. clean3:
  1025. #endif
  1026. #ifdef PS3_SYSTEM_BUS_DRIVER
  1027. ps3_ehci_driver_unregister(&PS3_SYSTEM_BUS_DRIVER);
  1028. clean2:
  1029. #endif
  1030. #ifdef PCI_DRIVER
  1031. pci_unregister_driver(&PCI_DRIVER);
  1032. clean1:
  1033. #endif
  1034. #ifdef PLATFORM_DRIVER
  1035. platform_driver_unregister(&PLATFORM_DRIVER);
  1036. clean0:
  1037. #endif
  1038. #ifdef DEBUG
  1039. debugfs_remove(ehci_debug_root);
  1040. ehci_debug_root = NULL;
  1041. err_debug:
  1042. #endif
  1043. clear_bit(USB_EHCI_LOADED, &usb_hcds_loaded);
  1044. return retval;
  1045. }
  1046. module_init(ehci_hcd_init);
  1047. static void __exit ehci_hcd_cleanup(void)
  1048. {
  1049. #ifdef OF_PLATFORM_DRIVER
  1050. of_unregister_platform_driver(&OF_PLATFORM_DRIVER);
  1051. #endif
  1052. #ifdef PLATFORM_DRIVER
  1053. platform_driver_unregister(&PLATFORM_DRIVER);
  1054. #endif
  1055. #ifdef PCI_DRIVER
  1056. pci_unregister_driver(&PCI_DRIVER);
  1057. #endif
  1058. #ifdef PS3_SYSTEM_BUS_DRIVER
  1059. ps3_ehci_driver_unregister(&PS3_SYSTEM_BUS_DRIVER);
  1060. #endif
  1061. #ifdef DEBUG
  1062. debugfs_remove(ehci_debug_root);
  1063. #endif
  1064. clear_bit(USB_EHCI_LOADED, &usb_hcds_loaded);
  1065. }
  1066. module_exit(ehci_hcd_cleanup);